blob: c96c21bd91c10f67e874c609d429ac41218f2bc9 [file] [log] [blame]
Thierry Reding6b6b6042013-11-15 16:06:05 +01001/*
2 * Copyright (C) 2013 NVIDIA Corporation
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#include <linux/clk.h>
10#include <linux/delay.h>
11#include <linux/gpio.h>
12#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/of_gpio.h>
15#include <linux/platform_device.h>
16#include <linux/reset.h>
17#include <linux/regulator/consumer.h>
Thierry Reding2fff79d32014-04-25 16:42:32 +020018#include <linux/workqueue.h>
Thierry Reding6b6b6042013-11-15 16:06:05 +010019
20#include <drm/drm_dp_helper.h>
21#include <drm/drm_panel.h>
22
23#include "dpaux.h"
24#include "drm.h"
25
26static DEFINE_MUTEX(dpaux_lock);
27static LIST_HEAD(dpaux_list);
28
29struct tegra_dpaux {
30 struct drm_dp_aux aux;
31 struct device *dev;
32
33 void __iomem *regs;
34 int irq;
35
36 struct tegra_output *output;
37
38 struct reset_control *rst;
39 struct clk *clk_parent;
40 struct clk *clk;
41
42 struct regulator *vdd;
43
44 struct completion complete;
Thierry Reding2fff79d32014-04-25 16:42:32 +020045 struct work_struct work;
Thierry Reding6b6b6042013-11-15 16:06:05 +010046 struct list_head list;
47};
48
49static inline struct tegra_dpaux *to_dpaux(struct drm_dp_aux *aux)
50{
51 return container_of(aux, struct tegra_dpaux, aux);
52}
53
Thierry Reding2fff79d32014-04-25 16:42:32 +020054static inline struct tegra_dpaux *work_to_dpaux(struct work_struct *work)
55{
56 return container_of(work, struct tegra_dpaux, work);
57}
58
Thierry Reding8a8005e2015-06-02 13:13:01 +020059static inline u32 tegra_dpaux_readl(struct tegra_dpaux *dpaux,
60 unsigned long offset)
Thierry Reding6b6b6042013-11-15 16:06:05 +010061{
62 return readl(dpaux->regs + (offset << 2));
63}
64
65static inline void tegra_dpaux_writel(struct tegra_dpaux *dpaux,
Thierry Reding8a8005e2015-06-02 13:13:01 +020066 u32 value, unsigned long offset)
Thierry Reding6b6b6042013-11-15 16:06:05 +010067{
68 writel(value, dpaux->regs + (offset << 2));
69}
70
71static void tegra_dpaux_write_fifo(struct tegra_dpaux *dpaux, const u8 *buffer,
72 size_t size)
73{
Thierry Reding6b6b6042013-11-15 16:06:05 +010074 size_t i, j;
75
Thierry Reding3c1dae02015-06-11 18:33:48 +020076 for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
77 size_t num = min_t(size_t, size - i * 4, 4);
Thierry Reding8a8005e2015-06-02 13:13:01 +020078 u32 value = 0;
Thierry Reding6b6b6042013-11-15 16:06:05 +010079
80 for (j = 0; j < num; j++)
Thierry Reding3c1dae02015-06-11 18:33:48 +020081 value |= buffer[i * 4 + j] << (j * 8);
Thierry Reding6b6b6042013-11-15 16:06:05 +010082
Thierry Reding3c1dae02015-06-11 18:33:48 +020083 tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXDATA_WRITE(i));
Thierry Reding6b6b6042013-11-15 16:06:05 +010084 }
85}
86
87static void tegra_dpaux_read_fifo(struct tegra_dpaux *dpaux, u8 *buffer,
88 size_t size)
89{
Thierry Reding6b6b6042013-11-15 16:06:05 +010090 size_t i, j;
91
Thierry Reding3c1dae02015-06-11 18:33:48 +020092 for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
93 size_t num = min_t(size_t, size - i * 4, 4);
Thierry Reding8a8005e2015-06-02 13:13:01 +020094 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +010095
Thierry Reding3c1dae02015-06-11 18:33:48 +020096 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXDATA_READ(i));
Thierry Reding6b6b6042013-11-15 16:06:05 +010097
98 for (j = 0; j < num; j++)
Thierry Reding3c1dae02015-06-11 18:33:48 +020099 buffer[i * 4 + j] = value >> (j * 8);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100100 }
101}
102
103static ssize_t tegra_dpaux_transfer(struct drm_dp_aux *aux,
104 struct drm_dp_aux_msg *msg)
105{
Thierry Reding6b6b6042013-11-15 16:06:05 +0100106 unsigned long timeout = msecs_to_jiffies(250);
107 struct tegra_dpaux *dpaux = to_dpaux(aux);
108 unsigned long status;
109 ssize_t ret = 0;
Thierry Reding1ca20302014-04-07 10:37:44 +0200110 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100111
Thierry Reding1ca20302014-04-07 10:37:44 +0200112 /* Tegra has 4x4 byte DP AUX transmit and receive FIFOs. */
113 if (msg->size > 16)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100114 return -EINVAL;
115
Thierry Reding1ca20302014-04-07 10:37:44 +0200116 /*
117 * Allow zero-sized messages only for I2C, in which case they specify
118 * address-only transactions.
119 */
120 if (msg->size < 1) {
121 switch (msg->request & ~DP_AUX_I2C_MOT) {
122 case DP_AUX_I2C_WRITE:
123 case DP_AUX_I2C_READ:
124 value = DPAUX_DP_AUXCTL_CMD_ADDRESS_ONLY;
125 break;
126
127 default:
128 return -EINVAL;
129 }
130 } else {
131 /* For non-zero-sized messages, set the CMDLEN field. */
132 value = DPAUX_DP_AUXCTL_CMDLEN(msg->size - 1);
133 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100134
135 switch (msg->request & ~DP_AUX_I2C_MOT) {
136 case DP_AUX_I2C_WRITE:
137 if (msg->request & DP_AUX_I2C_MOT)
Thierry Reding1ca20302014-04-07 10:37:44 +0200138 value |= DPAUX_DP_AUXCTL_CMD_MOT_WR;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100139 else
Thierry Reding1ca20302014-04-07 10:37:44 +0200140 value |= DPAUX_DP_AUXCTL_CMD_I2C_WR;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100141
142 break;
143
144 case DP_AUX_I2C_READ:
145 if (msg->request & DP_AUX_I2C_MOT)
Thierry Reding1ca20302014-04-07 10:37:44 +0200146 value |= DPAUX_DP_AUXCTL_CMD_MOT_RD;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100147 else
Thierry Reding1ca20302014-04-07 10:37:44 +0200148 value |= DPAUX_DP_AUXCTL_CMD_I2C_RD;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100149
150 break;
151
152 case DP_AUX_I2C_STATUS:
153 if (msg->request & DP_AUX_I2C_MOT)
Thierry Reding1ca20302014-04-07 10:37:44 +0200154 value |= DPAUX_DP_AUXCTL_CMD_MOT_RQ;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100155 else
Thierry Reding1ca20302014-04-07 10:37:44 +0200156 value |= DPAUX_DP_AUXCTL_CMD_I2C_RQ;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100157
158 break;
159
160 case DP_AUX_NATIVE_WRITE:
Thierry Reding1ca20302014-04-07 10:37:44 +0200161 value |= DPAUX_DP_AUXCTL_CMD_AUX_WR;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100162 break;
163
164 case DP_AUX_NATIVE_READ:
Thierry Reding1ca20302014-04-07 10:37:44 +0200165 value |= DPAUX_DP_AUXCTL_CMD_AUX_RD;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100166 break;
167
168 default:
169 return -EINVAL;
170 }
171
Thierry Reding1ca20302014-04-07 10:37:44 +0200172 tegra_dpaux_writel(dpaux, msg->address, DPAUX_DP_AUXADDR);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100173 tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
174
175 if ((msg->request & DP_AUX_I2C_READ) == 0) {
176 tegra_dpaux_write_fifo(dpaux, msg->buffer, msg->size);
177 ret = msg->size;
178 }
179
180 /* start transaction */
181 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXCTL);
182 value |= DPAUX_DP_AUXCTL_TRANSACTREQ;
183 tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
184
185 status = wait_for_completion_timeout(&dpaux->complete, timeout);
186 if (!status)
187 return -ETIMEDOUT;
188
189 /* read status and clear errors */
190 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
191 tegra_dpaux_writel(dpaux, 0xf00, DPAUX_DP_AUXSTAT);
192
193 if (value & DPAUX_DP_AUXSTAT_TIMEOUT_ERROR)
194 return -ETIMEDOUT;
195
196 if ((value & DPAUX_DP_AUXSTAT_RX_ERROR) ||
197 (value & DPAUX_DP_AUXSTAT_SINKSTAT_ERROR) ||
198 (value & DPAUX_DP_AUXSTAT_NO_STOP_ERROR))
199 return -EIO;
200
201 switch ((value & DPAUX_DP_AUXSTAT_REPLY_TYPE_MASK) >> 16) {
202 case 0x00:
203 msg->reply = DP_AUX_NATIVE_REPLY_ACK;
204 break;
205
206 case 0x01:
207 msg->reply = DP_AUX_NATIVE_REPLY_NACK;
208 break;
209
210 case 0x02:
211 msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
212 break;
213
214 case 0x04:
215 msg->reply = DP_AUX_I2C_REPLY_NACK;
216 break;
217
218 case 0x08:
219 msg->reply = DP_AUX_I2C_REPLY_DEFER;
220 break;
221 }
222
Thierry Reding1ca20302014-04-07 10:37:44 +0200223 if ((msg->size > 0) && (msg->reply == DP_AUX_NATIVE_REPLY_ACK)) {
Thierry Reding6b6b6042013-11-15 16:06:05 +0100224 if (msg->request & DP_AUX_I2C_READ) {
225 size_t count = value & DPAUX_DP_AUXSTAT_REPLY_MASK;
226
227 if (WARN_ON(count != msg->size))
228 count = min_t(size_t, count, msg->size);
229
230 tegra_dpaux_read_fifo(dpaux, msg->buffer, count);
231 ret = count;
232 }
233 }
234
235 return ret;
236}
237
Thierry Reding2fff79d32014-04-25 16:42:32 +0200238static void tegra_dpaux_hotplug(struct work_struct *work)
239{
240 struct tegra_dpaux *dpaux = work_to_dpaux(work);
241
242 if (dpaux->output)
243 drm_helper_hpd_irq_event(dpaux->output->connector.dev);
244}
245
Thierry Reding6b6b6042013-11-15 16:06:05 +0100246static irqreturn_t tegra_dpaux_irq(int irq, void *data)
247{
248 struct tegra_dpaux *dpaux = data;
249 irqreturn_t ret = IRQ_HANDLED;
Thierry Reding8a8005e2015-06-02 13:13:01 +0200250 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100251
252 /* clear interrupts */
253 value = tegra_dpaux_readl(dpaux, DPAUX_INTR_AUX);
254 tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
255
Thierry Reding2fff79d32014-04-25 16:42:32 +0200256 if (value & (DPAUX_INTR_PLUG_EVENT | DPAUX_INTR_UNPLUG_EVENT))
257 schedule_work(&dpaux->work);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100258
259 if (value & DPAUX_INTR_IRQ_EVENT) {
260 /* TODO: handle this */
261 }
262
263 if (value & DPAUX_INTR_AUX_DONE)
264 complete(&dpaux->complete);
265
266 return ret;
267}
268
269static int tegra_dpaux_probe(struct platform_device *pdev)
270{
271 struct tegra_dpaux *dpaux;
272 struct resource *regs;
Thierry Reding8a8005e2015-06-02 13:13:01 +0200273 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100274 int err;
275
276 dpaux = devm_kzalloc(&pdev->dev, sizeof(*dpaux), GFP_KERNEL);
277 if (!dpaux)
278 return -ENOMEM;
279
Thierry Reding2fff79d32014-04-25 16:42:32 +0200280 INIT_WORK(&dpaux->work, tegra_dpaux_hotplug);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100281 init_completion(&dpaux->complete);
282 INIT_LIST_HEAD(&dpaux->list);
283 dpaux->dev = &pdev->dev;
284
285 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
286 dpaux->regs = devm_ioremap_resource(&pdev->dev, regs);
287 if (IS_ERR(dpaux->regs))
288 return PTR_ERR(dpaux->regs);
289
290 dpaux->irq = platform_get_irq(pdev, 0);
291 if (dpaux->irq < 0) {
292 dev_err(&pdev->dev, "failed to get IRQ\n");
293 return -ENXIO;
294 }
295
296 dpaux->rst = devm_reset_control_get(&pdev->dev, "dpaux");
Thierry Reding08f580e2015-04-27 14:50:30 +0200297 if (IS_ERR(dpaux->rst)) {
298 dev_err(&pdev->dev, "failed to get reset control: %ld\n",
299 PTR_ERR(dpaux->rst));
Thierry Reding6b6b6042013-11-15 16:06:05 +0100300 return PTR_ERR(dpaux->rst);
Thierry Reding08f580e2015-04-27 14:50:30 +0200301 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100302
303 dpaux->clk = devm_clk_get(&pdev->dev, NULL);
Thierry Reding08f580e2015-04-27 14:50:30 +0200304 if (IS_ERR(dpaux->clk)) {
305 dev_err(&pdev->dev, "failed to get module clock: %ld\n",
306 PTR_ERR(dpaux->clk));
Thierry Reding6b6b6042013-11-15 16:06:05 +0100307 return PTR_ERR(dpaux->clk);
Thierry Reding08f580e2015-04-27 14:50:30 +0200308 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100309
310 err = clk_prepare_enable(dpaux->clk);
Thierry Reding08f580e2015-04-27 14:50:30 +0200311 if (err < 0) {
312 dev_err(&pdev->dev, "failed to enable module clock: %d\n",
313 err);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100314 return err;
Thierry Reding08f580e2015-04-27 14:50:30 +0200315 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100316
317 reset_control_deassert(dpaux->rst);
318
319 dpaux->clk_parent = devm_clk_get(&pdev->dev, "parent");
Thierry Reding08f580e2015-04-27 14:50:30 +0200320 if (IS_ERR(dpaux->clk_parent)) {
321 dev_err(&pdev->dev, "failed to get parent clock: %ld\n",
322 PTR_ERR(dpaux->clk_parent));
Thierry Reding6b6b6042013-11-15 16:06:05 +0100323 return PTR_ERR(dpaux->clk_parent);
Thierry Reding08f580e2015-04-27 14:50:30 +0200324 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100325
326 err = clk_prepare_enable(dpaux->clk_parent);
Thierry Reding08f580e2015-04-27 14:50:30 +0200327 if (err < 0) {
328 dev_err(&pdev->dev, "failed to enable parent clock: %d\n",
329 err);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100330 return err;
Thierry Reding08f580e2015-04-27 14:50:30 +0200331 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100332
333 err = clk_set_rate(dpaux->clk_parent, 270000000);
334 if (err < 0) {
335 dev_err(&pdev->dev, "failed to set clock to 270 MHz: %d\n",
336 err);
337 return err;
338 }
339
340 dpaux->vdd = devm_regulator_get(&pdev->dev, "vdd");
Thierry Reding08f580e2015-04-27 14:50:30 +0200341 if (IS_ERR(dpaux->vdd)) {
342 dev_err(&pdev->dev, "failed to get VDD supply: %ld\n",
343 PTR_ERR(dpaux->vdd));
Thierry Reding6b6b6042013-11-15 16:06:05 +0100344 return PTR_ERR(dpaux->vdd);
Thierry Reding08f580e2015-04-27 14:50:30 +0200345 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100346
347 err = devm_request_irq(dpaux->dev, dpaux->irq, tegra_dpaux_irq, 0,
348 dev_name(dpaux->dev), dpaux);
349 if (err < 0) {
350 dev_err(dpaux->dev, "failed to request IRQ#%u: %d\n",
351 dpaux->irq, err);
352 return err;
353 }
354
355 dpaux->aux.transfer = tegra_dpaux_transfer;
356 dpaux->aux.dev = &pdev->dev;
357
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000358 err = drm_dp_aux_register(&dpaux->aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100359 if (err < 0)
360 return err;
361
362 /* enable and clear all interrupts */
363 value = DPAUX_INTR_AUX_DONE | DPAUX_INTR_IRQ_EVENT |
364 DPAUX_INTR_UNPLUG_EVENT | DPAUX_INTR_PLUG_EVENT;
365 tegra_dpaux_writel(dpaux, value, DPAUX_INTR_EN_AUX);
366 tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
367
368 mutex_lock(&dpaux_lock);
369 list_add_tail(&dpaux->list, &dpaux_list);
370 mutex_unlock(&dpaux_lock);
371
372 platform_set_drvdata(pdev, dpaux);
373
374 return 0;
375}
376
377static int tegra_dpaux_remove(struct platform_device *pdev)
378{
379 struct tegra_dpaux *dpaux = platform_get_drvdata(pdev);
380
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000381 drm_dp_aux_unregister(&dpaux->aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100382
383 mutex_lock(&dpaux_lock);
384 list_del(&dpaux->list);
385 mutex_unlock(&dpaux_lock);
386
Thierry Reding2fff79d32014-04-25 16:42:32 +0200387 cancel_work_sync(&dpaux->work);
388
Thierry Reding6b6b6042013-11-15 16:06:05 +0100389 clk_disable_unprepare(dpaux->clk_parent);
390 reset_control_assert(dpaux->rst);
391 clk_disable_unprepare(dpaux->clk);
392
393 return 0;
394}
395
396static const struct of_device_id tegra_dpaux_of_match[] = {
397 { .compatible = "nvidia,tegra124-dpaux", },
398 { },
399};
Stephen Warrenef707282014-06-18 16:21:55 -0600400MODULE_DEVICE_TABLE(of, tegra_dpaux_of_match);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100401
402struct platform_driver tegra_dpaux_driver = {
403 .driver = {
404 .name = "tegra-dpaux",
405 .of_match_table = tegra_dpaux_of_match,
406 },
407 .probe = tegra_dpaux_probe,
408 .remove = tegra_dpaux_remove,
409};
410
411struct tegra_dpaux *tegra_dpaux_find_by_of_node(struct device_node *np)
412{
413 struct tegra_dpaux *dpaux;
414
415 mutex_lock(&dpaux_lock);
416
417 list_for_each_entry(dpaux, &dpaux_list, list)
418 if (np == dpaux->dev->of_node) {
419 mutex_unlock(&dpaux_lock);
420 return dpaux;
421 }
422
423 mutex_unlock(&dpaux_lock);
424
425 return NULL;
426}
427
428int tegra_dpaux_attach(struct tegra_dpaux *dpaux, struct tegra_output *output)
429{
430 unsigned long timeout;
431 int err;
432
Thierry Reding7c463382014-04-25 16:44:48 +0200433 output->connector.polled = DRM_CONNECTOR_POLL_HPD;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100434 dpaux->output = output;
435
436 err = regulator_enable(dpaux->vdd);
437 if (err < 0)
438 return err;
439
440 timeout = jiffies + msecs_to_jiffies(250);
441
442 while (time_before(jiffies, timeout)) {
443 enum drm_connector_status status;
444
445 status = tegra_dpaux_detect(dpaux);
446 if (status == connector_status_connected)
447 return 0;
448
449 usleep_range(1000, 2000);
450 }
451
452 return -ETIMEDOUT;
453}
454
455int tegra_dpaux_detach(struct tegra_dpaux *dpaux)
456{
457 unsigned long timeout;
458 int err;
459
460 err = regulator_disable(dpaux->vdd);
461 if (err < 0)
462 return err;
463
464 timeout = jiffies + msecs_to_jiffies(250);
465
466 while (time_before(jiffies, timeout)) {
467 enum drm_connector_status status;
468
469 status = tegra_dpaux_detect(dpaux);
470 if (status == connector_status_disconnected) {
471 dpaux->output = NULL;
472 return 0;
473 }
474
475 usleep_range(1000, 2000);
476 }
477
478 return -ETIMEDOUT;
479}
480
481enum drm_connector_status tegra_dpaux_detect(struct tegra_dpaux *dpaux)
482{
Thierry Reding8a8005e2015-06-02 13:13:01 +0200483 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100484
485 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
486
487 if (value & DPAUX_DP_AUXSTAT_HPD_STATUS)
488 return connector_status_connected;
489
490 return connector_status_disconnected;
491}
492
493int tegra_dpaux_enable(struct tegra_dpaux *dpaux)
494{
Thierry Reding8a8005e2015-06-02 13:13:01 +0200495 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100496
497 value = DPAUX_HYBRID_PADCTL_AUX_CMH(2) |
498 DPAUX_HYBRID_PADCTL_AUX_DRVZ(4) |
499 DPAUX_HYBRID_PADCTL_AUX_DRVI(0x18) |
500 DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV |
501 DPAUX_HYBRID_PADCTL_MODE_AUX;
502 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL);
503
504 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
505 value &= ~DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
506 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
507
508 return 0;
509}
510
511int tegra_dpaux_disable(struct tegra_dpaux *dpaux)
512{
Thierry Reding8a8005e2015-06-02 13:13:01 +0200513 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100514
515 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
516 value |= DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
517 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
518
519 return 0;
520}
521
522int tegra_dpaux_prepare(struct tegra_dpaux *dpaux, u8 encoding)
523{
524 int err;
525
526 err = drm_dp_dpcd_writeb(&dpaux->aux, DP_MAIN_LINK_CHANNEL_CODING_SET,
527 encoding);
528 if (err < 0)
529 return err;
530
531 return 0;
532}
533
534int tegra_dpaux_train(struct tegra_dpaux *dpaux, struct drm_dp_link *link,
535 u8 pattern)
536{
537 u8 tp = pattern & DP_TRAINING_PATTERN_MASK;
538 u8 status[DP_LINK_STATUS_SIZE], values[4];
539 unsigned int i;
540 int err;
541
542 err = drm_dp_dpcd_writeb(&dpaux->aux, DP_TRAINING_PATTERN_SET, pattern);
543 if (err < 0)
544 return err;
545
546 if (tp == DP_TRAINING_PATTERN_DISABLE)
547 return 0;
548
549 for (i = 0; i < link->num_lanes; i++)
550 values[i] = DP_TRAIN_MAX_PRE_EMPHASIS_REACHED |
Sonika Jindaleeb82a52014-08-08 16:23:45 +0530551 DP_TRAIN_PRE_EMPH_LEVEL_0 |
Thierry Reding6b6b6042013-11-15 16:06:05 +0100552 DP_TRAIN_MAX_SWING_REACHED |
Sonika Jindaleeb82a52014-08-08 16:23:45 +0530553 DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100554
555 err = drm_dp_dpcd_write(&dpaux->aux, DP_TRAINING_LANE0_SET, values,
556 link->num_lanes);
557 if (err < 0)
558 return err;
559
560 usleep_range(500, 1000);
561
562 err = drm_dp_dpcd_read_link_status(&dpaux->aux, status);
563 if (err < 0)
564 return err;
565
566 switch (tp) {
567 case DP_TRAINING_PATTERN_1:
568 if (!drm_dp_clock_recovery_ok(status, link->num_lanes))
569 return -EAGAIN;
570
571 break;
572
573 case DP_TRAINING_PATTERN_2:
574 if (!drm_dp_channel_eq_ok(status, link->num_lanes))
575 return -EAGAIN;
576
577 break;
578
579 default:
580 dev_err(dpaux->dev, "unsupported training pattern %u\n", tp);
581 return -EINVAL;
582 }
583
584 err = drm_dp_dpcd_writeb(&dpaux->aux, DP_EDP_CONFIGURATION_SET, 0);
585 if (err < 0)
586 return err;
587
588 return 0;
589}