blob: 7fac7d85ed6a32bb1abaa4f8e36c5d243cec06c0 [file] [log] [blame]
Vineet Guptaac4c2442013-01-18 15:12:16 +05301/*
2 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef _ASM_ARC_ARCREGS_H
10#define _ASM_ARC_ARCREGS_H
11
Vineet Guptabacdf482013-01-18 15:12:18 +053012/* Build Configuration Registers */
Vineet Guptaaf617422013-01-18 15:12:24 +053013#define ARC_REG_DCCMBASE_BCR 0x61 /* DCCM Base Addr */
14#define ARC_REG_CRC_BCR 0x62
Vineet Guptabacdf482013-01-18 15:12:18 +053015#define ARC_REG_VECBASE_BCR 0x68
Vineet Guptaaf617422013-01-18 15:12:24 +053016#define ARC_REG_PERIBASE_BCR 0x69
Vineet Gupta56372082014-09-25 16:54:43 +053017#define ARC_REG_FP_BCR 0x6B /* ARCompact: Single-Precision FPU */
18#define ARC_REG_DPFP_BCR 0x6C /* ARCompact: Dbl Precision FPU */
Vineet Gupta1f6ccff2013-05-13 18:30:41 +053019#define ARC_REG_FP_V2_BCR 0xc8 /* ARCv2 FPU */
Vineet Guptad1f317d2015-04-06 17:23:57 +053020#define ARC_REG_SLC_BCR 0xce
Vineet Guptaaf617422013-01-18 15:12:24 +053021#define ARC_REG_DCCM_BCR 0x74 /* DCCM Present + SZ */
22#define ARC_REG_TIMERS_BCR 0x75
Vineet Gupta56372082014-09-25 16:54:43 +053023#define ARC_REG_AP_BCR 0x76
Vineet Guptaaf617422013-01-18 15:12:24 +053024#define ARC_REG_ICCM_BCR 0x78
25#define ARC_REG_XY_MEM_BCR 0x79
26#define ARC_REG_MAC_BCR 0x7a
27#define ARC_REG_MUL_BCR 0x7b
28#define ARC_REG_SWAP_BCR 0x7c
29#define ARC_REG_NORM_BCR 0x7d
30#define ARC_REG_MIXMAX_BCR 0x7e
31#define ARC_REG_BARREL_BCR 0x7f
32#define ARC_REG_D_UNCACH_BCR 0x6A
Vineet Gupta56372082014-09-25 16:54:43 +053033#define ARC_REG_BPU_BCR 0xc0
34#define ARC_REG_ISA_CFG_BCR 0xc1
Vineet Guptaa44ec8bd2015-03-08 14:18:21 +053035#define ARC_REG_RTT_BCR 0xF2
Vineet Gupta820970a2015-03-06 14:08:20 +053036#define ARC_REG_IRQ_BCR 0xF3
Vineet Gupta56372082014-09-25 16:54:43 +053037#define ARC_REG_SMART_BCR 0xFF
Alexey Brodkinf2b0b252015-05-25 19:54:28 +030038#define ARC_REG_CLUSTER_BCR 0xcf
Vineet Guptabacdf482013-01-18 15:12:18 +053039
Vineet Guptaac4c2442013-01-18 15:12:16 +053040/* status32 Bits Positions */
Vineet Guptaac4c2442013-01-18 15:12:16 +053041#define STATUS_AE_BIT 5 /* Exception active */
42#define STATUS_DE_BIT 6 /* PC is in delay slot */
43#define STATUS_U_BIT 7 /* User/Kernel mode */
44#define STATUS_L_BIT 12 /* Loop inhibit */
45
46/* These masks correspond to the status word(STATUS_32) bits */
Vineet Guptaac4c2442013-01-18 15:12:16 +053047#define STATUS_AE_MASK (1<<STATUS_AE_BIT)
48#define STATUS_DE_MASK (1<<STATUS_DE_BIT)
49#define STATUS_U_MASK (1<<STATUS_U_BIT)
50#define STATUS_L_MASK (1<<STATUS_L_BIT)
51
Vineet Guptacc562d22013-01-18 15:12:19 +053052/*
53 * ECR: Exception Cause Reg bits-n-pieces
54 * [23:16] = Exception Vector
55 * [15: 8] = Exception Cause Code
56 * [ 7: 0] = Exception Parameters (for certain types only)
57 */
Vineet Gupta1f6ccff2013-05-13 18:30:41 +053058#ifdef CONFIG_ISA_ARCOMPACT
Vineet Guptadc9e2342014-09-22 17:54:45 +053059#define ECR_V_MEM_ERR 0x01
Vineet Guptacc562d22013-01-18 15:12:19 +053060#define ECR_V_INSN_ERR 0x02
61#define ECR_V_MACH_CHK 0x20
62#define ECR_V_ITLB_MISS 0x21
63#define ECR_V_DTLB_MISS 0x22
64#define ECR_V_PROTV 0x23
Vineet Gupta502a0c72013-06-11 18:56:54 +053065#define ECR_V_TRAP 0x25
Vineet Gupta1f6ccff2013-05-13 18:30:41 +053066#else
67#define ECR_V_MEM_ERR 0x01
68#define ECR_V_INSN_ERR 0x02
69#define ECR_V_MACH_CHK 0x03
70#define ECR_V_ITLB_MISS 0x04
71#define ECR_V_DTLB_MISS 0x05
72#define ECR_V_PROTV 0x06
73#define ECR_V_TRAP 0x09
74#endif
Vineet Guptacc562d22013-01-18 15:12:19 +053075
Vineet Guptadc9e2342014-09-22 17:54:45 +053076/* DTLB Miss and Protection Violation Cause Codes */
77
Vineet Guptacc562d22013-01-18 15:12:19 +053078#define ECR_C_PROTV_INST_FETCH 0x00
79#define ECR_C_PROTV_LOAD 0x01
80#define ECR_C_PROTV_STORE 0x02
81#define ECR_C_PROTV_XCHG 0x03
82#define ECR_C_PROTV_MISALIG_DATA 0x04
83
Vineet Gupta1898a952013-05-28 15:24:30 +053084#define ECR_C_BIT_PROTV_MISALIG_DATA 10
85
86/* Machine Check Cause Code Values */
87#define ECR_C_MCHK_DUP_TLB 0x01
88
Vineet Guptacc562d22013-01-18 15:12:19 +053089/* DTLB Miss Exception Cause Code Values */
90#define ECR_C_BIT_DTLB_LD_MISS 8
91#define ECR_C_BIT_DTLB_ST_MISS 9
92
Vineet Guptaac4c2442013-01-18 15:12:16 +053093/* Auxiliary registers */
94#define AUX_IDENTITY 4
95#define AUX_INTR_VEC_BASE 0x25
Vineet Guptae13c42e2015-08-03 15:37:24 +053096#define AUX_NON_VOL 0x5e
Vineet Guptaf1f33472013-01-18 15:12:19 +053097
Vineet Guptabf90e1e2013-01-18 15:12:18 +053098/*
99 * Floating Pt Registers
100 * Status regs are read-only (build-time) so need not be saved/restored
101 */
102#define ARC_AUX_FP_STAT 0x300
103#define ARC_AUX_DPFP_1L 0x301
104#define ARC_AUX_DPFP_1H 0x302
105#define ARC_AUX_DPFP_2L 0x303
106#define ARC_AUX_DPFP_2H 0x304
107#define ARC_AUX_DPFP_STAT 0x305
108
Vineet Guptaac4c2442013-01-18 15:12:16 +0530109#ifndef __ASSEMBLY__
110
111/*
112 ******************************************************************
113 * Inline ASM macros to read/write AUX Regs
114 * Essentially invocation of lr/sr insns from "C"
115 */
116
117#if 1
118
119#define read_aux_reg(reg) __builtin_arc_lr(reg)
120
121/* gcc builtin sr needs reg param to be long immediate */
122#define write_aux_reg(reg_immed, val) \
Vineet Gupta5c35ee62015-09-29 16:05:48 +0530123 __builtin_arc_sr((unsigned int)(val), reg_immed)
Vineet Guptaac4c2442013-01-18 15:12:16 +0530124
125#else
126
127#define read_aux_reg(reg) \
128({ \
129 unsigned int __ret; \
130 __asm__ __volatile__( \
131 " lr %0, [%1]" \
132 : "=r"(__ret) \
133 : "i"(reg)); \
134 __ret; \
135})
136
137/*
138 * Aux Reg address is specified as long immediate by caller
139 * e.g.
140 * write_aux_reg(0x69, some_val);
141 * This generates tightest code.
142 */
143#define write_aux_reg(reg_imm, val) \
144({ \
145 __asm__ __volatile__( \
146 " sr %0, [%1] \n" \
147 : \
148 : "ir"(val), "i"(reg_imm)); \
149})
150
151/*
152 * Aux Reg address is specified in a variable
153 * * e.g.
154 * reg_num = 0x69
155 * write_aux_reg2(reg_num, some_val);
156 * This has to generate glue code to load the reg num from
157 * memory to a reg hence not recommended.
158 */
159#define write_aux_reg2(reg_in_var, val) \
160({ \
161 unsigned int tmp; \
162 \
163 __asm__ __volatile__( \
164 " ld %0, [%2] \n\t" \
165 " sr %1, [%0] \n\t" \
166 : "=&r"(tmp) \
167 : "r"(val), "memory"(&reg_in_var)); \
168})
169
170#endif
171
Vineet Gupta95d69762013-01-18 15:12:19 +0530172#define READ_BCR(reg, into) \
173{ \
174 unsigned int tmp; \
175 tmp = read_aux_reg(reg); \
176 if (sizeof(tmp) == sizeof(into)) { \
177 into = *((typeof(into) *)&tmp); \
178 } else { \
179 extern void bogus_undefined(void); \
180 bogus_undefined(); \
181 } \
182}
183
Vineet Gupta1425d5e2014-03-27 11:59:02 +0530184#define WRITE_AUX(reg, into) \
Vineet Gupta95d69762013-01-18 15:12:19 +0530185{ \
186 unsigned int tmp; \
187 if (sizeof(tmp) == sizeof(into)) { \
Vineet Gupta1425d5e2014-03-27 11:59:02 +0530188 tmp = (*(unsigned int *)&(into)); \
Vineet Gupta95d69762013-01-18 15:12:19 +0530189 write_aux_reg(reg, tmp); \
190 } else { \
191 extern void bogus_undefined(void); \
192 bogus_undefined(); \
193 } \
194}
195
Vineet Guptac121c502013-01-18 15:12:20 +0530196/* Helpers */
197#define TO_KB(bytes) ((bytes) >> 10)
198#define TO_MB(bytes) (TO_KB(bytes) >> 10)
199#define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10))
200#define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10)
Vineet Gupta95d69762013-01-18 15:12:19 +0530201
Vineet Guptabf90e1e2013-01-18 15:12:18 +0530202
Vineet Gupta95d69762013-01-18 15:12:19 +0530203/*
204 ***************************************************************
205 * Build Configuration Registers, with encoded hardware config
206 */
Vineet Guptaaf617422013-01-18 15:12:24 +0530207struct bcr_identity {
208#ifdef CONFIG_CPU_BIG_ENDIAN
209 unsigned int chip_id:16, cpu_id:8, family:8;
210#else
211 unsigned int family:8, cpu_id:8, chip_id:16;
212#endif
213};
Vineet Gupta95d69762013-01-18 15:12:19 +0530214
Vineet Gupta56372082014-09-25 16:54:43 +0530215struct bcr_isa {
Vineet Guptaaf617422013-01-18 15:12:24 +0530216#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530217 unsigned int div_rem:4, pad2:4, ldd:1, unalign:1, atomic:1, be:1,
218 pad1:11, atomic1:1, ver:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530219#else
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530220 unsigned int ver:8, atomic1:1, pad1:11, be:1, atomic:1, unalign:1,
221 ldd:1, pad2:4, div_rem:4;
Vineet Guptaaf617422013-01-18 15:12:24 +0530222#endif
223};
224
Vineet Gupta56372082014-09-25 16:54:43 +0530225struct bcr_mpy {
Vineet Guptaaf617422013-01-18 15:12:24 +0530226#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Gupta56372082014-09-25 16:54:43 +0530227 unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530228#else
Vineet Gupta56372082014-09-25 16:54:43 +0530229 unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530230#endif
231};
232
233struct bcr_extn_xymem {
234#ifdef CONFIG_CPU_BIG_ENDIAN
235 unsigned int ram_org:2, num_banks:4, bank_sz:4, ver:8;
236#else
237 unsigned int ver:8, bank_sz:4, num_banks:4, ram_org:2;
238#endif
239};
240
Vineet Guptaaf617422013-01-18 15:12:24 +0530241struct bcr_perip {
242#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Guptae13c42e2015-08-03 15:37:24 +0530243 unsigned int start:8, pad2:8, sz:8, ver:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530244#else
Vineet Guptae13c42e2015-08-03 15:37:24 +0530245 unsigned int ver:8, sz:8, pad2:8, start:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530246#endif
247};
Vineet Gupta56372082014-09-25 16:54:43 +0530248
Vineet Guptaaf617422013-01-18 15:12:24 +0530249struct bcr_iccm {
250#ifdef CONFIG_CPU_BIG_ENDIAN
251 unsigned int base:16, pad:5, sz:3, ver:8;
252#else
253 unsigned int ver:8, sz:3, pad:5, base:16;
254#endif
255};
256
257/* DCCM Base Address Register: ARC_REG_DCCMBASE_BCR */
258struct bcr_dccm_base {
259#ifdef CONFIG_CPU_BIG_ENDIAN
260 unsigned int addr:24, ver:8;
261#else
262 unsigned int ver:8, addr:24;
263#endif
264};
265
266/* DCCM RAM Configuration Register: ARC_REG_DCCM_BCR */
267struct bcr_dccm {
268#ifdef CONFIG_CPU_BIG_ENDIAN
269 unsigned int res:21, sz:3, ver:8;
270#else
271 unsigned int ver:8, sz:3, res:21;
272#endif
273};
274
Vineet Gupta56372082014-09-25 16:54:43 +0530275/* ARCompact: Both SP and DP FPU BCRs have same format */
276struct bcr_fp_arcompact {
Vineet Guptaaf617422013-01-18 15:12:24 +0530277#ifdef CONFIG_CPU_BIG_ENDIAN
278 unsigned int fast:1, ver:8;
279#else
280 unsigned int ver:8, fast:1;
281#endif
282};
283
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530284struct bcr_fp_arcv2 {
285#ifdef CONFIG_CPU_BIG_ENDIAN
286 unsigned int pad2:15, dp:1, pad1:7, sp:1, ver:8;
287#else
288 unsigned int ver:8, sp:1, pad1:7, dp:1, pad2:15;
289#endif
290};
291
Vineet Gupta56372082014-09-25 16:54:43 +0530292struct bcr_timer {
293#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530294 unsigned int pad2:15, rtsc:1, pad1:5, rtc:1, t1:1, t0:1, ver:8;
Vineet Gupta56372082014-09-25 16:54:43 +0530295#else
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530296 unsigned int ver:8, t0:1, t1:1, rtc:1, pad1:5, rtsc:1, pad2:15;
Vineet Gupta56372082014-09-25 16:54:43 +0530297#endif
298};
299
300struct bcr_bpu_arcompact {
301#ifdef CONFIG_CPU_BIG_ENDIAN
302 unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8;
303#else
304 unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19;
305#endif
306};
307
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530308struct bcr_bpu_arcv2 {
309#ifdef CONFIG_CPU_BIG_ENDIAN
310 unsigned int pad:6, fbe:2, tqe:2, ts:4, ft:1, rse:2, pte:3, bce:3, ver:8;
311#else
312 unsigned int ver:8, bce:3, pte:3, rse:2, ft:1, ts:4, tqe:2, fbe:2, pad:6;
313#endif
314};
315
Vineet Gupta56372082014-09-25 16:54:43 +0530316struct bcr_generic {
317#ifdef CONFIG_CPU_BIG_ENDIAN
318 unsigned int pad:24, ver:8;
319#else
320 unsigned int ver:8, pad:24;
321#endif
322};
323
Vineet Gupta95d69762013-01-18 15:12:19 +0530324/*
325 *******************************************************************
326 * Generic structures to hold build configuration used at runtime
327 */
328
Vineet Guptacc562d22013-01-18 15:12:19 +0530329struct cpuinfo_arc_mmu {
Vineet Guptad0890ea2015-10-02 19:24:20 +0530330 unsigned int ver:4, pg_sz_k:8, s_pg_sz_m:8, pad:10, sasid:1, pae:1;
Vineet Guptab598e172015-10-02 12:25:35 +0530331 unsigned int sets:12, ways:4, u_dtlb:8, u_itlb:8;
Vineet Guptacc562d22013-01-18 15:12:19 +0530332};
333
Vineet Gupta95d69762013-01-18 15:12:19 +0530334struct cpuinfo_arc_cache {
Vineet Guptad1f317d2015-04-06 17:23:57 +0530335 unsigned int sz_k:14, line_len:8, assoc:4, ver:4, alias:1, vipt:1;
Vineet Gupta95d69762013-01-18 15:12:19 +0530336};
337
Vineet Gupta56372082014-09-25 16:54:43 +0530338struct cpuinfo_arc_bpu {
339 unsigned int ver, full, num_cache, num_pred;
340};
341
Vineet Guptaaf617422013-01-18 15:12:24 +0530342struct cpuinfo_arc_ccm {
343 unsigned int base_addr, sz;
344};
345
Vineet Gupta95d69762013-01-18 15:12:19 +0530346struct cpuinfo_arc {
Vineet Guptad1f317d2015-04-06 17:23:57 +0530347 struct cpuinfo_arc_cache icache, dcache, slc;
Vineet Guptacc562d22013-01-18 15:12:19 +0530348 struct cpuinfo_arc_mmu mmu;
Vineet Gupta56372082014-09-25 16:54:43 +0530349 struct cpuinfo_arc_bpu bpu;
Vineet Guptaaf617422013-01-18 15:12:24 +0530350 struct bcr_identity core;
Vineet Gupta56372082014-09-25 16:54:43 +0530351 struct bcr_isa isa;
352 struct bcr_timer timers;
Vineet Guptaaf617422013-01-18 15:12:24 +0530353 unsigned int vec_base;
Vineet Guptaaf617422013-01-18 15:12:24 +0530354 struct cpuinfo_arc_ccm iccm, dccm;
Vineet Gupta56372082014-09-25 16:54:43 +0530355 struct {
356 unsigned int swap:1, norm:1, minmax:1, barrel:1, crc:1, pad1:3,
357 fpu_sp:1, fpu_dp:1, pad2:6,
358 debug:1, ap:1, smart:1, rtt:1, pad3:4,
359 pad4:8;
360 } extn;
361 struct bcr_mpy extn_mpy;
Vineet Guptaaf617422013-01-18 15:12:24 +0530362 struct bcr_extn_xymem extn_xymem;
Vineet Gupta95d69762013-01-18 15:12:19 +0530363};
364
365extern struct cpuinfo_arc cpuinfo_arc700[];
366
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530367static inline int is_isa_arcv2(void)
368{
369 return IS_ENABLED(CONFIG_ISA_ARCV2);
370}
371
372static inline int is_isa_arcompact(void)
373{
374 return IS_ENABLED(CONFIG_ISA_ARCOMPACT);
375}
376
377#if defined(CONFIG_ISA_ARCOMPACT) && !defined(_CPU_DEFAULT_A7)
378#error "Toolchain not configured for ARCompact builds"
379#elif defined(CONFIG_ISA_ARCV2) && !defined(_CPU_DEFAULT_HS)
380#error "Toolchain not configured for ARCv2 builds"
381#endif
382
Vineet Guptaac4c2442013-01-18 15:12:16 +0530383#endif /* __ASEMBLY__ */
384
Vineet Guptaac4c2442013-01-18 15:12:16 +0530385#endif /* _ASM_ARC_ARCREGS_H */