blob: 6fce0be5eaa31e866d04ccdb8c41c4145c98fdec [file] [log] [blame]
Stephen Warren774fec32011-07-05 10:55:27 -06001/*
Stephen Warrenef280d32012-04-05 15:54:53 -06002 * tegra20_spdif.c - Tegra20 SPDIF driver
Stephen Warren774fec32011-07-05 10:55:27 -06003 *
4 * Author: Stephen Warren <swarren@nvidia.com>
Stephen Warren518de862012-03-20 14:55:49 -06005 * Copyright (C) 2011-2012 - NVIDIA, Inc.
Stephen Warren774fec32011-07-05 10:55:27 -06006 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * version 2 as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
19 * 02110-1301 USA
20 *
21 */
22
23#include <linux/clk.h>
Stephen Warren774fec32011-07-05 10:55:27 -060024#include <linux/device.h>
Stephen Warren7613c502012-04-06 11:12:25 -060025#include <linux/io.h>
26#include <linux/module.h>
Stephen Warren774fec32011-07-05 10:55:27 -060027#include <linux/platform_device.h>
Stephen Warren82ef0ae2012-04-09 09:52:22 -060028#include <linux/pm_runtime.h>
Stephen Warren5939ae72012-04-13 12:14:07 -060029#include <linux/regmap.h>
Stephen Warren774fec32011-07-05 10:55:27 -060030#include <linux/slab.h>
Stephen Warren774fec32011-07-05 10:55:27 -060031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/soc.h>
35
Stephen Warrenef280d32012-04-05 15:54:53 -060036#include "tegra20_spdif.h"
Stephen Warren774fec32011-07-05 10:55:27 -060037
Stephen Warren896637a2012-04-06 10:30:52 -060038#define DRV_NAME "tegra20-spdif"
Stephen Warren774fec32011-07-05 10:55:27 -060039
Stephen Warren82ef0ae2012-04-09 09:52:22 -060040static int tegra20_spdif_runtime_suspend(struct device *dev)
41{
42 struct tegra20_spdif *spdif = dev_get_drvdata(dev);
43
Prashant Gaikwad65d2bdd2012-06-05 09:59:42 +053044 clk_disable_unprepare(spdif->clk_spdif_out);
Stephen Warren82ef0ae2012-04-09 09:52:22 -060045
46 return 0;
47}
48
49static int tegra20_spdif_runtime_resume(struct device *dev)
50{
51 struct tegra20_spdif *spdif = dev_get_drvdata(dev);
52 int ret;
53
Prashant Gaikwad65d2bdd2012-06-05 09:59:42 +053054 ret = clk_prepare_enable(spdif->clk_spdif_out);
Stephen Warren82ef0ae2012-04-09 09:52:22 -060055 if (ret) {
56 dev_err(dev, "clk_enable failed: %d\n", ret);
57 return ret;
58 }
59
60 return 0;
61}
62
Stephen Warren896637a2012-04-06 10:30:52 -060063static int tegra20_spdif_hw_params(struct snd_pcm_substream *substream,
Stephen Warren774fec32011-07-05 10:55:27 -060064 struct snd_pcm_hw_params *params,
65 struct snd_soc_dai *dai)
66{
Stephen Warrenc92a40e2012-06-06 17:15:05 -060067 struct device *dev = dai->dev;
Stephen Warren896637a2012-04-06 10:30:52 -060068 struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
Stephen Warren0f163542012-06-06 17:15:06 -060069 unsigned int mask, val;
Axel Lin4b8713f2011-10-02 21:07:02 +080070 int ret, spdifclock;
Stephen Warren774fec32011-07-05 10:55:27 -060071
Stephen Warren0f163542012-06-06 17:15:06 -060072 mask = TEGRA20_SPDIF_CTRL_PACK |
73 TEGRA20_SPDIF_CTRL_BIT_MODE_MASK;
Stephen Warren774fec32011-07-05 10:55:27 -060074 switch (params_format(params)) {
75 case SNDRV_PCM_FORMAT_S16_LE:
Stephen Warren0f163542012-06-06 17:15:06 -060076 val = TEGRA20_SPDIF_CTRL_PACK |
77 TEGRA20_SPDIF_CTRL_BIT_MODE_16BIT;
Stephen Warren774fec32011-07-05 10:55:27 -060078 break;
79 default:
80 return -EINVAL;
81 }
82
Stephen Warren0f163542012-06-06 17:15:06 -060083 regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL, mask, val);
84
Stephen Warren774fec32011-07-05 10:55:27 -060085 switch (params_rate(params)) {
86 case 32000:
87 spdifclock = 4096000;
88 break;
89 case 44100:
90 spdifclock = 5644800;
91 break;
92 case 48000:
93 spdifclock = 6144000;
94 break;
95 case 88200:
96 spdifclock = 11289600;
97 break;
98 case 96000:
99 spdifclock = 12288000;
100 break;
101 case 176400:
102 spdifclock = 22579200;
103 break;
104 case 192000:
105 spdifclock = 24576000;
106 break;
107 default:
108 return -EINVAL;
109 }
110
111 ret = clk_set_rate(spdif->clk_spdif_out, spdifclock);
112 if (ret) {
113 dev_err(dev, "Can't set SPDIF clock rate: %d\n", ret);
114 return ret;
115 }
116
117 return 0;
118}
119
Stephen Warren896637a2012-04-06 10:30:52 -0600120static void tegra20_spdif_start_playback(struct tegra20_spdif *spdif)
Stephen Warren774fec32011-07-05 10:55:27 -0600121{
Stephen Warren0f163542012-06-06 17:15:06 -0600122 regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
123 TEGRA20_SPDIF_CTRL_TX_EN,
124 TEGRA20_SPDIF_CTRL_TX_EN);
Stephen Warren774fec32011-07-05 10:55:27 -0600125}
126
Stephen Warren896637a2012-04-06 10:30:52 -0600127static void tegra20_spdif_stop_playback(struct tegra20_spdif *spdif)
Stephen Warren774fec32011-07-05 10:55:27 -0600128{
Stephen Warren0f163542012-06-06 17:15:06 -0600129 regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
130 TEGRA20_SPDIF_CTRL_TX_EN, 0);
Stephen Warren774fec32011-07-05 10:55:27 -0600131}
132
Stephen Warren896637a2012-04-06 10:30:52 -0600133static int tegra20_spdif_trigger(struct snd_pcm_substream *substream, int cmd,
Stephen Warren774fec32011-07-05 10:55:27 -0600134 struct snd_soc_dai *dai)
135{
Stephen Warren896637a2012-04-06 10:30:52 -0600136 struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
Stephen Warren774fec32011-07-05 10:55:27 -0600137
138 switch (cmd) {
139 case SNDRV_PCM_TRIGGER_START:
140 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
141 case SNDRV_PCM_TRIGGER_RESUME:
Stephen Warren896637a2012-04-06 10:30:52 -0600142 tegra20_spdif_start_playback(spdif);
Stephen Warren774fec32011-07-05 10:55:27 -0600143 break;
144 case SNDRV_PCM_TRIGGER_STOP:
145 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
146 case SNDRV_PCM_TRIGGER_SUSPEND:
Stephen Warren896637a2012-04-06 10:30:52 -0600147 tegra20_spdif_stop_playback(spdif);
Stephen Warren774fec32011-07-05 10:55:27 -0600148 break;
149 default:
150 return -EINVAL;
151 }
152
153 return 0;
154}
155
Stephen Warren896637a2012-04-06 10:30:52 -0600156static int tegra20_spdif_probe(struct snd_soc_dai *dai)
Stephen Warren774fec32011-07-05 10:55:27 -0600157{
Stephen Warren896637a2012-04-06 10:30:52 -0600158 struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
Stephen Warren774fec32011-07-05 10:55:27 -0600159
160 dai->capture_dma_data = NULL;
161 dai->playback_dma_data = &spdif->playback_dma_data;
162
163 return 0;
164}
165
Stephen Warren896637a2012-04-06 10:30:52 -0600166static const struct snd_soc_dai_ops tegra20_spdif_dai_ops = {
167 .hw_params = tegra20_spdif_hw_params,
168 .trigger = tegra20_spdif_trigger,
Stephen Warren774fec32011-07-05 10:55:27 -0600169};
170
Stephen Warren896637a2012-04-06 10:30:52 -0600171static struct snd_soc_dai_driver tegra20_spdif_dai = {
Stephen Warren774fec32011-07-05 10:55:27 -0600172 .name = DRV_NAME,
Stephen Warren896637a2012-04-06 10:30:52 -0600173 .probe = tegra20_spdif_probe,
Stephen Warren774fec32011-07-05 10:55:27 -0600174 .playback = {
Stephen Warren9515c102012-06-06 17:15:07 -0600175 .stream_name = "Playback",
Stephen Warren774fec32011-07-05 10:55:27 -0600176 .channels_min = 2,
177 .channels_max = 2,
178 .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
179 SNDRV_PCM_RATE_48000,
180 .formats = SNDRV_PCM_FMTBIT_S16_LE,
181 },
Stephen Warren896637a2012-04-06 10:30:52 -0600182 .ops = &tegra20_spdif_dai_ops,
Stephen Warren774fec32011-07-05 10:55:27 -0600183};
184
Kuninori Morimoto094e1a32013-03-21 03:37:33 -0700185static const struct snd_soc_component_driver tegra20_spdif_component = {
186 .name = DRV_NAME,
187};
188
Stephen Warren5939ae72012-04-13 12:14:07 -0600189static bool tegra20_spdif_wr_rd_reg(struct device *dev, unsigned int reg)
190{
191 switch (reg) {
192 case TEGRA20_SPDIF_CTRL:
193 case TEGRA20_SPDIF_STATUS:
194 case TEGRA20_SPDIF_STROBE_CTRL:
195 case TEGRA20_SPDIF_DATA_FIFO_CSR:
196 case TEGRA20_SPDIF_DATA_OUT:
197 case TEGRA20_SPDIF_DATA_IN:
198 case TEGRA20_SPDIF_CH_STA_RX_A:
199 case TEGRA20_SPDIF_CH_STA_RX_B:
200 case TEGRA20_SPDIF_CH_STA_RX_C:
201 case TEGRA20_SPDIF_CH_STA_RX_D:
202 case TEGRA20_SPDIF_CH_STA_RX_E:
203 case TEGRA20_SPDIF_CH_STA_RX_F:
204 case TEGRA20_SPDIF_CH_STA_TX_A:
205 case TEGRA20_SPDIF_CH_STA_TX_B:
206 case TEGRA20_SPDIF_CH_STA_TX_C:
207 case TEGRA20_SPDIF_CH_STA_TX_D:
208 case TEGRA20_SPDIF_CH_STA_TX_E:
209 case TEGRA20_SPDIF_CH_STA_TX_F:
210 case TEGRA20_SPDIF_USR_STA_RX_A:
211 case TEGRA20_SPDIF_USR_DAT_TX_A:
212 return true;
213 default:
214 return false;
215 };
216}
217
218static bool tegra20_spdif_volatile_reg(struct device *dev, unsigned int reg)
219{
220 switch (reg) {
221 case TEGRA20_SPDIF_STATUS:
222 case TEGRA20_SPDIF_DATA_FIFO_CSR:
223 case TEGRA20_SPDIF_DATA_OUT:
224 case TEGRA20_SPDIF_DATA_IN:
225 case TEGRA20_SPDIF_CH_STA_RX_A:
226 case TEGRA20_SPDIF_CH_STA_RX_B:
227 case TEGRA20_SPDIF_CH_STA_RX_C:
228 case TEGRA20_SPDIF_CH_STA_RX_D:
229 case TEGRA20_SPDIF_CH_STA_RX_E:
230 case TEGRA20_SPDIF_CH_STA_RX_F:
231 case TEGRA20_SPDIF_USR_STA_RX_A:
232 case TEGRA20_SPDIF_USR_DAT_TX_A:
233 return true;
234 default:
235 return false;
236 };
237}
238
239static bool tegra20_spdif_precious_reg(struct device *dev, unsigned int reg)
240{
241 switch (reg) {
242 case TEGRA20_SPDIF_DATA_OUT:
243 case TEGRA20_SPDIF_DATA_IN:
244 case TEGRA20_SPDIF_USR_STA_RX_A:
245 case TEGRA20_SPDIF_USR_DAT_TX_A:
246 return true;
247 default:
248 return false;
249 };
250}
251
252static const struct regmap_config tegra20_spdif_regmap_config = {
253 .reg_bits = 32,
254 .reg_stride = 4,
255 .val_bits = 32,
256 .max_register = TEGRA20_SPDIF_USR_DAT_TX_A,
257 .writeable_reg = tegra20_spdif_wr_rd_reg,
258 .readable_reg = tegra20_spdif_wr_rd_reg,
259 .volatile_reg = tegra20_spdif_volatile_reg,
260 .precious_reg = tegra20_spdif_precious_reg,
261 .cache_type = REGCACHE_RBTREE,
262};
263
Bill Pemberton4652a0d2012-12-07 09:26:33 -0500264static int tegra20_spdif_platform_probe(struct platform_device *pdev)
Stephen Warren774fec32011-07-05 10:55:27 -0600265{
Stephen Warren896637a2012-04-06 10:30:52 -0600266 struct tegra20_spdif *spdif;
Stephen Warren774fec32011-07-05 10:55:27 -0600267 struct resource *mem, *memregion, *dmareq;
Stephen Warren5939ae72012-04-13 12:14:07 -0600268 void __iomem *regs;
Stephen Warren774fec32011-07-05 10:55:27 -0600269 int ret;
270
Stephen Warren17933db2012-04-06 11:14:04 -0600271 spdif = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_spdif),
272 GFP_KERNEL);
Stephen Warren774fec32011-07-05 10:55:27 -0600273 if (!spdif) {
Stephen Warren896637a2012-04-06 10:30:52 -0600274 dev_err(&pdev->dev, "Can't allocate tegra20_spdif\n");
Stephen Warren774fec32011-07-05 10:55:27 -0600275 ret = -ENOMEM;
Stephen Warren17933db2012-04-06 11:14:04 -0600276 goto err;
Stephen Warren774fec32011-07-05 10:55:27 -0600277 }
278 dev_set_drvdata(&pdev->dev, spdif);
279
280 spdif->clk_spdif_out = clk_get(&pdev->dev, "spdif_out");
281 if (IS_ERR(spdif->clk_spdif_out)) {
282 pr_err("Can't retrieve spdif clock\n");
283 ret = PTR_ERR(spdif->clk_spdif_out);
Stephen Warren17933db2012-04-06 11:14:04 -0600284 goto err;
Stephen Warren774fec32011-07-05 10:55:27 -0600285 }
286
287 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
288 if (!mem) {
289 dev_err(&pdev->dev, "No memory resource\n");
290 ret = -ENODEV;
291 goto err_clk_put;
292 }
293
294 dmareq = platform_get_resource(pdev, IORESOURCE_DMA, 0);
295 if (!dmareq) {
296 dev_err(&pdev->dev, "No DMA resource\n");
297 ret = -ENODEV;
298 goto err_clk_put;
299 }
300
Stephen Warren17933db2012-04-06 11:14:04 -0600301 memregion = devm_request_mem_region(&pdev->dev, mem->start,
302 resource_size(mem), DRV_NAME);
Stephen Warren774fec32011-07-05 10:55:27 -0600303 if (!memregion) {
304 dev_err(&pdev->dev, "Memory region already claimed\n");
305 ret = -EBUSY;
306 goto err_clk_put;
307 }
308
Stephen Warren5939ae72012-04-13 12:14:07 -0600309 regs = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
310 if (!regs) {
Stephen Warren774fec32011-07-05 10:55:27 -0600311 dev_err(&pdev->dev, "ioremap failed\n");
312 ret = -ENOMEM;
Stephen Warren17933db2012-04-06 11:14:04 -0600313 goto err_clk_put;
Stephen Warren774fec32011-07-05 10:55:27 -0600314 }
315
Stephen Warren5939ae72012-04-13 12:14:07 -0600316 spdif->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
317 &tegra20_spdif_regmap_config);
318 if (IS_ERR(spdif->regmap)) {
319 dev_err(&pdev->dev, "regmap init failed\n");
320 ret = PTR_ERR(spdif->regmap);
321 goto err_clk_put;
322 }
323
Stephen Warren896637a2012-04-06 10:30:52 -0600324 spdif->playback_dma_data.addr = mem->start + TEGRA20_SPDIF_DATA_OUT;
Stephen Warren774fec32011-07-05 10:55:27 -0600325 spdif->playback_dma_data.wrap = 4;
326 spdif->playback_dma_data.width = 32;
327 spdif->playback_dma_data.req_sel = dmareq->start;
328
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600329 pm_runtime_enable(&pdev->dev);
330 if (!pm_runtime_enabled(&pdev->dev)) {
331 ret = tegra20_spdif_runtime_resume(&pdev->dev);
332 if (ret)
333 goto err_pm_disable;
334 }
335
Kuninori Morimoto094e1a32013-03-21 03:37:33 -0700336 ret = snd_soc_register_component(&pdev->dev, &tegra20_spdif_component,
337 &tegra20_spdif_dai, 1);
Stephen Warren774fec32011-07-05 10:55:27 -0600338 if (ret) {
339 dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
340 ret = -ENOMEM;
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600341 goto err_suspend;
Stephen Warren774fec32011-07-05 10:55:27 -0600342 }
343
Stephen Warren518de862012-03-20 14:55:49 -0600344 ret = tegra_pcm_platform_register(&pdev->dev);
345 if (ret) {
346 dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
Kuninori Morimoto094e1a32013-03-21 03:37:33 -0700347 goto err_unregister_component;
Stephen Warren518de862012-03-20 14:55:49 -0600348 }
349
Stephen Warren774fec32011-07-05 10:55:27 -0600350 return 0;
351
Kuninori Morimoto094e1a32013-03-21 03:37:33 -0700352err_unregister_component:
353 snd_soc_unregister_component(&pdev->dev);
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600354err_suspend:
355 if (!pm_runtime_status_suspended(&pdev->dev))
356 tegra20_spdif_runtime_suspend(&pdev->dev);
357err_pm_disable:
358 pm_runtime_disable(&pdev->dev);
Stephen Warren774fec32011-07-05 10:55:27 -0600359err_clk_put:
360 clk_put(spdif->clk_spdif_out);
Stephen Warren17933db2012-04-06 11:14:04 -0600361err:
Stephen Warren774fec32011-07-05 10:55:27 -0600362 return ret;
363}
364
Bill Pemberton4652a0d2012-12-07 09:26:33 -0500365static int tegra20_spdif_platform_remove(struct platform_device *pdev)
Stephen Warren774fec32011-07-05 10:55:27 -0600366{
Stephen Warren896637a2012-04-06 10:30:52 -0600367 struct tegra20_spdif *spdif = dev_get_drvdata(&pdev->dev);
Stephen Warren774fec32011-07-05 10:55:27 -0600368
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600369 pm_runtime_disable(&pdev->dev);
370 if (!pm_runtime_status_suspended(&pdev->dev))
371 tegra20_spdif_runtime_suspend(&pdev->dev);
372
Stephen Warren518de862012-03-20 14:55:49 -0600373 tegra_pcm_platform_unregister(&pdev->dev);
Kuninori Morimoto094e1a32013-03-21 03:37:33 -0700374 snd_soc_unregister_component(&pdev->dev);
Stephen Warren774fec32011-07-05 10:55:27 -0600375
Stephen Warren774fec32011-07-05 10:55:27 -0600376 clk_put(spdif->clk_spdif_out);
377
Stephen Warren774fec32011-07-05 10:55:27 -0600378 return 0;
379}
380
Bill Pembertonf6e65742012-11-19 13:25:33 -0500381static const struct dev_pm_ops tegra20_spdif_pm_ops = {
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600382 SET_RUNTIME_PM_OPS(tegra20_spdif_runtime_suspend,
383 tegra20_spdif_runtime_resume, NULL)
384};
385
Stephen Warren896637a2012-04-06 10:30:52 -0600386static struct platform_driver tegra20_spdif_driver = {
Stephen Warren774fec32011-07-05 10:55:27 -0600387 .driver = {
388 .name = DRV_NAME,
389 .owner = THIS_MODULE,
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600390 .pm = &tegra20_spdif_pm_ops,
Stephen Warren774fec32011-07-05 10:55:27 -0600391 },
Stephen Warren896637a2012-04-06 10:30:52 -0600392 .probe = tegra20_spdif_platform_probe,
Bill Pemberton4652a0d2012-12-07 09:26:33 -0500393 .remove = tegra20_spdif_platform_remove,
Stephen Warren774fec32011-07-05 10:55:27 -0600394};
395
Stephen Warren896637a2012-04-06 10:30:52 -0600396module_platform_driver(tegra20_spdif_driver);
Stephen Warren774fec32011-07-05 10:55:27 -0600397
398MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
Stephen Warren896637a2012-04-06 10:30:52 -0600399MODULE_DESCRIPTION("Tegra20 SPDIF ASoC driver");
Stephen Warren774fec32011-07-05 10:55:27 -0600400MODULE_LICENSE("GPL");
401MODULE_ALIAS("platform:" DRV_NAME);