blob: 6b1343e5541d3f2a2c0415cd33593c6c1f188a08 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chris Wilsonf54d1862016-10-25 13:00:45 +010028#include <linux/dma-fence-array.h>
Christian Königa9f87f62017-03-30 14:03:59 +020029#include <linux/interval_tree_generic.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040030#include <drm/drmP.h>
31#include <drm/amdgpu_drm.h>
32#include "amdgpu.h"
33#include "amdgpu_trace.h"
34
35/*
36 * GPUVM
37 * GPUVM is similar to the legacy gart on older asics, however
38 * rather than there being a single global gart table
39 * for the entire GPU, there are multiple VM page tables active
40 * at any given time. The VM page tables can contain a mix
41 * vram pages and system memory pages and system memory pages
42 * can be mapped as snooped (cached system pages) or unsnooped
43 * (uncached system pages).
44 * Each VM has an ID associated with it and there is a page table
45 * associated with each VMID. When execting a command buffer,
46 * the kernel tells the the ring what VMID to use for that command
47 * buffer. VMIDs are allocated dynamically as commands are submitted.
48 * The userspace drivers maintain their own address space and the kernel
49 * sets up their pages tables accordingly when they submit their
50 * command buffers and a VMID is assigned.
51 * Cayman/Trinity support up to 8 active VMs at any given time;
52 * SI supports 16.
53 */
54
Christian Königa9f87f62017-03-30 14:03:59 +020055#define START(node) ((node)->start)
56#define LAST(node) ((node)->last)
57
58INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
59 START, LAST, static, amdgpu_vm_it)
60
61#undef START
62#undef LAST
63
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040064/* Local structure. Encapsulate some VM table update parameters to reduce
65 * the number of function parameters
66 */
Christian König29efc4f2016-08-04 14:52:50 +020067struct amdgpu_pte_update_params {
Christian König27c5f362016-08-04 15:02:49 +020068 /* amdgpu device we do this update for */
69 struct amdgpu_device *adev;
Christian König49ac8a22016-10-13 15:09:08 +020070 /* optional amdgpu_vm we do this update for */
71 struct amdgpu_vm *vm;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040072 /* address where to copy page table entries from */
73 uint64_t src;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040074 /* indirect buffer to fill with commands */
75 struct amdgpu_ib *ib;
Christian Königafef8b82016-08-12 13:29:18 +020076 /* Function which actually does the update */
77 void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
78 uint64_t addr, unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +080079 uint64_t flags);
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -040080 /* The next two are used during VM update by CPU
81 * DMA addresses to use for mapping
82 * Kernel pointer of PD/PT BO that needs to be updated
83 */
84 dma_addr_t *pages_addr;
85 void *kptr;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040086};
87
Christian König284710f2017-01-30 11:09:31 +010088/* Helper to disable partial resident texture feature from a fence callback */
89struct amdgpu_prt_cb {
90 struct amdgpu_device *adev;
91 struct dma_fence_cb cb;
92};
93
Alex Deucherd38ceaf2015-04-20 16:55:21 -040094/**
Christian König72a7ec52016-10-19 11:03:57 +020095 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
Alex Deucherd38ceaf2015-04-20 16:55:21 -040096 *
97 * @adev: amdgpu_device pointer
98 *
Christian König72a7ec52016-10-19 11:03:57 +020099 * Calculate the number of entries in a page directory or page table.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400100 */
Christian König72a7ec52016-10-19 11:03:57 +0200101static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
102 unsigned level)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103{
Christian König72a7ec52016-10-19 11:03:57 +0200104 if (level == 0)
105 /* For the root directory */
106 return adev->vm_manager.max_pfn >>
Zhang, Jerry36b32a62017-03-29 16:08:32 +0800107 (adev->vm_manager.block_size *
108 adev->vm_manager.num_level);
Christian König72a7ec52016-10-19 11:03:57 +0200109 else if (level == adev->vm_manager.num_level)
110 /* For the page tables on the leaves */
Zhang, Jerry36b32a62017-03-29 16:08:32 +0800111 return AMDGPU_VM_PTE_COUNT(adev);
Christian König72a7ec52016-10-19 11:03:57 +0200112 else
113 /* Everything in between */
Zhang, Jerry36b32a62017-03-29 16:08:32 +0800114 return 1 << adev->vm_manager.block_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115}
116
117/**
Christian König72a7ec52016-10-19 11:03:57 +0200118 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119 *
120 * @adev: amdgpu_device pointer
121 *
Christian König72a7ec52016-10-19 11:03:57 +0200122 * Calculate the size of the BO for a page directory or page table in bytes.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 */
Christian König72a7ec52016-10-19 11:03:57 +0200124static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125{
Christian König72a7ec52016-10-19 11:03:57 +0200126 return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400127}
128
129/**
Christian König56467eb2015-12-11 15:16:32 +0100130 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131 *
132 * @vm: vm providing the BOs
Christian König3c0eea62015-12-11 14:39:05 +0100133 * @validated: head of validation list
Christian König56467eb2015-12-11 15:16:32 +0100134 * @entry: entry to add
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135 *
136 * Add the page directory to the list of BOs to
Christian König56467eb2015-12-11 15:16:32 +0100137 * validate for command submission.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138 */
Christian König56467eb2015-12-11 15:16:32 +0100139void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
140 struct list_head *validated,
141 struct amdgpu_bo_list_entry *entry)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400142{
Christian König67003a12016-10-12 14:46:26 +0200143 entry->robj = vm->root.bo;
Christian König56467eb2015-12-11 15:16:32 +0100144 entry->priority = 0;
Christian König67003a12016-10-12 14:46:26 +0200145 entry->tv.bo = &entry->robj->tbo;
Christian König56467eb2015-12-11 15:16:32 +0100146 entry->tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100147 entry->user_pages = NULL;
Christian König56467eb2015-12-11 15:16:32 +0100148 list_add(&entry->tv.head, validated);
149}
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400150
Christian König56467eb2015-12-11 15:16:32 +0100151/**
Christian König670fecc2016-10-12 15:36:57 +0200152 * amdgpu_vm_validate_layer - validate a single page table level
153 *
154 * @parent: parent page table level
155 * @validate: callback to do the validation
156 * @param: parameter for the validation callback
157 *
158 * Validate the page table BOs on command submission if neccessary.
159 */
160static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
161 int (*validate)(void *, struct amdgpu_bo *),
Christian Königb6369222017-08-03 11:44:01 -0400162 void *param, bool use_cpu_for_update,
163 struct ttm_bo_global *glob)
Christian König670fecc2016-10-12 15:36:57 +0200164{
165 unsigned i;
166 int r;
167
Christian Königa35ebc82017-07-13 12:51:31 +0200168 if (parent->bo->shadow) {
169 struct amdgpu_bo *shadow = parent->bo->shadow;
170
171 r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
172 if (r)
173 return r;
174 }
175
Christian König0a096fb2017-07-12 10:01:48 +0200176 if (use_cpu_for_update) {
177 r = amdgpu_bo_kmap(parent->bo, NULL);
178 if (r)
179 return r;
180 }
181
Christian König670fecc2016-10-12 15:36:57 +0200182 if (!parent->entries)
183 return 0;
184
185 for (i = 0; i <= parent->last_entry_used; ++i) {
186 struct amdgpu_vm_pt *entry = &parent->entries[i];
187
188 if (!entry->bo)
189 continue;
190
191 r = validate(param, entry->bo);
192 if (r)
193 return r;
194
Christian Königb6369222017-08-03 11:44:01 -0400195 spin_lock(&glob->lru_lock);
196 ttm_bo_move_to_lru_tail(&entry->bo->tbo);
197 if (entry->bo->shadow)
198 ttm_bo_move_to_lru_tail(&entry->bo->shadow->tbo);
199 spin_unlock(&glob->lru_lock);
200
Christian König670fecc2016-10-12 15:36:57 +0200201 /*
202 * Recurse into the sub directory. This is harmless because we
203 * have only a maximum of 5 layers.
204 */
Christian König0a096fb2017-07-12 10:01:48 +0200205 r = amdgpu_vm_validate_level(entry, validate, param,
Christian Königb6369222017-08-03 11:44:01 -0400206 use_cpu_for_update, glob);
Christian König670fecc2016-10-12 15:36:57 +0200207 if (r)
208 return r;
209 }
210
211 return r;
212}
213
214/**
Christian Königf7da30d2016-09-28 12:03:04 +0200215 * amdgpu_vm_validate_pt_bos - validate the page table BOs
Christian König56467eb2015-12-11 15:16:32 +0100216 *
Christian König5a712a82016-06-21 16:28:15 +0200217 * @adev: amdgpu device pointer
Christian König56467eb2015-12-11 15:16:32 +0100218 * @vm: vm providing the BOs
Christian Königf7da30d2016-09-28 12:03:04 +0200219 * @validate: callback to do the validation
220 * @param: parameter for the validation callback
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221 *
Christian Königf7da30d2016-09-28 12:03:04 +0200222 * Validate the page table BOs on command submission if neccessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400223 */
Christian Königf7da30d2016-09-28 12:03:04 +0200224int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
225 int (*validate)(void *p, struct amdgpu_bo *bo),
226 void *param)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400227{
Christian König5a712a82016-06-21 16:28:15 +0200228 uint64_t num_evictions;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400229
Christian König5a712a82016-06-21 16:28:15 +0200230 /* We only need to validate the page tables
231 * if they aren't already valid.
232 */
233 num_evictions = atomic64_read(&adev->num_evictions);
234 if (num_evictions == vm->last_eviction_counter)
Christian Königf7da30d2016-09-28 12:03:04 +0200235 return 0;
Christian König5a712a82016-06-21 16:28:15 +0200236
Christian König0a096fb2017-07-12 10:01:48 +0200237 return amdgpu_vm_validate_level(&vm->root, validate, param,
Christian Königb6369222017-08-03 11:44:01 -0400238 vm->use_cpu_for_update,
239 adev->mman.bdev.glob);
Christian Königeceb8a12016-01-11 15:35:21 +0100240}
241
242/**
Christian Königf566ceb2016-10-27 20:04:38 +0200243 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
244 *
245 * @adev: amdgpu_device pointer
246 * @vm: requested vm
247 * @saddr: start of the address range
248 * @eaddr: end of the address range
249 *
250 * Make sure the page directories and page tables are allocated
251 */
252static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
253 struct amdgpu_vm *vm,
254 struct amdgpu_vm_pt *parent,
255 uint64_t saddr, uint64_t eaddr,
256 unsigned level)
257{
258 unsigned shift = (adev->vm_manager.num_level - level) *
Zhang, Jerry36b32a62017-03-29 16:08:32 +0800259 adev->vm_manager.block_size;
Christian Königf566ceb2016-10-27 20:04:38 +0200260 unsigned pt_idx, from, to;
261 int r;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400262 u64 flags;
Yong Zhao51ac7ee2017-07-27 12:48:22 -0400263 uint64_t init_value = 0;
Christian Königf566ceb2016-10-27 20:04:38 +0200264
265 if (!parent->entries) {
266 unsigned num_entries = amdgpu_vm_num_entries(adev, level);
267
Michal Hocko20981052017-05-17 14:23:12 +0200268 parent->entries = kvmalloc_array(num_entries,
269 sizeof(struct amdgpu_vm_pt),
270 GFP_KERNEL | __GFP_ZERO);
Christian Königf566ceb2016-10-27 20:04:38 +0200271 if (!parent->entries)
272 return -ENOMEM;
273 memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
274 }
275
Felix Kuehling1866bac2017-03-28 20:36:12 -0400276 from = saddr >> shift;
277 to = eaddr >> shift;
278 if (from >= amdgpu_vm_num_entries(adev, level) ||
279 to >= amdgpu_vm_num_entries(adev, level))
280 return -EINVAL;
Christian Königf566ceb2016-10-27 20:04:38 +0200281
282 if (to > parent->last_entry_used)
283 parent->last_entry_used = to;
284
285 ++level;
Felix Kuehling1866bac2017-03-28 20:36:12 -0400286 saddr = saddr & ((1 << shift) - 1);
287 eaddr = eaddr & ((1 << shift) - 1);
Christian Königf566ceb2016-10-27 20:04:38 +0200288
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400289 flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
290 AMDGPU_GEM_CREATE_VRAM_CLEARED;
291 if (vm->use_cpu_for_update)
292 flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
293 else
294 flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
295 AMDGPU_GEM_CREATE_SHADOW);
296
Yong Zhao51ac7ee2017-07-27 12:48:22 -0400297 if (vm->pte_support_ats) {
298 init_value = AMDGPU_PTE_SYSTEM;
299 if (level != adev->vm_manager.num_level - 1)
300 init_value |= AMDGPU_PDE_PTE;
301 }
302
Christian Königf566ceb2016-10-27 20:04:38 +0200303 /* walk over the address space and allocate the page tables */
304 for (pt_idx = from; pt_idx <= to; ++pt_idx) {
305 struct reservation_object *resv = vm->root.bo->tbo.resv;
306 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
307 struct amdgpu_bo *pt;
308
309 if (!entry->bo) {
310 r = amdgpu_bo_create(adev,
311 amdgpu_vm_bo_size(adev, level),
312 AMDGPU_GPU_PAGE_SIZE, true,
313 AMDGPU_GEM_DOMAIN_VRAM,
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400314 flags,
Yong Zhao51ac7ee2017-07-27 12:48:22 -0400315 NULL, resv, init_value, &pt);
Christian Königf566ceb2016-10-27 20:04:38 +0200316 if (r)
317 return r;
318
Christian König0a096fb2017-07-12 10:01:48 +0200319 if (vm->use_cpu_for_update) {
320 r = amdgpu_bo_kmap(pt, NULL);
321 if (r) {
322 amdgpu_bo_unref(&pt);
323 return r;
324 }
325 }
326
Christian Königf566ceb2016-10-27 20:04:38 +0200327 /* Keep a reference to the root directory to avoid
328 * freeing them up in the wrong order.
329 */
330 pt->parent = amdgpu_bo_ref(vm->root.bo);
331
332 entry->bo = pt;
333 entry->addr = 0;
334 }
335
336 if (level < adev->vm_manager.num_level) {
Felix Kuehling1866bac2017-03-28 20:36:12 -0400337 uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
338 uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
339 ((1 << shift) - 1);
340 r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
341 sub_eaddr, level);
Christian Königf566ceb2016-10-27 20:04:38 +0200342 if (r)
343 return r;
344 }
345 }
346
347 return 0;
348}
349
Christian König663e4572017-03-13 10:13:37 +0100350/**
351 * amdgpu_vm_alloc_pts - Allocate page tables.
352 *
353 * @adev: amdgpu_device pointer
354 * @vm: VM to allocate page tables for
355 * @saddr: Start address which needs to be allocated
356 * @size: Size from start address we need.
357 *
358 * Make sure the page tables are allocated.
359 */
360int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
361 struct amdgpu_vm *vm,
362 uint64_t saddr, uint64_t size)
363{
Felix Kuehling22770e52017-03-28 20:24:53 -0400364 uint64_t last_pfn;
Christian König663e4572017-03-13 10:13:37 +0100365 uint64_t eaddr;
Christian König663e4572017-03-13 10:13:37 +0100366
367 /* validate the parameters */
368 if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
369 return -EINVAL;
370
371 eaddr = saddr + size - 1;
372 last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
373 if (last_pfn >= adev->vm_manager.max_pfn) {
Felix Kuehling22770e52017-03-28 20:24:53 -0400374 dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
Christian König663e4572017-03-13 10:13:37 +0100375 last_pfn, adev->vm_manager.max_pfn);
376 return -EINVAL;
377 }
378
379 saddr /= AMDGPU_GPU_PAGE_SIZE;
380 eaddr /= AMDGPU_GPU_PAGE_SIZE;
381
Christian Königf566ceb2016-10-27 20:04:38 +0200382 return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
Christian König663e4572017-03-13 10:13:37 +0100383}
384
Christian König641e9402017-04-03 13:59:25 +0200385/**
386 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
387 *
388 * @adev: amdgpu_device pointer
389 * @id: VMID structure
390 *
391 * Check if GPU reset occured since last use of the VMID.
392 */
393static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
394 struct amdgpu_vm_id *id)
Chunming Zhou192b7dc2016-06-29 14:01:15 +0800395{
396 return id->current_gpu_reset_count !=
Christian König641e9402017-04-03 13:59:25 +0200397 atomic_read(&adev->gpu_reset_counter);
Chunming Zhou192b7dc2016-06-29 14:01:15 +0800398}
399
Chunming Zhou7a63eb22017-04-21 11:13:56 +0800400static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
401{
402 return !!vm->reserved_vmid[vmhub];
403}
404
405/* idr_mgr->lock must be held */
406static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
407 struct amdgpu_ring *ring,
408 struct amdgpu_sync *sync,
409 struct dma_fence *fence,
410 struct amdgpu_job *job)
411{
412 struct amdgpu_device *adev = ring->adev;
413 unsigned vmhub = ring->funcs->vmhub;
414 uint64_t fence_context = adev->fence_context + ring->idx;
415 struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
416 struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
417 struct dma_fence *updates = sync->last_vm_update;
418 int r = 0;
419 struct dma_fence *flushed, *tmp;
Christian König6f1ceab2017-07-11 16:59:21 +0200420 bool needs_flush = vm->use_cpu_for_update;
Chunming Zhou7a63eb22017-04-21 11:13:56 +0800421
422 flushed = id->flushed_updates;
423 if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
424 (atomic64_read(&id->owner) != vm->client_id) ||
425 (job->vm_pd_addr != id->pd_gpu_addr) ||
426 (updates && (!flushed || updates->context != flushed->context ||
427 dma_fence_is_later(updates, flushed))) ||
428 (!id->last_flush || (id->last_flush->context != fence_context &&
429 !dma_fence_is_signaled(id->last_flush)))) {
430 needs_flush = true;
431 /* to prevent one context starved by another context */
432 id->pd_gpu_addr = 0;
433 tmp = amdgpu_sync_peek_fence(&id->active, ring);
434 if (tmp) {
435 r = amdgpu_sync_fence(adev, sync, tmp);
436 return r;
437 }
438 }
439
440 /* Good we can use this VMID. Remember this submission as
441 * user of the VMID.
442 */
443 r = amdgpu_sync_fence(ring->adev, &id->active, fence);
444 if (r)
445 goto out;
446
447 if (updates && (!flushed || updates->context != flushed->context ||
448 dma_fence_is_later(updates, flushed))) {
449 dma_fence_put(id->flushed_updates);
450 id->flushed_updates = dma_fence_get(updates);
451 }
452 id->pd_gpu_addr = job->vm_pd_addr;
Chunming Zhou7a63eb22017-04-21 11:13:56 +0800453 atomic64_set(&id->owner, vm->client_id);
454 job->vm_needs_flush = needs_flush;
455 if (needs_flush) {
456 dma_fence_put(id->last_flush);
457 id->last_flush = NULL;
458 }
459 job->vm_id = id - id_mgr->ids;
460 trace_amdgpu_vm_grab_id(vm, ring, job);
461out:
462 return r;
463}
464
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400465/**
466 * amdgpu_vm_grab_id - allocate the next free VMID
467 *
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400468 * @vm: vm to allocate id for
Christian König7f8a5292015-07-20 16:09:40 +0200469 * @ring: ring we want to submit job to
470 * @sync: sync object where we add dependencies
Christian König94dd0a42016-01-18 17:01:42 +0100471 * @fence: fence protecting ID from reuse
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400472 *
Christian König7f8a5292015-07-20 16:09:40 +0200473 * Allocate an id for the vm, adding fences to the sync obj as necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400474 */
Christian König7f8a5292015-07-20 16:09:40 +0200475int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100476 struct amdgpu_sync *sync, struct dma_fence *fence,
Chunming Zhoufd53be32016-07-01 17:59:01 +0800477 struct amdgpu_job *job)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400478{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400479 struct amdgpu_device *adev = ring->adev;
Christian König2e819842017-03-30 16:50:47 +0200480 unsigned vmhub = ring->funcs->vmhub;
Christian König76456702017-04-06 17:52:39 +0200481 struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
Christian König090b7672016-07-08 10:21:02 +0200482 uint64_t fence_context = adev->fence_context + ring->idx;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100483 struct dma_fence *updates = sync->last_vm_update;
Christian König8d76001e2016-05-23 16:00:32 +0200484 struct amdgpu_vm_id *id, *idle;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100485 struct dma_fence **fences;
Christian König1fbb2e92016-06-01 10:47:36 +0200486 unsigned i;
487 int r = 0;
488
Christian König76456702017-04-06 17:52:39 +0200489 mutex_lock(&id_mgr->lock);
Chunming Zhou7a63eb22017-04-21 11:13:56 +0800490 if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
491 r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
492 mutex_unlock(&id_mgr->lock);
493 return r;
494 }
495 fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
496 if (!fences) {
497 mutex_unlock(&id_mgr->lock);
498 return -ENOMEM;
499 }
Christian König36fd7c52016-05-23 15:30:08 +0200500 /* Check if we have an idle VMID */
Christian König1fbb2e92016-06-01 10:47:36 +0200501 i = 0;
Christian König76456702017-04-06 17:52:39 +0200502 list_for_each_entry(idle, &id_mgr->ids_lru, list) {
Christian König1fbb2e92016-06-01 10:47:36 +0200503 fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
504 if (!fences[i])
Christian König36fd7c52016-05-23 15:30:08 +0200505 break;
Christian König1fbb2e92016-06-01 10:47:36 +0200506 ++i;
Christian König36fd7c52016-05-23 15:30:08 +0200507 }
Christian Königbcb1ba32016-03-08 15:40:11 +0100508
Christian König1fbb2e92016-06-01 10:47:36 +0200509 /* If we can't find a idle VMID to use, wait till one becomes available */
Christian König76456702017-04-06 17:52:39 +0200510 if (&idle->list == &id_mgr->ids_lru) {
Christian König1fbb2e92016-06-01 10:47:36 +0200511 u64 fence_context = adev->vm_manager.fence_context + ring->idx;
512 unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
Chris Wilsonf54d1862016-10-25 13:00:45 +0100513 struct dma_fence_array *array;
Christian König1fbb2e92016-06-01 10:47:36 +0200514 unsigned j;
Christian König8d76001e2016-05-23 16:00:32 +0200515
Christian König1fbb2e92016-06-01 10:47:36 +0200516 for (j = 0; j < i; ++j)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100517 dma_fence_get(fences[j]);
Christian König8d76001e2016-05-23 16:00:32 +0200518
Chris Wilsonf54d1862016-10-25 13:00:45 +0100519 array = dma_fence_array_create(i, fences, fence_context,
Christian König1fbb2e92016-06-01 10:47:36 +0200520 seqno, true);
521 if (!array) {
522 for (j = 0; j < i; ++j)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100523 dma_fence_put(fences[j]);
Christian König1fbb2e92016-06-01 10:47:36 +0200524 kfree(fences);
525 r = -ENOMEM;
526 goto error;
527 }
Christian König8d76001e2016-05-23 16:00:32 +0200528
Christian König8d76001e2016-05-23 16:00:32 +0200529
Christian König1fbb2e92016-06-01 10:47:36 +0200530 r = amdgpu_sync_fence(ring->adev, sync, &array->base);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100531 dma_fence_put(&array->base);
Christian König1fbb2e92016-06-01 10:47:36 +0200532 if (r)
533 goto error;
Christian König8d76001e2016-05-23 16:00:32 +0200534
Christian König76456702017-04-06 17:52:39 +0200535 mutex_unlock(&id_mgr->lock);
Christian König1fbb2e92016-06-01 10:47:36 +0200536 return 0;
Christian König8d76001e2016-05-23 16:00:32 +0200537
Christian König1fbb2e92016-06-01 10:47:36 +0200538 }
539 kfree(fences);
Christian König8d76001e2016-05-23 16:00:32 +0200540
Christian König6f1ceab2017-07-11 16:59:21 +0200541 job->vm_needs_flush = vm->use_cpu_for_update;
Christian König1fbb2e92016-06-01 10:47:36 +0200542 /* Check if we can use a VMID already assigned to this VM */
Christian König76456702017-04-06 17:52:39 +0200543 list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100544 struct dma_fence *flushed;
Christian König6f1ceab2017-07-11 16:59:21 +0200545 bool needs_flush = vm->use_cpu_for_update;
Christian König8d76001e2016-05-23 16:00:32 +0200546
Christian König1fbb2e92016-06-01 10:47:36 +0200547 /* Check all the prerequisites to using this VMID */
Christian König641e9402017-04-03 13:59:25 +0200548 if (amdgpu_vm_had_gpu_reset(adev, id))
Chunming Zhou6adb0512016-06-27 17:06:01 +0800549 continue;
Christian König1fbb2e92016-06-01 10:47:36 +0200550
551 if (atomic64_read(&id->owner) != vm->client_id)
552 continue;
553
Chunming Zhoufd53be32016-07-01 17:59:01 +0800554 if (job->vm_pd_addr != id->pd_gpu_addr)
Christian König1fbb2e92016-06-01 10:47:36 +0200555 continue;
556
Christian König87c910d2017-03-30 16:56:20 +0200557 if (!id->last_flush ||
558 (id->last_flush->context != fence_context &&
559 !dma_fence_is_signaled(id->last_flush)))
560 needs_flush = true;
Christian König1fbb2e92016-06-01 10:47:36 +0200561
562 flushed = id->flushed_updates;
Christian König87c910d2017-03-30 16:56:20 +0200563 if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
564 needs_flush = true;
565
566 /* Concurrent flushes are only possible starting with Vega10 */
567 if (adev->asic_type < CHIP_VEGA10 && needs_flush)
Christian König1fbb2e92016-06-01 10:47:36 +0200568 continue;
569
Christian König3dab83b2016-06-01 13:31:17 +0200570 /* Good we can use this VMID. Remember this submission as
571 * user of the VMID.
572 */
Christian König1fbb2e92016-06-01 10:47:36 +0200573 r = amdgpu_sync_fence(ring->adev, &id->active, fence);
574 if (r)
575 goto error;
Christian König8d76001e2016-05-23 16:00:32 +0200576
Christian König87c910d2017-03-30 16:56:20 +0200577 if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
578 dma_fence_put(id->flushed_updates);
579 id->flushed_updates = dma_fence_get(updates);
580 }
Christian König8d76001e2016-05-23 16:00:32 +0200581
Christian König87c910d2017-03-30 16:56:20 +0200582 if (needs_flush)
583 goto needs_flush;
584 else
585 goto no_flush_needed;
Christian König8d76001e2016-05-23 16:00:32 +0200586
Christian König4f618e72017-04-06 15:18:21 +0200587 };
Chunming Zhou8e9fbeb2016-03-17 11:41:37 +0800588
Christian König1fbb2e92016-06-01 10:47:36 +0200589 /* Still no ID to use? Then use the idle one found earlier */
590 id = idle;
591
592 /* Remember this submission as user of the VMID */
593 r = amdgpu_sync_fence(ring->adev, &id->active, fence);
Christian König832a9022016-02-15 12:33:02 +0100594 if (r)
595 goto error;
Christian König4ff37a82016-02-26 16:18:26 +0100596
Christian König87c910d2017-03-30 16:56:20 +0200597 id->pd_gpu_addr = job->vm_pd_addr;
598 dma_fence_put(id->flushed_updates);
599 id->flushed_updates = dma_fence_get(updates);
Christian König87c910d2017-03-30 16:56:20 +0200600 atomic64_set(&id->owner, vm->client_id);
601
602needs_flush:
603 job->vm_needs_flush = true;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100604 dma_fence_put(id->last_flush);
Christian König41d9eb22016-03-01 16:46:18 +0100605 id->last_flush = NULL;
606
Christian König87c910d2017-03-30 16:56:20 +0200607no_flush_needed:
Christian König76456702017-04-06 17:52:39 +0200608 list_move_tail(&id->list, &id_mgr->ids_lru);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400609
Christian König76456702017-04-06 17:52:39 +0200610 job->vm_id = id - id_mgr->ids;
Christian Königc5296d12017-04-07 15:31:13 +0200611 trace_amdgpu_vm_grab_id(vm, ring, job);
Christian König832a9022016-02-15 12:33:02 +0100612
613error:
Christian König76456702017-04-06 17:52:39 +0200614 mutex_unlock(&id_mgr->lock);
Christian Königa9a78b32016-01-21 10:19:11 +0100615 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400616}
617
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800618static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
619 struct amdgpu_vm *vm,
620 unsigned vmhub)
Alex Deucher93dcc372016-06-17 17:05:15 -0400621{
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800622 struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
Alex Deucher93dcc372016-06-17 17:05:15 -0400623
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800624 mutex_lock(&id_mgr->lock);
625 if (vm->reserved_vmid[vmhub]) {
626 list_add(&vm->reserved_vmid[vmhub]->list,
627 &id_mgr->ids_lru);
628 vm->reserved_vmid[vmhub] = NULL;
Chunming Zhouc3505772017-04-21 15:51:04 +0800629 atomic_dec(&id_mgr->reserved_vmid_num);
Alex Deucher93dcc372016-06-17 17:05:15 -0400630 }
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800631 mutex_unlock(&id_mgr->lock);
Alex Deucher93dcc372016-06-17 17:05:15 -0400632}
633
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800634static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
635 struct amdgpu_vm *vm,
636 unsigned vmhub)
Alex Xiee60f8db2017-03-09 11:36:26 -0500637{
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800638 struct amdgpu_vm_id_manager *id_mgr;
639 struct amdgpu_vm_id *idle;
640 int r = 0;
Alex Xiee60f8db2017-03-09 11:36:26 -0500641
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800642 id_mgr = &adev->vm_manager.id_mgr[vmhub];
643 mutex_lock(&id_mgr->lock);
644 if (vm->reserved_vmid[vmhub])
645 goto unlock;
Chunming Zhouc3505772017-04-21 15:51:04 +0800646 if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
647 AMDGPU_VM_MAX_RESERVED_VMID) {
648 DRM_ERROR("Over limitation of reserved vmid\n");
649 atomic_dec(&id_mgr->reserved_vmid_num);
650 r = -EINVAL;
651 goto unlock;
652 }
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800653 /* Select the first entry VMID */
654 idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
655 list_del_init(&idle->list);
656 vm->reserved_vmid[vmhub] = idle;
657 mutex_unlock(&id_mgr->lock);
Alex Xiee60f8db2017-03-09 11:36:26 -0500658
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800659 return 0;
660unlock:
661 mutex_unlock(&id_mgr->lock);
662 return r;
663}
664
Alex Xiee59c0202017-06-01 09:42:59 -0400665/**
666 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
667 *
668 * @adev: amdgpu_device pointer
669 */
670void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
671{
672 const struct amdgpu_ip_block *ip_block;
673 bool has_compute_vm_bug;
674 struct amdgpu_ring *ring;
675 int i;
676
677 has_compute_vm_bug = false;
678
679 ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
680 if (ip_block) {
681 /* Compute has a VM bug for GFX version < 7.
682 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
683 if (ip_block->version->major <= 7)
684 has_compute_vm_bug = true;
685 else if (ip_block->version->major == 8)
686 if (adev->gfx.mec_fw_version < 673)
687 has_compute_vm_bug = true;
688 }
689
690 for (i = 0; i < adev->num_rings; i++) {
691 ring = adev->rings[i];
692 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
693 /* only compute rings */
694 ring->has_compute_vm_bug = has_compute_vm_bug;
695 else
696 ring->has_compute_vm_bug = false;
697 }
698}
699
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400700bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
701 struct amdgpu_job *job)
702{
703 struct amdgpu_device *adev = ring->adev;
704 unsigned vmhub = ring->funcs->vmhub;
705 struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
706 struct amdgpu_vm_id *id;
707 bool gds_switch_needed;
Alex Xiee59c0202017-06-01 09:42:59 -0400708 bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400709
710 if (job->vm_id == 0)
711 return false;
712 id = &id_mgr->ids[job->vm_id];
713 gds_switch_needed = ring->funcs->emit_gds_switch && (
714 id->gds_base != job->gds_base ||
715 id->gds_size != job->gds_size ||
716 id->gws_base != job->gws_base ||
717 id->gws_size != job->gws_size ||
718 id->oa_base != job->oa_base ||
719 id->oa_size != job->oa_size);
720
721 if (amdgpu_vm_had_gpu_reset(adev, id))
722 return true;
Alex Xiebb37b672017-05-30 23:50:10 -0400723
724 return vm_flush_needed || gds_switch_needed;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400725}
726
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400727static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
728{
729 return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
Alex Xiee60f8db2017-03-09 11:36:26 -0500730}
731
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400732/**
733 * amdgpu_vm_flush - hardware flush the vm
734 *
735 * @ring: ring to use for flush
Christian Königcffadc82016-03-01 13:34:49 +0100736 * @vm_id: vmid number to use
Christian König4ff37a82016-02-26 16:18:26 +0100737 * @pd_addr: address of the page directory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400738 *
Christian König4ff37a82016-02-26 16:18:26 +0100739 * Emit a VM flush when it is necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400740 */
Monk Liu8fdf0742017-06-06 17:25:13 +0800741int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400742{
Christian König971fe9a92016-03-01 15:09:25 +0100743 struct amdgpu_device *adev = ring->adev;
Christian König76456702017-04-06 17:52:39 +0200744 unsigned vmhub = ring->funcs->vmhub;
745 struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
746 struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
Christian Königd564a062016-03-01 15:51:53 +0100747 bool gds_switch_needed = ring->funcs->emit_gds_switch && (
Chunming Zhoufd53be32016-07-01 17:59:01 +0800748 id->gds_base != job->gds_base ||
749 id->gds_size != job->gds_size ||
750 id->gws_base != job->gws_base ||
751 id->gws_size != job->gws_size ||
752 id->oa_base != job->oa_base ||
753 id->oa_size != job->oa_size);
Flora Cuide37e682017-05-18 13:56:22 +0800754 bool vm_flush_needed = job->vm_needs_flush;
Christian Königc0e51932017-04-03 14:16:07 +0200755 unsigned patch_offset = 0;
Christian König41d9eb22016-03-01 16:46:18 +0100756 int r;
Christian Königd564a062016-03-01 15:51:53 +0100757
Christian Königf7d015b2017-04-03 14:28:26 +0200758 if (amdgpu_vm_had_gpu_reset(adev, id)) {
759 gds_switch_needed = true;
760 vm_flush_needed = true;
761 }
Christian König971fe9a92016-03-01 15:09:25 +0100762
Monk Liu8fdf0742017-06-06 17:25:13 +0800763 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
Christian Königf7d015b2017-04-03 14:28:26 +0200764 return 0;
Christian König41d9eb22016-03-01 16:46:18 +0100765
Christian Königc0e51932017-04-03 14:16:07 +0200766 if (ring->funcs->init_cond_exec)
767 patch_offset = amdgpu_ring_init_cond_exec(ring);
Christian König41d9eb22016-03-01 16:46:18 +0100768
Monk Liu8fdf0742017-06-06 17:25:13 +0800769 if (need_pipe_sync)
770 amdgpu_ring_emit_pipeline_sync(ring);
771
Christian Königf7d015b2017-04-03 14:28:26 +0200772 if (ring->funcs->emit_vm_flush && vm_flush_needed) {
Christian Königc0e51932017-04-03 14:16:07 +0200773 struct dma_fence *fence;
Monk Liue9d672b2017-03-15 12:18:57 +0800774
Christian König9a94f5a2017-05-12 14:46:23 +0200775 trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
776 amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
Monk Liue9d672b2017-03-15 12:18:57 +0800777
Christian Königc0e51932017-04-03 14:16:07 +0200778 r = amdgpu_fence_emit(ring, &fence);
779 if (r)
780 return r;
Monk Liue9d672b2017-03-15 12:18:57 +0800781
Christian König76456702017-04-06 17:52:39 +0200782 mutex_lock(&id_mgr->lock);
Christian Königc0e51932017-04-03 14:16:07 +0200783 dma_fence_put(id->last_flush);
784 id->last_flush = fence;
Chunming Zhoubea396722017-05-10 13:02:39 +0800785 id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
Christian König76456702017-04-06 17:52:39 +0200786 mutex_unlock(&id_mgr->lock);
Christian Königc0e51932017-04-03 14:16:07 +0200787 }
Monk Liue9d672b2017-03-15 12:18:57 +0800788
Chunming Zhou7c4378f2017-05-11 18:22:17 +0800789 if (ring->funcs->emit_gds_switch && gds_switch_needed) {
Christian Königc0e51932017-04-03 14:16:07 +0200790 id->gds_base = job->gds_base;
791 id->gds_size = job->gds_size;
792 id->gws_base = job->gws_base;
793 id->gws_size = job->gws_size;
794 id->oa_base = job->oa_base;
795 id->oa_size = job->oa_size;
796 amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
797 job->gds_size, job->gws_base,
798 job->gws_size, job->oa_base,
799 job->oa_size);
800 }
801
802 if (ring->funcs->patch_cond_exec)
803 amdgpu_ring_patch_cond_exec(ring, patch_offset);
804
805 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
806 if (ring->funcs->emit_switch_buffer) {
807 amdgpu_ring_emit_switch_buffer(ring);
808 amdgpu_ring_emit_switch_buffer(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400809 }
Christian König41d9eb22016-03-01 16:46:18 +0100810 return 0;
Christian König971fe9a92016-03-01 15:09:25 +0100811}
812
813/**
814 * amdgpu_vm_reset_id - reset VMID to zero
815 *
816 * @adev: amdgpu device structure
817 * @vm_id: vmid number to use
818 *
819 * Reset saved GDW, GWS and OA to force switch on next flush.
820 */
Christian König76456702017-04-06 17:52:39 +0200821void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
822 unsigned vmid)
Christian König971fe9a92016-03-01 15:09:25 +0100823{
Christian König76456702017-04-06 17:52:39 +0200824 struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
825 struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
Christian König971fe9a92016-03-01 15:09:25 +0100826
Christian Königb3c85a02017-05-10 20:06:58 +0200827 atomic64_set(&id->owner, 0);
Christian Königbcb1ba32016-03-08 15:40:11 +0100828 id->gds_base = 0;
829 id->gds_size = 0;
830 id->gws_base = 0;
831 id->gws_size = 0;
832 id->oa_base = 0;
833 id->oa_size = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400834}
835
836/**
Christian Königb3c85a02017-05-10 20:06:58 +0200837 * amdgpu_vm_reset_all_id - reset VMID to zero
838 *
839 * @adev: amdgpu device structure
840 *
841 * Reset VMID to force flush on next use
842 */
843void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
844{
845 unsigned i, j;
846
847 for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
848 struct amdgpu_vm_id_manager *id_mgr =
849 &adev->vm_manager.id_mgr[i];
850
851 for (j = 1; j < id_mgr->num_ids; ++j)
852 amdgpu_vm_reset_id(adev, i, j);
853 }
854}
855
856/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400857 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
858 *
859 * @vm: requested vm
860 * @bo: requested buffer object
861 *
Christian König8843dbb2016-01-26 12:17:11 +0100862 * Find @bo inside the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400863 * Search inside the @bos vm list for the requested vm
864 * Returns the found bo_va or NULL if none is found
865 *
866 * Object has to be reserved!
867 */
868struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
869 struct amdgpu_bo *bo)
870{
871 struct amdgpu_bo_va *bo_va;
872
Christian Königec681542017-08-01 10:51:43 +0200873 list_for_each_entry(bo_va, &bo->va, base.bo_list) {
874 if (bo_va->base.vm == vm) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400875 return bo_va;
876 }
877 }
878 return NULL;
879}
880
881/**
Christian Königafef8b82016-08-12 13:29:18 +0200882 * amdgpu_vm_do_set_ptes - helper to call the right asic function
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400883 *
Christian König29efc4f2016-08-04 14:52:50 +0200884 * @params: see amdgpu_pte_update_params definition
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400885 * @pe: addr of the page entry
886 * @addr: dst addr to write into pe
887 * @count: number of page entries to update
888 * @incr: increase next addr by incr bytes
889 * @flags: hw access flags
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400890 *
891 * Traces the parameters and calls the right asic functions
892 * to setup the page table using the DMA.
893 */
Christian Königafef8b82016-08-12 13:29:18 +0200894static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
895 uint64_t pe, uint64_t addr,
896 unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +0800897 uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400898{
Christian Königec2f05f2016-09-25 16:11:52 +0200899 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400900
Christian Königafef8b82016-08-12 13:29:18 +0200901 if (count < 3) {
Christian Königde9ea7b2016-08-12 11:33:30 +0200902 amdgpu_vm_write_pte(params->adev, params->ib, pe,
903 addr | flags, count, incr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400904
905 } else {
Christian König27c5f362016-08-04 15:02:49 +0200906 amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400907 count, incr, flags);
908 }
909}
910
911/**
Christian Königafef8b82016-08-12 13:29:18 +0200912 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
913 *
914 * @params: see amdgpu_pte_update_params definition
915 * @pe: addr of the page entry
916 * @addr: dst addr to write into pe
917 * @count: number of page entries to update
918 * @incr: increase next addr by incr bytes
919 * @flags: hw access flags
920 *
921 * Traces the parameters and calls the DMA function to copy the PTEs.
922 */
923static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
924 uint64_t pe, uint64_t addr,
925 unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +0800926 uint64_t flags)
Christian Königafef8b82016-08-12 13:29:18 +0200927{
Christian Königec2f05f2016-09-25 16:11:52 +0200928 uint64_t src = (params->src + (addr >> 12) * 8);
Christian Königafef8b82016-08-12 13:29:18 +0200929
Christian Königec2f05f2016-09-25 16:11:52 +0200930
931 trace_amdgpu_vm_copy_ptes(pe, src, count);
932
933 amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
Christian Königafef8b82016-08-12 13:29:18 +0200934}
935
936/**
Christian Königb07c9d22015-11-30 13:26:07 +0100937 * amdgpu_vm_map_gart - Resolve gart mapping of addr
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400938 *
Christian Königb07c9d22015-11-30 13:26:07 +0100939 * @pages_addr: optional DMA address to use for lookup
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400940 * @addr: the unmapped addr
941 *
942 * Look up the physical address of the page that the pte resolves
Christian Königb07c9d22015-11-30 13:26:07 +0100943 * to and return the pointer for the page table entry.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400944 */
Christian Königde9ea7b2016-08-12 11:33:30 +0200945static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400946{
947 uint64_t result;
948
Christian Königde9ea7b2016-08-12 11:33:30 +0200949 /* page table offset */
950 result = pages_addr[addr >> PAGE_SHIFT];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400951
Christian Königde9ea7b2016-08-12 11:33:30 +0200952 /* in case cpu page size != gpu page size*/
953 result |= addr & (~PAGE_MASK);
Christian Königb07c9d22015-11-30 13:26:07 +0100954
955 result &= 0xFFFFFFFFFFFFF000ULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400956
957 return result;
958}
959
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400960/**
961 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
962 *
963 * @params: see amdgpu_pte_update_params definition
964 * @pe: kmap addr of the page entry
965 * @addr: dst addr to write into pe
966 * @count: number of page entries to update
967 * @incr: increase next addr by incr bytes
968 * @flags: hw access flags
969 *
970 * Write count number of PT/PD entries directly.
971 */
972static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
973 uint64_t pe, uint64_t addr,
974 unsigned count, uint32_t incr,
975 uint64_t flags)
976{
977 unsigned int i;
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -0400978 uint64_t value;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400979
Christian König03918b32017-07-11 17:15:37 +0200980 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
981
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400982 for (i = 0; i < count; i++) {
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -0400983 value = params->pages_addr ?
984 amdgpu_vm_map_gart(params->pages_addr, addr) :
985 addr;
Harish Kasiviswanathana19240052017-06-09 17:47:28 -0400986 amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -0400987 i, value, flags);
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400988 addr += incr;
989 }
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400990}
991
Christian Königa33cab72017-07-11 17:13:00 +0200992static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
993 void *owner)
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400994{
995 struct amdgpu_sync sync;
996 int r;
997
998 amdgpu_sync_create(&sync);
Christian Königa33cab72017-07-11 17:13:00 +0200999 amdgpu_sync_resv(adev, &sync, vm->root.bo->tbo.resv, owner);
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001000 r = amdgpu_sync_wait(&sync, true);
1001 amdgpu_sync_free(&sync);
1002
1003 return r;
1004}
1005
Christian Königf8991ba2016-09-16 15:36:49 +02001006/*
Christian König194d2162016-10-12 15:13:52 +02001007 * amdgpu_vm_update_level - update a single level in the hierarchy
Christian Königf8991ba2016-09-16 15:36:49 +02001008 *
1009 * @adev: amdgpu_device pointer
1010 * @vm: requested vm
Christian König194d2162016-10-12 15:13:52 +02001011 * @parent: parent directory
Christian Königf8991ba2016-09-16 15:36:49 +02001012 *
Christian König194d2162016-10-12 15:13:52 +02001013 * Makes sure all entries in @parent are up to date.
Christian Königf8991ba2016-09-16 15:36:49 +02001014 * Returns 0 for success, error for failure.
1015 */
Christian König194d2162016-10-12 15:13:52 +02001016static int amdgpu_vm_update_level(struct amdgpu_device *adev,
1017 struct amdgpu_vm *vm,
1018 struct amdgpu_vm_pt *parent,
1019 unsigned level)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001020{
Christian Königf8991ba2016-09-16 15:36:49 +02001021 struct amdgpu_bo *shadow;
Harish Kasiviswanathana19240052017-06-09 17:47:28 -04001022 struct amdgpu_ring *ring = NULL;
1023 uint64_t pd_addr, shadow_addr = 0;
Christian König194d2162016-10-12 15:13:52 +02001024 uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
Christian Königf8991ba2016-09-16 15:36:49 +02001025 uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
Harish Kasiviswanathana19240052017-06-09 17:47:28 -04001026 unsigned count = 0, pt_idx, ndw = 0;
Christian Königd71518b2016-02-01 12:20:25 +01001027 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +02001028 struct amdgpu_pte_update_params params;
Dave Airlie220196b2016-10-28 11:33:52 +10001029 struct dma_fence *fence = NULL;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001030
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001031 int r;
1032
Christian König194d2162016-10-12 15:13:52 +02001033 if (!parent->entries)
1034 return 0;
Christian Königd71518b2016-02-01 12:20:25 +01001035
Christian König27c5f362016-08-04 15:02:49 +02001036 memset(&params, 0, sizeof(params));
1037 params.adev = adev;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001038 shadow = parent->bo->shadow;
1039
Alex Deucher69277982017-07-13 15:37:11 -04001040 if (vm->use_cpu_for_update) {
Christian Königf5e1c742017-07-20 23:45:18 +02001041 pd_addr = (unsigned long)amdgpu_bo_kptr(parent->bo);
Christian Königa33cab72017-07-11 17:13:00 +02001042 r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
Christian König0a096fb2017-07-12 10:01:48 +02001043 if (unlikely(r))
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001044 return r;
Christian König0a096fb2017-07-12 10:01:48 +02001045
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001046 params.func = amdgpu_vm_cpu_set_ptes;
1047 } else {
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001048 ring = container_of(vm->entity.sched, struct amdgpu_ring,
1049 sched);
1050
1051 /* padding, etc. */
1052 ndw = 64;
1053
1054 /* assume the worst case */
1055 ndw += parent->last_entry_used * 6;
1056
1057 pd_addr = amdgpu_bo_gpu_offset(parent->bo);
1058
1059 if (shadow) {
1060 shadow_addr = amdgpu_bo_gpu_offset(shadow);
1061 ndw *= 2;
1062 } else {
1063 shadow_addr = 0;
1064 }
1065
1066 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1067 if (r)
1068 return r;
1069
1070 params.ib = &job->ibs[0];
1071 params.func = amdgpu_vm_do_set_ptes;
1072 }
1073
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001074
Christian König194d2162016-10-12 15:13:52 +02001075 /* walk over the address space and update the directory */
1076 for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
1077 struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001078 uint64_t pde, pt;
1079
1080 if (bo == NULL)
1081 continue;
1082
1083 pt = amdgpu_bo_gpu_offset(bo);
Christian König53e2e912017-05-15 15:19:10 +02001084 pt = amdgpu_gart_get_vm_pde(adev, pt);
Christian König4ab40162017-08-03 20:30:50 +02001085 /* Don't update huge pages here */
1086 if ((parent->entries[pt_idx].addr & AMDGPU_PDE_PTE) ||
1087 parent->entries[pt_idx].addr == (pt | AMDGPU_PTE_VALID))
Christian Königf8991ba2016-09-16 15:36:49 +02001088 continue;
1089
Christian König4ab40162017-08-03 20:30:50 +02001090 parent->entries[pt_idx].addr = pt | AMDGPU_PTE_VALID;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001091
1092 pde = pd_addr + pt_idx * 8;
1093 if (((last_pde + 8 * count) != pde) ||
Christian König96105e52016-08-12 12:59:59 +02001094 ((last_pt + incr * count) != pt) ||
1095 (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001096
1097 if (count) {
Christian Königf8991ba2016-09-16 15:36:49 +02001098 if (shadow)
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001099 params.func(&params,
1100 last_shadow,
1101 last_pt, count,
1102 incr,
1103 AMDGPU_PTE_VALID);
Christian Königf8991ba2016-09-16 15:36:49 +02001104
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001105 params.func(&params, last_pde,
1106 last_pt, count, incr,
1107 AMDGPU_PTE_VALID);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001108 }
1109
1110 count = 1;
1111 last_pde = pde;
Christian Königf8991ba2016-09-16 15:36:49 +02001112 last_shadow = shadow_addr + pt_idx * 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001113 last_pt = pt;
1114 } else {
1115 ++count;
1116 }
1117 }
1118
Christian Königf8991ba2016-09-16 15:36:49 +02001119 if (count) {
Christian König67003a12016-10-12 14:46:26 +02001120 if (vm->root.bo->shadow)
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001121 params.func(&params, last_shadow, last_pt,
1122 count, incr, AMDGPU_PTE_VALID);
Christian Königf8991ba2016-09-16 15:36:49 +02001123
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001124 params.func(&params, last_pde, last_pt,
1125 count, incr, AMDGPU_PTE_VALID);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001126 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001127
Christian König0a096fb2017-07-12 10:01:48 +02001128 if (!vm->use_cpu_for_update) {
1129 if (params.ib->length_dw == 0) {
1130 amdgpu_job_free(job);
1131 } else {
1132 amdgpu_ring_pad_ib(ring, params.ib);
1133 amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
Christian König194d2162016-10-12 15:13:52 +02001134 AMDGPU_FENCE_OWNER_VM);
Christian König0a096fb2017-07-12 10:01:48 +02001135 if (shadow)
1136 amdgpu_sync_resv(adev, &job->sync,
1137 shadow->tbo.resv,
1138 AMDGPU_FENCE_OWNER_VM);
Christian Königf8991ba2016-09-16 15:36:49 +02001139
Christian König0a096fb2017-07-12 10:01:48 +02001140 WARN_ON(params.ib->length_dw > ndw);
1141 r = amdgpu_job_submit(job, ring, &vm->entity,
1142 AMDGPU_FENCE_OWNER_VM, &fence);
1143 if (r)
1144 goto error_free;
Christian Königf8991ba2016-09-16 15:36:49 +02001145
Christian König0a096fb2017-07-12 10:01:48 +02001146 amdgpu_bo_fence(parent->bo, fence, true);
1147 dma_fence_put(vm->last_dir_update);
1148 vm->last_dir_update = dma_fence_get(fence);
1149 dma_fence_put(fence);
1150 }
Christian König194d2162016-10-12 15:13:52 +02001151 }
1152 /*
1153 * Recurse into the subdirectories. This recursion is harmless because
1154 * we only have a maximum of 5 layers.
1155 */
1156 for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
1157 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
1158
1159 if (!entry->bo)
1160 continue;
1161
1162 r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
1163 if (r)
1164 return r;
1165 }
Christian Königf8991ba2016-09-16 15:36:49 +02001166
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001167 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001168
1169error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001170 amdgpu_job_free(job);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001171 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001172}
1173
Christian König194d2162016-10-12 15:13:52 +02001174/*
Christian König92456b92017-05-12 16:09:26 +02001175 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
1176 *
1177 * @parent: parent PD
1178 *
1179 * Mark all PD level as invalid after an error.
1180 */
1181static void amdgpu_vm_invalidate_level(struct amdgpu_vm_pt *parent)
1182{
1183 unsigned pt_idx;
1184
1185 /*
1186 * Recurse into the subdirectories. This recursion is harmless because
1187 * we only have a maximum of 5 layers.
1188 */
1189 for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
1190 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
1191
1192 if (!entry->bo)
1193 continue;
1194
1195 entry->addr = ~0ULL;
1196 amdgpu_vm_invalidate_level(entry);
1197 }
1198}
1199
1200/*
Christian König194d2162016-10-12 15:13:52 +02001201 * amdgpu_vm_update_directories - make sure that all directories are valid
1202 *
1203 * @adev: amdgpu_device pointer
1204 * @vm: requested vm
1205 *
1206 * Makes sure all directories are up to date.
1207 * Returns 0 for success, error for failure.
1208 */
1209int amdgpu_vm_update_directories(struct amdgpu_device *adev,
1210 struct amdgpu_vm *vm)
1211{
Christian König92456b92017-05-12 16:09:26 +02001212 int r;
1213
1214 r = amdgpu_vm_update_level(adev, vm, &vm->root, 0);
1215 if (r)
1216 amdgpu_vm_invalidate_level(&vm->root);
1217
Christian König68c62302017-07-11 17:23:29 +02001218 if (vm->use_cpu_for_update) {
1219 /* Flush HDP */
1220 mb();
1221 amdgpu_gart_flush_gpu_tlb(adev, 0);
1222 }
1223
Christian König92456b92017-05-12 16:09:26 +02001224 return r;
Christian König194d2162016-10-12 15:13:52 +02001225}
1226
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001227/**
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001228 * amdgpu_vm_find_entry - find the entry for an address
Christian König4e2cb642016-10-25 15:52:28 +02001229 *
1230 * @p: see amdgpu_pte_update_params definition
1231 * @addr: virtual address in question
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001232 * @entry: resulting entry or NULL
1233 * @parent: parent entry
Christian König4e2cb642016-10-25 15:52:28 +02001234 *
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001235 * Find the vm_pt entry and it's parent for the given address.
Christian König4e2cb642016-10-25 15:52:28 +02001236 */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001237void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
1238 struct amdgpu_vm_pt **entry,
1239 struct amdgpu_vm_pt **parent)
Christian König4e2cb642016-10-25 15:52:28 +02001240{
Christian König4e2cb642016-10-25 15:52:28 +02001241 unsigned idx, level = p->adev->vm_manager.num_level;
1242
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001243 *parent = NULL;
1244 *entry = &p->vm->root;
1245 while ((*entry)->entries) {
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001246 idx = addr >> (p->adev->vm_manager.block_size * level--);
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001247 idx %= amdgpu_bo_size((*entry)->bo) / 8;
1248 *parent = *entry;
1249 *entry = &(*entry)->entries[idx];
Christian König4e2cb642016-10-25 15:52:28 +02001250 }
1251
1252 if (level)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001253 *entry = NULL;
1254}
Christian König4e2cb642016-10-25 15:52:28 +02001255
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001256/**
1257 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
1258 *
1259 * @p: see amdgpu_pte_update_params definition
1260 * @entry: vm_pt entry to check
1261 * @parent: parent entry
1262 * @nptes: number of PTEs updated with this operation
1263 * @dst: destination address where the PTEs should point to
1264 * @flags: access flags fro the PTEs
1265 *
1266 * Check if we can update the PD with a huge page.
1267 */
Christian Königec5207c2017-08-03 19:24:06 +02001268static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
1269 struct amdgpu_vm_pt *entry,
1270 struct amdgpu_vm_pt *parent,
1271 unsigned nptes, uint64_t dst,
1272 uint64_t flags)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001273{
1274 bool use_cpu_update = (p->func == amdgpu_vm_cpu_set_ptes);
1275 uint64_t pd_addr, pde;
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001276
1277 /* In the case of a mixed PT the PDE must point to it*/
1278 if (p->adev->asic_type < CHIP_VEGA10 ||
1279 nptes != AMDGPU_VM_PTE_COUNT(p->adev) ||
1280 p->func == amdgpu_vm_do_copy_ptes ||
1281 !(flags & AMDGPU_PTE_VALID)) {
1282
1283 dst = amdgpu_bo_gpu_offset(entry->bo);
1284 dst = amdgpu_gart_get_vm_pde(p->adev, dst);
1285 flags = AMDGPU_PTE_VALID;
1286 } else {
Christian König4ab40162017-08-03 20:30:50 +02001287 /* Set the huge page flag to stop scanning at this PDE */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001288 flags |= AMDGPU_PDE_PTE;
1289 }
1290
Christian König4ab40162017-08-03 20:30:50 +02001291 if (entry->addr == (dst | flags))
Christian Königec5207c2017-08-03 19:24:06 +02001292 return;
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001293
Christian König4ab40162017-08-03 20:30:50 +02001294 entry->addr = (dst | flags);
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001295
1296 if (use_cpu_update) {
Christian Königec5207c2017-08-03 19:24:06 +02001297 pd_addr = (unsigned long)amdgpu_bo_kptr(parent->bo);
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001298 pde = pd_addr + (entry - parent->entries) * 8;
1299 amdgpu_vm_cpu_set_ptes(p, pde, dst, 1, 0, flags);
1300 } else {
1301 if (parent->bo->shadow) {
1302 pd_addr = amdgpu_bo_gpu_offset(parent->bo->shadow);
1303 pde = pd_addr + (entry - parent->entries) * 8;
1304 amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
1305 }
1306 pd_addr = amdgpu_bo_gpu_offset(parent->bo);
1307 pde = pd_addr + (entry - parent->entries) * 8;
1308 amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
1309 }
Christian König4e2cb642016-10-25 15:52:28 +02001310}
1311
1312/**
Christian König92696dd2016-08-05 13:56:35 +02001313 * amdgpu_vm_update_ptes - make sure that page tables are valid
1314 *
1315 * @params: see amdgpu_pte_update_params definition
1316 * @vm: requested vm
1317 * @start: start of GPU address range
1318 * @end: end of GPU address range
1319 * @dst: destination address to map to, the next dst inside the function
1320 * @flags: mapping flags
1321 *
1322 * Update the page tables in the range @start - @end.
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001323 * Returns 0 for success, -EINVAL for failure.
Christian König92696dd2016-08-05 13:56:35 +02001324 */
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001325static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +02001326 uint64_t start, uint64_t end,
Chunming Zhou6b777602016-09-21 16:19:19 +08001327 uint64_t dst, uint64_t flags)
Christian König92696dd2016-08-05 13:56:35 +02001328{
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001329 struct amdgpu_device *adev = params->adev;
1330 const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
Christian König92696dd2016-08-05 13:56:35 +02001331
Christian König301654a2017-05-16 14:30:27 +02001332 uint64_t addr, pe_start;
Christian König92696dd2016-08-05 13:56:35 +02001333 struct amdgpu_bo *pt;
Christian König301654a2017-05-16 14:30:27 +02001334 unsigned nptes;
Harish Kasiviswanathan370f0922017-06-09 17:47:27 -04001335 bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
Christian König92696dd2016-08-05 13:56:35 +02001336
1337 /* walk over the address space and update the page tables */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001338 for (addr = start; addr < end; addr += nptes,
1339 dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
1340 struct amdgpu_vm_pt *entry, *parent;
1341
1342 amdgpu_vm_get_entry(params, addr, &entry, &parent);
1343 if (!entry)
1344 return -ENOENT;
Christian König4e2cb642016-10-25 15:52:28 +02001345
Christian König92696dd2016-08-05 13:56:35 +02001346 if ((addr & ~mask) == (end & ~mask))
1347 nptes = end - addr;
1348 else
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001349 nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
Christian König92696dd2016-08-05 13:56:35 +02001350
Christian Königec5207c2017-08-03 19:24:06 +02001351 amdgpu_vm_handle_huge_pages(params, entry, parent,
1352 nptes, dst, flags);
Christian König4ab40162017-08-03 20:30:50 +02001353 /* We don't need to update PTEs for huge pages */
1354 if (entry->addr & AMDGPU_PDE_PTE)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001355 continue;
1356
1357 pt = entry->bo;
Harish Kasiviswanathan370f0922017-06-09 17:47:27 -04001358 if (use_cpu_update) {
Christian Königf5e1c742017-07-20 23:45:18 +02001359 pe_start = (unsigned long)amdgpu_bo_kptr(pt);
Christian Königdd0792c2017-06-27 14:48:15 -04001360 } else {
1361 if (pt->shadow) {
1362 pe_start = amdgpu_bo_gpu_offset(pt->shadow);
1363 pe_start += (addr & mask) * 8;
1364 params->func(params, pe_start, dst, nptes,
1365 AMDGPU_GPU_PAGE_SIZE, flags);
1366 }
Harish Kasiviswanathan370f0922017-06-09 17:47:27 -04001367 pe_start = amdgpu_bo_gpu_offset(pt);
Christian Königdd0792c2017-06-27 14:48:15 -04001368 }
Christian König92696dd2016-08-05 13:56:35 +02001369
Christian König301654a2017-05-16 14:30:27 +02001370 pe_start += (addr & mask) * 8;
Christian König301654a2017-05-16 14:30:27 +02001371 params->func(params, pe_start, dst, nptes,
1372 AMDGPU_GPU_PAGE_SIZE, flags);
Christian König92696dd2016-08-05 13:56:35 +02001373 }
1374
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001375 return 0;
Christian König92696dd2016-08-05 13:56:35 +02001376}
1377
1378/*
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001379 * amdgpu_vm_frag_ptes - add fragment information to PTEs
1380 *
Christian König29efc4f2016-08-04 14:52:50 +02001381 * @params: see amdgpu_pte_update_params definition
Christian König92696dd2016-08-05 13:56:35 +02001382 * @vm: requested vm
1383 * @start: first PTE to handle
1384 * @end: last PTE to handle
1385 * @dst: addr those PTEs should point to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001386 * @flags: hw mapping flags
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001387 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001388 */
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001389static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +02001390 uint64_t start, uint64_t end,
Chunming Zhou6b777602016-09-21 16:19:19 +08001391 uint64_t dst, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001392{
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001393 int r;
1394
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001395 /**
1396 * The MC L1 TLB supports variable sized pages, based on a fragment
1397 * field in the PTE. When this field is set to a non-zero value, page
1398 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
1399 * flags are considered valid for all PTEs within the fragment range
1400 * and corresponding mappings are assumed to be physically contiguous.
1401 *
1402 * The L1 TLB can store a single PTE for the whole fragment,
1403 * significantly increasing the space available for translation
1404 * caching. This leads to large improvements in throughput when the
1405 * TLB is under pressure.
1406 *
1407 * The L2 TLB distributes small and large fragments into two
1408 * asymmetric partitions. The large fragment cache is significantly
1409 * larger. Thus, we try to use large fragments wherever possible.
1410 * Userspace can support this by aligning virtual base address and
1411 * allocation size to the fragment size.
1412 */
Roger Hee618d302017-08-11 20:00:41 +08001413 unsigned pages_per_frag = params->adev->vm_manager.fragment_size;
Christian König6be7adb2017-05-23 18:35:22 +02001414 uint64_t frag_flags = AMDGPU_PTE_FRAG(pages_per_frag);
1415 uint64_t frag_align = 1 << pages_per_frag;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001416
Christian König92696dd2016-08-05 13:56:35 +02001417 uint64_t frag_start = ALIGN(start, frag_align);
1418 uint64_t frag_end = end & ~(frag_align - 1);
Christian König31f6c1f2016-01-26 12:37:49 +01001419
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001420 /* system pages are non continuously */
Christian Königb7fc2cb2016-08-11 16:44:15 +02001421 if (params->src || !(flags & AMDGPU_PTE_VALID) ||
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001422 (frag_start >= frag_end))
1423 return amdgpu_vm_update_ptes(params, start, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001424
1425 /* handle the 4K area at the beginning */
Christian König92696dd2016-08-05 13:56:35 +02001426 if (start != frag_start) {
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001427 r = amdgpu_vm_update_ptes(params, start, frag_start,
1428 dst, flags);
1429 if (r)
1430 return r;
Christian König92696dd2016-08-05 13:56:35 +02001431 dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001432 }
1433
1434 /* handle the area in the middle */
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001435 r = amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
1436 flags | frag_flags);
1437 if (r)
1438 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001439
1440 /* handle the 4K area at the end */
Christian König92696dd2016-08-05 13:56:35 +02001441 if (frag_end != end) {
1442 dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001443 r = amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001444 }
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001445 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001446}
1447
1448/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001449 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
1450 *
1451 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001452 * @exclusive: fence we need to sync to
Christian Königfa3ab3c2016-03-18 21:00:35 +01001453 * @src: address where to copy page table entries from
1454 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001455 * @vm: requested vm
1456 * @start: start of mapped range
1457 * @last: last mapped entry
1458 * @flags: flags for the entries
1459 * @addr: addr to set the area to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001460 * @fence: optional resulting fence
1461 *
Christian Königa14faa62016-01-25 14:27:31 +01001462 * Fill in the page table entries between @start and @last.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001463 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001464 */
1465static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001466 struct dma_fence *exclusive,
Christian Königfa3ab3c2016-03-18 21:00:35 +01001467 uint64_t src,
1468 dma_addr_t *pages_addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001469 struct amdgpu_vm *vm,
Christian Königa14faa62016-01-25 14:27:31 +01001470 uint64_t start, uint64_t last,
Chunming Zhou6b777602016-09-21 16:19:19 +08001471 uint64_t flags, uint64_t addr,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001472 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001473{
Christian König2d55e452016-02-08 17:37:38 +01001474 struct amdgpu_ring *ring;
Christian Königa1e08d32016-01-26 11:40:46 +01001475 void *owner = AMDGPU_FENCE_OWNER_VM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001476 unsigned nptes, ncmds, ndw;
Christian Königd71518b2016-02-01 12:20:25 +01001477 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +02001478 struct amdgpu_pte_update_params params;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001479 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001480 int r;
1481
Christian Königafef8b82016-08-12 13:29:18 +02001482 memset(&params, 0, sizeof(params));
1483 params.adev = adev;
Christian König49ac8a22016-10-13 15:09:08 +02001484 params.vm = vm;
Christian Königafef8b82016-08-12 13:29:18 +02001485 params.src = src;
1486
Christian Königa33cab72017-07-11 17:13:00 +02001487 /* sync to everything on unmapping */
1488 if (!(flags & AMDGPU_PTE_VALID))
1489 owner = AMDGPU_FENCE_OWNER_UNDEFINED;
1490
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001491 if (vm->use_cpu_for_update) {
1492 /* params.src is used as flag to indicate system Memory */
1493 if (pages_addr)
1494 params.src = ~0;
1495
1496 /* Wait for PT BOs to be free. PTs share the same resv. object
1497 * as the root PD BO
1498 */
Christian Königa33cab72017-07-11 17:13:00 +02001499 r = amdgpu_vm_wait_pd(adev, vm, owner);
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001500 if (unlikely(r))
1501 return r;
1502
1503 params.func = amdgpu_vm_cpu_set_ptes;
1504 params.pages_addr = pages_addr;
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001505 return amdgpu_vm_frag_ptes(&params, start, last + 1,
1506 addr, flags);
1507 }
1508
Christian König2d55e452016-02-08 17:37:38 +01001509 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
Christian König27c5f362016-08-04 15:02:49 +02001510
Christian Königa14faa62016-01-25 14:27:31 +01001511 nptes = last - start + 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001512
1513 /*
1514 * reserve space for one command every (1 << BLOCK_SIZE)
1515 * entries or 2k dwords (whatever is smaller)
1516 */
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001517 ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001518
1519 /* padding, etc. */
1520 ndw = 64;
1521
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001522 /* one PDE write for each huge page */
1523 ndw += ((nptes >> adev->vm_manager.block_size) + 1) * 6;
1524
Christian Königb0456f92016-08-11 14:06:54 +02001525 if (src) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001526 /* only copy commands needed */
1527 ndw += ncmds * 7;
1528
Christian Königafef8b82016-08-12 13:29:18 +02001529 params.func = amdgpu_vm_do_copy_ptes;
1530
Christian Königb0456f92016-08-11 14:06:54 +02001531 } else if (pages_addr) {
1532 /* copy commands needed */
1533 ndw += ncmds * 7;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001534
Christian Königb0456f92016-08-11 14:06:54 +02001535 /* and also PTEs */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001536 ndw += nptes * 2;
1537
Christian Königafef8b82016-08-12 13:29:18 +02001538 params.func = amdgpu_vm_do_copy_ptes;
1539
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001540 } else {
1541 /* set page commands needed */
1542 ndw += ncmds * 10;
1543
1544 /* two extra commands for begin/end of fragment */
1545 ndw += 2 * 10;
Christian Königafef8b82016-08-12 13:29:18 +02001546
1547 params.func = amdgpu_vm_do_set_ptes;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001548 }
1549
Christian Königd71518b2016-02-01 12:20:25 +01001550 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1551 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001552 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001553
Christian König29efc4f2016-08-04 14:52:50 +02001554 params.ib = &job->ibs[0];
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001555
Christian Königb0456f92016-08-11 14:06:54 +02001556 if (!src && pages_addr) {
1557 uint64_t *pte;
1558 unsigned i;
1559
1560 /* Put the PTEs at the end of the IB. */
1561 i = ndw - nptes * 2;
1562 pte= (uint64_t *)&(job->ibs->ptr[i]);
1563 params.src = job->ibs->gpu_addr + i * 4;
1564
1565 for (i = 0; i < nptes; ++i) {
1566 pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
1567 AMDGPU_GPU_PAGE_SIZE);
1568 pte[i] |= flags;
1569 }
Christian Königd7a4ac62016-09-25 11:54:00 +02001570 addr = 0;
Christian Königb0456f92016-08-11 14:06:54 +02001571 }
1572
Christian König3cabaa52016-06-06 10:17:58 +02001573 r = amdgpu_sync_fence(adev, &job->sync, exclusive);
1574 if (r)
1575 goto error_free;
1576
Christian König67003a12016-10-12 14:46:26 +02001577 r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
Christian Königa1e08d32016-01-26 11:40:46 +01001578 owner);
1579 if (r)
1580 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001581
Christian König67003a12016-10-12 14:46:26 +02001582 r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
Christian Königa1e08d32016-01-26 11:40:46 +01001583 if (r)
1584 goto error_free;
1585
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001586 r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1587 if (r)
1588 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001589
Christian König29efc4f2016-08-04 14:52:50 +02001590 amdgpu_ring_pad_ib(ring, params.ib);
1591 WARN_ON(params.ib->length_dw > ndw);
Christian König2bd9ccf2016-02-01 12:53:58 +01001592 r = amdgpu_job_submit(job, ring, &vm->entity,
1593 AMDGPU_FENCE_OWNER_VM, &f);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001594 if (r)
1595 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001596
Christian König67003a12016-10-12 14:46:26 +02001597 amdgpu_bo_fence(vm->root.bo, f, true);
Christian König284710f2017-01-30 11:09:31 +01001598 dma_fence_put(*fence);
1599 *fence = f;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001600 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001601
1602error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001603 amdgpu_job_free(job);
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001604 amdgpu_vm_invalidate_level(&vm->root);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001605 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001606}
1607
1608/**
Christian Königa14faa62016-01-25 14:27:31 +01001609 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1610 *
1611 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001612 * @exclusive: fence we need to sync to
Christian König8358dce2016-03-30 10:50:25 +02001613 * @gtt_flags: flags as they are used for GTT
1614 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001615 * @vm: requested vm
1616 * @mapping: mapped range and flags to use for the update
Christian König8358dce2016-03-30 10:50:25 +02001617 * @flags: HW flags for the mapping
Christian König63e0ba42016-08-16 17:38:37 +02001618 * @nodes: array of drm_mm_nodes with the MC addresses
Christian Königa14faa62016-01-25 14:27:31 +01001619 * @fence: optional resulting fence
1620 *
1621 * Split the mapping into smaller chunks so that each update fits
1622 * into a SDMA IB.
1623 * Returns 0 for success, -EINVAL for failure.
1624 */
1625static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001626 struct dma_fence *exclusive,
Chunming Zhou6b777602016-09-21 16:19:19 +08001627 uint64_t gtt_flags,
Christian König8358dce2016-03-30 10:50:25 +02001628 dma_addr_t *pages_addr,
Christian Königa14faa62016-01-25 14:27:31 +01001629 struct amdgpu_vm *vm,
1630 struct amdgpu_bo_va_mapping *mapping,
Chunming Zhou6b777602016-09-21 16:19:19 +08001631 uint64_t flags,
Christian König63e0ba42016-08-16 17:38:37 +02001632 struct drm_mm_node *nodes,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001633 struct dma_fence **fence)
Christian Königa14faa62016-01-25 14:27:31 +01001634{
Christian Königa9f87f62017-03-30 14:03:59 +02001635 uint64_t pfn, src = 0, start = mapping->start;
Christian Königa14faa62016-01-25 14:27:31 +01001636 int r;
1637
1638 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1639 * but in case of something, we filter the flags in first place
1640 */
1641 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1642 flags &= ~AMDGPU_PTE_READABLE;
1643 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1644 flags &= ~AMDGPU_PTE_WRITEABLE;
1645
Alex Xie15b31c52017-03-03 16:47:11 -05001646 flags &= ~AMDGPU_PTE_EXECUTABLE;
1647 flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
1648
Alex Xieb0fd18b2017-03-03 16:49:39 -05001649 flags &= ~AMDGPU_PTE_MTYPE_MASK;
1650 flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
1651
Zhang, Jerryd0766e92017-04-19 09:53:29 +08001652 if ((mapping->flags & AMDGPU_PTE_PRT) &&
1653 (adev->asic_type >= CHIP_VEGA10)) {
1654 flags |= AMDGPU_PTE_PRT;
1655 flags &= ~AMDGPU_PTE_VALID;
1656 }
1657
Christian Königa14faa62016-01-25 14:27:31 +01001658 trace_amdgpu_vm_bo_update(mapping);
1659
Christian König63e0ba42016-08-16 17:38:37 +02001660 pfn = mapping->offset >> PAGE_SHIFT;
1661 if (nodes) {
1662 while (pfn >= nodes->size) {
1663 pfn -= nodes->size;
1664 ++nodes;
1665 }
Christian Königfa3ab3c2016-03-18 21:00:35 +01001666 }
Christian Königa14faa62016-01-25 14:27:31 +01001667
Christian König63e0ba42016-08-16 17:38:37 +02001668 do {
1669 uint64_t max_entries;
1670 uint64_t addr, last;
Christian Königa14faa62016-01-25 14:27:31 +01001671
Christian König63e0ba42016-08-16 17:38:37 +02001672 if (nodes) {
1673 addr = nodes->start << PAGE_SHIFT;
1674 max_entries = (nodes->size - pfn) *
1675 (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
1676 } else {
1677 addr = 0;
1678 max_entries = S64_MAX;
1679 }
Christian Königa14faa62016-01-25 14:27:31 +01001680
Christian König63e0ba42016-08-16 17:38:37 +02001681 if (pages_addr) {
1682 if (flags == gtt_flags)
1683 src = adev->gart.table_addr +
1684 (addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
1685 else
1686 max_entries = min(max_entries, 16ull * 1024ull);
1687 addr = 0;
1688 } else if (flags & AMDGPU_PTE_VALID) {
1689 addr += adev->vm_manager.vram_base_offset;
1690 }
1691 addr += pfn << PAGE_SHIFT;
1692
Christian Königa9f87f62017-03-30 14:03:59 +02001693 last = min((uint64_t)mapping->last, start + max_entries - 1);
Christian König3cabaa52016-06-06 10:17:58 +02001694 r = amdgpu_vm_bo_update_mapping(adev, exclusive,
1695 src, pages_addr, vm,
Christian Königa14faa62016-01-25 14:27:31 +01001696 start, last, flags, addr,
1697 fence);
1698 if (r)
1699 return r;
1700
Christian König63e0ba42016-08-16 17:38:37 +02001701 pfn += last - start + 1;
1702 if (nodes && nodes->size == pfn) {
1703 pfn = 0;
1704 ++nodes;
1705 }
Christian Königa14faa62016-01-25 14:27:31 +01001706 start = last + 1;
Christian König63e0ba42016-08-16 17:38:37 +02001707
Christian Königa9f87f62017-03-30 14:03:59 +02001708 } while (unlikely(start != mapping->last + 1));
Christian Königa14faa62016-01-25 14:27:31 +01001709
1710 return 0;
1711}
1712
1713/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001714 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1715 *
1716 * @adev: amdgpu_device pointer
1717 * @bo_va: requested BO and VM object
Christian König99e124f2016-08-16 14:43:17 +02001718 * @clear: if true clear the entries
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001719 *
1720 * Fill in the page table entries for @bo_va.
1721 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001722 */
1723int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1724 struct amdgpu_bo_va *bo_va,
Christian König99e124f2016-08-16 14:43:17 +02001725 bool clear)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001726{
Christian Königec681542017-08-01 10:51:43 +02001727 struct amdgpu_bo *bo = bo_va->base.bo;
1728 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001729 struct amdgpu_bo_va_mapping *mapping;
Christian König8358dce2016-03-30 10:50:25 +02001730 dma_addr_t *pages_addr = NULL;
Chunming Zhou6b777602016-09-21 16:19:19 +08001731 uint64_t gtt_flags, flags;
Christian König99e124f2016-08-16 14:43:17 +02001732 struct ttm_mem_reg *mem;
Christian König63e0ba42016-08-16 17:38:37 +02001733 struct drm_mm_node *nodes;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001734 struct dma_fence *exclusive;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001735 int r;
1736
Christian Königec681542017-08-01 10:51:43 +02001737 if (clear || !bo_va->base.bo) {
Christian König99e124f2016-08-16 14:43:17 +02001738 mem = NULL;
Christian König63e0ba42016-08-16 17:38:37 +02001739 nodes = NULL;
Christian König99e124f2016-08-16 14:43:17 +02001740 exclusive = NULL;
1741 } else {
Christian König8358dce2016-03-30 10:50:25 +02001742 struct ttm_dma_tt *ttm;
1743
Christian Königec681542017-08-01 10:51:43 +02001744 mem = &bo_va->base.bo->tbo.mem;
Christian König63e0ba42016-08-16 17:38:37 +02001745 nodes = mem->mm_node;
1746 if (mem->mem_type == TTM_PL_TT) {
Christian Königec681542017-08-01 10:51:43 +02001747 ttm = container_of(bo_va->base.bo->tbo.ttm,
1748 struct ttm_dma_tt, ttm);
Christian König8358dce2016-03-30 10:50:25 +02001749 pages_addr = ttm->dma_address;
Christian König9ab21462015-11-30 14:19:26 +01001750 }
Christian Königec681542017-08-01 10:51:43 +02001751 exclusive = reservation_object_get_excl(bo->tbo.resv);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001752 }
1753
Christian Königec681542017-08-01 10:51:43 +02001754 if (bo) {
1755 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1756 gtt_flags = (amdgpu_ttm_is_bound(bo->tbo.ttm) &&
1757 adev == amdgpu_ttm_adev(bo->tbo.bdev)) ?
Christian Königa5f6b5b2017-01-30 11:01:38 +01001758 flags : 0;
1759 } else {
1760 flags = 0x0;
1761 gtt_flags = ~0x0;
1762 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001763
Christian König7fc11952015-07-30 11:53:42 +02001764 spin_lock(&vm->status_lock);
Christian Königec681542017-08-01 10:51:43 +02001765 if (!list_empty(&bo_va->base.vm_status))
Christian König7fc11952015-07-30 11:53:42 +02001766 list_splice_init(&bo_va->valids, &bo_va->invalids);
1767 spin_unlock(&vm->status_lock);
1768
1769 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian König3cabaa52016-06-06 10:17:58 +02001770 r = amdgpu_vm_bo_split_mapping(adev, exclusive,
1771 gtt_flags, pages_addr, vm,
Christian König63e0ba42016-08-16 17:38:37 +02001772 mapping, flags, nodes,
Christian König8358dce2016-03-30 10:50:25 +02001773 &bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001774 if (r)
1775 return r;
1776 }
1777
Christian Königd6c10f62015-09-28 12:00:23 +02001778 if (trace_amdgpu_vm_bo_mapping_enabled()) {
1779 list_for_each_entry(mapping, &bo_va->valids, list)
1780 trace_amdgpu_vm_bo_mapping(mapping);
1781
1782 list_for_each_entry(mapping, &bo_va->invalids, list)
1783 trace_amdgpu_vm_bo_mapping(mapping);
1784 }
1785
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001786 spin_lock(&vm->status_lock);
monk.liu6d1d0ef2015-08-14 13:36:41 +08001787 list_splice_init(&bo_va->invalids, &bo_va->valids);
Christian Königec681542017-08-01 10:51:43 +02001788 list_del_init(&bo_va->base.vm_status);
Christian König99e124f2016-08-16 14:43:17 +02001789 if (clear)
Christian Königec681542017-08-01 10:51:43 +02001790 list_add(&bo_va->base.vm_status, &vm->cleared);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001791 spin_unlock(&vm->status_lock);
1792
Christian König68c62302017-07-11 17:23:29 +02001793 if (vm->use_cpu_for_update) {
1794 /* Flush HDP */
1795 mb();
1796 amdgpu_gart_flush_gpu_tlb(adev, 0);
1797 }
1798
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001799 return 0;
1800}
1801
1802/**
Christian König284710f2017-01-30 11:09:31 +01001803 * amdgpu_vm_update_prt_state - update the global PRT state
1804 */
1805static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1806{
1807 unsigned long flags;
1808 bool enable;
1809
1810 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
Christian König451bc8e2017-02-14 16:02:52 +01001811 enable = !!atomic_read(&adev->vm_manager.num_prt_users);
Christian König284710f2017-01-30 11:09:31 +01001812 adev->gart.gart_funcs->set_prt(adev, enable);
1813 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1814}
1815
1816/**
Christian König4388fc22017-03-13 10:13:36 +01001817 * amdgpu_vm_prt_get - add a PRT user
Christian König451bc8e2017-02-14 16:02:52 +01001818 */
1819static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1820{
Christian König4388fc22017-03-13 10:13:36 +01001821 if (!adev->gart.gart_funcs->set_prt)
1822 return;
1823
Christian König451bc8e2017-02-14 16:02:52 +01001824 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1825 amdgpu_vm_update_prt_state(adev);
1826}
1827
1828/**
Christian König0b15f2f2017-02-14 15:47:03 +01001829 * amdgpu_vm_prt_put - drop a PRT user
1830 */
1831static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1832{
Christian König451bc8e2017-02-14 16:02:52 +01001833 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
Christian König0b15f2f2017-02-14 15:47:03 +01001834 amdgpu_vm_update_prt_state(adev);
1835}
1836
1837/**
Christian König451bc8e2017-02-14 16:02:52 +01001838 * amdgpu_vm_prt_cb - callback for updating the PRT status
Christian König284710f2017-01-30 11:09:31 +01001839 */
1840static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1841{
1842 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1843
Christian König0b15f2f2017-02-14 15:47:03 +01001844 amdgpu_vm_prt_put(cb->adev);
Christian König284710f2017-01-30 11:09:31 +01001845 kfree(cb);
1846}
1847
1848/**
Christian König451bc8e2017-02-14 16:02:52 +01001849 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1850 */
1851static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1852 struct dma_fence *fence)
1853{
Christian König4388fc22017-03-13 10:13:36 +01001854 struct amdgpu_prt_cb *cb;
Christian König451bc8e2017-02-14 16:02:52 +01001855
Christian König4388fc22017-03-13 10:13:36 +01001856 if (!adev->gart.gart_funcs->set_prt)
1857 return;
1858
1859 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
Christian König451bc8e2017-02-14 16:02:52 +01001860 if (!cb) {
1861 /* Last resort when we are OOM */
1862 if (fence)
1863 dma_fence_wait(fence, false);
1864
Dan Carpenter486a68f2017-04-03 21:41:39 +03001865 amdgpu_vm_prt_put(adev);
Christian König451bc8e2017-02-14 16:02:52 +01001866 } else {
1867 cb->adev = adev;
1868 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1869 amdgpu_vm_prt_cb))
1870 amdgpu_vm_prt_cb(fence, &cb->cb);
1871 }
1872}
1873
1874/**
Christian König284710f2017-01-30 11:09:31 +01001875 * amdgpu_vm_free_mapping - free a mapping
1876 *
1877 * @adev: amdgpu_device pointer
1878 * @vm: requested vm
1879 * @mapping: mapping to be freed
1880 * @fence: fence of the unmap operation
1881 *
1882 * Free a mapping and make sure we decrease the PRT usage count if applicable.
1883 */
1884static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1885 struct amdgpu_vm *vm,
1886 struct amdgpu_bo_va_mapping *mapping,
1887 struct dma_fence *fence)
1888{
Christian König451bc8e2017-02-14 16:02:52 +01001889 if (mapping->flags & AMDGPU_PTE_PRT)
1890 amdgpu_vm_add_prt_cb(adev, fence);
Christian König284710f2017-01-30 11:09:31 +01001891 kfree(mapping);
1892}
1893
1894/**
Christian König451bc8e2017-02-14 16:02:52 +01001895 * amdgpu_vm_prt_fini - finish all prt mappings
1896 *
1897 * @adev: amdgpu_device pointer
1898 * @vm: requested vm
1899 *
1900 * Register a cleanup callback to disable PRT support after VM dies.
1901 */
1902static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1903{
Christian König67003a12016-10-12 14:46:26 +02001904 struct reservation_object *resv = vm->root.bo->tbo.resv;
Christian König451bc8e2017-02-14 16:02:52 +01001905 struct dma_fence *excl, **shared;
1906 unsigned i, shared_count;
1907 int r;
1908
1909 r = reservation_object_get_fences_rcu(resv, &excl,
1910 &shared_count, &shared);
1911 if (r) {
1912 /* Not enough memory to grab the fence list, as last resort
1913 * block for all the fences to complete.
1914 */
1915 reservation_object_wait_timeout_rcu(resv, true, false,
1916 MAX_SCHEDULE_TIMEOUT);
1917 return;
1918 }
1919
1920 /* Add a callback for each fence in the reservation object */
1921 amdgpu_vm_prt_get(adev);
1922 amdgpu_vm_add_prt_cb(adev, excl);
1923
1924 for (i = 0; i < shared_count; ++i) {
1925 amdgpu_vm_prt_get(adev);
1926 amdgpu_vm_add_prt_cb(adev, shared[i]);
1927 }
1928
1929 kfree(shared);
1930}
1931
1932/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001933 * amdgpu_vm_clear_freed - clear freed BOs in the PT
1934 *
1935 * @adev: amdgpu_device pointer
1936 * @vm: requested vm
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001937 * @fence: optional resulting fence (unchanged if no work needed to be done
1938 * or if an error occurred)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001939 *
1940 * Make sure all freed BOs are cleared in the PT.
1941 * Returns 0 for success.
1942 *
1943 * PTs have to be reserved and mutex must be locked!
1944 */
1945int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001946 struct amdgpu_vm *vm,
1947 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001948{
1949 struct amdgpu_bo_va_mapping *mapping;
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001950 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001951 int r;
Yong Zhao51ac7ee2017-07-27 12:48:22 -04001952 uint64_t init_pte_value = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001953
1954 while (!list_empty(&vm->freed)) {
1955 mapping = list_first_entry(&vm->freed,
1956 struct amdgpu_bo_va_mapping, list);
1957 list_del(&mapping->list);
Christian Könige17841b2016-03-08 17:52:01 +01001958
Yong Zhao51ac7ee2017-07-27 12:48:22 -04001959 if (vm->pte_support_ats)
1960 init_pte_value = AMDGPU_PTE_SYSTEM;
1961
Christian Königfc6aa332017-04-19 14:41:19 +02001962 r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
1963 mapping->start, mapping->last,
Yong Zhao51ac7ee2017-07-27 12:48:22 -04001964 init_pte_value, 0, &f);
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001965 amdgpu_vm_free_mapping(adev, vm, mapping, f);
Christian König284710f2017-01-30 11:09:31 +01001966 if (r) {
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001967 dma_fence_put(f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001968 return r;
Christian König284710f2017-01-30 11:09:31 +01001969 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001970 }
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001971
1972 if (fence && f) {
1973 dma_fence_put(*fence);
1974 *fence = f;
1975 } else {
1976 dma_fence_put(f);
1977 }
1978
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001979 return 0;
1980
1981}
1982
1983/**
Christian König27c7b9a2017-08-01 11:27:36 +02001984 * amdgpu_vm_clear_moved - clear moved BOs in the PT
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001985 *
1986 * @adev: amdgpu_device pointer
1987 * @vm: requested vm
1988 *
Christian König27c7b9a2017-08-01 11:27:36 +02001989 * Make sure all moved BOs are cleared in the PT.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001990 * Returns 0 for success.
1991 *
1992 * PTs have to be reserved and mutex must be locked!
1993 */
Christian König27c7b9a2017-08-01 11:27:36 +02001994int amdgpu_vm_clear_moved(struct amdgpu_device *adev, struct amdgpu_vm *vm,
1995 struct amdgpu_sync *sync)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001996{
monk.liucfe2c972015-05-26 15:01:54 +08001997 struct amdgpu_bo_va *bo_va = NULL;
Christian König91e1a522015-07-06 22:06:40 +02001998 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001999
2000 spin_lock(&vm->status_lock);
Christian König27c7b9a2017-08-01 11:27:36 +02002001 while (!list_empty(&vm->moved)) {
2002 bo_va = list_first_entry(&vm->moved,
Christian Königec681542017-08-01 10:51:43 +02002003 struct amdgpu_bo_va, base.vm_status);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002004 spin_unlock(&vm->status_lock);
Christian König32b41ac2016-03-08 18:03:27 +01002005
Christian König99e124f2016-08-16 14:43:17 +02002006 r = amdgpu_vm_bo_update(adev, bo_va, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002007 if (r)
2008 return r;
2009
2010 spin_lock(&vm->status_lock);
2011 }
2012 spin_unlock(&vm->status_lock);
2013
monk.liucfe2c972015-05-26 15:01:54 +08002014 if (bo_va)
Chunming Zhoubb1e38a42015-08-03 18:19:38 +08002015 r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
Christian König91e1a522015-07-06 22:06:40 +02002016
2017 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002018}
2019
2020/**
2021 * amdgpu_vm_bo_add - add a bo to a specific vm
2022 *
2023 * @adev: amdgpu_device pointer
2024 * @vm: requested vm
2025 * @bo: amdgpu buffer object
2026 *
Christian König8843dbb2016-01-26 12:17:11 +01002027 * Add @bo into the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002028 * Add @bo to the list of bos associated with the vm
2029 * Returns newly added bo_va or NULL for failure
2030 *
2031 * Object has to be reserved!
2032 */
2033struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2034 struct amdgpu_vm *vm,
2035 struct amdgpu_bo *bo)
2036{
2037 struct amdgpu_bo_va *bo_va;
2038
2039 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
2040 if (bo_va == NULL) {
2041 return NULL;
2042 }
Christian Königec681542017-08-01 10:51:43 +02002043 bo_va->base.vm = vm;
2044 bo_va->base.bo = bo;
2045 INIT_LIST_HEAD(&bo_va->base.bo_list);
2046 INIT_LIST_HEAD(&bo_va->base.vm_status);
2047
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002048 bo_va->ref_count = 1;
Christian König7fc11952015-07-30 11:53:42 +02002049 INIT_LIST_HEAD(&bo_va->valids);
2050 INIT_LIST_HEAD(&bo_va->invalids);
Christian König32b41ac2016-03-08 18:03:27 +01002051
Christian Königa5f6b5b2017-01-30 11:01:38 +01002052 if (bo)
Christian Königec681542017-08-01 10:51:43 +02002053 list_add_tail(&bo_va->base.bo_list, &bo->va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002054
2055 return bo_va;
2056}
2057
2058/**
2059 * amdgpu_vm_bo_map - map bo inside a vm
2060 *
2061 * @adev: amdgpu_device pointer
2062 * @bo_va: bo_va to store the address
2063 * @saddr: where to map the BO
2064 * @offset: requested offset in the BO
2065 * @flags: attributes of pages (read/write/valid/etc.)
2066 *
2067 * Add a mapping of the BO at the specefied addr into the VM.
2068 * Returns 0 for success, error for failure.
2069 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08002070 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002071 */
2072int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2073 struct amdgpu_bo_va *bo_va,
2074 uint64_t saddr, uint64_t offset,
Christian König268c3002017-01-18 14:49:43 +01002075 uint64_t size, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002076{
Christian Königa9f87f62017-03-30 14:03:59 +02002077 struct amdgpu_bo_va_mapping *mapping, *tmp;
Christian Königec681542017-08-01 10:51:43 +02002078 struct amdgpu_bo *bo = bo_va->base.bo;
2079 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002080 uint64_t eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002081
Christian König0be52de2015-05-18 14:37:27 +02002082 /* validate the parameters */
2083 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
Chunming Zhou49b02b12015-11-13 14:18:38 +08002084 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
Christian König0be52de2015-05-18 14:37:27 +02002085 return -EINVAL;
Christian König0be52de2015-05-18 14:37:27 +02002086
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002087 /* make sure object fit at this offset */
Felix Kuehling005ae952015-11-23 17:43:48 -05002088 eaddr = saddr + size - 1;
Christian Königa5f6b5b2017-01-30 11:01:38 +01002089 if (saddr >= eaddr ||
Christian Königec681542017-08-01 10:51:43 +02002090 (bo && offset + size > amdgpu_bo_size(bo)))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002091 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002092
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002093 saddr /= AMDGPU_GPU_PAGE_SIZE;
2094 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2095
Christian Königa9f87f62017-03-30 14:03:59 +02002096 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2097 if (tmp) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002098 /* bo and tmp overlap, invalid addr */
2099 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
Christian Königec681542017-08-01 10:51:43 +02002100 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
Christian Königa9f87f62017-03-30 14:03:59 +02002101 tmp->start, tmp->last + 1);
Christian König663e4572017-03-13 10:13:37 +01002102 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002103 }
2104
2105 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
Christian König663e4572017-03-13 10:13:37 +01002106 if (!mapping)
2107 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002108
2109 INIT_LIST_HEAD(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002110 mapping->start = saddr;
2111 mapping->last = eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002112 mapping->offset = offset;
2113 mapping->flags = flags;
2114
Christian König7fc11952015-07-30 11:53:42 +02002115 list_add(&mapping->list, &bo_va->invalids);
Christian Königa9f87f62017-03-30 14:03:59 +02002116 amdgpu_vm_it_insert(mapping, &vm->va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002117
Christian König4388fc22017-03-13 10:13:36 +01002118 if (flags & AMDGPU_PTE_PRT)
2119 amdgpu_vm_prt_get(adev);
2120
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002121 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002122}
2123
2124/**
Christian König80f95c52017-03-13 10:13:39 +01002125 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
2126 *
2127 * @adev: amdgpu_device pointer
2128 * @bo_va: bo_va to store the address
2129 * @saddr: where to map the BO
2130 * @offset: requested offset in the BO
2131 * @flags: attributes of pages (read/write/valid/etc.)
2132 *
2133 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
2134 * mappings as we do so.
2135 * Returns 0 for success, error for failure.
2136 *
2137 * Object has to be reserved and unreserved outside!
2138 */
2139int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
2140 struct amdgpu_bo_va *bo_va,
2141 uint64_t saddr, uint64_t offset,
2142 uint64_t size, uint64_t flags)
2143{
2144 struct amdgpu_bo_va_mapping *mapping;
Christian Königec681542017-08-01 10:51:43 +02002145 struct amdgpu_bo *bo = bo_va->base.bo;
2146 struct amdgpu_vm *vm = bo_va->base.vm;
Christian König80f95c52017-03-13 10:13:39 +01002147 uint64_t eaddr;
2148 int r;
2149
2150 /* validate the parameters */
2151 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2152 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2153 return -EINVAL;
2154
2155 /* make sure object fit at this offset */
2156 eaddr = saddr + size - 1;
2157 if (saddr >= eaddr ||
Christian Königec681542017-08-01 10:51:43 +02002158 (bo && offset + size > amdgpu_bo_size(bo)))
Christian König80f95c52017-03-13 10:13:39 +01002159 return -EINVAL;
2160
2161 /* Allocate all the needed memory */
2162 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2163 if (!mapping)
2164 return -ENOMEM;
2165
Christian Königec681542017-08-01 10:51:43 +02002166 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
Christian König80f95c52017-03-13 10:13:39 +01002167 if (r) {
2168 kfree(mapping);
2169 return r;
2170 }
2171
2172 saddr /= AMDGPU_GPU_PAGE_SIZE;
2173 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2174
Christian Königa9f87f62017-03-30 14:03:59 +02002175 mapping->start = saddr;
2176 mapping->last = eaddr;
Christian König80f95c52017-03-13 10:13:39 +01002177 mapping->offset = offset;
2178 mapping->flags = flags;
2179
2180 list_add(&mapping->list, &bo_va->invalids);
Christian Königa9f87f62017-03-30 14:03:59 +02002181 amdgpu_vm_it_insert(mapping, &vm->va);
Christian König80f95c52017-03-13 10:13:39 +01002182
2183 if (flags & AMDGPU_PTE_PRT)
2184 amdgpu_vm_prt_get(adev);
2185
2186 return 0;
2187}
2188
2189/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002190 * amdgpu_vm_bo_unmap - remove bo mapping from vm
2191 *
2192 * @adev: amdgpu_device pointer
2193 * @bo_va: bo_va to remove the address from
2194 * @saddr: where to the BO is mapped
2195 *
2196 * Remove a mapping of the BO at the specefied addr from the VM.
2197 * Returns 0 for success, error for failure.
2198 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08002199 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002200 */
2201int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2202 struct amdgpu_bo_va *bo_va,
2203 uint64_t saddr)
2204{
2205 struct amdgpu_bo_va_mapping *mapping;
Christian Königec681542017-08-01 10:51:43 +02002206 struct amdgpu_vm *vm = bo_va->base.vm;
Christian König7fc11952015-07-30 11:53:42 +02002207 bool valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002208
Christian König6c7fc502015-06-05 20:56:17 +02002209 saddr /= AMDGPU_GPU_PAGE_SIZE;
Christian König32b41ac2016-03-08 18:03:27 +01002210
Christian König7fc11952015-07-30 11:53:42 +02002211 list_for_each_entry(mapping, &bo_va->valids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002212 if (mapping->start == saddr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002213 break;
2214 }
2215
Christian König7fc11952015-07-30 11:53:42 +02002216 if (&mapping->list == &bo_va->valids) {
2217 valid = false;
2218
2219 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002220 if (mapping->start == saddr)
Christian König7fc11952015-07-30 11:53:42 +02002221 break;
2222 }
2223
Christian König32b41ac2016-03-08 18:03:27 +01002224 if (&mapping->list == &bo_va->invalids)
Christian König7fc11952015-07-30 11:53:42 +02002225 return -ENOENT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002226 }
Christian König32b41ac2016-03-08 18:03:27 +01002227
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002228 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002229 amdgpu_vm_it_remove(mapping, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02002230 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002231
Christian Könige17841b2016-03-08 17:52:01 +01002232 if (valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002233 list_add(&mapping->list, &vm->freed);
Christian Könige17841b2016-03-08 17:52:01 +01002234 else
Christian König284710f2017-01-30 11:09:31 +01002235 amdgpu_vm_free_mapping(adev, vm, mapping,
2236 bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002237
2238 return 0;
2239}
2240
2241/**
Christian Königdc54d3d2017-03-13 10:13:38 +01002242 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
2243 *
2244 * @adev: amdgpu_device pointer
2245 * @vm: VM structure to use
2246 * @saddr: start of the range
2247 * @size: size of the range
2248 *
2249 * Remove all mappings in a range, split them as appropriate.
2250 * Returns 0 for success, error for failure.
2251 */
2252int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
2253 struct amdgpu_vm *vm,
2254 uint64_t saddr, uint64_t size)
2255{
2256 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
Christian Königdc54d3d2017-03-13 10:13:38 +01002257 LIST_HEAD(removed);
2258 uint64_t eaddr;
2259
2260 eaddr = saddr + size - 1;
2261 saddr /= AMDGPU_GPU_PAGE_SIZE;
2262 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2263
2264 /* Allocate all the needed memory */
2265 before = kzalloc(sizeof(*before), GFP_KERNEL);
2266 if (!before)
2267 return -ENOMEM;
Junwei Zhang27f6d612017-03-16 16:09:24 +08002268 INIT_LIST_HEAD(&before->list);
Christian Königdc54d3d2017-03-13 10:13:38 +01002269
2270 after = kzalloc(sizeof(*after), GFP_KERNEL);
2271 if (!after) {
2272 kfree(before);
2273 return -ENOMEM;
2274 }
Junwei Zhang27f6d612017-03-16 16:09:24 +08002275 INIT_LIST_HEAD(&after->list);
Christian Königdc54d3d2017-03-13 10:13:38 +01002276
2277 /* Now gather all removed mappings */
Christian Königa9f87f62017-03-30 14:03:59 +02002278 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2279 while (tmp) {
Christian Königdc54d3d2017-03-13 10:13:38 +01002280 /* Remember mapping split at the start */
Christian Königa9f87f62017-03-30 14:03:59 +02002281 if (tmp->start < saddr) {
2282 before->start = tmp->start;
2283 before->last = saddr - 1;
Christian Königdc54d3d2017-03-13 10:13:38 +01002284 before->offset = tmp->offset;
2285 before->flags = tmp->flags;
2286 list_add(&before->list, &tmp->list);
2287 }
2288
2289 /* Remember mapping split at the end */
Christian Königa9f87f62017-03-30 14:03:59 +02002290 if (tmp->last > eaddr) {
2291 after->start = eaddr + 1;
2292 after->last = tmp->last;
Christian Königdc54d3d2017-03-13 10:13:38 +01002293 after->offset = tmp->offset;
Christian Königa9f87f62017-03-30 14:03:59 +02002294 after->offset += after->start - tmp->start;
Christian Königdc54d3d2017-03-13 10:13:38 +01002295 after->flags = tmp->flags;
2296 list_add(&after->list, &tmp->list);
2297 }
2298
2299 list_del(&tmp->list);
2300 list_add(&tmp->list, &removed);
Christian Königa9f87f62017-03-30 14:03:59 +02002301
2302 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
Christian Königdc54d3d2017-03-13 10:13:38 +01002303 }
2304
2305 /* And free them up */
2306 list_for_each_entry_safe(tmp, next, &removed, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002307 amdgpu_vm_it_remove(tmp, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002308 list_del(&tmp->list);
2309
Christian Königa9f87f62017-03-30 14:03:59 +02002310 if (tmp->start < saddr)
2311 tmp->start = saddr;
2312 if (tmp->last > eaddr)
2313 tmp->last = eaddr;
Christian Königdc54d3d2017-03-13 10:13:38 +01002314
2315 list_add(&tmp->list, &vm->freed);
2316 trace_amdgpu_vm_bo_unmap(NULL, tmp);
2317 }
2318
Junwei Zhang27f6d612017-03-16 16:09:24 +08002319 /* Insert partial mapping before the range */
2320 if (!list_empty(&before->list)) {
Christian Königa9f87f62017-03-30 14:03:59 +02002321 amdgpu_vm_it_insert(before, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002322 if (before->flags & AMDGPU_PTE_PRT)
2323 amdgpu_vm_prt_get(adev);
2324 } else {
2325 kfree(before);
2326 }
2327
2328 /* Insert partial mapping after the range */
Junwei Zhang27f6d612017-03-16 16:09:24 +08002329 if (!list_empty(&after->list)) {
Christian Königa9f87f62017-03-30 14:03:59 +02002330 amdgpu_vm_it_insert(after, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002331 if (after->flags & AMDGPU_PTE_PRT)
2332 amdgpu_vm_prt_get(adev);
2333 } else {
2334 kfree(after);
2335 }
2336
2337 return 0;
2338}
2339
2340/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002341 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
2342 *
2343 * @adev: amdgpu_device pointer
2344 * @bo_va: requested bo_va
2345 *
Christian König8843dbb2016-01-26 12:17:11 +01002346 * Remove @bo_va->bo from the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002347 *
2348 * Object have to be reserved!
2349 */
2350void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2351 struct amdgpu_bo_va *bo_va)
2352{
2353 struct amdgpu_bo_va_mapping *mapping, *next;
Christian Königec681542017-08-01 10:51:43 +02002354 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002355
Christian Königec681542017-08-01 10:51:43 +02002356 list_del(&bo_va->base.bo_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002357
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002358 spin_lock(&vm->status_lock);
Christian Königec681542017-08-01 10:51:43 +02002359 list_del(&bo_va->base.vm_status);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002360 spin_unlock(&vm->status_lock);
2361
Christian König7fc11952015-07-30 11:53:42 +02002362 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002363 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002364 amdgpu_vm_it_remove(mapping, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02002365 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Christian König7fc11952015-07-30 11:53:42 +02002366 list_add(&mapping->list, &vm->freed);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002367 }
Christian König7fc11952015-07-30 11:53:42 +02002368 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
2369 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002370 amdgpu_vm_it_remove(mapping, &vm->va);
Christian König284710f2017-01-30 11:09:31 +01002371 amdgpu_vm_free_mapping(adev, vm, mapping,
2372 bo_va->last_pt_update);
Christian König7fc11952015-07-30 11:53:42 +02002373 }
Christian König32b41ac2016-03-08 18:03:27 +01002374
Chris Wilsonf54d1862016-10-25 13:00:45 +01002375 dma_fence_put(bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002376 kfree(bo_va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002377}
2378
2379/**
2380 * amdgpu_vm_bo_invalidate - mark the bo as invalid
2381 *
2382 * @adev: amdgpu_device pointer
2383 * @vm: requested vm
2384 * @bo: amdgpu buffer object
2385 *
Christian König8843dbb2016-01-26 12:17:11 +01002386 * Mark @bo as invalid.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002387 */
2388void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2389 struct amdgpu_bo *bo)
2390{
Christian Königec681542017-08-01 10:51:43 +02002391 struct amdgpu_vm_bo_base *bo_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002392
Christian Königec681542017-08-01 10:51:43 +02002393 list_for_each_entry(bo_base, &bo->va, bo_list) {
2394 spin_lock(&bo_base->vm->status_lock);
2395 if (list_empty(&bo_base->vm_status))
2396 list_add(&bo_base->vm_status,
Christian König27c7b9a2017-08-01 11:27:36 +02002397 &bo_base->vm->moved);
Christian Königec681542017-08-01 10:51:43 +02002398 spin_unlock(&bo_base->vm->status_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002399 }
2400}
2401
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002402static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2403{
2404 /* Total bits covered by PD + PTs */
2405 unsigned bits = ilog2(vm_size) + 18;
2406
2407 /* Make sure the PD is 4K in size up to 8GB address space.
2408 Above that split equal between PD and PTs */
2409 if (vm_size <= 8)
2410 return (bits - 9);
2411 else
2412 return ((bits + 3) / 2);
2413}
2414
2415/**
Roger Hed07f14b2017-08-15 16:05:59 +08002416 * amdgpu_vm_set_fragment_size - adjust fragment size in PTE
2417 *
2418 * @adev: amdgpu_device pointer
2419 * @fragment_size_default: the default fragment size if it's set auto
2420 */
2421void amdgpu_vm_set_fragment_size(struct amdgpu_device *adev, uint32_t fragment_size_default)
2422{
2423 if (amdgpu_vm_fragment_size == -1)
2424 adev->vm_manager.fragment_size = fragment_size_default;
2425 else
2426 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2427}
2428
2429/**
2430 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002431 *
2432 * @adev: amdgpu_device pointer
2433 * @vm_size: the default vm size if it's set auto
2434 */
Roger Hed07f14b2017-08-15 16:05:59 +08002435void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size, uint32_t fragment_size_default)
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002436{
2437 /* adjust vm size firstly */
2438 if (amdgpu_vm_size == -1)
2439 adev->vm_manager.vm_size = vm_size;
2440 else
2441 adev->vm_manager.vm_size = amdgpu_vm_size;
2442
2443 /* block size depends on vm size */
2444 if (amdgpu_vm_block_size == -1)
2445 adev->vm_manager.block_size =
2446 amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
2447 else
2448 adev->vm_manager.block_size = amdgpu_vm_block_size;
2449
Roger Hed07f14b2017-08-15 16:05:59 +08002450 amdgpu_vm_set_fragment_size(adev, fragment_size_default);
2451
2452 DRM_INFO("vm size is %llu GB, block size is %u-bit, fragment size is %u-bit\n",
2453 adev->vm_manager.vm_size, adev->vm_manager.block_size,
2454 adev->vm_manager.fragment_size);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002455}
2456
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002457/**
2458 * amdgpu_vm_init - initialize a vm instance
2459 *
2460 * @adev: amdgpu_device pointer
2461 * @vm: requested vm
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002462 * @vm_context: Indicates if it GFX or Compute context
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002463 *
Christian König8843dbb2016-01-26 12:17:11 +01002464 * Init @vm fields.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002465 */
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002466int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2467 int vm_context)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002468{
2469 const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
Zhang, Jerry36b32a62017-03-29 16:08:32 +08002470 AMDGPU_VM_PTE_COUNT(adev) * 8);
Christian König2d55e452016-02-08 17:37:38 +01002471 unsigned ring_instance;
2472 struct amdgpu_ring *ring;
Christian König2bd9ccf2016-02-01 12:53:58 +01002473 struct amd_sched_rq *rq;
Chunming Zhou36bbf3b2017-04-20 16:17:34 +08002474 int r, i;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04002475 u64 flags;
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002476 uint64_t init_pde_value = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002477
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002478 vm->va = RB_ROOT;
Chunming Zhou031e2982016-04-25 10:19:13 +08002479 vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
Chunming Zhou36bbf3b2017-04-20 16:17:34 +08002480 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2481 vm->reserved_vmid[i] = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002482 spin_lock_init(&vm->status_lock);
Christian König27c7b9a2017-08-01 11:27:36 +02002483 INIT_LIST_HEAD(&vm->moved);
Christian König7fc11952015-07-30 11:53:42 +02002484 INIT_LIST_HEAD(&vm->cleared);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002485 INIT_LIST_HEAD(&vm->freed);
Christian König20250212016-03-08 17:58:35 +01002486
Christian König2bd9ccf2016-02-01 12:53:58 +01002487 /* create scheduler entity for page table updates */
Christian König2d55e452016-02-08 17:37:38 +01002488
2489 ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
2490 ring_instance %= adev->vm_manager.vm_pte_num_rings;
2491 ring = adev->vm_manager.vm_pte_rings[ring_instance];
Christian König2bd9ccf2016-02-01 12:53:58 +01002492 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
2493 r = amd_sched_entity_init(&ring->sched, &vm->entity,
2494 rq, amdgpu_sched_jobs);
2495 if (r)
Christian Königf566ceb2016-10-27 20:04:38 +02002496 return r;
Christian König2bd9ccf2016-02-01 12:53:58 +01002497
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002498 vm->pte_support_ats = false;
2499
2500 if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002501 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2502 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002503
2504 if (adev->asic_type == CHIP_RAVEN) {
2505 vm->pte_support_ats = true;
2506 init_pde_value = AMDGPU_PTE_SYSTEM | AMDGPU_PDE_PTE;
2507 }
2508 } else
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002509 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2510 AMDGPU_VM_USE_CPU_FOR_GFX);
2511 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2512 vm->use_cpu_for_update ? "CPU" : "SDMA");
2513 WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
2514 "CPU update of VM recommended only for large BAR system\n");
Christian Königa24960f2016-10-12 13:20:52 +02002515 vm->last_dir_update = NULL;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +02002516
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04002517 flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
2518 AMDGPU_GEM_CREATE_VRAM_CLEARED;
2519 if (vm->use_cpu_for_update)
2520 flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
2521 else
2522 flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
2523 AMDGPU_GEM_CREATE_SHADOW);
2524
Christian Königf566ceb2016-10-27 20:04:38 +02002525 r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
Alex Deucher857d9132015-08-27 00:14:16 -04002526 AMDGPU_GEM_DOMAIN_VRAM,
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04002527 flags,
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002528 NULL, NULL, init_pde_value, &vm->root.bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002529 if (r)
Christian König2bd9ccf2016-02-01 12:53:58 +01002530 goto error_free_sched_entity;
2531
Christian König67003a12016-10-12 14:46:26 +02002532 r = amdgpu_bo_reserve(vm->root.bo, false);
Christian König2bd9ccf2016-02-01 12:53:58 +01002533 if (r)
Christian König67003a12016-10-12 14:46:26 +02002534 goto error_free_root;
Christian König2bd9ccf2016-02-01 12:53:58 +01002535
Christian König5a712a82016-06-21 16:28:15 +02002536 vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
Christian König0a096fb2017-07-12 10:01:48 +02002537
2538 if (vm->use_cpu_for_update) {
2539 r = amdgpu_bo_kmap(vm->root.bo, NULL);
2540 if (r)
2541 goto error_free_root;
2542 }
2543
Christian König67003a12016-10-12 14:46:26 +02002544 amdgpu_bo_unreserve(vm->root.bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002545
2546 return 0;
Christian König2bd9ccf2016-02-01 12:53:58 +01002547
Christian König67003a12016-10-12 14:46:26 +02002548error_free_root:
2549 amdgpu_bo_unref(&vm->root.bo->shadow);
2550 amdgpu_bo_unref(&vm->root.bo);
2551 vm->root.bo = NULL;
Christian König2bd9ccf2016-02-01 12:53:58 +01002552
2553error_free_sched_entity:
2554 amd_sched_entity_fini(&ring->sched, &vm->entity);
2555
2556 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002557}
2558
2559/**
Christian Königf566ceb2016-10-27 20:04:38 +02002560 * amdgpu_vm_free_levels - free PD/PT levels
2561 *
2562 * @level: PD/PT starting level to free
2563 *
2564 * Free the page directory or page table level and all sub levels.
2565 */
2566static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
2567{
2568 unsigned i;
2569
2570 if (level->bo) {
2571 amdgpu_bo_unref(&level->bo->shadow);
2572 amdgpu_bo_unref(&level->bo);
2573 }
2574
2575 if (level->entries)
2576 for (i = 0; i <= level->last_entry_used; i++)
2577 amdgpu_vm_free_levels(&level->entries[i]);
2578
Michal Hocko20981052017-05-17 14:23:12 +02002579 kvfree(level->entries);
Christian Königf566ceb2016-10-27 20:04:38 +02002580}
2581
2582/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002583 * amdgpu_vm_fini - tear down a vm instance
2584 *
2585 * @adev: amdgpu_device pointer
2586 * @vm: requested vm
2587 *
Christian König8843dbb2016-01-26 12:17:11 +01002588 * Tear down @vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002589 * Unbind the VM and remove all bos from the vm bo list
2590 */
2591void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2592{
2593 struct amdgpu_bo_va_mapping *mapping, *tmp;
Christian König4388fc22017-03-13 10:13:36 +01002594 bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
Chunming Zhou36bbf3b2017-04-20 16:17:34 +08002595 int i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002596
Christian König2d55e452016-02-08 17:37:38 +01002597 amd_sched_entity_fini(vm->entity.sched, &vm->entity);
Christian König2bd9ccf2016-02-01 12:53:58 +01002598
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002599 if (!RB_EMPTY_ROOT(&vm->va)) {
2600 dev_err(adev->dev, "still active bo inside vm\n");
2601 }
Christian Königa9f87f62017-03-30 14:03:59 +02002602 rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002603 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002604 amdgpu_vm_it_remove(mapping, &vm->va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002605 kfree(mapping);
2606 }
2607 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
Christian König4388fc22017-03-13 10:13:36 +01002608 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
Christian König451bc8e2017-02-14 16:02:52 +01002609 amdgpu_vm_prt_fini(adev, vm);
Christian König4388fc22017-03-13 10:13:36 +01002610 prt_fini_needed = false;
Christian König451bc8e2017-02-14 16:02:52 +01002611 }
Christian König284710f2017-01-30 11:09:31 +01002612
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002613 list_del(&mapping->list);
Christian König451bc8e2017-02-14 16:02:52 +01002614 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002615 }
2616
Christian Königf566ceb2016-10-27 20:04:38 +02002617 amdgpu_vm_free_levels(&vm->root);
Christian Königa24960f2016-10-12 13:20:52 +02002618 dma_fence_put(vm->last_dir_update);
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002619 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2620 amdgpu_vm_free_reserved_vmid(adev, vm, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002621}
Christian Königea89f8c2015-11-15 20:52:06 +01002622
2623/**
Christian Königa9a78b32016-01-21 10:19:11 +01002624 * amdgpu_vm_manager_init - init the VM manager
2625 *
2626 * @adev: amdgpu_device pointer
2627 *
2628 * Initialize the VM manager structures
2629 */
2630void amdgpu_vm_manager_init(struct amdgpu_device *adev)
2631{
Christian König76456702017-04-06 17:52:39 +02002632 unsigned i, j;
Christian Königa9a78b32016-01-21 10:19:11 +01002633
Christian König76456702017-04-06 17:52:39 +02002634 for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
2635 struct amdgpu_vm_id_manager *id_mgr =
2636 &adev->vm_manager.id_mgr[i];
Christian Königa9a78b32016-01-21 10:19:11 +01002637
Christian König76456702017-04-06 17:52:39 +02002638 mutex_init(&id_mgr->lock);
2639 INIT_LIST_HEAD(&id_mgr->ids_lru);
Chunming Zhouc3505772017-04-21 15:51:04 +08002640 atomic_set(&id_mgr->reserved_vmid_num, 0);
Christian König76456702017-04-06 17:52:39 +02002641
2642 /* skip over VMID 0, since it is the system VM */
2643 for (j = 1; j < id_mgr->num_ids; ++j) {
2644 amdgpu_vm_reset_id(adev, i, j);
2645 amdgpu_sync_create(&id_mgr->ids[i].active);
2646 list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
2647 }
Christian König971fe9a92016-03-01 15:09:25 +01002648 }
Christian König2d55e452016-02-08 17:37:38 +01002649
Chris Wilsonf54d1862016-10-25 13:00:45 +01002650 adev->vm_manager.fence_context =
2651 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Christian König1fbb2e92016-06-01 10:47:36 +02002652 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
2653 adev->vm_manager.seqno[i] = 0;
2654
Christian König2d55e452016-02-08 17:37:38 +01002655 atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
Christian Königb1c8a812016-05-04 10:34:03 +02002656 atomic64_set(&adev->vm_manager.client_counter, 0);
Christian König284710f2017-01-30 11:09:31 +01002657 spin_lock_init(&adev->vm_manager.prt_lock);
Christian König451bc8e2017-02-14 16:02:52 +01002658 atomic_set(&adev->vm_manager.num_prt_users, 0);
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002659
2660 /* If not overridden by the user, by default, only in large BAR systems
2661 * Compute VM tables will be updated by CPU
2662 */
2663#ifdef CONFIG_X86_64
2664 if (amdgpu_vm_update_mode == -1) {
2665 if (amdgpu_vm_is_large_bar(adev))
2666 adev->vm_manager.vm_update_mode =
2667 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
2668 else
2669 adev->vm_manager.vm_update_mode = 0;
2670 } else
2671 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
2672#else
2673 adev->vm_manager.vm_update_mode = 0;
2674#endif
2675
Christian Königa9a78b32016-01-21 10:19:11 +01002676}
2677
2678/**
Christian Königea89f8c2015-11-15 20:52:06 +01002679 * amdgpu_vm_manager_fini - cleanup VM manager
2680 *
2681 * @adev: amdgpu_device pointer
2682 *
2683 * Cleanup the VM manager and free resources.
2684 */
2685void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
2686{
Christian König76456702017-04-06 17:52:39 +02002687 unsigned i, j;
Christian Königea89f8c2015-11-15 20:52:06 +01002688
Christian König76456702017-04-06 17:52:39 +02002689 for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
2690 struct amdgpu_vm_id_manager *id_mgr =
2691 &adev->vm_manager.id_mgr[i];
Christian Königbcb1ba32016-03-08 15:40:11 +01002692
Christian König76456702017-04-06 17:52:39 +02002693 mutex_destroy(&id_mgr->lock);
2694 for (j = 0; j < AMDGPU_NUM_VM; ++j) {
2695 struct amdgpu_vm_id *id = &id_mgr->ids[j];
2696
2697 amdgpu_sync_free(&id->active);
2698 dma_fence_put(id->flushed_updates);
2699 dma_fence_put(id->last_flush);
2700 }
Christian Königbcb1ba32016-03-08 15:40:11 +01002701 }
Christian Königea89f8c2015-11-15 20:52:06 +01002702}
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002703
2704int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
2705{
2706 union drm_amdgpu_vm *args = data;
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002707 struct amdgpu_device *adev = dev->dev_private;
2708 struct amdgpu_fpriv *fpriv = filp->driver_priv;
2709 int r;
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002710
2711 switch (args->in.op) {
2712 case AMDGPU_VM_OP_RESERVE_VMID:
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002713 /* current, we only have requirement to reserve vmid from gfxhub */
2714 r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
2715 AMDGPU_GFXHUB);
2716 if (r)
2717 return r;
2718 break;
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002719 case AMDGPU_VM_OP_UNRESERVE_VMID:
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002720 amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002721 break;
2722 default:
2723 return -EINVAL;
2724 }
2725
2726 return 0;
2727}