blob: da91155b8a2610ae41f0af8fb978b715dc9d6ba0 [file] [log] [blame]
Antti Palosaari4b64bb22012-03-30 08:21:25 -03001/*
2 * Afatech AF9033 demodulator driver
3 *
4 * Copyright (C) 2009 Antti Palosaari <crope@iki.fi>
5 * Copyright (C) 2012 Antti Palosaari <crope@iki.fi>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
20 */
21
22#include "af9033_priv.h"
23
24struct af9033_state {
25 struct i2c_adapter *i2c;
26 struct dvb_frontend fe;
27 struct af9033_config cfg;
28
Gianluca Gennari0a4df232012-04-05 12:47:19 -030029 u32 frequency;
Antti Palosaari4b64bb22012-03-30 08:21:25 -030030 u32 bandwidth_hz;
31 bool ts_mode_parallel;
32 bool ts_mode_serial;
33};
34
35/* write multiple registers */
36static int af9033_wr_regs(struct af9033_state *state, u32 reg, const u8 *val,
37 int len)
38{
39 int ret;
40 u8 buf[3 + len];
41 struct i2c_msg msg[1] = {
42 {
43 .addr = state->cfg.i2c_addr,
44 .flags = 0,
45 .len = sizeof(buf),
46 .buf = buf,
47 }
48 };
49
50 buf[0] = (reg >> 16) & 0xff;
51 buf[1] = (reg >> 8) & 0xff;
52 buf[2] = (reg >> 0) & 0xff;
53 memcpy(&buf[3], val, len);
54
55 ret = i2c_transfer(state->i2c, msg, 1);
56 if (ret == 1) {
57 ret = 0;
58 } else {
59 printk(KERN_WARNING "%s: i2c wr failed=%d reg=%06x len=%d\n",
60 __func__, ret, reg, len);
61 ret = -EREMOTEIO;
62 }
63
64 return ret;
65}
66
67/* read multiple registers */
68static int af9033_rd_regs(struct af9033_state *state, u32 reg, u8 *val, int len)
69{
70 int ret;
71 u8 buf[3] = { (reg >> 16) & 0xff, (reg >> 8) & 0xff,
72 (reg >> 0) & 0xff };
73 struct i2c_msg msg[2] = {
74 {
75 .addr = state->cfg.i2c_addr,
76 .flags = 0,
77 .len = sizeof(buf),
78 .buf = buf
79 }, {
80 .addr = state->cfg.i2c_addr,
81 .flags = I2C_M_RD,
82 .len = len,
83 .buf = val
84 }
85 };
86
87 ret = i2c_transfer(state->i2c, msg, 2);
88 if (ret == 2) {
89 ret = 0;
90 } else {
91 printk(KERN_WARNING "%s: i2c rd failed=%d reg=%06x len=%d\n",
92 __func__, ret, reg, len);
93 ret = -EREMOTEIO;
94 }
95
96 return ret;
97}
98
99
100/* write single register */
101static int af9033_wr_reg(struct af9033_state *state, u32 reg, u8 val)
102{
103 return af9033_wr_regs(state, reg, &val, 1);
104}
105
106/* read single register */
107static int af9033_rd_reg(struct af9033_state *state, u32 reg, u8 *val)
108{
109 return af9033_rd_regs(state, reg, val, 1);
110}
111
112/* write single register with mask */
113static int af9033_wr_reg_mask(struct af9033_state *state, u32 reg, u8 val,
114 u8 mask)
115{
116 int ret;
117 u8 tmp;
118
119 /* no need for read if whole reg is written */
120 if (mask != 0xff) {
121 ret = af9033_rd_regs(state, reg, &tmp, 1);
122 if (ret)
123 return ret;
124
125 val &= mask;
126 tmp &= ~mask;
127 val |= tmp;
128 }
129
130 return af9033_wr_regs(state, reg, &val, 1);
131}
132
133/* read single register with mask */
134static int af9033_rd_reg_mask(struct af9033_state *state, u32 reg, u8 *val,
135 u8 mask)
136{
137 int ret, i;
138 u8 tmp;
139
140 ret = af9033_rd_regs(state, reg, &tmp, 1);
141 if (ret)
142 return ret;
143
144 tmp &= mask;
145
146 /* find position of the first bit */
147 for (i = 0; i < 8; i++) {
148 if ((mask >> i) & 0x01)
149 break;
150 }
151 *val = tmp >> i;
152
153 return 0;
154}
155
156static u32 af9033_div(u32 a, u32 b, u32 x)
157{
158 u32 r = 0, c = 0, i;
159
160 pr_debug("%s: a=%d b=%d x=%d\n", __func__, a, b, x);
161
162 if (a > b) {
163 c = a / b;
164 a = a - c * b;
165 }
166
167 for (i = 0; i < x; i++) {
168 if (a >= b) {
169 r += 1;
170 a -= b;
171 }
172 a <<= 1;
173 r <<= 1;
174 }
175 r = (c << (u32)x) + r;
176
177 pr_debug("%s: a=%d b=%d x=%d r=%d r=%x\n", __func__, a, b, x, r, r);
178
179 return r;
180}
181
182static void af9033_release(struct dvb_frontend *fe)
183{
184 struct af9033_state *state = fe->demodulator_priv;
185
186 kfree(state);
187}
188
189static int af9033_init(struct dvb_frontend *fe)
190{
191 struct af9033_state *state = fe->demodulator_priv;
192 int ret, i, len;
193 const struct reg_val *init;
194 u8 buf[4];
195 u32 adc_cw, clock_cw;
196 struct reg_val_mask tab[] = {
197 { 0x80fb24, 0x00, 0x08 },
198 { 0x80004c, 0x00, 0xff },
199 { 0x00f641, state->cfg.tuner, 0xff },
200 { 0x80f5ca, 0x01, 0x01 },
201 { 0x80f715, 0x01, 0x01 },
202 { 0x00f41f, 0x04, 0x04 },
203 { 0x00f41a, 0x01, 0x01 },
204 { 0x80f731, 0x00, 0x01 },
205 { 0x00d91e, 0x00, 0x01 },
206 { 0x00d919, 0x00, 0x01 },
207 { 0x80f732, 0x00, 0x01 },
208 { 0x00d91f, 0x00, 0x01 },
209 { 0x00d91a, 0x00, 0x01 },
210 { 0x80f730, 0x00, 0x01 },
211 { 0x80f778, 0x00, 0xff },
212 { 0x80f73c, 0x01, 0x01 },
213 { 0x80f776, 0x00, 0x01 },
214 { 0x00d8fd, 0x01, 0xff },
215 { 0x00d830, 0x01, 0xff },
216 { 0x00d831, 0x00, 0xff },
217 { 0x00d832, 0x00, 0xff },
218 { 0x80f985, state->ts_mode_serial, 0x01 },
219 { 0x80f986, state->ts_mode_parallel, 0x01 },
220 { 0x00d827, 0x00, 0xff },
221 { 0x00d829, 0x00, 0xff },
222 };
223
224 /* program clock control */
225 clock_cw = af9033_div(state->cfg.clock, 1000000ul, 19ul);
226 buf[0] = (clock_cw >> 0) & 0xff;
227 buf[1] = (clock_cw >> 8) & 0xff;
228 buf[2] = (clock_cw >> 16) & 0xff;
229 buf[3] = (clock_cw >> 24) & 0xff;
230
231 pr_debug("%s: clock=%d clock_cw=%08x\n", __func__, state->cfg.clock,
232 clock_cw);
233
234 ret = af9033_wr_regs(state, 0x800025, buf, 4);
235 if (ret < 0)
236 goto err;
237
238 /* program ADC control */
239 for (i = 0; i < ARRAY_SIZE(clock_adc_lut); i++) {
240 if (clock_adc_lut[i].clock == state->cfg.clock)
241 break;
242 }
243
244 adc_cw = af9033_div(clock_adc_lut[i].adc, 1000000ul, 19ul);
245 buf[0] = (adc_cw >> 0) & 0xff;
246 buf[1] = (adc_cw >> 8) & 0xff;
247 buf[2] = (adc_cw >> 16) & 0xff;
248
249 pr_debug("%s: adc=%d adc_cw=%06x\n", __func__, clock_adc_lut[i].adc,
250 adc_cw);
251
252 ret = af9033_wr_regs(state, 0x80f1cd, buf, 3);
253 if (ret < 0)
254 goto err;
255
256 /* program register table */
257 for (i = 0; i < ARRAY_SIZE(tab); i++) {
258 ret = af9033_wr_reg_mask(state, tab[i].reg, tab[i].val,
259 tab[i].mask);
260 if (ret < 0)
261 goto err;
262 }
263
264 /* settings for TS interface */
265 if (state->cfg.ts_mode == AF9033_TS_MODE_USB) {
266 ret = af9033_wr_reg_mask(state, 0x80f9a5, 0x00, 0x01);
267 if (ret < 0)
268 goto err;
269
270 ret = af9033_wr_reg_mask(state, 0x80f9b5, 0x01, 0x01);
271 if (ret < 0)
272 goto err;
273 } else {
274 ret = af9033_wr_reg_mask(state, 0x80f990, 0x00, 0x01);
275 if (ret < 0)
276 goto err;
277
278 ret = af9033_wr_reg_mask(state, 0x80f9b5, 0x00, 0x01);
279 if (ret < 0)
280 goto err;
281 }
282
283 /* load OFSM settings */
284 pr_debug("%s: load ofsm settings\n", __func__);
285 len = ARRAY_SIZE(ofsm_init);
286 init = ofsm_init;
287 for (i = 0; i < len; i++) {
288 ret = af9033_wr_reg(state, init[i].reg, init[i].val);
289 if (ret < 0)
290 goto err;
291 }
292
293 /* load tuner specific settings */
294 pr_debug("%s: load tuner specific settings\n",
295 __func__);
296 switch (state->cfg.tuner) {
297 case AF9033_TUNER_TUA9001:
298 len = ARRAY_SIZE(tuner_init_tua9001);
299 init = tuner_init_tua9001;
300 break;
Michael Büschffc501f2012-04-02 12:18:36 -0300301 case AF9033_TUNER_FC0011:
302 len = ARRAY_SIZE(tuner_init_fc0011);
303 init = tuner_init_fc0011;
304 break;
Hans-Frieder Vogt540fd4b2012-04-02 14:18:16 -0300305 case AF9033_TUNER_MXL5007T:
306 len = ARRAY_SIZE(tuner_init_mxl5007t);
307 init = tuner_init_mxl5007t;
308 break;
Gianluca Gennarice1fe372012-04-02 17:25:14 -0300309 case AF9033_TUNER_TDA18218:
310 len = ARRAY_SIZE(tuner_init_tda18218);
311 init = tuner_init_tda18218;
312 break;
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300313 default:
314 pr_debug("%s: unsupported tuner ID=%d\n", __func__,
315 state->cfg.tuner);
316 ret = -ENODEV;
317 goto err;
318 }
319
320 for (i = 0; i < len; i++) {
321 ret = af9033_wr_reg(state, init[i].reg, init[i].val);
322 if (ret < 0)
323 goto err;
324 }
325
326 state->bandwidth_hz = 0; /* force to program all parameters */
327
328 return 0;
329
330err:
331 pr_debug("%s: failed=%d\n", __func__, ret);
332
333 return ret;
334}
335
336static int af9033_sleep(struct dvb_frontend *fe)
337{
338 struct af9033_state *state = fe->demodulator_priv;
339 int ret, i;
340 u8 tmp;
341
342 ret = af9033_wr_reg(state, 0x80004c, 1);
343 if (ret < 0)
344 goto err;
345
346 ret = af9033_wr_reg(state, 0x800000, 0);
347 if (ret < 0)
348 goto err;
349
350 for (i = 100, tmp = 1; i && tmp; i--) {
351 ret = af9033_rd_reg(state, 0x80004c, &tmp);
352 if (ret < 0)
353 goto err;
354
355 usleep_range(200, 10000);
356 }
357
Antti Palosaari3a871ca2012-04-01 11:14:59 -0300358 pr_debug("%s: loop=%d\n", __func__, i);
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300359
360 if (i == 0) {
361 ret = -ETIMEDOUT;
362 goto err;
363 }
364
365 ret = af9033_wr_reg_mask(state, 0x80fb24, 0x08, 0x08);
366 if (ret < 0)
367 goto err;
368
369 /* prevent current leak (?) */
370 if (state->cfg.ts_mode == AF9033_TS_MODE_SERIAL) {
371 /* enable parallel TS */
372 ret = af9033_wr_reg_mask(state, 0x00d917, 0x00, 0x01);
373 if (ret < 0)
374 goto err;
375
376 ret = af9033_wr_reg_mask(state, 0x00d916, 0x01, 0x01);
377 if (ret < 0)
378 goto err;
379 }
380
381 return 0;
382
383err:
384 pr_debug("%s: failed=%d\n", __func__, ret);
385
386 return ret;
387}
388
389static int af9033_get_tune_settings(struct dvb_frontend *fe,
390 struct dvb_frontend_tune_settings *fesettings)
391{
392 fesettings->min_delay_ms = 800;
393 fesettings->step_size = 0;
394 fesettings->max_drift = 0;
395
396 return 0;
397}
398
399static int af9033_set_frontend(struct dvb_frontend *fe)
400{
401 struct af9033_state *state = fe->demodulator_priv;
402 struct dtv_frontend_properties *c = &fe->dtv_property_cache;
Hans-Frieder Vogt540fd4b2012-04-02 14:18:16 -0300403 int ret, i, spec_inv;
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300404 u8 tmp, buf[3], bandwidth_reg_val;
Hans-Frieder Vogt540fd4b2012-04-02 14:18:16 -0300405 u32 if_frequency, freq_cw, adc_freq;
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300406
407 pr_debug("%s: frequency=%d bandwidth_hz=%d\n", __func__, c->frequency,
408 c->bandwidth_hz);
409
Gianluca Gennari0a4df232012-04-05 12:47:19 -0300410 state->frequency = c->frequency;
411
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300412 /* check bandwidth */
413 switch (c->bandwidth_hz) {
414 case 6000000:
415 bandwidth_reg_val = 0x00;
416 break;
417 case 7000000:
418 bandwidth_reg_val = 0x01;
419 break;
420 case 8000000:
421 bandwidth_reg_val = 0x02;
422 break;
423 default:
424 pr_debug("%s: invalid bandwidth_hz\n", __func__);
425 ret = -EINVAL;
426 goto err;
427 }
428
429 /* program tuner */
430 if (fe->ops.tuner_ops.set_params)
431 fe->ops.tuner_ops.set_params(fe);
432
433 /* program CFOE coefficients */
434 if (c->bandwidth_hz != state->bandwidth_hz) {
435 for (i = 0; i < ARRAY_SIZE(coeff_lut); i++) {
436 if (coeff_lut[i].clock == state->cfg.clock &&
437 coeff_lut[i].bandwidth_hz == c->bandwidth_hz) {
438 break;
439 }
440 }
441 ret = af9033_wr_regs(state, 0x800001,
442 coeff_lut[i].val, sizeof(coeff_lut[i].val));
443 }
444
445 /* program frequency control */
446 if (c->bandwidth_hz != state->bandwidth_hz) {
Hans-Frieder Vogt540fd4b2012-04-02 14:18:16 -0300447 spec_inv = state->cfg.spec_inv ? -1 : 1;
448
449 for (i = 0; i < ARRAY_SIZE(clock_adc_lut); i++) {
450 if (clock_adc_lut[i].clock == state->cfg.clock)
451 break;
452 }
453 adc_freq = clock_adc_lut[i].adc;
454
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300455 /* get used IF frequency */
456 if (fe->ops.tuner_ops.get_if_frequency)
457 fe->ops.tuner_ops.get_if_frequency(fe, &if_frequency);
458 else
459 if_frequency = 0;
460
Hans-Frieder Vogt540fd4b2012-04-02 14:18:16 -0300461 while (if_frequency > (adc_freq / 2))
462 if_frequency -= adc_freq;
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300463
Hans-Frieder Vogt540fd4b2012-04-02 14:18:16 -0300464 if (if_frequency >= 0)
465 spec_inv *= -1;
466 else
467 if_frequency *= -1;
468
469 freq_cw = af9033_div(if_frequency, adc_freq, 23ul);
470
471 if (spec_inv == -1)
472 freq_cw *= -1;
473
474 /* get adc multiplies */
475 ret = af9033_rd_reg(state, 0x800045, &tmp);
476 if (ret < 0)
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300477 goto err;
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300478
Hans-Frieder Vogt540fd4b2012-04-02 14:18:16 -0300479 if (tmp == 1)
480 freq_cw /= 2;
481
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300482 buf[0] = (freq_cw >> 0) & 0xff;
483 buf[1] = (freq_cw >> 8) & 0xff;
484 buf[2] = (freq_cw >> 16) & 0x7f;
485 ret = af9033_wr_regs(state, 0x800029, buf, 3);
486 if (ret < 0)
487 goto err;
488
489 state->bandwidth_hz = c->bandwidth_hz;
490 }
491
492 ret = af9033_wr_reg_mask(state, 0x80f904, bandwidth_reg_val, 0x03);
493 if (ret < 0)
494 goto err;
495
496 ret = af9033_wr_reg(state, 0x800040, 0x00);
497 if (ret < 0)
498 goto err;
499
500 ret = af9033_wr_reg(state, 0x800047, 0x00);
501 if (ret < 0)
502 goto err;
503
504 ret = af9033_wr_reg_mask(state, 0x80f999, 0x00, 0x01);
505 if (ret < 0)
506 goto err;
507
508 if (c->frequency <= 230000000)
509 tmp = 0x00; /* VHF */
510 else
511 tmp = 0x01; /* UHF */
512
513 ret = af9033_wr_reg(state, 0x80004b, tmp);
514 if (ret < 0)
515 goto err;
516
517 ret = af9033_wr_reg(state, 0x800000, 0x00);
518 if (ret < 0)
519 goto err;
520
521 return 0;
522
523err:
524 pr_debug("%s: failed=%d\n", __func__, ret);
525
526 return ret;
527}
528
Gianluca Gennari0a4df232012-04-05 12:47:19 -0300529static int af9033_get_frontend(struct dvb_frontend *fe)
530{
531 struct dtv_frontend_properties *p = &fe->dtv_property_cache;
532 struct af9033_state *state = fe->demodulator_priv;
533 int ret;
534 u8 buf[8];
535
536 pr_debug("%s\n", __func__);
537
538 /* read all needed registers */
539 ret = af9033_rd_regs(state, 0x80f900, buf, sizeof(buf));
540 if (ret)
541 goto error;
542
543 switch ((buf[0] >> 0) & 3) {
544 case 0:
545 p->transmission_mode = TRANSMISSION_MODE_2K;
546 break;
547 case 1:
548 p->transmission_mode = TRANSMISSION_MODE_8K;
549 break;
550 }
551
552 switch ((buf[1] >> 0) & 3) {
553 case 0:
554 p->guard_interval = GUARD_INTERVAL_1_32;
555 break;
556 case 1:
557 p->guard_interval = GUARD_INTERVAL_1_16;
558 break;
559 case 2:
560 p->guard_interval = GUARD_INTERVAL_1_8;
561 break;
562 case 3:
563 p->guard_interval = GUARD_INTERVAL_1_4;
564 break;
565 }
566
567 switch ((buf[2] >> 0) & 7) {
568 case 0:
569 p->hierarchy = HIERARCHY_NONE;
570 break;
571 case 1:
572 p->hierarchy = HIERARCHY_1;
573 break;
574 case 2:
575 p->hierarchy = HIERARCHY_2;
576 break;
577 case 3:
578 p->hierarchy = HIERARCHY_4;
579 break;
580 }
581
582 switch ((buf[3] >> 0) & 3) {
583 case 0:
584 p->modulation = QPSK;
585 break;
586 case 1:
587 p->modulation = QAM_16;
588 break;
589 case 2:
590 p->modulation = QAM_64;
591 break;
592 }
593
594 switch ((buf[4] >> 0) & 3) {
595 case 0:
596 p->bandwidth_hz = 6000000;
597 break;
598 case 1:
599 p->bandwidth_hz = 7000000;
600 break;
601 case 2:
602 p->bandwidth_hz = 8000000;
603 break;
604 }
605
606 switch ((buf[6] >> 0) & 7) {
607 case 0:
608 p->code_rate_HP = FEC_1_2;
609 break;
610 case 1:
611 p->code_rate_HP = FEC_2_3;
612 break;
613 case 2:
614 p->code_rate_HP = FEC_3_4;
615 break;
616 case 3:
617 p->code_rate_HP = FEC_5_6;
618 break;
619 case 4:
620 p->code_rate_HP = FEC_7_8;
621 break;
622 case 5:
623 p->code_rate_HP = FEC_NONE;
624 break;
625 }
626
627 switch ((buf[7] >> 0) & 7) {
628 case 0:
629 p->code_rate_LP = FEC_1_2;
630 break;
631 case 1:
632 p->code_rate_LP = FEC_2_3;
633 break;
634 case 2:
635 p->code_rate_LP = FEC_3_4;
636 break;
637 case 3:
638 p->code_rate_LP = FEC_5_6;
639 break;
640 case 4:
641 p->code_rate_LP = FEC_7_8;
642 break;
643 case 5:
644 p->code_rate_LP = FEC_NONE;
645 break;
646 }
647
648 p->inversion = INVERSION_AUTO;
649 p->frequency = state->frequency;
650
651error:
652 if (ret)
653 pr_debug("%s: failed:%d\n", __func__, ret);
654
655 return ret;
656}
657
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300658static int af9033_read_status(struct dvb_frontend *fe, fe_status_t *status)
659{
660 struct af9033_state *state = fe->demodulator_priv;
661 int ret;
662 u8 tmp;
663
664 *status = 0;
665
666 /* radio channel status, 0=no result, 1=has signal, 2=no signal */
667 ret = af9033_rd_reg(state, 0x800047, &tmp);
668 if (ret < 0)
669 goto err;
670
671 /* has signal */
672 if (tmp == 0x01)
673 *status |= FE_HAS_SIGNAL;
674
675 if (tmp != 0x02) {
676 /* TPS lock */
677 ret = af9033_rd_reg_mask(state, 0x80f5a9, &tmp, 0x01);
678 if (ret < 0)
679 goto err;
680
681 if (tmp)
682 *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
683 FE_HAS_VITERBI;
684
685 /* full lock */
686 ret = af9033_rd_reg_mask(state, 0x80f999, &tmp, 0x01);
687 if (ret < 0)
688 goto err;
689
690 if (tmp)
691 *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
692 FE_HAS_VITERBI | FE_HAS_SYNC |
693 FE_HAS_LOCK;
694 }
695
696 return 0;
697
698err:
699 pr_debug("%s: failed=%d\n", __func__, ret);
700
701 return ret;
702}
703
704static int af9033_read_snr(struct dvb_frontend *fe, u16 *snr)
705{
Antti Palosaarie898ef62012-04-01 12:50:02 -0300706 struct af9033_state *state = fe->demodulator_priv;
707 int ret, i, len;
708 u8 buf[3], tmp;
709 u32 snr_val;
710 const struct val_snr *uninitialized_var(snr_lut);
711
712 /* read value */
713 ret = af9033_rd_regs(state, 0x80002c, buf, 3);
714 if (ret < 0)
715 goto err;
716
717 snr_val = (buf[2] << 16) | (buf[1] << 8) | buf[0];
718
719 /* read current modulation */
720 ret = af9033_rd_reg(state, 0x80f903, &tmp);
721 if (ret < 0)
722 goto err;
723
724 switch ((tmp >> 0) & 3) {
725 case 0:
726 len = ARRAY_SIZE(qpsk_snr_lut);
727 snr_lut = qpsk_snr_lut;
728 break;
729 case 1:
730 len = ARRAY_SIZE(qam16_snr_lut);
731 snr_lut = qam16_snr_lut;
732 break;
733 case 2:
734 len = ARRAY_SIZE(qam64_snr_lut);
735 snr_lut = qam64_snr_lut;
736 break;
737 default:
738 goto err;
739 }
740
741 for (i = 0; i < len; i++) {
742 tmp = snr_lut[i].snr;
743
744 if (snr_val < snr_lut[i].val)
745 break;
746 }
747
748 *snr = tmp * 10; /* dB/10 */
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300749
750 return 0;
Antti Palosaarie898ef62012-04-01 12:50:02 -0300751
752err:
753 pr_debug("%s: failed=%d\n", __func__, ret);
754
755 return ret;
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300756}
757
758static int af9033_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
759{
760 struct af9033_state *state = fe->demodulator_priv;
761 int ret;
762 u8 strength2;
763
764 /* read signal strength of 0-100 scale */
765 ret = af9033_rd_reg(state, 0x800048, &strength2);
766 if (ret < 0)
767 goto err;
768
769 /* scale value to 0x0000-0xffff */
770 *strength = strength2 * 0xffff / 100;
771
772 return 0;
773
774err:
775 pr_debug("%s: failed=%d\n", __func__, ret);
776
777 return ret;
778}
779
780static int af9033_read_ber(struct dvb_frontend *fe, u32 *ber)
781{
782 *ber = 0;
783
784 return 0;
785}
786
787static int af9033_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
788{
789 *ucblocks = 0;
790
791 return 0;
792}
793
794static int af9033_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
795{
796 struct af9033_state *state = fe->demodulator_priv;
797 int ret;
798
799 pr_debug("%s: enable=%d\n", __func__, enable);
800
801 ret = af9033_wr_reg_mask(state, 0x00fa04, enable, 0x01);
802 if (ret < 0)
803 goto err;
804
805 return 0;
806
807err:
808 pr_debug("%s: failed=%d\n", __func__, ret);
809
810 return ret;
811}
812
813static struct dvb_frontend_ops af9033_ops;
814
815struct dvb_frontend *af9033_attach(const struct af9033_config *config,
816 struct i2c_adapter *i2c)
817{
818 int ret;
819 struct af9033_state *state;
820 u8 buf[8];
821
822 pr_debug("%s:\n", __func__);
823
824 /* allocate memory for the internal state */
825 state = kzalloc(sizeof(struct af9033_state), GFP_KERNEL);
826 if (state == NULL)
827 goto err;
828
829 /* setup the state */
830 state->i2c = i2c;
831 memcpy(&state->cfg, config, sizeof(struct af9033_config));
832
Antti Palosaari8e8a5ac2012-04-01 14:13:36 -0300833 if (state->cfg.clock != 12000000) {
834 printk(KERN_INFO "af9033: unsupported clock=%d, only " \
835 "12000000 Hz is supported currently\n",
836 state->cfg.clock);
837 goto err;
838 }
839
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300840 /* firmware version */
841 ret = af9033_rd_regs(state, 0x0083e9, &buf[0], 4);
842 if (ret < 0)
843 goto err;
844
845 ret = af9033_rd_regs(state, 0x804191, &buf[4], 4);
846 if (ret < 0)
847 goto err;
848
849 printk(KERN_INFO "af9033: firmware version: LINK=%d.%d.%d.%d " \
850 "OFDM=%d.%d.%d.%d\n", buf[0], buf[1], buf[2], buf[3],
851 buf[4], buf[5], buf[6], buf[7]);
852
853 /* configure internal TS mode */
854 switch (state->cfg.ts_mode) {
855 case AF9033_TS_MODE_PARALLEL:
856 state->ts_mode_parallel = true;
857 break;
858 case AF9033_TS_MODE_SERIAL:
859 state->ts_mode_serial = true;
860 break;
861 case AF9033_TS_MODE_USB:
862 /* usb mode for AF9035 */
863 default:
864 break;
865 }
866
867 /* create dvb_frontend */
868 memcpy(&state->fe.ops, &af9033_ops, sizeof(struct dvb_frontend_ops));
869 state->fe.demodulator_priv = state;
870
871 return &state->fe;
872
873err:
874 kfree(state);
875 return NULL;
876}
877EXPORT_SYMBOL(af9033_attach);
878
879static struct dvb_frontend_ops af9033_ops = {
880 .delsys = { SYS_DVBT },
881 .info = {
882 .name = "Afatech AF9033 (DVB-T)",
883 .frequency_min = 174000000,
884 .frequency_max = 862000000,
885 .frequency_stepsize = 250000,
886 .frequency_tolerance = 0,
887 .caps = FE_CAN_FEC_1_2 |
888 FE_CAN_FEC_2_3 |
889 FE_CAN_FEC_3_4 |
890 FE_CAN_FEC_5_6 |
891 FE_CAN_FEC_7_8 |
892 FE_CAN_FEC_AUTO |
893 FE_CAN_QPSK |
894 FE_CAN_QAM_16 |
895 FE_CAN_QAM_64 |
896 FE_CAN_QAM_AUTO |
897 FE_CAN_TRANSMISSION_MODE_AUTO |
898 FE_CAN_GUARD_INTERVAL_AUTO |
899 FE_CAN_HIERARCHY_AUTO |
900 FE_CAN_RECOVER |
901 FE_CAN_MUTE_TS
902 },
903
904 .release = af9033_release,
905
906 .init = af9033_init,
907 .sleep = af9033_sleep,
908
909 .get_tune_settings = af9033_get_tune_settings,
910 .set_frontend = af9033_set_frontend,
Gianluca Gennari0a4df232012-04-05 12:47:19 -0300911 .get_frontend = af9033_get_frontend,
Antti Palosaari4b64bb22012-03-30 08:21:25 -0300912
913 .read_status = af9033_read_status,
914 .read_snr = af9033_read_snr,
915 .read_signal_strength = af9033_read_signal_strength,
916 .read_ber = af9033_read_ber,
917 .read_ucblocks = af9033_read_ucblocks,
918
919 .i2c_gate_ctrl = af9033_i2c_gate_ctrl,
920};
921
922MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
923MODULE_DESCRIPTION("Afatech AF9033 DVB-T demodulator driver");
924MODULE_LICENSE("GPL");