blob: 9a8e153df841beef200540f148d04a6628ab8416 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
2 * Copyright (c) 2015 QLogic Corporation
3 *
4 * This software is available under the terms of the GNU General Public License
5 * (GPL) Version 2, available from the file COPYING in the main directory of
6 * this source tree.
7 */
8
9#include <linux/types.h>
10#include <asm/byteorder.h>
11#include <linux/io.h>
12#include <linux/delay.h>
13#include <linux/dma-mapping.h>
14#include <linux/errno.h>
15#include <linux/kernel.h>
16#include <linux/mutex.h>
17#include <linux/pci.h>
18#include <linux/slab.h>
19#include <linux/string.h>
Yuval Mintza91eb522016-06-03 14:35:32 +030020#include <linux/vmalloc.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020021#include <linux/etherdevice.h>
22#include <linux/qed/qed_chain.h>
23#include <linux/qed/qed_if.h>
24#include "qed.h"
25#include "qed_cxt.h"
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040026#include "qed_dcbx.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020027#include "qed_dev_api.h"
28#include "qed_hsi.h"
29#include "qed_hw.h"
30#include "qed_init_ops.h"
31#include "qed_int.h"
Yuval Mintz0a7fb112016-10-01 21:59:55 +030032#include "qed_ll2.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020033#include "qed_mcp.h"
34#include "qed_reg_addr.h"
35#include "qed_sp.h"
Yuval Mintz32a47e72016-05-11 16:36:12 +030036#include "qed_sriov.h"
Yuval Mintz0b55e272016-05-11 16:36:15 +030037#include "qed_vf.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020038
Wei Yongjun0caf5b22016-08-02 13:49:00 +000039static DEFINE_SPINLOCK(qm_lock);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040040
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020041/* API common to all protocols */
Ram Amranic2035ee2016-03-02 20:26:00 +020042enum BAR_ID {
43 BAR_ID_0, /* used for GRC */
44 BAR_ID_1 /* Used for doorbells */
45};
46
Yuval Mintz1a635e42016-08-15 10:42:43 +030047static u32 qed_hw_bar_size(struct qed_hwfn *p_hwfn, enum BAR_ID bar_id)
Ram Amranic2035ee2016-03-02 20:26:00 +020048{
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030049 u32 bar_reg = (bar_id == BAR_ID_0 ?
50 PGLUE_B_REG_PF_BAR0_SIZE : PGLUE_B_REG_PF_BAR1_SIZE);
51 u32 val;
Ram Amranic2035ee2016-03-02 20:26:00 +020052
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030053 if (IS_VF(p_hwfn->cdev))
54 return 1 << 17;
55
56 val = qed_rd(p_hwfn, p_hwfn->p_main_ptt, bar_reg);
Ram Amranic2035ee2016-03-02 20:26:00 +020057 if (val)
58 return 1 << (val + 15);
59
60 /* Old MFW initialized above registered only conditionally */
61 if (p_hwfn->cdev->num_hwfns > 1) {
62 DP_INFO(p_hwfn,
63 "BAR size not configured. Assuming BAR size of 256kB for GRC and 512kB for DB\n");
64 return BAR_ID_0 ? 256 * 1024 : 512 * 1024;
65 } else {
66 DP_INFO(p_hwfn,
67 "BAR size not configured. Assuming BAR size of 512kB for GRC and 512kB for DB\n");
68 return 512 * 1024;
69 }
70}
71
Yuval Mintz1a635e42016-08-15 10:42:43 +030072void qed_init_dp(struct qed_dev *cdev, u32 dp_module, u8 dp_level)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020073{
74 u32 i;
75
76 cdev->dp_level = dp_level;
77 cdev->dp_module = dp_module;
78 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
79 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
80
81 p_hwfn->dp_level = dp_level;
82 p_hwfn->dp_module = dp_module;
83 }
84}
85
86void qed_init_struct(struct qed_dev *cdev)
87{
88 u8 i;
89
90 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
91 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
92
93 p_hwfn->cdev = cdev;
94 p_hwfn->my_id = i;
95 p_hwfn->b_active = false;
96
97 mutex_init(&p_hwfn->dmae_info.mutex);
98 }
99
100 /* hwfn 0 is always active */
101 cdev->hwfns[0].b_active = true;
102
103 /* set the default cache alignment to 128 */
104 cdev->cache_shift = 7;
105}
106
107static void qed_qm_info_free(struct qed_hwfn *p_hwfn)
108{
109 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
110
111 kfree(qm_info->qm_pq_params);
112 qm_info->qm_pq_params = NULL;
113 kfree(qm_info->qm_vport_params);
114 qm_info->qm_vport_params = NULL;
115 kfree(qm_info->qm_port_params);
116 qm_info->qm_port_params = NULL;
Manish Choprabcd197c2016-04-26 10:56:08 -0400117 kfree(qm_info->wfq_data);
118 qm_info->wfq_data = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200119}
120
121void qed_resc_free(struct qed_dev *cdev)
122{
123 int i;
124
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300125 if (IS_VF(cdev))
126 return;
127
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200128 kfree(cdev->fw_data);
129 cdev->fw_data = NULL;
130
131 kfree(cdev->reset_stats);
132
133 for_each_hwfn(cdev, i) {
134 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
135
Yuval Mintz25c089d2015-10-26 11:02:26 +0200136 kfree(p_hwfn->p_tx_cids);
137 p_hwfn->p_tx_cids = NULL;
138 kfree(p_hwfn->p_rx_cids);
139 p_hwfn->p_rx_cids = NULL;
140 }
141
142 for_each_hwfn(cdev, i) {
143 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
144
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200145 qed_cxt_mngr_free(p_hwfn);
146 qed_qm_info_free(p_hwfn);
147 qed_spq_free(p_hwfn);
148 qed_eq_free(p_hwfn, p_hwfn->p_eq);
149 qed_consq_free(p_hwfn, p_hwfn->p_consq);
150 qed_int_free(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300151#ifdef CONFIG_QED_LL2
152 qed_ll2_free(p_hwfn, p_hwfn->p_ll2_info);
153#endif
Yuval Mintz32a47e72016-05-11 16:36:12 +0300154 qed_iov_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200155 qed_dmae_info_free(p_hwfn);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400156 qed_dcbx_info_free(p_hwfn, p_hwfn->p_dcbx_info);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200157 }
158}
159
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300160static int qed_init_qm_info(struct qed_hwfn *p_hwfn, bool b_sleepable)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200161{
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300162 u8 num_vports, vf_offset = 0, i, vport_id, num_ports, curr_queue = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200163 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
164 struct init_qm_port_params *p_qm_port;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300165 bool init_rdma_offload_pq = false;
166 bool init_pure_ack_pq = false;
167 bool init_ooo_pq = false;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200168 u16 num_pqs, multi_cos_tcs = 1;
Yuval Mintzcc3d5eb2016-05-26 11:01:21 +0300169 u8 pf_wfq = qm_info->pf_wfq;
170 u32 pf_rl = qm_info->pf_rl;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300171 u16 num_pf_rls = 0;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300172 u16 num_vfs = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200173
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300174#ifdef CONFIG_QED_SRIOV
175 if (p_hwfn->cdev->p_iov_info)
176 num_vfs = p_hwfn->cdev->p_iov_info->total_vfs;
177#endif
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200178 memset(qm_info, 0, sizeof(*qm_info));
179
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300180 num_pqs = multi_cos_tcs + num_vfs + 1; /* The '1' is for pure-LB */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200181 num_vports = (u8)RESC_NUM(p_hwfn, QED_VPORT);
182
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300183 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
184 num_pqs++; /* for RoCE queue */
185 init_rdma_offload_pq = true;
186 /* we subtract num_vfs because each require a rate limiter,
187 * and one default rate limiter
188 */
189 if (p_hwfn->pf_params.rdma_pf_params.enable_dcqcn)
190 num_pf_rls = RESC_NUM(p_hwfn, QED_RL) - num_vfs - 1;
191
192 num_pqs += num_pf_rls;
193 qm_info->num_pf_rls = (u8) num_pf_rls;
194 }
195
196 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
197 num_pqs += 2; /* for iSCSI pure-ACK / OOO queue */
198 init_pure_ack_pq = true;
199 init_ooo_pq = true;
200 }
201
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200202 /* Sanity checking that setup requires legal number of resources */
203 if (num_pqs > RESC_NUM(p_hwfn, QED_PQ)) {
204 DP_ERR(p_hwfn,
205 "Need too many Physical queues - 0x%04x when only %04x are available\n",
206 num_pqs, RESC_NUM(p_hwfn, QED_PQ));
207 return -EINVAL;
208 }
209
210 /* PQs will be arranged as follows: First per-TC PQ then pure-LB quete.
211 */
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300212 qm_info->qm_pq_params = kcalloc(num_pqs,
213 sizeof(struct init_qm_pq_params),
214 b_sleepable ? GFP_KERNEL : GFP_ATOMIC);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200215 if (!qm_info->qm_pq_params)
216 goto alloc_err;
217
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300218 qm_info->qm_vport_params = kcalloc(num_vports,
219 sizeof(struct init_qm_vport_params),
220 b_sleepable ? GFP_KERNEL
221 : GFP_ATOMIC);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200222 if (!qm_info->qm_vport_params)
223 goto alloc_err;
224
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300225 qm_info->qm_port_params = kcalloc(MAX_NUM_PORTS,
226 sizeof(struct init_qm_port_params),
227 b_sleepable ? GFP_KERNEL
228 : GFP_ATOMIC);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200229 if (!qm_info->qm_port_params)
230 goto alloc_err;
231
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300232 qm_info->wfq_data = kcalloc(num_vports, sizeof(struct qed_wfq_data),
233 b_sleepable ? GFP_KERNEL : GFP_ATOMIC);
Manish Choprabcd197c2016-04-26 10:56:08 -0400234 if (!qm_info->wfq_data)
235 goto alloc_err;
236
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200237 vport_id = (u8)RESC_START(p_hwfn, QED_VPORT);
238
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300239 /* First init rate limited queues */
240 for (curr_queue = 0; curr_queue < num_pf_rls; curr_queue++) {
241 qm_info->qm_pq_params[curr_queue].vport_id = vport_id++;
242 qm_info->qm_pq_params[curr_queue].tc_id =
243 p_hwfn->hw_info.non_offload_tc;
244 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
245 qm_info->qm_pq_params[curr_queue].rl_valid = 1;
246 }
247
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200248 /* First init per-TC PQs */
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400249 for (i = 0; i < multi_cos_tcs; i++) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300250 struct init_qm_pq_params *params =
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400251 &qm_info->qm_pq_params[curr_queue++];
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200252
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300253 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE ||
254 p_hwfn->hw_info.personality == QED_PCI_ETH) {
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400255 params->vport_id = vport_id;
256 params->tc_id = p_hwfn->hw_info.non_offload_tc;
257 params->wrr_group = 1;
258 } else {
259 params->vport_id = vport_id;
260 params->tc_id = p_hwfn->hw_info.offload_tc;
261 params->wrr_group = 1;
262 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200263 }
264
265 /* Then init pure-LB PQ */
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300266 qm_info->pure_lb_pq = curr_queue;
267 qm_info->qm_pq_params[curr_queue].vport_id =
268 (u8) RESC_START(p_hwfn, QED_VPORT);
269 qm_info->qm_pq_params[curr_queue].tc_id = PURE_LB_TC;
270 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
271 curr_queue++;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200272
273 qm_info->offload_pq = 0;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300274 if (init_rdma_offload_pq) {
275 qm_info->offload_pq = curr_queue;
276 qm_info->qm_pq_params[curr_queue].vport_id = vport_id;
277 qm_info->qm_pq_params[curr_queue].tc_id =
278 p_hwfn->hw_info.offload_tc;
279 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
280 curr_queue++;
281 }
282
283 if (init_pure_ack_pq) {
284 qm_info->pure_ack_pq = curr_queue;
285 qm_info->qm_pq_params[curr_queue].vport_id = vport_id;
286 qm_info->qm_pq_params[curr_queue].tc_id =
287 p_hwfn->hw_info.offload_tc;
288 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
289 curr_queue++;
290 }
291
292 if (init_ooo_pq) {
293 qm_info->ooo_pq = curr_queue;
294 qm_info->qm_pq_params[curr_queue].vport_id = vport_id;
295 qm_info->qm_pq_params[curr_queue].tc_id = DCBX_ISCSI_OOO_TC;
296 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
297 curr_queue++;
298 }
299
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300300 /* Then init per-VF PQs */
301 vf_offset = curr_queue;
302 for (i = 0; i < num_vfs; i++) {
303 /* First vport is used by the PF */
304 qm_info->qm_pq_params[curr_queue].vport_id = vport_id + i + 1;
305 qm_info->qm_pq_params[curr_queue].tc_id =
306 p_hwfn->hw_info.non_offload_tc;
307 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300308 qm_info->qm_pq_params[curr_queue].rl_valid = 1;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300309 curr_queue++;
310 }
311
312 qm_info->vf_queues_offset = vf_offset;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200313 qm_info->num_pqs = num_pqs;
314 qm_info->num_vports = num_vports;
315
316 /* Initialize qm port parameters */
317 num_ports = p_hwfn->cdev->num_ports_in_engines;
318 for (i = 0; i < num_ports; i++) {
319 p_qm_port = &qm_info->qm_port_params[i];
320 p_qm_port->active = 1;
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300321 if (num_ports == 4)
322 p_qm_port->active_phys_tcs = 0x7;
323 else
324 p_qm_port->active_phys_tcs = 0x9f;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200325 p_qm_port->num_pbf_cmd_lines = PBF_MAX_CMD_LINES / num_ports;
326 p_qm_port->num_btb_blocks = BTB_MAX_BLOCKS / num_ports;
327 }
328
329 qm_info->max_phys_tcs_per_port = NUM_OF_PHYS_TCS;
330
331 qm_info->start_pq = (u16)RESC_START(p_hwfn, QED_PQ);
332
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300333 qm_info->num_vf_pqs = num_vfs;
334 qm_info->start_vport = (u8) RESC_START(p_hwfn, QED_VPORT);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200335
Manish Chopraa64b02d2016-04-26 10:56:10 -0400336 for (i = 0; i < qm_info->num_vports; i++)
337 qm_info->qm_vport_params[i].vport_wfq = 1;
338
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200339 qm_info->vport_rl_en = 1;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400340 qm_info->vport_wfq_en = 1;
Yuval Mintzcc3d5eb2016-05-26 11:01:21 +0300341 qm_info->pf_rl = pf_rl;
342 qm_info->pf_wfq = pf_wfq;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200343
344 return 0;
345
346alloc_err:
Manish Choprabcd197c2016-04-26 10:56:08 -0400347 qed_qm_info_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200348 return -ENOMEM;
349}
350
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400351/* This function reconfigures the QM pf on the fly.
352 * For this purpose we:
353 * 1. reconfigure the QM database
354 * 2. set new values to runtime arrat
355 * 3. send an sdm_qm_cmd through the rbc interface to stop the QM
356 * 4. activate init tool in QM_PF stage
357 * 5. send an sdm_qm_cmd through rbc interface to release the QM
358 */
359int qed_qm_reconf(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
360{
361 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
362 bool b_rc;
363 int rc;
364
365 /* qm_info is allocated in qed_init_qm_info() which is already called
366 * from qed_resc_alloc() or previous call of qed_qm_reconf().
367 * The allocated size may change each init, so we free it before next
368 * allocation.
369 */
370 qed_qm_info_free(p_hwfn);
371
372 /* initialize qed's qm data structure */
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300373 rc = qed_init_qm_info(p_hwfn, false);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400374 if (rc)
375 return rc;
376
377 /* stop PF's qm queues */
378 spin_lock_bh(&qm_lock);
379 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, false, true,
380 qm_info->start_pq, qm_info->num_pqs);
381 spin_unlock_bh(&qm_lock);
382 if (!b_rc)
383 return -EINVAL;
384
385 /* clear the QM_PF runtime phase leftovers from previous init */
386 qed_init_clear_rt_data(p_hwfn);
387
388 /* prepare QM portion of runtime array */
389 qed_qm_init_pf(p_hwfn);
390
391 /* activate init tool on runtime array */
392 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, p_hwfn->rel_pf_id,
393 p_hwfn->hw_info.hw_mode);
394 if (rc)
395 return rc;
396
397 /* start PF's qm queues */
398 spin_lock_bh(&qm_lock);
399 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, true, true,
400 qm_info->start_pq, qm_info->num_pqs);
401 spin_unlock_bh(&qm_lock);
402 if (!b_rc)
403 return -EINVAL;
404
405 return 0;
406}
407
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200408int qed_resc_alloc(struct qed_dev *cdev)
409{
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300410#ifdef CONFIG_QED_LL2
411 struct qed_ll2_info *p_ll2_info;
412#endif
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200413 struct qed_consq *p_consq;
414 struct qed_eq *p_eq;
415 int i, rc = 0;
416
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300417 if (IS_VF(cdev))
418 return rc;
419
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200420 cdev->fw_data = kzalloc(sizeof(*cdev->fw_data), GFP_KERNEL);
421 if (!cdev->fw_data)
422 return -ENOMEM;
423
Yuval Mintz25c089d2015-10-26 11:02:26 +0200424 /* Allocate Memory for the Queue->CID mapping */
425 for_each_hwfn(cdev, i) {
426 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
427 int tx_size = sizeof(struct qed_hw_cid_data) *
428 RESC_NUM(p_hwfn, QED_L2_QUEUE);
429 int rx_size = sizeof(struct qed_hw_cid_data) *
430 RESC_NUM(p_hwfn, QED_L2_QUEUE);
431
432 p_hwfn->p_tx_cids = kzalloc(tx_size, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -0700433 if (!p_hwfn->p_tx_cids)
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300434 goto alloc_no_mem;
Yuval Mintz25c089d2015-10-26 11:02:26 +0200435
436 p_hwfn->p_rx_cids = kzalloc(rx_size, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -0700437 if (!p_hwfn->p_rx_cids)
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300438 goto alloc_no_mem;
Yuval Mintz25c089d2015-10-26 11:02:26 +0200439 }
440
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200441 for_each_hwfn(cdev, i) {
442 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300443 u32 n_eqes, num_cons;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200444
445 /* First allocate the context manager structure */
446 rc = qed_cxt_mngr_alloc(p_hwfn);
447 if (rc)
448 goto alloc_err;
449
450 /* Set the HW cid/tid numbers (in the contest manager)
451 * Must be done prior to any further computations.
452 */
453 rc = qed_cxt_set_pf_params(p_hwfn);
454 if (rc)
455 goto alloc_err;
456
457 /* Prepare and process QM requirements */
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300458 rc = qed_init_qm_info(p_hwfn, true);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200459 if (rc)
460 goto alloc_err;
461
462 /* Compute the ILT client partition */
463 rc = qed_cxt_cfg_ilt_compute(p_hwfn);
464 if (rc)
465 goto alloc_err;
466
467 /* CID map / ILT shadow table / T2
468 * The talbes sizes are determined by the computations above
469 */
470 rc = qed_cxt_tables_alloc(p_hwfn);
471 if (rc)
472 goto alloc_err;
473
474 /* SPQ, must follow ILT because initializes SPQ context */
475 rc = qed_spq_alloc(p_hwfn);
476 if (rc)
477 goto alloc_err;
478
479 /* SP status block allocation */
480 p_hwfn->p_dpc_ptt = qed_get_reserved_ptt(p_hwfn,
481 RESERVED_PTT_DPC);
482
483 rc = qed_int_alloc(p_hwfn, p_hwfn->p_main_ptt);
484 if (rc)
485 goto alloc_err;
486
Yuval Mintz32a47e72016-05-11 16:36:12 +0300487 rc = qed_iov_alloc(p_hwfn);
488 if (rc)
489 goto alloc_err;
490
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200491 /* EQ */
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300492 n_eqes = qed_chain_get_capacity(&p_hwfn->p_spq->chain);
493 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
494 num_cons = qed_cxt_get_proto_cid_count(p_hwfn,
495 PROTOCOLID_ROCE,
496 0) * 2;
497 n_eqes += num_cons + 2 * MAX_NUM_VFS_BB;
498 } else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
499 num_cons =
500 qed_cxt_get_proto_cid_count(p_hwfn,
501 PROTOCOLID_ISCSI, 0);
502 n_eqes += 2 * num_cons;
503 }
504
505 if (n_eqes > 0xFFFF) {
506 DP_ERR(p_hwfn,
507 "Cannot allocate 0x%x EQ elements. The maximum of a u16 chain is 0x%x\n",
508 n_eqes, 0xFFFF);
Wei Yongjun1b4985b2016-08-02 00:55:34 +0000509 rc = -EINVAL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200510 goto alloc_err;
Dan Carpenter9b15acb2015-11-05 11:41:28 +0300511 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300512
513 p_eq = qed_eq_alloc(p_hwfn, (u16) n_eqes);
514 if (!p_eq)
515 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200516 p_hwfn->p_eq = p_eq;
517
518 p_consq = qed_consq_alloc(p_hwfn);
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300519 if (!p_consq)
520 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200521 p_hwfn->p_consq = p_consq;
522
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300523#ifdef CONFIG_QED_LL2
524 if (p_hwfn->using_ll2) {
525 p_ll2_info = qed_ll2_alloc(p_hwfn);
526 if (!p_ll2_info)
527 goto alloc_no_mem;
528 p_hwfn->p_ll2_info = p_ll2_info;
529 }
530#endif
531
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200532 /* DMA info initialization */
533 rc = qed_dmae_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -0700534 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200535 goto alloc_err;
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400536
537 /* DCBX initialization */
538 rc = qed_dcbx_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -0700539 if (rc)
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400540 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200541 }
542
543 cdev->reset_stats = kzalloc(sizeof(*cdev->reset_stats), GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -0700544 if (!cdev->reset_stats)
Yuval Mintz83aeb932016-08-15 10:42:44 +0300545 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200546
547 return 0;
548
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300549alloc_no_mem:
550 rc = -ENOMEM;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200551alloc_err:
552 qed_resc_free(cdev);
553 return rc;
554}
555
556void qed_resc_setup(struct qed_dev *cdev)
557{
558 int i;
559
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300560 if (IS_VF(cdev))
561 return;
562
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200563 for_each_hwfn(cdev, i) {
564 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
565
566 qed_cxt_mngr_setup(p_hwfn);
567 qed_spq_setup(p_hwfn);
568 qed_eq_setup(p_hwfn, p_hwfn->p_eq);
569 qed_consq_setup(p_hwfn, p_hwfn->p_consq);
570
571 /* Read shadow of current MFW mailbox */
572 qed_mcp_read_mb(p_hwfn, p_hwfn->p_main_ptt);
573 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
574 p_hwfn->mcp_info->mfw_mb_cur,
575 p_hwfn->mcp_info->mfw_mb_length);
576
577 qed_int_setup(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz32a47e72016-05-11 16:36:12 +0300578
579 qed_iov_setup(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300580#ifdef CONFIG_QED_LL2
581 if (p_hwfn->using_ll2)
582 qed_ll2_setup(p_hwfn, p_hwfn->p_ll2_info);
583#endif
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200584 }
585}
586
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200587#define FINAL_CLEANUP_POLL_CNT (100)
588#define FINAL_CLEANUP_POLL_TIME (10)
589int qed_final_cleanup(struct qed_hwfn *p_hwfn,
Yuval Mintz0b55e272016-05-11 16:36:15 +0300590 struct qed_ptt *p_ptt, u16 id, bool is_vf)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200591{
592 u32 command = 0, addr, count = FINAL_CLEANUP_POLL_CNT;
593 int rc = -EBUSY;
594
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500595 addr = GTT_BAR0_MAP_REG_USDM_RAM +
596 USTORM_FLR_FINAL_ACK_OFFSET(p_hwfn->rel_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200597
Yuval Mintz0b55e272016-05-11 16:36:15 +0300598 if (is_vf)
599 id += 0x10;
600
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500601 command |= X_FINAL_CLEANUP_AGG_INT <<
602 SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT;
603 command |= 1 << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT;
604 command |= id << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT;
605 command |= SDM_COMP_TYPE_AGG_INT << SDM_OP_GEN_COMP_TYPE_SHIFT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200606
607 /* Make sure notification is not set before initiating final cleanup */
608 if (REG_RD(p_hwfn, addr)) {
Yuval Mintz1a635e42016-08-15 10:42:43 +0300609 DP_NOTICE(p_hwfn,
610 "Unexpected; Found final cleanup notification before initiating final cleanup\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200611 REG_WR(p_hwfn, addr, 0);
612 }
613
614 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
615 "Sending final cleanup for PFVF[%d] [Command %08x\n]",
616 id, command);
617
618 qed_wr(p_hwfn, p_ptt, XSDM_REG_OPERATION_GEN, command);
619
620 /* Poll until completion */
621 while (!REG_RD(p_hwfn, addr) && count--)
622 msleep(FINAL_CLEANUP_POLL_TIME);
623
624 if (REG_RD(p_hwfn, addr))
625 rc = 0;
626 else
627 DP_NOTICE(p_hwfn,
628 "Failed to receive FW final cleanup notification\n");
629
630 /* Cleanup afterwards */
631 REG_WR(p_hwfn, addr, 0);
632
633 return rc;
634}
635
636static void qed_calc_hw_mode(struct qed_hwfn *p_hwfn)
637{
638 int hw_mode = 0;
639
Yuval Mintz12e09c62016-03-02 20:26:01 +0200640 hw_mode = (1 << MODE_BB_B0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200641
642 switch (p_hwfn->cdev->num_ports_in_engines) {
643 case 1:
644 hw_mode |= 1 << MODE_PORTS_PER_ENG_1;
645 break;
646 case 2:
647 hw_mode |= 1 << MODE_PORTS_PER_ENG_2;
648 break;
649 case 4:
650 hw_mode |= 1 << MODE_PORTS_PER_ENG_4;
651 break;
652 default:
653 DP_NOTICE(p_hwfn, "num_ports_in_engine = %d not supported\n",
654 p_hwfn->cdev->num_ports_in_engines);
655 return;
656 }
657
658 switch (p_hwfn->cdev->mf_mode) {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500659 case QED_MF_DEFAULT:
660 case QED_MF_NPAR:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200661 hw_mode |= 1 << MODE_MF_SI;
662 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500663 case QED_MF_OVLAN:
664 hw_mode |= 1 << MODE_MF_SD;
665 break;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200666 default:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500667 DP_NOTICE(p_hwfn, "Unsupported MF mode, init as DEFAULT\n");
668 hw_mode |= 1 << MODE_MF_SI;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200669 }
670
671 hw_mode |= 1 << MODE_ASIC;
672
Yuval Mintz1af9dcf2016-05-26 11:01:22 +0300673 if (p_hwfn->cdev->num_hwfns > 1)
674 hw_mode |= 1 << MODE_100G;
675
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200676 p_hwfn->hw_info.hw_mode = hw_mode;
Yuval Mintz1af9dcf2016-05-26 11:01:22 +0300677
678 DP_VERBOSE(p_hwfn, (NETIF_MSG_PROBE | NETIF_MSG_IFUP),
679 "Configuring function for hw_mode: 0x%08x\n",
680 p_hwfn->hw_info.hw_mode);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200681}
682
683/* Init run time data for all PFs on an engine. */
684static void qed_init_cau_rt_data(struct qed_dev *cdev)
685{
686 u32 offset = CAU_REG_SB_VAR_MEMORY_RT_OFFSET;
687 int i, sb_id;
688
689 for_each_hwfn(cdev, i) {
690 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
691 struct qed_igu_info *p_igu_info;
692 struct qed_igu_block *p_block;
693 struct cau_sb_entry sb_entry;
694
695 p_igu_info = p_hwfn->hw_info.p_igu_info;
696
697 for (sb_id = 0; sb_id < QED_MAPPING_MEMORY_SIZE(cdev);
698 sb_id++) {
699 p_block = &p_igu_info->igu_map.igu_blocks[sb_id];
700 if (!p_block->is_pf)
701 continue;
702
703 qed_init_cau_sb_entry(p_hwfn, &sb_entry,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300704 p_block->function_id, 0, 0);
705 STORE_RT_REG_AGG(p_hwfn, offset + sb_id * 2, sb_entry);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200706 }
707 }
708}
709
710static int qed_hw_init_common(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300711 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200712{
713 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
714 struct qed_qm_common_rt_init_params params;
715 struct qed_dev *cdev = p_hwfn->cdev;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300716 u16 num_pfs, pf_id;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300717 u32 concrete_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200718 int rc = 0;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300719 u8 vf_id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200720
721 qed_init_cau_rt_data(cdev);
722
723 /* Program GTT windows */
724 qed_gtt_init(p_hwfn);
725
726 if (p_hwfn->mcp_info) {
727 if (p_hwfn->mcp_info->func_info.bandwidth_max)
728 qm_info->pf_rl_en = 1;
729 if (p_hwfn->mcp_info->func_info.bandwidth_min)
730 qm_info->pf_wfq_en = 1;
731 }
732
733 memset(&params, 0, sizeof(params));
734 params.max_ports_per_engine = p_hwfn->cdev->num_ports_in_engines;
735 params.max_phys_tcs_per_port = qm_info->max_phys_tcs_per_port;
736 params.pf_rl_en = qm_info->pf_rl_en;
737 params.pf_wfq_en = qm_info->pf_wfq_en;
738 params.vport_rl_en = qm_info->vport_rl_en;
739 params.vport_wfq_en = qm_info->vport_wfq_en;
740 params.port_params = qm_info->qm_port_params;
741
742 qed_qm_common_rt_init(p_hwfn, &params);
743
744 qed_cxt_hw_init_common(p_hwfn);
745
746 /* Close gate from NIG to BRB/Storm; By default they are open, but
747 * we close them to prevent NIG from passing data to reset blocks.
748 * Should have been done in the ENGINE phase, but init-tool lacks
749 * proper port-pretend capabilities.
750 */
751 qed_wr(p_hwfn, p_ptt, NIG_REG_RX_BRB_OUT_EN, 0);
752 qed_wr(p_hwfn, p_ptt, NIG_REG_STORM_OUT_EN, 0);
753 qed_port_pretend(p_hwfn, p_ptt, p_hwfn->port_id ^ 1);
754 qed_wr(p_hwfn, p_ptt, NIG_REG_RX_BRB_OUT_EN, 0);
755 qed_wr(p_hwfn, p_ptt, NIG_REG_STORM_OUT_EN, 0);
756 qed_port_unpretend(p_hwfn, p_ptt);
757
758 rc = qed_init_run(p_hwfn, p_ptt, PHASE_ENGINE, ANY_PHASE_ID, hw_mode);
Yuval Mintz1a635e42016-08-15 10:42:43 +0300759 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200760 return rc;
761
762 qed_wr(p_hwfn, p_ptt, PSWRQ2_REG_L2P_VALIDATE_VFID, 0);
763 qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_USE_CLIENTID_IN_TAG, 1);
764
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300765 if (QED_IS_BB(p_hwfn->cdev)) {
766 num_pfs = NUM_OF_ENG_PFS(p_hwfn->cdev);
767 for (pf_id = 0; pf_id < num_pfs; pf_id++) {
768 qed_fid_pretend(p_hwfn, p_ptt, pf_id);
769 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
770 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
771 }
772 /* pretend to original PF */
773 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
774 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200775
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300776 for (vf_id = 0; vf_id < MAX_NUM_VFS_BB; vf_id++) {
777 concrete_fid = qed_vfid_to_concrete(p_hwfn, vf_id);
778 qed_fid_pretend(p_hwfn, p_ptt, (u16) concrete_fid);
779 qed_wr(p_hwfn, p_ptt, CCFC_REG_STRONG_ENABLE_VF, 0x1);
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300780 qed_wr(p_hwfn, p_ptt, CCFC_REG_WEAK_ENABLE_VF, 0x0);
781 qed_wr(p_hwfn, p_ptt, TCFC_REG_STRONG_ENABLE_VF, 0x1);
782 qed_wr(p_hwfn, p_ptt, TCFC_REG_WEAK_ENABLE_VF, 0x0);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300783 }
784 /* pretend to original PF */
785 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
786
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200787 return rc;
788}
789
790static int qed_hw_init_port(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300791 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200792{
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300793 return qed_init_run(p_hwfn, p_ptt, PHASE_PORT,
794 p_hwfn->port_id, hw_mode);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200795}
796
797static int qed_hw_init_pf(struct qed_hwfn *p_hwfn,
798 struct qed_ptt *p_ptt,
Manish Chopra464f6642016-04-14 01:38:29 -0400799 struct qed_tunn_start_params *p_tunn,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200800 int hw_mode,
801 bool b_hw_start,
802 enum qed_int_mode int_mode,
803 bool allow_npar_tx_switch)
804{
805 u8 rel_pf_id = p_hwfn->rel_pf_id;
806 int rc = 0;
807
808 if (p_hwfn->mcp_info) {
809 struct qed_mcp_function_info *p_info;
810
811 p_info = &p_hwfn->mcp_info->func_info;
812 if (p_info->bandwidth_min)
813 p_hwfn->qm_info.pf_wfq = p_info->bandwidth_min;
814
815 /* Update rate limit once we'll actually have a link */
Manish Chopra4b01e512016-04-26 10:56:09 -0400816 p_hwfn->qm_info.pf_rl = 100000;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200817 }
818
819 qed_cxt_hw_init_pf(p_hwfn);
820
821 qed_int_igu_init_rt(p_hwfn);
822
823 /* Set VLAN in NIG if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300824 if (hw_mode & BIT(MODE_MF_SD)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200825 DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "Configuring LLH_FUNC_TAG\n");
826 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET, 1);
827 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET,
828 p_hwfn->hw_info.ovlan);
829 }
830
831 /* Enable classification by MAC if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300832 if (hw_mode & BIT(MODE_MF_SI)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200833 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
834 "Configuring TAGMAC_CLS_TYPE\n");
835 STORE_RT_REG(p_hwfn,
836 NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET, 1);
837 }
838
839 /* Protocl Configuration */
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300840 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_TCP_RT_OFFSET,
841 (p_hwfn->hw_info.personality == QED_PCI_ISCSI) ? 1 : 0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200842 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_FCOE_RT_OFFSET, 0);
843 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_ROCE_RT_OFFSET, 0);
844
845 /* Cleanup chip from previous driver if such remains exist */
Yuval Mintz0b55e272016-05-11 16:36:15 +0300846 rc = qed_final_cleanup(p_hwfn, p_ptt, rel_pf_id, false);
Yuval Mintz1a635e42016-08-15 10:42:43 +0300847 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200848 return rc;
849
850 /* PF Init sequence */
851 rc = qed_init_run(p_hwfn, p_ptt, PHASE_PF, rel_pf_id, hw_mode);
852 if (rc)
853 return rc;
854
855 /* QM_PF Init sequence (may be invoked separately e.g. for DCB) */
856 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, rel_pf_id, hw_mode);
857 if (rc)
858 return rc;
859
860 /* Pure runtime initializations - directly to the HW */
861 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, true, true);
862
863 if (b_hw_start) {
864 /* enable interrupts */
865 qed_int_igu_enable(p_hwfn, p_ptt, int_mode);
866
867 /* send function start command */
Yuval Mintz831bfb0e2016-05-11 16:36:25 +0300868 rc = qed_sp_pf_start(p_hwfn, p_tunn, p_hwfn->cdev->mf_mode,
869 allow_npar_tx_switch);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200870 if (rc)
871 DP_NOTICE(p_hwfn, "Function start ramrod failed\n");
872 }
873 return rc;
874}
875
876static int qed_change_pci_hwfn(struct qed_hwfn *p_hwfn,
877 struct qed_ptt *p_ptt,
878 u8 enable)
879{
880 u32 delay_idx = 0, val, set_val = enable ? 1 : 0;
881
882 /* Change PF in PXP */
883 qed_wr(p_hwfn, p_ptt,
884 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, set_val);
885
886 /* wait until value is set - try for 1 second every 50us */
887 for (delay_idx = 0; delay_idx < 20000; delay_idx++) {
888 val = qed_rd(p_hwfn, p_ptt,
889 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
890 if (val == set_val)
891 break;
892
893 usleep_range(50, 60);
894 }
895
896 if (val != set_val) {
897 DP_NOTICE(p_hwfn,
898 "PFID_ENABLE_MASTER wasn't changed after a second\n");
899 return -EAGAIN;
900 }
901
902 return 0;
903}
904
905static void qed_reset_mb_shadow(struct qed_hwfn *p_hwfn,
906 struct qed_ptt *p_main_ptt)
907{
908 /* Read shadow of current MFW mailbox */
909 qed_mcp_read_mb(p_hwfn, p_main_ptt);
910 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300911 p_hwfn->mcp_info->mfw_mb_cur, p_hwfn->mcp_info->mfw_mb_length);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200912}
913
914int qed_hw_init(struct qed_dev *cdev,
Manish Chopra464f6642016-04-14 01:38:29 -0400915 struct qed_tunn_start_params *p_tunn,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200916 bool b_hw_start,
917 enum qed_int_mode int_mode,
918 bool allow_npar_tx_switch,
919 const u8 *bin_fw_data)
920{
Yuval Mintz86622ee2016-03-02 20:26:02 +0200921 u32 load_code, param;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200922 int rc, mfw_rc, i;
923
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +0300924 if ((int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
925 DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
926 return -EINVAL;
927 }
928
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300929 if (IS_PF(cdev)) {
930 rc = qed_init_fw_data(cdev, bin_fw_data);
Yuval Mintz1a635e42016-08-15 10:42:43 +0300931 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300932 return rc;
933 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200934
935 for_each_hwfn(cdev, i) {
936 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
937
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300938 if (IS_VF(cdev)) {
939 p_hwfn->b_int_enabled = 1;
940 continue;
941 }
942
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200943 /* Enable DMAE in PXP */
944 rc = qed_change_pci_hwfn(p_hwfn, p_hwfn->p_main_ptt, true);
945
946 qed_calc_hw_mode(p_hwfn);
947
Yuval Mintz1a635e42016-08-15 10:42:43 +0300948 rc = qed_mcp_load_req(p_hwfn, p_hwfn->p_main_ptt, &load_code);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200949 if (rc) {
950 DP_NOTICE(p_hwfn, "Failed sending LOAD_REQ command\n");
951 return rc;
952 }
953
954 qed_reset_mb_shadow(p_hwfn, p_hwfn->p_main_ptt);
955
956 DP_VERBOSE(p_hwfn, QED_MSG_SP,
957 "Load request was sent. Resp:0x%x, Load code: 0x%x\n",
958 rc, load_code);
959
960 p_hwfn->first_on_engine = (load_code ==
961 FW_MSG_CODE_DRV_LOAD_ENGINE);
962
963 switch (load_code) {
964 case FW_MSG_CODE_DRV_LOAD_ENGINE:
965 rc = qed_hw_init_common(p_hwfn, p_hwfn->p_main_ptt,
966 p_hwfn->hw_info.hw_mode);
967 if (rc)
968 break;
969 /* Fall into */
970 case FW_MSG_CODE_DRV_LOAD_PORT:
971 rc = qed_hw_init_port(p_hwfn, p_hwfn->p_main_ptt,
972 p_hwfn->hw_info.hw_mode);
973 if (rc)
974 break;
975
976 /* Fall into */
977 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
978 rc = qed_hw_init_pf(p_hwfn, p_hwfn->p_main_ptt,
Manish Chopra464f6642016-04-14 01:38:29 -0400979 p_tunn, p_hwfn->hw_info.hw_mode,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200980 b_hw_start, int_mode,
981 allow_npar_tx_switch);
982 break;
983 default:
984 rc = -EINVAL;
985 break;
986 }
987
988 if (rc)
989 DP_NOTICE(p_hwfn,
990 "init phase failed for loadcode 0x%x (rc %d)\n",
991 load_code, rc);
992
993 /* ACK mfw regardless of success or failure of initialization */
994 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
995 DRV_MSG_CODE_LOAD_DONE,
996 0, &load_code, &param);
997 if (rc)
998 return rc;
999 if (mfw_rc) {
1000 DP_NOTICE(p_hwfn, "Failed sending LOAD_DONE command\n");
1001 return mfw_rc;
1002 }
1003
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001004 /* send DCBX attention request command */
1005 DP_VERBOSE(p_hwfn,
1006 QED_MSG_DCB,
1007 "sending phony dcbx set command to trigger DCBx attention handling\n");
1008 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1009 DRV_MSG_CODE_SET_DCBX,
1010 1 << DRV_MB_PARAM_DCBX_NOTIFY_SHIFT,
1011 &load_code, &param);
1012 if (mfw_rc) {
1013 DP_NOTICE(p_hwfn,
1014 "Failed to send DCBX attention request\n");
1015 return mfw_rc;
1016 }
1017
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001018 p_hwfn->hw_init_done = true;
1019 }
1020
1021 return 0;
1022}
1023
1024#define QED_HW_STOP_RETRY_LIMIT (10)
Yuval Mintz1a635e42016-08-15 10:42:43 +03001025static void qed_hw_timers_stop(struct qed_dev *cdev,
1026 struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintz8c925c42016-03-02 20:26:03 +02001027{
1028 int i;
1029
1030 /* close timers */
1031 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_CONN, 0x0);
1032 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_TASK, 0x0);
1033
1034 for (i = 0; i < QED_HW_STOP_RETRY_LIMIT; i++) {
1035 if ((!qed_rd(p_hwfn, p_ptt,
1036 TM_REG_PF_SCAN_ACTIVE_CONN)) &&
Yuval Mintz1a635e42016-08-15 10:42:43 +03001037 (!qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK)))
Yuval Mintz8c925c42016-03-02 20:26:03 +02001038 break;
1039
1040 /* Dependent on number of connection/tasks, possibly
1041 * 1ms sleep is required between polls
1042 */
1043 usleep_range(1000, 2000);
1044 }
1045
1046 if (i < QED_HW_STOP_RETRY_LIMIT)
1047 return;
1048
1049 DP_NOTICE(p_hwfn,
1050 "Timers linear scans are not over [Connection %02x Tasks %02x]\n",
1051 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_CONN),
1052 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK));
1053}
1054
1055void qed_hw_timers_stop_all(struct qed_dev *cdev)
1056{
1057 int j;
1058
1059 for_each_hwfn(cdev, j) {
1060 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
1061 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1062
1063 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
1064 }
1065}
1066
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001067int qed_hw_stop(struct qed_dev *cdev)
1068{
1069 int rc = 0, t_rc;
Yuval Mintz8c925c42016-03-02 20:26:03 +02001070 int j;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001071
1072 for_each_hwfn(cdev, j) {
1073 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
1074 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1075
1076 DP_VERBOSE(p_hwfn, NETIF_MSG_IFDOWN, "Stopping hw/fw\n");
1077
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001078 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03001079 qed_vf_pf_int_cleanup(p_hwfn);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001080 continue;
1081 }
1082
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001083 /* mark the hw as uninitialized... */
1084 p_hwfn->hw_init_done = false;
1085
1086 rc = qed_sp_pf_stop(p_hwfn);
1087 if (rc)
Yuval Mintz8c925c42016-03-02 20:26:03 +02001088 DP_NOTICE(p_hwfn,
1089 "Failed to close PF against FW. Continue to stop HW to prevent illegal host access by the device\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001090
1091 qed_wr(p_hwfn, p_ptt,
1092 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1093
1094 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1095 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1096 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1097 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1098 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1099
Yuval Mintz8c925c42016-03-02 20:26:03 +02001100 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001101
1102 /* Disable Attention Generation */
1103 qed_int_igu_disable_int(p_hwfn, p_ptt);
1104
1105 qed_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0);
1106 qed_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0);
1107
1108 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, true);
1109
1110 /* Need to wait 1ms to guarantee SBs are cleared */
1111 usleep_range(1000, 2000);
1112 }
1113
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001114 if (IS_PF(cdev)) {
1115 /* Disable DMAE in PXP - in CMT, this should only be done for
1116 * first hw-function, and only after all transactions have
1117 * stopped for all active hw-functions.
1118 */
1119 t_rc = qed_change_pci_hwfn(&cdev->hwfns[0],
1120 cdev->hwfns[0].p_main_ptt, false);
1121 if (t_rc != 0)
1122 rc = t_rc;
1123 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001124
1125 return rc;
1126}
1127
Manish Chopracee4d262015-10-26 11:02:28 +02001128void qed_hw_stop_fastpath(struct qed_dev *cdev)
1129{
Yuval Mintz8c925c42016-03-02 20:26:03 +02001130 int j;
Manish Chopracee4d262015-10-26 11:02:28 +02001131
1132 for_each_hwfn(cdev, j) {
1133 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001134 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1135
1136 if (IS_VF(cdev)) {
1137 qed_vf_pf_int_cleanup(p_hwfn);
1138 continue;
1139 }
Manish Chopracee4d262015-10-26 11:02:28 +02001140
1141 DP_VERBOSE(p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001142 NETIF_MSG_IFDOWN, "Shutting down the fastpath\n");
Manish Chopracee4d262015-10-26 11:02:28 +02001143
1144 qed_wr(p_hwfn, p_ptt,
1145 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1146
1147 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1148 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1149 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1150 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1151 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1152
Manish Chopracee4d262015-10-26 11:02:28 +02001153 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, false);
1154
1155 /* Need to wait 1ms to guarantee SBs are cleared */
1156 usleep_range(1000, 2000);
1157 }
1158}
1159
1160void qed_hw_start_fastpath(struct qed_hwfn *p_hwfn)
1161{
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001162 if (IS_VF(p_hwfn->cdev))
1163 return;
1164
Manish Chopracee4d262015-10-26 11:02:28 +02001165 /* Re-open incoming traffic */
1166 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1167 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x0);
1168}
1169
Yuval Mintz1a635e42016-08-15 10:42:43 +03001170static int qed_reg_assert(struct qed_hwfn *p_hwfn,
1171 struct qed_ptt *p_ptt, u32 reg, bool expected)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001172{
Yuval Mintz1a635e42016-08-15 10:42:43 +03001173 u32 assert_val = qed_rd(p_hwfn, p_ptt, reg);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001174
1175 if (assert_val != expected) {
Yuval Mintz525ef5c2016-08-15 10:42:45 +03001176 DP_NOTICE(p_hwfn, "Value at address 0x%08x != 0x%08x\n",
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001177 reg, expected);
1178 return -EINVAL;
1179 }
1180
1181 return 0;
1182}
1183
1184int qed_hw_reset(struct qed_dev *cdev)
1185{
1186 int rc = 0;
1187 u32 unload_resp, unload_param;
1188 int i;
1189
1190 for_each_hwfn(cdev, i) {
1191 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1192
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001193 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03001194 rc = qed_vf_pf_reset(p_hwfn);
1195 if (rc)
1196 return rc;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001197 continue;
1198 }
1199
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001200 DP_VERBOSE(p_hwfn, NETIF_MSG_IFDOWN, "Resetting hw/fw\n");
1201
1202 /* Check for incorrect states */
1203 qed_reg_assert(p_hwfn, p_hwfn->p_main_ptt,
1204 QM_REG_USG_CNT_PF_TX, 0);
1205 qed_reg_assert(p_hwfn, p_hwfn->p_main_ptt,
1206 QM_REG_USG_CNT_PF_OTHER, 0);
1207
1208 /* Disable PF in HW blocks */
1209 qed_wr(p_hwfn, p_hwfn->p_main_ptt, DORQ_REG_PF_DB_ENABLE, 0);
1210 qed_wr(p_hwfn, p_hwfn->p_main_ptt, QM_REG_PF_EN, 0);
1211 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1212 TCFC_REG_STRONG_ENABLE_PF, 0);
1213 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1214 CCFC_REG_STRONG_ENABLE_PF, 0);
1215
1216 /* Send unload command to MCP */
1217 rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1218 DRV_MSG_CODE_UNLOAD_REQ,
1219 DRV_MB_PARAM_UNLOAD_WOL_MCP,
1220 &unload_resp, &unload_param);
1221 if (rc) {
1222 DP_NOTICE(p_hwfn, "qed_hw_reset: UNLOAD_REQ failed\n");
1223 unload_resp = FW_MSG_CODE_DRV_UNLOAD_ENGINE;
1224 }
1225
1226 rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1227 DRV_MSG_CODE_UNLOAD_DONE,
1228 0, &unload_resp, &unload_param);
1229 if (rc) {
1230 DP_NOTICE(p_hwfn, "qed_hw_reset: UNLOAD_DONE failed\n");
1231 return rc;
1232 }
1233 }
1234
1235 return rc;
1236}
1237
1238/* Free hwfn memory and resources acquired in hw_hwfn_prepare */
1239static void qed_hw_hwfn_free(struct qed_hwfn *p_hwfn)
1240{
1241 qed_ptt_pool_free(p_hwfn);
1242 kfree(p_hwfn->hw_info.p_igu_info);
1243}
1244
1245/* Setup bar access */
Yuval Mintz12e09c62016-03-02 20:26:01 +02001246static void qed_hw_hwfn_prepare(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001247{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001248 /* clear indirect access */
1249 qed_wr(p_hwfn, p_hwfn->p_main_ptt, PGLUE_B_REG_PGL_ADDR_88_F0, 0);
1250 qed_wr(p_hwfn, p_hwfn->p_main_ptt, PGLUE_B_REG_PGL_ADDR_8C_F0, 0);
1251 qed_wr(p_hwfn, p_hwfn->p_main_ptt, PGLUE_B_REG_PGL_ADDR_90_F0, 0);
1252 qed_wr(p_hwfn, p_hwfn->p_main_ptt, PGLUE_B_REG_PGL_ADDR_94_F0, 0);
1253
1254 /* Clean Previous errors if such exist */
1255 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001256 PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR, 1 << p_hwfn->abs_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001257
1258 /* enable internal target-read */
1259 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1260 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001261}
1262
1263static void get_function_id(struct qed_hwfn *p_hwfn)
1264{
1265 /* ME Register */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001266 p_hwfn->hw_info.opaque_fid = (u16) REG_RD(p_hwfn,
1267 PXP_PF_ME_OPAQUE_ADDR);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001268
1269 p_hwfn->hw_info.concrete_fid = REG_RD(p_hwfn, PXP_PF_ME_CONCRETE_ADDR);
1270
1271 p_hwfn->abs_pf_id = (p_hwfn->hw_info.concrete_fid >> 16) & 0xf;
1272 p_hwfn->rel_pf_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
1273 PXP_CONCRETE_FID_PFID);
1274 p_hwfn->port_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
1275 PXP_CONCRETE_FID_PORT);
Yuval Mintz525ef5c2016-08-15 10:42:45 +03001276
1277 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE,
1278 "Read ME register: Concrete 0x%08x Opaque 0x%04x\n",
1279 p_hwfn->hw_info.concrete_fid, p_hwfn->hw_info.opaque_fid);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001280}
1281
Yuval Mintz25c089d2015-10-26 11:02:26 +02001282static void qed_hw_set_feat(struct qed_hwfn *p_hwfn)
1283{
1284 u32 *feat_num = p_hwfn->hw_info.feat_num;
1285 int num_features = 1;
1286
1287 feat_num[QED_PF_L2_QUE] = min_t(u32, RESC_NUM(p_hwfn, QED_SB) /
1288 num_features,
1289 RESC_NUM(p_hwfn, QED_L2_QUEUE));
1290 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE,
1291 "#PF_L2_QUEUES=%d #SBS=%d num_features=%d\n",
1292 feat_num[QED_PF_L2_QUE], RESC_NUM(p_hwfn, QED_SB),
1293 num_features);
1294}
1295
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001296static int qed_hw_get_resc(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001297{
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001298 u8 enabled_func_idx = p_hwfn->enabled_func_idx;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001299 u32 *resc_start = p_hwfn->hw_info.resc_start;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001300 u8 num_funcs = p_hwfn->num_funcs_on_engine;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001301 u32 *resc_num = p_hwfn->hw_info.resc_num;
Yuval Mintz4ac801b2016-02-28 12:26:52 +02001302 struct qed_sb_cnt_info sb_cnt_info;
Yuval Mintz08feecd2016-05-11 16:36:20 +03001303 int i, max_vf_vlan_filters;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001304
Yuval Mintz4ac801b2016-02-28 12:26:52 +02001305 memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
Yuval Mintz08feecd2016-05-11 16:36:20 +03001306
1307#ifdef CONFIG_QED_SRIOV
1308 max_vf_vlan_filters = QED_ETH_MAX_VF_NUM_VLAN_FILTERS;
1309#else
1310 max_vf_vlan_filters = 0;
1311#endif
1312
Yuval Mintz4ac801b2016-02-28 12:26:52 +02001313 qed_int_get_num_sbs(p_hwfn, &sb_cnt_info);
1314
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001315 resc_num[QED_SB] = min_t(u32,
1316 (MAX_SB_PER_PATH_BB / num_funcs),
Yuval Mintz4ac801b2016-02-28 12:26:52 +02001317 sb_cnt_info.sb_cnt);
Yuval Mintz25c089d2015-10-26 11:02:26 +02001318 resc_num[QED_L2_QUEUE] = MAX_NUM_L2_QUEUES_BB / num_funcs;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001319 resc_num[QED_VPORT] = MAX_NUM_VPORTS_BB / num_funcs;
Yuval Mintz25c089d2015-10-26 11:02:26 +02001320 resc_num[QED_RSS_ENG] = ETH_RSS_ENGINE_NUM_BB / num_funcs;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001321 resc_num[QED_PQ] = MAX_QM_TX_QUEUES_BB / num_funcs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001322 resc_num[QED_RL] = min_t(u32, 64, resc_num[QED_VPORT]);
Yuval Mintz25c089d2015-10-26 11:02:26 +02001323 resc_num[QED_MAC] = ETH_NUM_MAC_FILTERS / num_funcs;
1324 resc_num[QED_VLAN] = (ETH_NUM_VLAN_FILTERS - 1 /*For vlan0*/) /
1325 num_funcs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001326 resc_num[QED_ILT] = PXP_NUM_ILT_RECORDS_BB / num_funcs;
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001327 resc_num[QED_LL2_QUEUE] = MAX_NUM_LL2_RX_QUEUES / num_funcs;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001328
1329 for (i = 0; i < QED_MAX_RESC; i++)
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001330 resc_start[i] = resc_num[i] * enabled_func_idx;
1331
1332 /* Sanity for ILT */
1333 if (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_BB) {
1334 DP_NOTICE(p_hwfn, "Can't assign ILT pages [%08x,...,%08x]\n",
1335 RESC_START(p_hwfn, QED_ILT),
1336 RESC_END(p_hwfn, QED_ILT) - 1);
1337 return -EINVAL;
1338 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001339
Yuval Mintz25c089d2015-10-26 11:02:26 +02001340 qed_hw_set_feat(p_hwfn);
1341
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001342 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE,
1343 "The numbers for each resource are:\n"
1344 "SB = %d start = %d\n"
Yuval Mintz25c089d2015-10-26 11:02:26 +02001345 "L2_QUEUE = %d start = %d\n"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001346 "VPORT = %d start = %d\n"
1347 "PQ = %d start = %d\n"
1348 "RL = %d start = %d\n"
Yuval Mintz25c089d2015-10-26 11:02:26 +02001349 "MAC = %d start = %d\n"
1350 "VLAN = %d start = %d\n"
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001351 "ILT = %d start = %d\n"
1352 "LL2_QUEUE = %d start = %d\n",
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001353 p_hwfn->hw_info.resc_num[QED_SB],
1354 p_hwfn->hw_info.resc_start[QED_SB],
Yuval Mintz25c089d2015-10-26 11:02:26 +02001355 p_hwfn->hw_info.resc_num[QED_L2_QUEUE],
1356 p_hwfn->hw_info.resc_start[QED_L2_QUEUE],
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001357 p_hwfn->hw_info.resc_num[QED_VPORT],
1358 p_hwfn->hw_info.resc_start[QED_VPORT],
1359 p_hwfn->hw_info.resc_num[QED_PQ],
1360 p_hwfn->hw_info.resc_start[QED_PQ],
1361 p_hwfn->hw_info.resc_num[QED_RL],
1362 p_hwfn->hw_info.resc_start[QED_RL],
Yuval Mintz25c089d2015-10-26 11:02:26 +02001363 p_hwfn->hw_info.resc_num[QED_MAC],
1364 p_hwfn->hw_info.resc_start[QED_MAC],
1365 p_hwfn->hw_info.resc_num[QED_VLAN],
1366 p_hwfn->hw_info.resc_start[QED_VLAN],
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001367 p_hwfn->hw_info.resc_num[QED_ILT],
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001368 p_hwfn->hw_info.resc_start[QED_ILT],
1369 RESC_NUM(p_hwfn, QED_LL2_QUEUE),
1370 RESC_START(p_hwfn, QED_LL2_QUEUE));
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001371
1372 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001373}
1374
Yuval Mintz1a635e42016-08-15 10:42:43 +03001375static int qed_hw_get_nvm_info(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001376{
Yuval Mintzcc875c22015-10-26 11:02:31 +02001377 u32 nvm_cfg1_offset, mf_mode, addr, generic_cont0, core_cfg;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001378 u32 port_cfg_addr, link_temp, nvm_cfg_addr, device_capabilities;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001379 struct qed_mcp_link_params *link;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001380
1381 /* Read global nvm_cfg address */
1382 nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
1383
1384 /* Verify MCP has initialized it */
1385 if (!nvm_cfg_addr) {
1386 DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
1387 return -EINVAL;
1388 }
1389
1390 /* Read nvm_cfg1 (Notice this is just offset, and not offsize (TBD) */
1391 nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
1392
Yuval Mintzcc875c22015-10-26 11:02:31 +02001393 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1394 offsetof(struct nvm_cfg1, glob) +
1395 offsetof(struct nvm_cfg1_glob, core_cfg);
1396
1397 core_cfg = qed_rd(p_hwfn, p_ptt, addr);
1398
1399 switch ((core_cfg & NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK) >>
1400 NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET) {
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001401 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001402 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X40G;
1403 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001404 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001405 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X50G;
1406 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001407 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001408 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X100G;
1409 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001410 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001411 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_F;
1412 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001413 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001414 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_E;
1415 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001416 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001417 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X20G;
1418 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001419 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001420 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X40G;
1421 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001422 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001423 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X25G;
1424 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001425 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001426 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X25G;
1427 break;
1428 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03001429 DP_NOTICE(p_hwfn, "Unknown port mode in 0x%08x\n", core_cfg);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001430 break;
1431 }
1432
Yuval Mintzcc875c22015-10-26 11:02:31 +02001433 /* Read default link configuration */
1434 link = &p_hwfn->mcp_info->link_input;
1435 port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1436 offsetof(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]);
1437 link_temp = qed_rd(p_hwfn, p_ptt,
1438 port_cfg_addr +
1439 offsetof(struct nvm_cfg1_port, speed_cap_mask));
Yuval Mintz83aeb932016-08-15 10:42:44 +03001440 link_temp &= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK;
1441 link->speed.advertised_speeds = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001442
Yuval Mintz83aeb932016-08-15 10:42:44 +03001443 link_temp = link->speed.advertised_speeds;
1444 p_hwfn->mcp_info->link_capabilities.speed_capabilities = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001445
1446 link_temp = qed_rd(p_hwfn, p_ptt,
1447 port_cfg_addr +
1448 offsetof(struct nvm_cfg1_port, link_settings));
1449 switch ((link_temp & NVM_CFG1_PORT_DRV_LINK_SPEED_MASK) >>
1450 NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET) {
1451 case NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG:
1452 link->speed.autoneg = true;
1453 break;
1454 case NVM_CFG1_PORT_DRV_LINK_SPEED_1G:
1455 link->speed.forced_speed = 1000;
1456 break;
1457 case NVM_CFG1_PORT_DRV_LINK_SPEED_10G:
1458 link->speed.forced_speed = 10000;
1459 break;
1460 case NVM_CFG1_PORT_DRV_LINK_SPEED_25G:
1461 link->speed.forced_speed = 25000;
1462 break;
1463 case NVM_CFG1_PORT_DRV_LINK_SPEED_40G:
1464 link->speed.forced_speed = 40000;
1465 break;
1466 case NVM_CFG1_PORT_DRV_LINK_SPEED_50G:
1467 link->speed.forced_speed = 50000;
1468 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001469 case NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001470 link->speed.forced_speed = 100000;
1471 break;
1472 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03001473 DP_NOTICE(p_hwfn, "Unknown Speed in 0x%08x\n", link_temp);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001474 }
1475
1476 link_temp &= NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK;
1477 link_temp >>= NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET;
1478 link->pause.autoneg = !!(link_temp &
1479 NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG);
1480 link->pause.forced_rx = !!(link_temp &
1481 NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX);
1482 link->pause.forced_tx = !!(link_temp &
1483 NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX);
1484 link->loopback_mode = 0;
1485
1486 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1487 "Read default link: Speed 0x%08x, Adv. Speed 0x%08x, AN: 0x%02x, PAUSE AN: 0x%02x\n",
1488 link->speed.forced_speed, link->speed.advertised_speeds,
1489 link->speed.autoneg, link->pause.autoneg);
1490
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001491 /* Read Multi-function information from shmem */
1492 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1493 offsetof(struct nvm_cfg1, glob) +
1494 offsetof(struct nvm_cfg1_glob, generic_cont0);
1495
1496 generic_cont0 = qed_rd(p_hwfn, p_ptt, addr);
1497
1498 mf_mode = (generic_cont0 & NVM_CFG1_GLOB_MF_MODE_MASK) >>
1499 NVM_CFG1_GLOB_MF_MODE_OFFSET;
1500
1501 switch (mf_mode) {
1502 case NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001503 p_hwfn->cdev->mf_mode = QED_MF_OVLAN;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001504 break;
1505 case NVM_CFG1_GLOB_MF_MODE_NPAR1_0:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001506 p_hwfn->cdev->mf_mode = QED_MF_NPAR;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001507 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001508 case NVM_CFG1_GLOB_MF_MODE_DEFAULT:
1509 p_hwfn->cdev->mf_mode = QED_MF_DEFAULT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001510 break;
1511 }
1512 DP_INFO(p_hwfn, "Multi function mode is %08x\n",
1513 p_hwfn->cdev->mf_mode);
1514
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001515 /* Read Multi-function information from shmem */
1516 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1517 offsetof(struct nvm_cfg1, glob) +
1518 offsetof(struct nvm_cfg1_glob, device_capabilities);
1519
1520 device_capabilities = qed_rd(p_hwfn, p_ptt, addr);
1521 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET)
1522 __set_bit(QED_DEV_CAP_ETH,
1523 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001524 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI)
1525 __set_bit(QED_DEV_CAP_ISCSI,
1526 &p_hwfn->hw_info.device_capabilities);
1527 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE)
1528 __set_bit(QED_DEV_CAP_ROCE,
1529 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001530
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001531 return qed_mcp_fill_shmem_func_info(p_hwfn, p_ptt);
1532}
1533
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001534static void qed_get_num_funcs(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1535{
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001536 u8 num_funcs, enabled_func_idx = p_hwfn->rel_pf_id;
1537 u32 reg_function_hide, tmp, eng_mask, low_pfs_mask;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001538
1539 num_funcs = MAX_NUM_PFS_BB;
1540
1541 /* Bit 0 of MISCS_REG_FUNCTION_HIDE indicates whether the bypass values
1542 * in the other bits are selected.
1543 * Bits 1-15 are for functions 1-15, respectively, and their value is
1544 * '0' only for enabled functions (function 0 always exists and
1545 * enabled).
1546 * In case of CMT, only the "even" functions are enabled, and thus the
1547 * number of functions for both hwfns is learnt from the same bits.
1548 */
1549 reg_function_hide = qed_rd(p_hwfn, p_ptt, MISCS_REG_FUNCTION_HIDE);
1550
1551 if (reg_function_hide & 0x1) {
1552 if (QED_PATH_ID(p_hwfn) && p_hwfn->cdev->num_hwfns == 1) {
1553 num_funcs = 0;
1554 eng_mask = 0xaaaa;
1555 } else {
1556 num_funcs = 1;
1557 eng_mask = 0x5554;
1558 }
1559
1560 /* Get the number of the enabled functions on the engine */
1561 tmp = (reg_function_hide ^ 0xffffffff) & eng_mask;
1562 while (tmp) {
1563 if (tmp & 0x1)
1564 num_funcs++;
1565 tmp >>= 0x1;
1566 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001567
1568 /* Get the PF index within the enabled functions */
1569 low_pfs_mask = (0x1 << p_hwfn->abs_pf_id) - 1;
1570 tmp = reg_function_hide & eng_mask & low_pfs_mask;
1571 while (tmp) {
1572 if (tmp & 0x1)
1573 enabled_func_idx--;
1574 tmp >>= 0x1;
1575 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001576 }
1577
1578 p_hwfn->num_funcs_on_engine = num_funcs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001579 p_hwfn->enabled_func_idx = enabled_func_idx;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001580
1581 DP_VERBOSE(p_hwfn,
1582 NETIF_MSG_PROBE,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03001583 "PF [rel_id %d, abs_id %d] occupies index %d within the %d enabled functions on the engine\n",
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001584 p_hwfn->rel_pf_id,
1585 p_hwfn->abs_pf_id,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03001586 p_hwfn->enabled_func_idx, p_hwfn->num_funcs_on_engine);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001587}
1588
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001589static int
1590qed_get_hw_info(struct qed_hwfn *p_hwfn,
1591 struct qed_ptt *p_ptt,
1592 enum qed_pci_personality personality)
1593{
1594 u32 port_mode;
1595 int rc;
1596
Yuval Mintz32a47e72016-05-11 16:36:12 +03001597 /* Since all information is common, only first hwfns should do this */
1598 if (IS_LEAD_HWFN(p_hwfn)) {
1599 rc = qed_iov_hw_info(p_hwfn);
1600 if (rc)
1601 return rc;
1602 }
1603
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001604 /* Read the port mode */
1605 port_mode = qed_rd(p_hwfn, p_ptt,
1606 CNIG_REG_NW_PORT_MODE_BB_B0);
1607
1608 if (port_mode < 3) {
1609 p_hwfn->cdev->num_ports_in_engines = 1;
1610 } else if (port_mode <= 5) {
1611 p_hwfn->cdev->num_ports_in_engines = 2;
1612 } else {
1613 DP_NOTICE(p_hwfn, "PORT MODE: %d not supported\n",
1614 p_hwfn->cdev->num_ports_in_engines);
1615
1616 /* Default num_ports_in_engines to something */
1617 p_hwfn->cdev->num_ports_in_engines = 1;
1618 }
1619
1620 qed_hw_get_nvm_info(p_hwfn, p_ptt);
1621
1622 rc = qed_int_igu_read_cam(p_hwfn, p_ptt);
1623 if (rc)
1624 return rc;
1625
1626 if (qed_mcp_is_init(p_hwfn))
1627 ether_addr_copy(p_hwfn->hw_info.hw_mac_addr,
1628 p_hwfn->mcp_info->func_info.mac);
1629 else
1630 eth_random_addr(p_hwfn->hw_info.hw_mac_addr);
1631
1632 if (qed_mcp_is_init(p_hwfn)) {
1633 if (p_hwfn->mcp_info->func_info.ovlan != QED_MCP_VLAN_UNSET)
1634 p_hwfn->hw_info.ovlan =
1635 p_hwfn->mcp_info->func_info.ovlan;
1636
1637 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
1638 }
1639
1640 if (qed_mcp_is_init(p_hwfn)) {
1641 enum qed_pci_personality protocol;
1642
1643 protocol = p_hwfn->mcp_info->func_info.protocol;
1644 p_hwfn->hw_info.personality = protocol;
1645 }
1646
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001647 qed_get_num_funcs(p_hwfn, p_ptt);
1648
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001649 return qed_hw_get_resc(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001650}
1651
Yuval Mintz12e09c62016-03-02 20:26:01 +02001652static int qed_get_dev_info(struct qed_dev *cdev)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001653{
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001654 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001655 u32 tmp;
1656
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001657 /* Read Vendor Id / Device Id */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001658 pci_read_config_word(cdev->pdev, PCI_VENDOR_ID, &cdev->vendor_id);
1659 pci_read_config_word(cdev->pdev, PCI_DEVICE_ID, &cdev->device_id);
1660
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001661 cdev->chip_num = (u16)qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001662 MISCS_REG_CHIP_NUM);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001663 cdev->chip_rev = (u16)qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001664 MISCS_REG_CHIP_REV);
1665 MASK_FIELD(CHIP_REV, cdev->chip_rev);
1666
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001667 cdev->type = QED_DEV_TYPE_BB;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001668 /* Learn number of HW-functions */
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001669 tmp = qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001670 MISCS_REG_CMT_ENABLED_FOR_PAIR);
1671
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001672 if (tmp & (1 << p_hwfn->rel_pf_id)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001673 DP_NOTICE(cdev->hwfns, "device in CMT mode\n");
1674 cdev->num_hwfns = 2;
1675 } else {
1676 cdev->num_hwfns = 1;
1677 }
1678
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001679 cdev->chip_bond_id = qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001680 MISCS_REG_CHIP_TEST_REG) >> 4;
1681 MASK_FIELD(CHIP_BOND_ID, cdev->chip_bond_id);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001682 cdev->chip_metal = (u16)qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001683 MISCS_REG_CHIP_METAL);
1684 MASK_FIELD(CHIP_METAL, cdev->chip_metal);
1685
1686 DP_INFO(cdev->hwfns,
1687 "Chip details - Num: %04x Rev: %04x Bond id: %04x Metal: %04x\n",
1688 cdev->chip_num, cdev->chip_rev,
1689 cdev->chip_bond_id, cdev->chip_metal);
Yuval Mintz12e09c62016-03-02 20:26:01 +02001690
1691 if (QED_IS_BB(cdev) && CHIP_REV_IS_A0(cdev)) {
1692 DP_NOTICE(cdev->hwfns,
1693 "The chip type/rev (BB A0) is not supported!\n");
1694 return -EINVAL;
1695 }
1696
1697 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001698}
1699
1700static int qed_hw_prepare_single(struct qed_hwfn *p_hwfn,
1701 void __iomem *p_regview,
1702 void __iomem *p_doorbells,
1703 enum qed_pci_personality personality)
1704{
1705 int rc = 0;
1706
1707 /* Split PCI bars evenly between hwfns */
1708 p_hwfn->regview = p_regview;
1709 p_hwfn->doorbells = p_doorbells;
1710
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001711 if (IS_VF(p_hwfn->cdev))
1712 return qed_vf_hw_prepare(p_hwfn);
1713
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001714 /* Validate that chip access is feasible */
1715 if (REG_RD(p_hwfn, PXP_PF_ME_OPAQUE_ADDR) == 0xffffffff) {
1716 DP_ERR(p_hwfn,
1717 "Reading the ME register returns all Fs; Preventing further chip access\n");
1718 return -EINVAL;
1719 }
1720
1721 get_function_id(p_hwfn);
1722
Yuval Mintz12e09c62016-03-02 20:26:01 +02001723 /* Allocate PTT pool */
1724 rc = qed_ptt_pool_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07001725 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001726 goto err0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001727
Yuval Mintz12e09c62016-03-02 20:26:01 +02001728 /* Allocate the main PTT */
1729 p_hwfn->p_main_ptt = qed_get_reserved_ptt(p_hwfn, RESERVED_PTT_MAIN);
1730
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001731 /* First hwfn learns basic information, e.g., number of hwfns */
Yuval Mintz12e09c62016-03-02 20:26:01 +02001732 if (!p_hwfn->my_id) {
1733 rc = qed_get_dev_info(p_hwfn->cdev);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001734 if (rc)
Yuval Mintz12e09c62016-03-02 20:26:01 +02001735 goto err1;
1736 }
1737
1738 qed_hw_hwfn_prepare(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001739
1740 /* Initialize MCP structure */
1741 rc = qed_mcp_cmd_init(p_hwfn, p_hwfn->p_main_ptt);
1742 if (rc) {
1743 DP_NOTICE(p_hwfn, "Failed initializing mcp command\n");
1744 goto err1;
1745 }
1746
1747 /* Read the device configuration information from the HW and SHMEM */
1748 rc = qed_get_hw_info(p_hwfn, p_hwfn->p_main_ptt, personality);
1749 if (rc) {
1750 DP_NOTICE(p_hwfn, "Failed to get HW information\n");
1751 goto err2;
1752 }
1753
1754 /* Allocate the init RT array and initialize the init-ops engine */
1755 rc = qed_init_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07001756 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001757 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001758
1759 return rc;
1760err2:
Yuval Mintz32a47e72016-05-11 16:36:12 +03001761 if (IS_LEAD_HWFN(p_hwfn))
1762 qed_iov_free_hw_info(p_hwfn->cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001763 qed_mcp_free(p_hwfn);
1764err1:
1765 qed_hw_hwfn_free(p_hwfn);
1766err0:
1767 return rc;
1768}
1769
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001770int qed_hw_prepare(struct qed_dev *cdev,
1771 int personality)
1772{
Ariel Eliorc78df142015-12-07 06:25:58 -05001773 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
1774 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001775
1776 /* Store the precompiled init data ptrs */
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001777 if (IS_PF(cdev))
1778 qed_init_iro_array(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001779
1780 /* Initialize the first hwfn - will learn number of hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05001781 rc = qed_hw_prepare_single(p_hwfn,
1782 cdev->regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001783 cdev->doorbells, personality);
1784 if (rc)
1785 return rc;
1786
Ariel Eliorc78df142015-12-07 06:25:58 -05001787 personality = p_hwfn->hw_info.personality;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001788
1789 /* Initialize the rest of the hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05001790 if (cdev->num_hwfns > 1) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001791 void __iomem *p_regview, *p_doorbell;
Ariel Eliorc78df142015-12-07 06:25:58 -05001792 u8 __iomem *addr;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001793
Ariel Eliorc78df142015-12-07 06:25:58 -05001794 /* adjust bar offset for second engine */
Ram Amranic2035ee2016-03-02 20:26:00 +02001795 addr = cdev->regview + qed_hw_bar_size(p_hwfn, BAR_ID_0) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05001796 p_regview = addr;
1797
1798 /* adjust doorbell bar offset for second engine */
Ram Amranic2035ee2016-03-02 20:26:00 +02001799 addr = cdev->doorbells + qed_hw_bar_size(p_hwfn, BAR_ID_1) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05001800 p_doorbell = addr;
1801
1802 /* prepare second hw function */
1803 rc = qed_hw_prepare_single(&cdev->hwfns[1], p_regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001804 p_doorbell, personality);
Ariel Eliorc78df142015-12-07 06:25:58 -05001805
1806 /* in case of error, need to free the previously
1807 * initiliazed hwfn 0.
1808 */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001809 if (rc) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001810 if (IS_PF(cdev)) {
1811 qed_init_free(p_hwfn);
1812 qed_mcp_free(p_hwfn);
1813 qed_hw_hwfn_free(p_hwfn);
1814 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001815 }
1816 }
1817
Ariel Eliorc78df142015-12-07 06:25:58 -05001818 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001819}
1820
1821void qed_hw_remove(struct qed_dev *cdev)
1822{
1823 int i;
1824
1825 for_each_hwfn(cdev, i) {
1826 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1827
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001828 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03001829 qed_vf_pf_release(p_hwfn);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001830 continue;
1831 }
1832
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001833 qed_init_free(p_hwfn);
1834 qed_hw_hwfn_free(p_hwfn);
1835 qed_mcp_free(p_hwfn);
1836 }
Yuval Mintz32a47e72016-05-11 16:36:12 +03001837
1838 qed_iov_free_hw_info(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001839}
1840
Yuval Mintza91eb522016-06-03 14:35:32 +03001841static void qed_chain_free_next_ptr(struct qed_dev *cdev,
1842 struct qed_chain *p_chain)
1843{
1844 void *p_virt = p_chain->p_virt_addr, *p_virt_next = NULL;
1845 dma_addr_t p_phys = p_chain->p_phys_addr, p_phys_next = 0;
1846 struct qed_chain_next *p_next;
1847 u32 size, i;
1848
1849 if (!p_virt)
1850 return;
1851
1852 size = p_chain->elem_size * p_chain->usable_per_page;
1853
1854 for (i = 0; i < p_chain->page_cnt; i++) {
1855 if (!p_virt)
1856 break;
1857
1858 p_next = (struct qed_chain_next *)((u8 *)p_virt + size);
1859 p_virt_next = p_next->next_virt;
1860 p_phys_next = HILO_DMA_REGPAIR(p_next->next_phys);
1861
1862 dma_free_coherent(&cdev->pdev->dev,
1863 QED_CHAIN_PAGE_SIZE, p_virt, p_phys);
1864
1865 p_virt = p_virt_next;
1866 p_phys = p_phys_next;
1867 }
1868}
1869
1870static void qed_chain_free_single(struct qed_dev *cdev,
1871 struct qed_chain *p_chain)
1872{
1873 if (!p_chain->p_virt_addr)
1874 return;
1875
1876 dma_free_coherent(&cdev->pdev->dev,
1877 QED_CHAIN_PAGE_SIZE,
1878 p_chain->p_virt_addr, p_chain->p_phys_addr);
1879}
1880
1881static void qed_chain_free_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
1882{
1883 void **pp_virt_addr_tbl = p_chain->pbl.pp_virt_addr_tbl;
1884 u32 page_cnt = p_chain->page_cnt, i, pbl_size;
1885 u8 *p_pbl_virt = p_chain->pbl.p_virt_table;
1886
1887 if (!pp_virt_addr_tbl)
1888 return;
1889
1890 if (!p_chain->pbl.p_virt_table)
1891 goto out;
1892
1893 for (i = 0; i < page_cnt; i++) {
1894 if (!pp_virt_addr_tbl[i])
1895 break;
1896
1897 dma_free_coherent(&cdev->pdev->dev,
1898 QED_CHAIN_PAGE_SIZE,
1899 pp_virt_addr_tbl[i],
1900 *(dma_addr_t *)p_pbl_virt);
1901
1902 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
1903 }
1904
1905 pbl_size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
1906 dma_free_coherent(&cdev->pdev->dev,
1907 pbl_size,
1908 p_chain->pbl.p_virt_table, p_chain->pbl.p_phys_table);
1909out:
1910 vfree(p_chain->pbl.pp_virt_addr_tbl);
1911}
1912
1913void qed_chain_free(struct qed_dev *cdev, struct qed_chain *p_chain)
1914{
1915 switch (p_chain->mode) {
1916 case QED_CHAIN_MODE_NEXT_PTR:
1917 qed_chain_free_next_ptr(cdev, p_chain);
1918 break;
1919 case QED_CHAIN_MODE_SINGLE:
1920 qed_chain_free_single(cdev, p_chain);
1921 break;
1922 case QED_CHAIN_MODE_PBL:
1923 qed_chain_free_pbl(cdev, p_chain);
1924 break;
1925 }
1926}
1927
1928static int
1929qed_chain_alloc_sanity_check(struct qed_dev *cdev,
1930 enum qed_chain_cnt_type cnt_type,
1931 size_t elem_size, u32 page_cnt)
1932{
1933 u64 chain_size = ELEMS_PER_PAGE(elem_size) * page_cnt;
1934
1935 /* The actual chain size can be larger than the maximal possible value
1936 * after rounding up the requested elements number to pages, and after
1937 * taking into acount the unusuable elements (next-ptr elements).
1938 * The size of a "u16" chain can be (U16_MAX + 1) since the chain
1939 * size/capacity fields are of a u32 type.
1940 */
1941 if ((cnt_type == QED_CHAIN_CNT_TYPE_U16 &&
1942 chain_size > 0x10000) ||
1943 (cnt_type == QED_CHAIN_CNT_TYPE_U32 &&
1944 chain_size > 0x100000000ULL)) {
1945 DP_NOTICE(cdev,
1946 "The actual chain size (0x%llx) is larger than the maximal possible value\n",
1947 chain_size);
1948 return -EINVAL;
1949 }
1950
1951 return 0;
1952}
1953
1954static int
1955qed_chain_alloc_next_ptr(struct qed_dev *cdev, struct qed_chain *p_chain)
1956{
1957 void *p_virt = NULL, *p_virt_prev = NULL;
1958 dma_addr_t p_phys = 0;
1959 u32 i;
1960
1961 for (i = 0; i < p_chain->page_cnt; i++) {
1962 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
1963 QED_CHAIN_PAGE_SIZE,
1964 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07001965 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03001966 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03001967
1968 if (i == 0) {
1969 qed_chain_init_mem(p_chain, p_virt, p_phys);
1970 qed_chain_reset(p_chain);
1971 } else {
1972 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
1973 p_virt, p_phys);
1974 }
1975
1976 p_virt_prev = p_virt;
1977 }
1978 /* Last page's next element should point to the beginning of the
1979 * chain.
1980 */
1981 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
1982 p_chain->p_virt_addr,
1983 p_chain->p_phys_addr);
1984
1985 return 0;
1986}
1987
1988static int
1989qed_chain_alloc_single(struct qed_dev *cdev, struct qed_chain *p_chain)
1990{
1991 dma_addr_t p_phys = 0;
1992 void *p_virt = NULL;
1993
1994 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
1995 QED_CHAIN_PAGE_SIZE, &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07001996 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03001997 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03001998
1999 qed_chain_init_mem(p_chain, p_virt, p_phys);
2000 qed_chain_reset(p_chain);
2001
2002 return 0;
2003}
2004
2005static int qed_chain_alloc_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
2006{
2007 u32 page_cnt = p_chain->page_cnt, size, i;
2008 dma_addr_t p_phys = 0, p_pbl_phys = 0;
2009 void **pp_virt_addr_tbl = NULL;
2010 u8 *p_pbl_virt = NULL;
2011 void *p_virt = NULL;
2012
2013 size = page_cnt * sizeof(*pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07002014 pp_virt_addr_tbl = vzalloc(size);
2015 if (!pp_virt_addr_tbl)
Yuval Mintza91eb522016-06-03 14:35:32 +03002016 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002017
2018 /* The allocation of the PBL table is done with its full size, since it
2019 * is expected to be successive.
2020 * qed_chain_init_pbl_mem() is called even in a case of an allocation
2021 * failure, since pp_virt_addr_tbl was previously allocated, and it
2022 * should be saved to allow its freeing during the error flow.
2023 */
2024 size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
2025 p_pbl_virt = dma_alloc_coherent(&cdev->pdev->dev,
2026 size, &p_pbl_phys, GFP_KERNEL);
2027 qed_chain_init_pbl_mem(p_chain, p_pbl_virt, p_pbl_phys,
2028 pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07002029 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002030 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002031
2032 for (i = 0; i < page_cnt; i++) {
2033 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
2034 QED_CHAIN_PAGE_SIZE,
2035 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07002036 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002037 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002038
2039 if (i == 0) {
2040 qed_chain_init_mem(p_chain, p_virt, p_phys);
2041 qed_chain_reset(p_chain);
2042 }
2043
2044 /* Fill the PBL table with the physical address of the page */
2045 *(dma_addr_t *)p_pbl_virt = p_phys;
2046 /* Keep the virtual address of the page */
2047 p_chain->pbl.pp_virt_addr_tbl[i] = p_virt;
2048
2049 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
2050 }
2051
2052 return 0;
2053}
2054
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002055int qed_chain_alloc(struct qed_dev *cdev,
2056 enum qed_chain_use_mode intended_use,
2057 enum qed_chain_mode mode,
Yuval Mintza91eb522016-06-03 14:35:32 +03002058 enum qed_chain_cnt_type cnt_type,
2059 u32 num_elems, size_t elem_size, struct qed_chain *p_chain)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002060{
Yuval Mintza91eb522016-06-03 14:35:32 +03002061 u32 page_cnt;
2062 int rc = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002063
2064 if (mode == QED_CHAIN_MODE_SINGLE)
2065 page_cnt = 1;
2066 else
2067 page_cnt = QED_CHAIN_PAGE_CNT(num_elems, elem_size, mode);
2068
Yuval Mintza91eb522016-06-03 14:35:32 +03002069 rc = qed_chain_alloc_sanity_check(cdev, cnt_type, elem_size, page_cnt);
2070 if (rc) {
2071 DP_NOTICE(cdev,
Joe Perches2591c282016-09-04 14:24:03 -07002072 "Cannot allocate a chain with the given arguments:\n");
2073 DP_NOTICE(cdev,
Yuval Mintza91eb522016-06-03 14:35:32 +03002074 "[use_mode %d, mode %d, cnt_type %d, num_elems %d, elem_size %zu]\n",
2075 intended_use, mode, cnt_type, num_elems, elem_size);
2076 return rc;
2077 }
2078
2079 qed_chain_init_params(p_chain, page_cnt, (u8) elem_size, intended_use,
2080 mode, cnt_type);
2081
2082 switch (mode) {
2083 case QED_CHAIN_MODE_NEXT_PTR:
2084 rc = qed_chain_alloc_next_ptr(cdev, p_chain);
2085 break;
2086 case QED_CHAIN_MODE_SINGLE:
2087 rc = qed_chain_alloc_single(cdev, p_chain);
2088 break;
2089 case QED_CHAIN_MODE_PBL:
2090 rc = qed_chain_alloc_pbl(cdev, p_chain);
2091 break;
2092 }
2093 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002094 goto nomem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002095
2096 return 0;
2097
2098nomem:
Yuval Mintza91eb522016-06-03 14:35:32 +03002099 qed_chain_free(cdev, p_chain);
2100 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002101}
2102
Yuval Mintza91eb522016-06-03 14:35:32 +03002103int qed_fw_l2_queue(struct qed_hwfn *p_hwfn, u16 src_id, u16 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02002104{
2105 if (src_id >= RESC_NUM(p_hwfn, QED_L2_QUEUE)) {
2106 u16 min, max;
2107
Yuval Mintza91eb522016-06-03 14:35:32 +03002108 min = (u16) RESC_START(p_hwfn, QED_L2_QUEUE);
Manish Chopracee4d262015-10-26 11:02:28 +02002109 max = min + RESC_NUM(p_hwfn, QED_L2_QUEUE);
2110 DP_NOTICE(p_hwfn,
2111 "l2_queue id [%d] is not valid, available indices [%d - %d]\n",
2112 src_id, min, max);
2113
2114 return -EINVAL;
2115 }
2116
2117 *dst_id = RESC_START(p_hwfn, QED_L2_QUEUE) + src_id;
2118
2119 return 0;
2120}
2121
Yuval Mintz1a635e42016-08-15 10:42:43 +03002122int qed_fw_vport(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02002123{
2124 if (src_id >= RESC_NUM(p_hwfn, QED_VPORT)) {
2125 u8 min, max;
2126
2127 min = (u8)RESC_START(p_hwfn, QED_VPORT);
2128 max = min + RESC_NUM(p_hwfn, QED_VPORT);
2129 DP_NOTICE(p_hwfn,
2130 "vport id [%d] is not valid, available indices [%d - %d]\n",
2131 src_id, min, max);
2132
2133 return -EINVAL;
2134 }
2135
2136 *dst_id = RESC_START(p_hwfn, QED_VPORT) + src_id;
2137
2138 return 0;
2139}
2140
Yuval Mintz1a635e42016-08-15 10:42:43 +03002141int qed_fw_rss_eng(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02002142{
2143 if (src_id >= RESC_NUM(p_hwfn, QED_RSS_ENG)) {
2144 u8 min, max;
2145
2146 min = (u8)RESC_START(p_hwfn, QED_RSS_ENG);
2147 max = min + RESC_NUM(p_hwfn, QED_RSS_ENG);
2148 DP_NOTICE(p_hwfn,
2149 "rss_eng id [%d] is not valid, available indices [%d - %d]\n",
2150 src_id, min, max);
2151
2152 return -EINVAL;
2153 }
2154
2155 *dst_id = RESC_START(p_hwfn, QED_RSS_ENG) + src_id;
2156
2157 return 0;
2158}
Manish Choprabcd197c2016-04-26 10:56:08 -04002159
Yuval Mintz0a7fb112016-10-01 21:59:55 +03002160static void qed_llh_mac_to_filter(u32 *p_high, u32 *p_low,
2161 u8 *p_filter)
2162{
2163 *p_high = p_filter[1] | (p_filter[0] << 8);
2164 *p_low = p_filter[5] | (p_filter[4] << 8) |
2165 (p_filter[3] << 16) | (p_filter[2] << 24);
2166}
2167
2168int qed_llh_add_mac_filter(struct qed_hwfn *p_hwfn,
2169 struct qed_ptt *p_ptt, u8 *p_filter)
2170{
2171 u32 high = 0, low = 0, en;
2172 int i;
2173
2174 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
2175 return 0;
2176
2177 qed_llh_mac_to_filter(&high, &low, p_filter);
2178
2179 /* Find a free entry and utilize it */
2180 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
2181 en = qed_rd(p_hwfn, p_ptt,
2182 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
2183 if (en)
2184 continue;
2185 qed_wr(p_hwfn, p_ptt,
2186 NIG_REG_LLH_FUNC_FILTER_VALUE +
2187 2 * i * sizeof(u32), low);
2188 qed_wr(p_hwfn, p_ptt,
2189 NIG_REG_LLH_FUNC_FILTER_VALUE +
2190 (2 * i + 1) * sizeof(u32), high);
2191 qed_wr(p_hwfn, p_ptt,
2192 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
2193 qed_wr(p_hwfn, p_ptt,
2194 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
2195 i * sizeof(u32), 0);
2196 qed_wr(p_hwfn, p_ptt,
2197 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
2198 break;
2199 }
2200 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
2201 DP_NOTICE(p_hwfn,
2202 "Failed to find an empty LLH filter to utilize\n");
2203 return -EINVAL;
2204 }
2205
2206 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2207 "mac: %pM is added at %d\n",
2208 p_filter, i);
2209
2210 return 0;
2211}
2212
2213void qed_llh_remove_mac_filter(struct qed_hwfn *p_hwfn,
2214 struct qed_ptt *p_ptt, u8 *p_filter)
2215{
2216 u32 high = 0, low = 0;
2217 int i;
2218
2219 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
2220 return;
2221
2222 qed_llh_mac_to_filter(&high, &low, p_filter);
2223
2224 /* Find the entry and clean it */
2225 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
2226 if (qed_rd(p_hwfn, p_ptt,
2227 NIG_REG_LLH_FUNC_FILTER_VALUE +
2228 2 * i * sizeof(u32)) != low)
2229 continue;
2230 if (qed_rd(p_hwfn, p_ptt,
2231 NIG_REG_LLH_FUNC_FILTER_VALUE +
2232 (2 * i + 1) * sizeof(u32)) != high)
2233 continue;
2234
2235 qed_wr(p_hwfn, p_ptt,
2236 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
2237 qed_wr(p_hwfn, p_ptt,
2238 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
2239 qed_wr(p_hwfn, p_ptt,
2240 NIG_REG_LLH_FUNC_FILTER_VALUE +
2241 (2 * i + 1) * sizeof(u32), 0);
2242
2243 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2244 "mac: %pM is removed from %d\n",
2245 p_filter, i);
2246 break;
2247 }
2248 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
2249 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
2250}
2251
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04002252static int qed_set_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
2253 u32 hw_addr, void *p_eth_qzone,
2254 size_t eth_qzone_size, u8 timeset)
2255{
2256 struct coalescing_timeset *p_coal_timeset;
2257
2258 if (p_hwfn->cdev->int_coalescing_mode != QED_COAL_MODE_ENABLE) {
2259 DP_NOTICE(p_hwfn, "Coalescing configuration not enabled\n");
2260 return -EINVAL;
2261 }
2262
2263 p_coal_timeset = p_eth_qzone;
2264 memset(p_coal_timeset, 0, eth_qzone_size);
2265 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_TIMESET, timeset);
2266 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_VALID, 1);
2267 qed_memcpy_to(p_hwfn, p_ptt, hw_addr, p_eth_qzone, eth_qzone_size);
2268
2269 return 0;
2270}
2271
2272int qed_set_rxq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
2273 u16 coalesce, u8 qid, u16 sb_id)
2274{
2275 struct ustorm_eth_queue_zone eth_qzone;
2276 u8 timeset, timer_res;
2277 u16 fw_qid = 0;
2278 u32 address;
2279 int rc;
2280
2281 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
2282 if (coalesce <= 0x7F) {
2283 timer_res = 0;
2284 } else if (coalesce <= 0xFF) {
2285 timer_res = 1;
2286 } else if (coalesce <= 0x1FF) {
2287 timer_res = 2;
2288 } else {
2289 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
2290 return -EINVAL;
2291 }
2292 timeset = (u8)(coalesce >> timer_res);
2293
2294 rc = qed_fw_l2_queue(p_hwfn, (u16)qid, &fw_qid);
2295 if (rc)
2296 return rc;
2297
2298 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, false);
2299 if (rc)
2300 goto out;
2301
2302 address = BAR0_MAP_REG_USDM_RAM + USTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
2303
2304 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
2305 sizeof(struct ustorm_eth_queue_zone), timeset);
2306 if (rc)
2307 goto out;
2308
2309 p_hwfn->cdev->rx_coalesce_usecs = coalesce;
2310out:
2311 return rc;
2312}
2313
2314int qed_set_txq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
2315 u16 coalesce, u8 qid, u16 sb_id)
2316{
2317 struct xstorm_eth_queue_zone eth_qzone;
2318 u8 timeset, timer_res;
2319 u16 fw_qid = 0;
2320 u32 address;
2321 int rc;
2322
2323 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
2324 if (coalesce <= 0x7F) {
2325 timer_res = 0;
2326 } else if (coalesce <= 0xFF) {
2327 timer_res = 1;
2328 } else if (coalesce <= 0x1FF) {
2329 timer_res = 2;
2330 } else {
2331 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
2332 return -EINVAL;
2333 }
2334 timeset = (u8)(coalesce >> timer_res);
2335
2336 rc = qed_fw_l2_queue(p_hwfn, (u16)qid, &fw_qid);
2337 if (rc)
2338 return rc;
2339
2340 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, true);
2341 if (rc)
2342 goto out;
2343
2344 address = BAR0_MAP_REG_XSDM_RAM + XSTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
2345
2346 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
2347 sizeof(struct xstorm_eth_queue_zone), timeset);
2348 if (rc)
2349 goto out;
2350
2351 p_hwfn->cdev->tx_coalesce_usecs = coalesce;
2352out:
2353 return rc;
2354}
2355
Manish Choprabcd197c2016-04-26 10:56:08 -04002356/* Calculate final WFQ values for all vports and configure them.
2357 * After this configuration each vport will have
2358 * approx min rate = min_pf_rate * (vport_wfq / QED_WFQ_UNIT)
2359 */
2360static void qed_configure_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
2361 struct qed_ptt *p_ptt,
2362 u32 min_pf_rate)
2363{
2364 struct init_qm_vport_params *vport_params;
2365 int i;
2366
2367 vport_params = p_hwfn->qm_info.qm_vport_params;
2368
2369 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
2370 u32 wfq_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
2371
2372 vport_params[i].vport_wfq = (wfq_speed * QED_WFQ_UNIT) /
2373 min_pf_rate;
2374 qed_init_vport_wfq(p_hwfn, p_ptt,
2375 vport_params[i].first_tx_pq_id,
2376 vport_params[i].vport_wfq);
2377 }
2378}
2379
2380static void qed_init_wfq_default_param(struct qed_hwfn *p_hwfn,
2381 u32 min_pf_rate)
2382
2383{
2384 int i;
2385
2386 for (i = 0; i < p_hwfn->qm_info.num_vports; i++)
2387 p_hwfn->qm_info.qm_vport_params[i].vport_wfq = 1;
2388}
2389
2390static void qed_disable_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
2391 struct qed_ptt *p_ptt,
2392 u32 min_pf_rate)
2393{
2394 struct init_qm_vport_params *vport_params;
2395 int i;
2396
2397 vport_params = p_hwfn->qm_info.qm_vport_params;
2398
2399 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
2400 qed_init_wfq_default_param(p_hwfn, min_pf_rate);
2401 qed_init_vport_wfq(p_hwfn, p_ptt,
2402 vport_params[i].first_tx_pq_id,
2403 vport_params[i].vport_wfq);
2404 }
2405}
2406
2407/* This function performs several validations for WFQ
2408 * configuration and required min rate for a given vport
2409 * 1. req_rate must be greater than one percent of min_pf_rate.
2410 * 2. req_rate should not cause other vports [not configured for WFQ explicitly]
2411 * rates to get less than one percent of min_pf_rate.
2412 * 3. total_req_min_rate [all vports min rate sum] shouldn't exceed min_pf_rate.
2413 */
2414static int qed_init_wfq_param(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03002415 u16 vport_id, u32 req_rate, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04002416{
2417 u32 total_req_min_rate = 0, total_left_rate = 0, left_rate_per_vp = 0;
2418 int non_requested_count = 0, req_count = 0, i, num_vports;
2419
2420 num_vports = p_hwfn->qm_info.num_vports;
2421
2422 /* Accounting for the vports which are configured for WFQ explicitly */
2423 for (i = 0; i < num_vports; i++) {
2424 u32 tmp_speed;
2425
2426 if ((i != vport_id) &&
2427 p_hwfn->qm_info.wfq_data[i].configured) {
2428 req_count++;
2429 tmp_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
2430 total_req_min_rate += tmp_speed;
2431 }
2432 }
2433
2434 /* Include current vport data as well */
2435 req_count++;
2436 total_req_min_rate += req_rate;
2437 non_requested_count = num_vports - req_count;
2438
2439 if (req_rate < min_pf_rate / QED_WFQ_UNIT) {
2440 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
2441 "Vport [%d] - Requested rate[%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
2442 vport_id, req_rate, min_pf_rate);
2443 return -EINVAL;
2444 }
2445
2446 if (num_vports > QED_WFQ_UNIT) {
2447 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
2448 "Number of vports is greater than %d\n",
2449 QED_WFQ_UNIT);
2450 return -EINVAL;
2451 }
2452
2453 if (total_req_min_rate > min_pf_rate) {
2454 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
2455 "Total requested min rate for all vports[%d Mbps] is greater than configured PF min rate[%d Mbps]\n",
2456 total_req_min_rate, min_pf_rate);
2457 return -EINVAL;
2458 }
2459
2460 total_left_rate = min_pf_rate - total_req_min_rate;
2461
2462 left_rate_per_vp = total_left_rate / non_requested_count;
2463 if (left_rate_per_vp < min_pf_rate / QED_WFQ_UNIT) {
2464 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
2465 "Non WFQ configured vports rate [%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
2466 left_rate_per_vp, min_pf_rate);
2467 return -EINVAL;
2468 }
2469
2470 p_hwfn->qm_info.wfq_data[vport_id].min_speed = req_rate;
2471 p_hwfn->qm_info.wfq_data[vport_id].configured = true;
2472
2473 for (i = 0; i < num_vports; i++) {
2474 if (p_hwfn->qm_info.wfq_data[i].configured)
2475 continue;
2476
2477 p_hwfn->qm_info.wfq_data[i].min_speed = left_rate_per_vp;
2478 }
2479
2480 return 0;
2481}
2482
Yuval Mintz733def62016-05-11 16:36:22 +03002483static int __qed_configure_vport_wfq(struct qed_hwfn *p_hwfn,
2484 struct qed_ptt *p_ptt, u16 vp_id, u32 rate)
2485{
2486 struct qed_mcp_link_state *p_link;
2487 int rc = 0;
2488
2489 p_link = &p_hwfn->cdev->hwfns[0].mcp_info->link_output;
2490
2491 if (!p_link->min_pf_rate) {
2492 p_hwfn->qm_info.wfq_data[vp_id].min_speed = rate;
2493 p_hwfn->qm_info.wfq_data[vp_id].configured = true;
2494 return rc;
2495 }
2496
2497 rc = qed_init_wfq_param(p_hwfn, vp_id, rate, p_link->min_pf_rate);
2498
Yuval Mintz1a635e42016-08-15 10:42:43 +03002499 if (!rc)
Yuval Mintz733def62016-05-11 16:36:22 +03002500 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt,
2501 p_link->min_pf_rate);
2502 else
2503 DP_NOTICE(p_hwfn,
2504 "Validation failed while configuring min rate\n");
2505
2506 return rc;
2507}
2508
Manish Choprabcd197c2016-04-26 10:56:08 -04002509static int __qed_configure_vp_wfq_on_link_change(struct qed_hwfn *p_hwfn,
2510 struct qed_ptt *p_ptt,
2511 u32 min_pf_rate)
2512{
2513 bool use_wfq = false;
2514 int rc = 0;
2515 u16 i;
2516
2517 /* Validate all pre configured vports for wfq */
2518 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
2519 u32 rate;
2520
2521 if (!p_hwfn->qm_info.wfq_data[i].configured)
2522 continue;
2523
2524 rate = p_hwfn->qm_info.wfq_data[i].min_speed;
2525 use_wfq = true;
2526
2527 rc = qed_init_wfq_param(p_hwfn, i, rate, min_pf_rate);
2528 if (rc) {
2529 DP_NOTICE(p_hwfn,
2530 "WFQ validation failed while configuring min rate\n");
2531 break;
2532 }
2533 }
2534
2535 if (!rc && use_wfq)
2536 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
2537 else
2538 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
2539
2540 return rc;
2541}
2542
Yuval Mintz733def62016-05-11 16:36:22 +03002543/* Main API for qed clients to configure vport min rate.
2544 * vp_id - vport id in PF Range[0 - (total_num_vports_per_pf - 1)]
2545 * rate - Speed in Mbps needs to be assigned to a given vport.
2546 */
2547int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate)
2548{
2549 int i, rc = -EINVAL;
2550
2551 /* Currently not supported; Might change in future */
2552 if (cdev->num_hwfns > 1) {
2553 DP_NOTICE(cdev,
2554 "WFQ configuration is not supported for this device\n");
2555 return rc;
2556 }
2557
2558 for_each_hwfn(cdev, i) {
2559 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
2560 struct qed_ptt *p_ptt;
2561
2562 p_ptt = qed_ptt_acquire(p_hwfn);
2563 if (!p_ptt)
2564 return -EBUSY;
2565
2566 rc = __qed_configure_vport_wfq(p_hwfn, p_ptt, vp_id, rate);
2567
Yuval Mintzd572c432016-07-27 14:45:23 +03002568 if (rc) {
Yuval Mintz733def62016-05-11 16:36:22 +03002569 qed_ptt_release(p_hwfn, p_ptt);
2570 return rc;
2571 }
2572
2573 qed_ptt_release(p_hwfn, p_ptt);
2574 }
2575
2576 return rc;
2577}
2578
Manish Choprabcd197c2016-04-26 10:56:08 -04002579/* API to configure WFQ from mcp link change */
2580void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev, u32 min_pf_rate)
2581{
2582 int i;
2583
Yuval Mintz3e7cfce2016-05-26 11:01:24 +03002584 if (cdev->num_hwfns > 1) {
2585 DP_VERBOSE(cdev,
2586 NETIF_MSG_LINK,
2587 "WFQ configuration is not supported for this device\n");
2588 return;
2589 }
2590
Manish Choprabcd197c2016-04-26 10:56:08 -04002591 for_each_hwfn(cdev, i) {
2592 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
2593
2594 __qed_configure_vp_wfq_on_link_change(p_hwfn,
2595 p_hwfn->p_dpc_ptt,
2596 min_pf_rate);
2597 }
2598}
Manish Chopra4b01e512016-04-26 10:56:09 -04002599
2600int __qed_configure_pf_max_bandwidth(struct qed_hwfn *p_hwfn,
2601 struct qed_ptt *p_ptt,
2602 struct qed_mcp_link_state *p_link,
2603 u8 max_bw)
2604{
2605 int rc = 0;
2606
2607 p_hwfn->mcp_info->func_info.bandwidth_max = max_bw;
2608
2609 if (!p_link->line_speed && (max_bw != 100))
2610 return rc;
2611
2612 p_link->speed = (p_link->line_speed * max_bw) / 100;
2613 p_hwfn->qm_info.pf_rl = p_link->speed;
2614
2615 /* Since the limiter also affects Tx-switched traffic, we don't want it
2616 * to limit such traffic in case there's no actual limit.
2617 * In that case, set limit to imaginary high boundary.
2618 */
2619 if (max_bw == 100)
2620 p_hwfn->qm_info.pf_rl = 100000;
2621
2622 rc = qed_init_pf_rl(p_hwfn, p_ptt, p_hwfn->rel_pf_id,
2623 p_hwfn->qm_info.pf_rl);
2624
2625 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
2626 "Configured MAX bandwidth to be %08x Mb/sec\n",
2627 p_link->speed);
2628
2629 return rc;
2630}
2631
2632/* Main API to configure PF max bandwidth where bw range is [1 - 100] */
2633int qed_configure_pf_max_bandwidth(struct qed_dev *cdev, u8 max_bw)
2634{
2635 int i, rc = -EINVAL;
2636
2637 if (max_bw < 1 || max_bw > 100) {
2638 DP_NOTICE(cdev, "PF max bw valid range is [1-100]\n");
2639 return rc;
2640 }
2641
2642 for_each_hwfn(cdev, i) {
2643 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
2644 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
2645 struct qed_mcp_link_state *p_link;
2646 struct qed_ptt *p_ptt;
2647
2648 p_link = &p_lead->mcp_info->link_output;
2649
2650 p_ptt = qed_ptt_acquire(p_hwfn);
2651 if (!p_ptt)
2652 return -EBUSY;
2653
2654 rc = __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt,
2655 p_link, max_bw);
2656
2657 qed_ptt_release(p_hwfn, p_ptt);
2658
2659 if (rc)
2660 break;
2661 }
2662
2663 return rc;
2664}
Manish Chopraa64b02d2016-04-26 10:56:10 -04002665
2666int __qed_configure_pf_min_bandwidth(struct qed_hwfn *p_hwfn,
2667 struct qed_ptt *p_ptt,
2668 struct qed_mcp_link_state *p_link,
2669 u8 min_bw)
2670{
2671 int rc = 0;
2672
2673 p_hwfn->mcp_info->func_info.bandwidth_min = min_bw;
2674 p_hwfn->qm_info.pf_wfq = min_bw;
2675
2676 if (!p_link->line_speed)
2677 return rc;
2678
2679 p_link->min_pf_rate = (p_link->line_speed * min_bw) / 100;
2680
2681 rc = qed_init_pf_wfq(p_hwfn, p_ptt, p_hwfn->rel_pf_id, min_bw);
2682
2683 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
2684 "Configured MIN bandwidth to be %d Mb/sec\n",
2685 p_link->min_pf_rate);
2686
2687 return rc;
2688}
2689
2690/* Main API to configure PF min bandwidth where bw range is [1-100] */
2691int qed_configure_pf_min_bandwidth(struct qed_dev *cdev, u8 min_bw)
2692{
2693 int i, rc = -EINVAL;
2694
2695 if (min_bw < 1 || min_bw > 100) {
2696 DP_NOTICE(cdev, "PF min bw valid range is [1-100]\n");
2697 return rc;
2698 }
2699
2700 for_each_hwfn(cdev, i) {
2701 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
2702 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
2703 struct qed_mcp_link_state *p_link;
2704 struct qed_ptt *p_ptt;
2705
2706 p_link = &p_lead->mcp_info->link_output;
2707
2708 p_ptt = qed_ptt_acquire(p_hwfn);
2709 if (!p_ptt)
2710 return -EBUSY;
2711
2712 rc = __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt,
2713 p_link, min_bw);
2714 if (rc) {
2715 qed_ptt_release(p_hwfn, p_ptt);
2716 return rc;
2717 }
2718
2719 if (p_link->min_pf_rate) {
2720 u32 min_rate = p_link->min_pf_rate;
2721
2722 rc = __qed_configure_vp_wfq_on_link_change(p_hwfn,
2723 p_ptt,
2724 min_rate);
2725 }
2726
2727 qed_ptt_release(p_hwfn, p_ptt);
2728 }
2729
2730 return rc;
2731}
Yuval Mintz733def62016-05-11 16:36:22 +03002732
2733void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2734{
2735 struct qed_mcp_link_state *p_link;
2736
2737 p_link = &p_hwfn->mcp_info->link_output;
2738
2739 if (p_link->min_pf_rate)
2740 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt,
2741 p_link->min_pf_rate);
2742
2743 memset(p_hwfn->qm_info.wfq_data, 0,
2744 sizeof(*p_hwfn->qm_info.wfq_data) * p_hwfn->qm_info.num_vports);
2745}