blob: 225922c7ce99ac1621f953e8c61816f6c514e773 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for Motorola IMX serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
8 *
Fabian Godehardtb6e49132009-06-11 14:53:18 +01009 * Copyright (C) 2009 emlix GmbH
10 * Author: Fabian Godehardt (added IrDA support for iMX)
11 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 *
26 * [29-Mar-2005] Mike Lee
27 * Added hardware handshake
28 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
31#define SUPPORT_SYSRQ
32#endif
33
34#include <linux/module.h>
35#include <linux/ioport.h>
36#include <linux/init.h>
37#include <linux/console.h>
38#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010039#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/tty.h>
41#include <linux/tty_flip.h>
42#include <linux/serial_core.h>
43#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020044#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010045#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010046#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080048#include <linux/of.h>
49#include <linux/of_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#include <asm/io.h>
52#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010053#include <mach/imx-uart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Sascha Hauerff4bfb22007-04-26 08:26:13 +010055/* Register definitions */
56#define URXD0 0x0 /* Receiver Register */
57#define URTX0 0x40 /* Transmitter Register */
58#define UCR1 0x80 /* Control Register 1 */
59#define UCR2 0x84 /* Control Register 2 */
60#define UCR3 0x88 /* Control Register 3 */
61#define UCR4 0x8c /* Control Register 4 */
62#define UFCR 0x90 /* FIFO Control Register */
63#define USR1 0x94 /* Status Register 1 */
64#define USR2 0x98 /* Status Register 2 */
65#define UESC 0x9c /* Escape Character Register */
66#define UTIM 0xa0 /* Escape Timer Register */
67#define UBIR 0xa4 /* BRM Incremental Register */
68#define UBMR 0xa8 /* BRM Modulator Register */
69#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080070#define IMX21_ONEMS 0xb0 /* One Millisecond register */
71#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
72#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010073
74/* UART Control Register Bit Fields.*/
75#define URXD_CHARRDY (1<<15)
76#define URXD_ERR (1<<14)
77#define URXD_OVRRUN (1<<13)
78#define URXD_FRMERR (1<<12)
79#define URXD_BRK (1<<11)
80#define URXD_PRERR (1<<10)
Lucas De Marchi25985ed2011-03-30 22:57:33 -030081#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
Sascha Hauerff4bfb22007-04-26 08:26:13 +010082#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
83#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
84#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
85#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
86#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
87#define UCR1_IREN (1<<7) /* Infrared interface enable */
88#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
89#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
90#define UCR1_SNDBRK (1<<4) /* Send break */
91#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
Shawn Guofe6b5402011-06-25 02:04:33 +080092#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Sascha Hauerff4bfb22007-04-26 08:26:13 +010093#define UCR1_DOZE (1<<1) /* Doze */
94#define UCR1_UARTEN (1<<0) /* UART enabled */
95#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
96#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
97#define UCR2_CTSC (1<<13) /* CTS pin control */
98#define UCR2_CTS (1<<12) /* Clear to send */
99#define UCR2_ESCEN (1<<11) /* Escape enable */
100#define UCR2_PREN (1<<8) /* Parity enable */
101#define UCR2_PROE (1<<7) /* Parity odd/even */
102#define UCR2_STPB (1<<6) /* Stop */
103#define UCR2_WS (1<<5) /* Word size */
104#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
105#define UCR2_TXEN (1<<2) /* Transmitter enabled */
106#define UCR2_RXEN (1<<1) /* Receiver enabled */
107#define UCR2_SRST (1<<0) /* SW reset */
108#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
109#define UCR3_PARERREN (1<<12) /* Parity enable */
110#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
111#define UCR3_DSR (1<<10) /* Data set ready */
112#define UCR3_DCD (1<<9) /* Data carrier detect */
113#define UCR3_RI (1<<8) /* Ring indicator */
114#define UCR3_TIMEOUTEN (1<<7) /* Timeout interrupt enable */
115#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
116#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
117#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
Shawn Guofe6b5402011-06-25 02:04:33 +0800118#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100119#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
120#define UCR3_BPEN (1<<0) /* Preset registers enable */
Valentin Longchamp1c5250d2010-05-05 11:47:07 +0200121#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
122#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100123#define UCR4_INVR (1<<9) /* Inverted infrared reception */
124#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
125#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
126#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
127#define UCR4_IRSC (1<<5) /* IR special case */
128#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
129#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
130#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
131#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
132#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
133#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100134#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100135#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
136#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
137#define USR1_RTSS (1<<14) /* RTS pin status */
138#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
139#define USR1_RTSD (1<<12) /* RTS delta */
140#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
141#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
142#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
143#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
144#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
145#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
146#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
147#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
148#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
149#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
150#define USR2_IDLE (1<<12) /* Idle condition */
151#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
152#define USR2_WAKE (1<<7) /* Wake */
153#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
154#define USR2_TXDC (1<<3) /* Transmitter complete */
155#define USR2_BRCD (1<<2) /* Break condition */
156#define USR2_ORE (1<<1) /* Overrun error */
157#define USR2_RDR (1<<0) /* Recv data ready */
158#define UTS_FRCPERR (1<<13) /* Force parity error */
159#define UTS_LOOP (1<<12) /* Loop tx and rx */
160#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
161#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
162#define UTS_TXFULL (1<<4) /* TxFIFO full */
163#define UTS_RXFULL (1<<3) /* RxFIFO full */
164#define UTS_SOFTRST (1<<0) /* Software reset */
165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166/* We've been assigned a range on the "Low-density serial ports" major */
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200167#define SERIAL_IMX_MAJOR 207
168#define MINOR_START 16
169#define DEV_NAME "ttymxc"
Sascha Hauer9d631b82008-12-18 11:08:55 +0100170#define MAX_INTERNAL_IRQ MXC_INTERNAL_IRQS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 * This determines how often we check the modem status signals
174 * for any change. They generally aren't connected to an IRQ
175 * so we have to poll them. We also check immediately before
176 * filling the TX fifo incase CTS has been dropped.
177 */
178#define MCTRL_TIMEOUT (250*HZ/1000)
179
180#define DRIVER_NAME "IMX-uart"
181
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200182#define UART_NR 8
183
Shawn Guofe6b5402011-06-25 02:04:33 +0800184/* i.mx21 type uart runs on all i.mx except i.mx1 */
185enum imx_uart_type {
186 IMX1_UART,
187 IMX21_UART,
188};
189
190/* device type dependent stuff */
191struct imx_uart_data {
192 unsigned uts_reg;
193 enum imx_uart_type devtype;
194};
195
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196struct imx_port {
197 struct uart_port port;
198 struct timer_list timer;
199 unsigned int old_status;
Sascha Hauer5b802342006-05-04 14:07:42 +0100200 int txirq,rxirq,rtsirq;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100201 unsigned int have_rtscts:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100202 unsigned int use_irda:1;
203 unsigned int irda_inv_rx:1;
204 unsigned int irda_inv_tx:1;
205 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer38a41fd2008-07-05 10:02:46 +0200206 struct clk *clk;
Shawn Guofe6b5402011-06-25 02:04:33 +0800207 struct imx_uart_data *devdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208};
209
Dirk Behme0ad5a812011-12-22 09:57:52 +0100210struct imx_port_ucrs {
211 unsigned int ucr1;
212 unsigned int ucr2;
213 unsigned int ucr3;
214};
215
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100216#ifdef CONFIG_IRDA
217#define USE_IRDA(sport) ((sport)->use_irda)
218#else
219#define USE_IRDA(sport) (0)
220#endif
221
Shawn Guofe6b5402011-06-25 02:04:33 +0800222static struct imx_uart_data imx_uart_devdata[] = {
223 [IMX1_UART] = {
224 .uts_reg = IMX1_UTS,
225 .devtype = IMX1_UART,
226 },
227 [IMX21_UART] = {
228 .uts_reg = IMX21_UTS,
229 .devtype = IMX21_UART,
230 },
231};
232
233static struct platform_device_id imx_uart_devtype[] = {
234 {
235 .name = "imx1-uart",
236 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
237 }, {
238 .name = "imx21-uart",
239 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
240 }, {
241 /* sentinel */
242 }
243};
244MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
245
Shawn Guo22698aa2011-06-25 02:04:34 +0800246static struct of_device_id imx_uart_dt_ids[] = {
247 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
248 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
249 { /* sentinel */ }
250};
251MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
252
Shawn Guofe6b5402011-06-25 02:04:33 +0800253static inline unsigned uts_reg(struct imx_port *sport)
254{
255 return sport->devdata->uts_reg;
256}
257
258static inline int is_imx1_uart(struct imx_port *sport)
259{
260 return sport->devdata->devtype == IMX1_UART;
261}
262
263static inline int is_imx21_uart(struct imx_port *sport)
264{
265 return sport->devdata->devtype == IMX21_UART;
266}
267
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268/*
Dirk Behme0ad5a812011-12-22 09:57:52 +0100269 * Save and restore functions for UCR1, UCR2 and UCR3 registers
270 */
271static void imx_port_ucrs_save(struct uart_port *port,
272 struct imx_port_ucrs *ucr)
273{
274 /* save control registers */
275 ucr->ucr1 = readl(port->membase + UCR1);
276 ucr->ucr2 = readl(port->membase + UCR2);
277 ucr->ucr3 = readl(port->membase + UCR3);
278}
279
280static void imx_port_ucrs_restore(struct uart_port *port,
281 struct imx_port_ucrs *ucr)
282{
283 /* restore control registers */
284 writel(ucr->ucr1, port->membase + UCR1);
285 writel(ucr->ucr2, port->membase + UCR2);
286 writel(ucr->ucr3, port->membase + UCR3);
287}
288
289/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 * Handle any change of modem status signal since we were last called.
291 */
292static void imx_mctrl_check(struct imx_port *sport)
293{
294 unsigned int status, changed;
295
296 status = sport->port.ops->get_mctrl(&sport->port);
297 changed = status ^ sport->old_status;
298
299 if (changed == 0)
300 return;
301
302 sport->old_status = status;
303
304 if (changed & TIOCM_RI)
305 sport->port.icount.rng++;
306 if (changed & TIOCM_DSR)
307 sport->port.icount.dsr++;
308 if (changed & TIOCM_CAR)
309 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
310 if (changed & TIOCM_CTS)
311 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
312
Alan Coxbdc04e32009-09-19 13:13:31 -0700313 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314}
315
316/*
317 * This is our per-port timeout handler, for checking the
318 * modem status signals.
319 */
320static void imx_timeout(unsigned long data)
321{
322 struct imx_port *sport = (struct imx_port *)data;
323 unsigned long flags;
324
Alan Coxebd2c8f2009-09-19 13:13:28 -0700325 if (sport->port.state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 spin_lock_irqsave(&sport->port.lock, flags);
327 imx_mctrl_check(sport);
328 spin_unlock_irqrestore(&sport->port.lock, flags);
329
330 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
331 }
332}
333
334/*
335 * interrupts disabled on entry
336 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100337static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338{
339 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100340 unsigned long temp;
341
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100342 if (USE_IRDA(sport)) {
343 /* half duplex - wait for end of transmission */
344 int n = 256;
345 while ((--n > 0) &&
346 !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
347 udelay(5);
348 barrier();
349 }
350 /*
351 * irda transceiver - wait a bit more to avoid
352 * cutoff, hardware dependent
353 */
354 udelay(sport->trcv_delay);
355
356 /*
357 * half duplex - reactivate receive mode,
358 * flush receive pipe echo crap
359 */
360 if (readl(sport->port.membase + USR2) & USR2_TXDC) {
361 temp = readl(sport->port.membase + UCR1);
362 temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
363 writel(temp, sport->port.membase + UCR1);
364
365 temp = readl(sport->port.membase + UCR4);
366 temp &= ~(UCR4_TCEN);
367 writel(temp, sport->port.membase + UCR4);
368
369 while (readl(sport->port.membase + URXD0) &
370 URXD_CHARRDY)
371 barrier();
372
373 temp = readl(sport->port.membase + UCR1);
374 temp |= UCR1_RRDYEN;
375 writel(temp, sport->port.membase + UCR1);
376
377 temp = readl(sport->port.membase + UCR4);
378 temp |= UCR4_DREN;
379 writel(temp, sport->port.membase + UCR4);
380 }
381 return;
382 }
383
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100384 temp = readl(sport->port.membase + UCR1);
385 writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386}
387
388/*
389 * interrupts disabled on entry
390 */
391static void imx_stop_rx(struct uart_port *port)
392{
393 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100394 unsigned long temp;
395
396 temp = readl(sport->port.membase + UCR2);
397 writel(temp &~ UCR2_RXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398}
399
400/*
401 * Set the modem control timer to fire immediately.
402 */
403static void imx_enable_ms(struct uart_port *port)
404{
405 struct imx_port *sport = (struct imx_port *)port;
406
407 mod_timer(&sport->timer, jiffies);
408}
409
410static inline void imx_transmit_buffer(struct imx_port *sport)
411{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700412 struct circ_buf *xmit = &sport->port.state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Volker Ernst4e4e6602010-10-13 11:03:57 +0200414 while (!uart_circ_empty(xmit) &&
Shawn Guofe6b5402011-06-25 02:04:33 +0800415 !(readl(sport->port.membase + uts_reg(sport))
416 & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 /* send xmit->buf[xmit->tail]
418 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100419 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100420 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800422 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
Fabian Godehardt977757312009-06-11 14:37:19 +0100424 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
425 uart_write_wakeup(&sport->port);
426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100428 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429}
430
431/*
432 * interrupts disabled on entry
433 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100434static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435{
436 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100437 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100439 if (USE_IRDA(sport)) {
440 /* half duplex in IrDA mode; have to disable receive mode */
441 temp = readl(sport->port.membase + UCR4);
442 temp &= ~(UCR4_DREN);
443 writel(temp, sport->port.membase + UCR4);
444
445 temp = readl(sport->port.membase + UCR1);
446 temp &= ~(UCR1_RRDYEN);
447 writel(temp, sport->port.membase + UCR1);
448 }
449
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100450 temp = readl(sport->port.membase + UCR1);
451 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100453 if (USE_IRDA(sport)) {
454 temp = readl(sport->port.membase + UCR1);
455 temp |= UCR1_TRDYEN;
456 writel(temp, sport->port.membase + UCR1);
457
458 temp = readl(sport->port.membase + UCR4);
459 temp |= UCR4_TCEN;
460 writel(temp, sport->port.membase + UCR4);
461 }
462
Shawn Guofe6b5402011-06-25 02:04:33 +0800463 if (readl(sport->port.membase + uts_reg(sport)) & UTS_TXEMPTY)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100464 imx_transmit_buffer(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465}
466
David Howells7d12e782006-10-05 14:55:46 +0100467static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100468{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800469 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200470 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100471 unsigned long flags;
472
473 spin_lock_irqsave(&sport->port.lock, flags);
474
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100475 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200476 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100477 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700478 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100479
480 spin_unlock_irqrestore(&sport->port.lock, flags);
481 return IRQ_HANDLED;
482}
483
David Howells7d12e782006-10-05 14:55:46 +0100484static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800486 struct imx_port *sport = dev_id;
Alan Coxebd2c8f2009-09-19 13:13:28 -0700487 struct circ_buf *xmit = &sport->port.state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 unsigned long flags;
489
490 spin_lock_irqsave(&sport->port.lock,flags);
491 if (sport->port.x_char)
492 {
493 /* Send next char */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100494 writel(sport->port.x_char, sport->port.membase + URTX0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 goto out;
496 }
497
498 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100499 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 goto out;
501 }
502
503 imx_transmit_buffer(sport);
504
505 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
506 uart_write_wakeup(&sport->port);
507
508out:
509 spin_unlock_irqrestore(&sport->port.lock,flags);
510 return IRQ_HANDLED;
511}
512
David Howells7d12e782006-10-05 14:55:46 +0100513static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514{
515 struct imx_port *sport = dev_id;
516 unsigned int rx,flg,ignored = 0;
Alan Coxebd2c8f2009-09-19 13:13:28 -0700517 struct tty_struct *tty = sport->port.state->port.tty;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100518 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 spin_lock_irqsave(&sport->port.lock,flags);
521
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100522 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 flg = TTY_NORMAL;
524 sport->port.icount.rx++;
525
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100526 rx = readl(sport->port.membase + URXD0);
527
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100528 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100529 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100530 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100531 if (uart_handle_break(&sport->port))
532 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 }
534
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100535 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100536 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
Hui Wang019dc9e2011-08-24 17:41:47 +0800538 if (unlikely(rx & URXD_ERR)) {
539 if (rx & URXD_BRK)
540 sport->port.icount.brk++;
541 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100542 sport->port.icount.parity++;
543 else if (rx & URXD_FRMERR)
544 sport->port.icount.frame++;
545 if (rx & URXD_OVRRUN)
546 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Sascha Hauer864eeed2008-04-17 08:39:22 +0100548 if (rx & sport->port.ignore_status_mask) {
549 if (++ignored > 100)
550 goto out;
551 continue;
552 }
553
554 rx &= sport->port.read_status_mask;
555
Hui Wang019dc9e2011-08-24 17:41:47 +0800556 if (rx & URXD_BRK)
557 flg = TTY_BREAK;
558 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100559 flg = TTY_PARITY;
560 else if (rx & URXD_FRMERR)
561 flg = TTY_FRAME;
562 if (rx & URXD_OVRRUN)
563 flg = TTY_OVERRUN;
564
565#ifdef SUPPORT_SYSRQ
566 sport->port.sysrq = 0;
567#endif
568 }
569
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 tty_insert_flip_char(tty, rx, flg);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100571 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573out:
574 spin_unlock_irqrestore(&sport->port.lock,flags);
575 tty_flip_buffer_push(tty);
576 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577}
578
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200579static irqreturn_t imx_int(int irq, void *dev_id)
580{
581 struct imx_port *sport = dev_id;
582 unsigned int sts;
583
584 sts = readl(sport->port.membase + USR1);
585
586 if (sts & USR1_RRDY)
587 imx_rxint(irq, dev_id);
588
589 if (sts & USR1_TRDY &&
590 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
591 imx_txint(irq, dev_id);
592
Marc Kleine-Budde9fbe6042008-07-28 21:26:01 +0200593 if (sts & USR1_RTSD)
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200594 imx_rtsint(irq, dev_id);
595
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200596 if (sts & USR1_AWAKE)
597 writel(USR1_AWAKE, sport->port.membase + USR1);
598
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200599 return IRQ_HANDLED;
600}
601
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602/*
603 * Return TIOCSER_TEMT when transmitter is not busy.
604 */
605static unsigned int imx_tx_empty(struct uart_port *port)
606{
607 struct imx_port *sport = (struct imx_port *)port;
608
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100609 return (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610}
611
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100612/*
613 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
614 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615static unsigned int imx_get_mctrl(struct uart_port *port)
616{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100617 struct imx_port *sport = (struct imx_port *)port;
618 unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100619
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100620 if (readl(sport->port.membase + USR1) & USR1_RTSS)
621 tmp |= TIOCM_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100622
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100623 if (readl(sport->port.membase + UCR2) & UCR2_CTS)
624 tmp |= TIOCM_RTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100625
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100626 return tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627}
628
629static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
630{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100631 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100632 unsigned long temp;
633
634 temp = readl(sport->port.membase + UCR2) & ~UCR2_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100635
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100636 if (mctrl & TIOCM_RTS)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100637 temp |= UCR2_CTS;
638
639 writel(temp, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640}
641
642/*
643 * Interrupts always disabled.
644 */
645static void imx_break_ctl(struct uart_port *port, int break_state)
646{
647 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100648 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649
650 spin_lock_irqsave(&sport->port.lock, flags);
651
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100652 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 if ( break_state != 0 )
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100655 temp |= UCR1_SNDBRK;
656
657 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
659 spin_unlock_irqrestore(&sport->port.lock, flags);
660}
661
662#define TXTL 2 /* reset default */
663#define RXTL 1 /* reset default */
664
Sascha Hauer587897f2005-04-29 22:46:40 +0100665static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
666{
667 unsigned int val;
668 unsigned int ufcr_rfdiv;
669
670 /* set receiver / transmitter trigger level.
671 * RFDIV is set such way to satisfy requested uartclk value
672 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100673 val = TXTL << 10 | RXTL;
Sascha Hauer38a41fd2008-07-05 10:02:46 +0200674 ufcr_rfdiv = (clk_get_rate(sport->clk) + sport->port.uartclk / 2)
675 / sport->port.uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +0100676
677 if(!ufcr_rfdiv)
678 ufcr_rfdiv = 1;
679
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100680 val |= UFCR_RFDIV_REG(ufcr_rfdiv);
Sascha Hauer587897f2005-04-29 22:46:40 +0100681
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100682 writel(val, sport->port.membase + UFCR);
Sascha Hauer587897f2005-04-29 22:46:40 +0100683
684 return 0;
685}
686
Valentin Longchamp1c5250d2010-05-05 11:47:07 +0200687/* half the RX buffer size */
688#define CTSTL 16
689
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690static int imx_startup(struct uart_port *port)
691{
692 struct imx_port *sport = (struct imx_port *)port;
693 int retval;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100694 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695
Sascha Hauer587897f2005-04-29 22:46:40 +0100696 imx_setup_ufcr(sport, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
698 /* disable the DREN bit (Data Ready interrupt enable) before
699 * requesting IRQs
700 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100701 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100702
703 if (USE_IRDA(sport))
704 temp |= UCR4_IRSC;
705
Valentin Longchamp1c5250d2010-05-05 11:47:07 +0200706 /* set the trigger level for CTS */
707 temp &= ~(UCR4_CTSTL_MASK<< UCR4_CTSTL_SHF);
708 temp |= CTSTL<< UCR4_CTSTL_SHF;
709
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100710 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100712 if (USE_IRDA(sport)) {
713 /* reset fifo's and state machines */
714 int i = 100;
715 temp = readl(sport->port.membase + UCR2);
716 temp &= ~UCR2_SRST;
717 writel(temp, sport->port.membase + UCR2);
718 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) &&
719 (--i > 0)) {
720 udelay(1);
721 }
722 }
723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 /*
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200725 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
726 * chips only have one interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 */
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200728 if (sport->txirq > 0) {
729 retval = request_irq(sport->rxirq, imx_rxint, 0,
730 DRIVER_NAME, sport);
731 if (retval)
732 goto error_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200734 retval = request_irq(sport->txirq, imx_txint, 0,
735 DRIVER_NAME, sport);
736 if (retval)
737 goto error_out2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100739 /* do not use RTS IRQ on IrDA */
740 if (!USE_IRDA(sport)) {
741 retval = request_irq(sport->rtsirq, imx_rtsint,
742 (sport->rtsirq < MAX_INTERNAL_IRQ) ? 0 :
743 IRQF_TRIGGER_FALLING |
744 IRQF_TRIGGER_RISING,
745 DRIVER_NAME, sport);
746 if (retval)
747 goto error_out3;
748 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200749 } else {
750 retval = request_irq(sport->port.irq, imx_int, 0,
751 DRIVER_NAME, sport);
752 if (retval) {
753 free_irq(sport->port.irq, sport);
754 goto error_out1;
755 }
756 }
Sascha Hauerceca6292005-10-12 19:58:08 +0100757
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 /*
759 * Finally, clear and enable interrupts
760 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100761 writel(USR1_RTSD, sport->port.membase + USR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100763 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +0100764 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100765
766 if (USE_IRDA(sport)) {
767 temp |= UCR1_IREN;
768 temp &= ~(UCR1_RTSDEN);
769 }
770
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100771 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100773 temp = readl(sport->port.membase + UCR2);
774 temp |= (UCR2_RXEN | UCR2_TXEN);
775 writel(temp, sport->port.membase + UCR2);
776
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100777 if (USE_IRDA(sport)) {
778 /* clear RX-FIFO */
779 int i = 64;
780 while ((--i > 0) &&
781 (readl(sport->port.membase + URXD0) & URXD_CHARRDY)) {
782 barrier();
783 }
784 }
785
Shawn Guofe6b5402011-06-25 02:04:33 +0800786 if (is_imx21_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +0200787 temp = readl(sport->port.membase + UCR3);
Shawn Guofe6b5402011-06-25 02:04:33 +0800788 temp |= IMX21_UCR3_RXDMUXSEL;
Sascha Hauer37d6fb62009-05-27 18:23:48 +0200789 writel(temp, sport->port.membase + UCR3);
790 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +0200791
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100792 if (USE_IRDA(sport)) {
793 temp = readl(sport->port.membase + UCR4);
794 if (sport->irda_inv_rx)
795 temp |= UCR4_INVR;
796 else
797 temp &= ~(UCR4_INVR);
798 writel(temp | UCR4_DREN, sport->port.membase + UCR4);
799
800 temp = readl(sport->port.membase + UCR3);
801 if (sport->irda_inv_tx)
802 temp |= UCR3_INVT;
803 else
804 temp &= ~(UCR3_INVT);
805 writel(temp, sport->port.membase + UCR3);
806 }
807
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 /*
809 * Enable modem status interrupts
810 */
811 spin_lock_irqsave(&sport->port.lock,flags);
812 imx_enable_ms(&sport->port);
813 spin_unlock_irqrestore(&sport->port.lock,flags);
814
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100815 if (USE_IRDA(sport)) {
816 struct imxuart_platform_data *pdata;
817 pdata = sport->port.dev->platform_data;
818 sport->irda_inv_rx = pdata->irda_inv_rx;
819 sport->irda_inv_tx = pdata->irda_inv_tx;
820 sport->trcv_delay = pdata->transceiver_delay;
821 if (pdata->irda_enable)
822 pdata->irda_enable(1);
823 }
824
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 return 0;
826
Sascha Hauerceca6292005-10-12 19:58:08 +0100827error_out3:
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200828 if (sport->txirq)
829 free_irq(sport->txirq, sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830error_out2:
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200831 if (sport->rxirq)
832 free_irq(sport->rxirq, sport);
Sascha Hauer86371d02005-10-10 10:17:42 +0100833error_out1:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 return retval;
835}
836
837static void imx_shutdown(struct uart_port *port)
838{
839 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100840 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
Fabian Godehardt2e146392009-06-11 14:38:38 +0100842 temp = readl(sport->port.membase + UCR2);
843 temp &= ~(UCR2_TXEN);
844 writel(temp, sport->port.membase + UCR2);
845
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100846 if (USE_IRDA(sport)) {
847 struct imxuart_platform_data *pdata;
848 pdata = sport->port.dev->platform_data;
849 if (pdata->irda_enable)
850 pdata->irda_enable(0);
851 }
852
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 /*
854 * Stop our timer.
855 */
856 del_timer_sync(&sport->timer);
857
858 /*
859 * Free the interrupts
860 */
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200861 if (sport->txirq > 0) {
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100862 if (!USE_IRDA(sport))
863 free_irq(sport->rtsirq, sport);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200864 free_irq(sport->txirq, sport);
865 free_irq(sport->rxirq, sport);
866 } else
867 free_irq(sport->port.irq, sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
869 /*
870 * Disable all interrupts, port and break condition.
871 */
872
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100873 temp = readl(sport->port.membase + UCR1);
874 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100875 if (USE_IRDA(sport))
876 temp &= ~(UCR1_IREN);
877
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100878 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879}
880
881static void
Alan Cox606d0992006-12-08 02:38:45 -0800882imx_set_termios(struct uart_port *port, struct ktermios *termios,
883 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884{
885 struct imx_port *sport = (struct imx_port *)port;
886 unsigned long flags;
887 unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
888 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Oskar Schirmer534fca02009-06-11 14:52:23 +0100889 unsigned int div, ufcr;
890 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +0100891 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892
893 /*
894 * If we don't support modem control lines, don't allow
895 * these to be set.
896 */
897 if (0) {
898 termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
899 termios->c_cflag |= CLOCAL;
900 }
901
902 /*
903 * We only support CS7 and CS8.
904 */
905 while ((termios->c_cflag & CSIZE) != CS7 &&
906 (termios->c_cflag & CSIZE) != CS8) {
907 termios->c_cflag &= ~CSIZE;
908 termios->c_cflag |= old_csize;
909 old_csize = CS8;
910 }
911
912 if ((termios->c_cflag & CSIZE) == CS8)
913 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
914 else
915 ucr2 = UCR2_SRST | UCR2_IRTS;
916
917 if (termios->c_cflag & CRTSCTS) {
Sascha Hauer5b802342006-05-04 14:07:42 +0100918 if( sport->have_rtscts ) {
919 ucr2 &= ~UCR2_IRTS;
920 ucr2 |= UCR2_CTSC;
921 } else {
922 termios->c_cflag &= ~CRTSCTS;
923 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 }
925
926 if (termios->c_cflag & CSTOPB)
927 ucr2 |= UCR2_STPB;
928 if (termios->c_cflag & PARENB) {
929 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +0000930 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 ucr2 |= UCR2_PROE;
932 }
933
934 /*
935 * Ask the core to calculate the divisor for us.
936 */
Sascha Hauer036bb152008-07-05 10:02:44 +0200937 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 quot = uart_get_divisor(port, baud);
939
940 spin_lock_irqsave(&sport->port.lock, flags);
941
942 sport->port.read_status_mask = 0;
943 if (termios->c_iflag & INPCK)
944 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
945 if (termios->c_iflag & (BRKINT | PARMRK))
946 sport->port.read_status_mask |= URXD_BRK;
947
948 /*
949 * Characters to ignore
950 */
951 sport->port.ignore_status_mask = 0;
952 if (termios->c_iflag & IGNPAR)
953 sport->port.ignore_status_mask |= URXD_PRERR;
954 if (termios->c_iflag & IGNBRK) {
955 sport->port.ignore_status_mask |= URXD_BRK;
956 /*
957 * If we're ignoring parity and break indicators,
958 * ignore overruns too (for real raw support).
959 */
960 if (termios->c_iflag & IGNPAR)
961 sport->port.ignore_status_mask |= URXD_OVRRUN;
962 }
963
964 del_timer_sync(&sport->timer);
965
966 /*
967 * Update the per-port timeout.
968 */
969 uart_update_timeout(port, termios->c_cflag, baud);
970
971 /*
972 * disable interrupts and drain transmitter
973 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100974 old_ucr1 = readl(sport->port.membase + UCR1);
975 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
976 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100978 while ( !(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 barrier();
980
981 /* then, disable everything */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100982 old_txrxen = readl(sport->port.membase + UCR2);
983 writel(old_txrxen & ~( UCR2_TXEN | UCR2_RXEN),
984 sport->port.membase + UCR2);
985 old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100987 if (USE_IRDA(sport)) {
988 /*
989 * use maximum available submodule frequency to
990 * avoid missing short pulses due to low sampling rate
991 */
Sascha Hauer036bb152008-07-05 10:02:44 +0200992 div = 1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100993 } else {
994 div = sport->port.uartclk / (baud * 16);
995 if (div > 7)
996 div = 7;
997 if (!div)
998 div = 1;
999 }
Sascha Hauer036bb152008-07-05 10:02:44 +02001000
Oskar Schirmer534fca02009-06-11 14:52:23 +01001001 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1002 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001003
Alan Coxeab4f5a2010-06-01 22:52:52 +02001004 tdiv64 = sport->port.uartclk;
1005 tdiv64 *= num;
1006 do_div(tdiv64, denom * 16 * div);
1007 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001008 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001009
Oskar Schirmer534fca02009-06-11 14:52:23 +01001010 num -= 1;
1011 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001012
1013 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001014 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Sascha Hauer036bb152008-07-05 10:02:44 +02001015 writel(ufcr, sport->port.membase + UFCR);
1016
Oskar Schirmer534fca02009-06-11 14:52:23 +01001017 writel(num, sport->port.membase + UBIR);
1018 writel(denom, sport->port.membase + UBMR);
1019
Shawn Guofe6b5402011-06-25 02:04:33 +08001020 if (is_imx21_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001021 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001022 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001024 writel(old_ucr1, sport->port.membase + UCR1);
1025
1026 /* set the parity, stop bits and data size */
1027 writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
1029 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1030 imx_enable_ms(&sport->port);
1031
1032 spin_unlock_irqrestore(&sport->port.lock, flags);
1033}
1034
1035static const char *imx_type(struct uart_port *port)
1036{
1037 struct imx_port *sport = (struct imx_port *)port;
1038
1039 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1040}
1041
1042/*
1043 * Release the memory region(s) being used by 'port'.
1044 */
1045static void imx_release_port(struct uart_port *port)
1046{
Sascha Hauer3d454442008-04-17 08:47:32 +01001047 struct platform_device *pdev = to_platform_device(port->dev);
1048 struct resource *mmres;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049
Sascha Hauer3d454442008-04-17 08:47:32 +01001050 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Joe Perches28f65c112011-06-09 09:13:32 -07001051 release_mem_region(mmres->start, resource_size(mmres));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052}
1053
1054/*
1055 * Request the memory region(s) being used by 'port'.
1056 */
1057static int imx_request_port(struct uart_port *port)
1058{
Sascha Hauer3d454442008-04-17 08:47:32 +01001059 struct platform_device *pdev = to_platform_device(port->dev);
1060 struct resource *mmres;
1061 void *ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062
Sascha Hauer3d454442008-04-17 08:47:32 +01001063 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1064 if (!mmres)
1065 return -ENODEV;
1066
Joe Perches28f65c112011-06-09 09:13:32 -07001067 ret = request_mem_region(mmres->start, resource_size(mmres), "imx-uart");
Sascha Hauer3d454442008-04-17 08:47:32 +01001068
1069 return ret ? 0 : -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070}
1071
1072/*
1073 * Configure/autoconfigure the port.
1074 */
1075static void imx_config_port(struct uart_port *port, int flags)
1076{
1077 struct imx_port *sport = (struct imx_port *)port;
1078
1079 if (flags & UART_CONFIG_TYPE &&
1080 imx_request_port(&sport->port) == 0)
1081 sport->port.type = PORT_IMX;
1082}
1083
1084/*
1085 * Verify the new serial_struct (for TIOCSSERIAL).
1086 * The only change we allow are to the flags and type, and
1087 * even then only between PORT_IMX and PORT_UNKNOWN
1088 */
1089static int
1090imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1091{
1092 struct imx_port *sport = (struct imx_port *)port;
1093 int ret = 0;
1094
1095 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1096 ret = -EINVAL;
1097 if (sport->port.irq != ser->irq)
1098 ret = -EINVAL;
1099 if (ser->io_type != UPIO_MEM)
1100 ret = -EINVAL;
1101 if (sport->port.uartclk / 16 != ser->baud_base)
1102 ret = -EINVAL;
1103 if ((void *)sport->port.mapbase != ser->iomem_base)
1104 ret = -EINVAL;
1105 if (sport->port.iobase != ser->port)
1106 ret = -EINVAL;
1107 if (ser->hub6 != 0)
1108 ret = -EINVAL;
1109 return ret;
1110}
1111
1112static struct uart_ops imx_pops = {
1113 .tx_empty = imx_tx_empty,
1114 .set_mctrl = imx_set_mctrl,
1115 .get_mctrl = imx_get_mctrl,
1116 .stop_tx = imx_stop_tx,
1117 .start_tx = imx_start_tx,
1118 .stop_rx = imx_stop_rx,
1119 .enable_ms = imx_enable_ms,
1120 .break_ctl = imx_break_ctl,
1121 .startup = imx_startup,
1122 .shutdown = imx_shutdown,
1123 .set_termios = imx_set_termios,
1124 .type = imx_type,
1125 .release_port = imx_release_port,
1126 .request_port = imx_request_port,
1127 .config_port = imx_config_port,
1128 .verify_port = imx_verify_port,
1129};
1130
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001131static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
1133#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001134static void imx_console_putchar(struct uart_port *port, int ch)
1135{
1136 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001137
Shawn Guofe6b5402011-06-25 02:04:33 +08001138 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001139 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001140
1141 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001142}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
1144/*
1145 * Interrupts are disabled on entering
1146 */
1147static void
1148imx_console_write(struct console *co, const char *s, unsigned int count)
1149{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001150 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001151 struct imx_port_ucrs old_ucr;
1152 unsigned int ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
1154 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001155 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001157 imx_port_ucrs_save(&sport->port, &old_ucr);
1158 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159
Shawn Guofe6b5402011-06-25 02:04:33 +08001160 if (is_imx1_uart(sport))
1161 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001162 ucr1 |= UCR1_UARTEN;
1163 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1164
1165 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001166
Dirk Behme0ad5a812011-12-22 09:57:52 +01001167 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
Russell Kingd3587882006-03-20 20:00:09 +00001169 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170
1171 /*
1172 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001173 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001175 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
Dirk Behme0ad5a812011-12-22 09:57:52 +01001177 imx_port_ucrs_restore(&sport->port, &old_ucr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178}
1179
1180/*
1181 * If the port was already initialised (eg, by a boot loader),
1182 * try to determine the current setup.
1183 */
1184static void __init
1185imx_console_get_options(struct imx_port *sport, int *baud,
1186 int *parity, int *bits)
1187{
Sascha Hauer587897f2005-04-29 22:46:40 +01001188
Roel Kluin2e2eb502009-12-09 12:31:36 -08001189 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 /* ok, the port was enabled */
1191 unsigned int ucr2, ubir,ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001192 unsigned int baud_raw;
1193 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001195 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
1197 *parity = 'n';
1198 if (ucr2 & UCR2_PREN) {
1199 if (ucr2 & UCR2_PROE)
1200 *parity = 'o';
1201 else
1202 *parity = 'e';
1203 }
1204
1205 if (ucr2 & UCR2_WS)
1206 *bits = 8;
1207 else
1208 *bits = 7;
1209
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001210 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1211 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001213 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001214 if (ucfr_rfdiv == 6)
1215 ucfr_rfdiv = 7;
1216 else
1217 ucfr_rfdiv = 6 - ucfr_rfdiv;
1218
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001219 uartclk = clk_get_rate(sport->clk);
Sascha Hauer587897f2005-04-29 22:46:40 +01001220 uartclk /= ucfr_rfdiv;
1221
1222 { /*
1223 * The next code provides exact computation of
1224 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1225 * without need of float support or long long division,
1226 * which would be required to prevent 32bit arithmetic overflow
1227 */
1228 unsigned int mul = ubir + 1;
1229 unsigned int div = 16 * (ubmr + 1);
1230 unsigned int rem = uartclk % div;
1231
1232 baud_raw = (uartclk / div) * mul;
1233 baud_raw += (rem * mul + div / 2) / div;
1234 *baud = (baud_raw + 50) / 100 * 100;
1235 }
1236
1237 if(*baud != baud_raw)
1238 printk(KERN_INFO "Serial: Console IMX rounded baud rate from %d to %d\n",
1239 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 }
1241}
1242
1243static int __init
1244imx_console_setup(struct console *co, char *options)
1245{
1246 struct imx_port *sport;
1247 int baud = 9600;
1248 int bits = 8;
1249 int parity = 'n';
1250 int flow = 'n';
1251
1252 /*
1253 * Check whether an invalid uart number has been specified, and
1254 * if so, search for the first available port that does have
1255 * console support.
1256 */
1257 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1258 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001259 sport = imx_ports[co->index];
Eric Lammertse76afc42009-05-19 20:53:20 -04001260 if(sport == NULL)
1261 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
1263 if (options)
1264 uart_parse_options(options, &baud, &parity, &bits, &flow);
1265 else
1266 imx_console_get_options(sport, &baud, &parity, &bits);
1267
Sascha Hauer587897f2005-04-29 22:46:40 +01001268 imx_setup_ufcr(sport, 0);
1269
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 return uart_set_options(&sport->port, co, baud, parity, bits, flow);
1271}
1272
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001273static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001275 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 .write = imx_console_write,
1277 .device = uart_console_device,
1278 .setup = imx_console_setup,
1279 .flags = CON_PRINTBUFFER,
1280 .index = -1,
1281 .data = &imx_reg,
1282};
1283
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284#define IMX_CONSOLE &imx_console
1285#else
1286#define IMX_CONSOLE NULL
1287#endif
1288
1289static struct uart_driver imx_reg = {
1290 .owner = THIS_MODULE,
1291 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001292 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 .major = SERIAL_IMX_MAJOR,
1294 .minor = MINOR_START,
1295 .nr = ARRAY_SIZE(imx_ports),
1296 .cons = IMX_CONSOLE,
1297};
1298
Russell King3ae5eae2005-11-09 22:32:44 +00001299static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001301 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001302 unsigned int val;
1303
1304 /* enable wakeup from i.MX UART */
1305 val = readl(sport->port.membase + UCR3);
1306 val |= UCR3_AWAKEN;
1307 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001309 if (sport)
1310 uart_suspend_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001312 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313}
1314
Russell King3ae5eae2005-11-09 22:32:44 +00001315static int serial_imx_resume(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001317 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001318 unsigned int val;
1319
1320 /* disable wakeup from i.MX UART */
1321 val = readl(sport->port.membase + UCR3);
1322 val &= ~UCR3_AWAKEN;
1323 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001325 if (sport)
1326 uart_resume_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001328 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329}
1330
Shawn Guo22698aa2011-06-25 02:04:34 +08001331#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001332/*
1333 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1334 * could successfully get all information from dt or a negative errno.
1335 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001336static int serial_imx_probe_dt(struct imx_port *sport,
1337 struct platform_device *pdev)
1338{
1339 struct device_node *np = pdev->dev.of_node;
1340 const struct of_device_id *of_id =
1341 of_match_device(imx_uart_dt_ids, &pdev->dev);
Shawn Guoff059672011-09-22 14:48:13 +08001342 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001343
1344 if (!np)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001345 /* no device tree device */
1346 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001347
Shawn Guoff059672011-09-22 14:48:13 +08001348 ret = of_alias_get_id(np, "serial");
1349 if (ret < 0) {
1350 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001351 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001352 }
1353 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001354
1355 if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
1356 sport->have_rtscts = 1;
1357
1358 if (of_get_property(np, "fsl,irda-mode", NULL))
1359 sport->use_irda = 1;
1360
1361 sport->devdata = of_id->data;
1362
1363 return 0;
1364}
1365#else
1366static inline int serial_imx_probe_dt(struct imx_port *sport,
1367 struct platform_device *pdev)
1368{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001369 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001370}
1371#endif
1372
1373static void serial_imx_probe_pdata(struct imx_port *sport,
1374 struct platform_device *pdev)
1375{
1376 struct imxuart_platform_data *pdata = pdev->dev.platform_data;
1377
1378 sport->port.line = pdev->id;
1379 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
1380
1381 if (!pdata)
1382 return;
1383
1384 if (pdata->flags & IMXUART_HAVE_RTSCTS)
1385 sport->have_rtscts = 1;
1386
1387 if (pdata->flags & IMXUART_IRDA)
1388 sport->use_irda = 1;
1389}
1390
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001391static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001393 struct imx_port *sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01001394 struct imxuart_platform_data *pdata;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001395 void __iomem *base;
1396 int ret = 0;
1397 struct resource *res;
Sascha Hauer5b802342006-05-04 14:07:42 +01001398
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001399 sport = kzalloc(sizeof(*sport), GFP_KERNEL);
1400 if (!sport)
1401 return -ENOMEM;
1402
Shawn Guo22698aa2011-06-25 02:04:34 +08001403 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001404 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08001405 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001406 else if (ret < 0)
1407 goto free;
Shawn Guo22698aa2011-06-25 02:04:34 +08001408
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001409 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1410 if (!res) {
1411 ret = -ENODEV;
1412 goto free;
1413 }
1414
1415 base = ioremap(res->start, PAGE_SIZE);
1416 if (!base) {
1417 ret = -ENOMEM;
1418 goto free;
1419 }
1420
1421 sport->port.dev = &pdev->dev;
1422 sport->port.mapbase = res->start;
1423 sport->port.membase = base;
1424 sport->port.type = PORT_IMX,
1425 sport->port.iotype = UPIO_MEM;
1426 sport->port.irq = platform_get_irq(pdev, 0);
1427 sport->rxirq = platform_get_irq(pdev, 0);
1428 sport->txirq = platform_get_irq(pdev, 1);
1429 sport->rtsirq = platform_get_irq(pdev, 2);
1430 sport->port.fifosize = 32;
1431 sport->port.ops = &imx_pops;
1432 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001433 init_timer(&sport->timer);
1434 sport->timer.function = imx_timeout;
1435 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001436
Sascha Hauere65fb002009-02-16 14:29:10 +01001437 sport->clk = clk_get(&pdev->dev, "uart");
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001438 if (IS_ERR(sport->clk)) {
1439 ret = PTR_ERR(sport->clk);
1440 goto unmap;
1441 }
1442 clk_enable(sport->clk);
1443
1444 sport->port.uartclk = clk_get_rate(sport->clk);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001445
Shawn Guo22698aa2011-06-25 02:04:34 +08001446 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01001447
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001448 pdata = pdev->dev.platform_data;
Baruch Siachbbcd18d2009-12-21 16:26:46 -08001449 if (pdata && pdata->init) {
Darius Augulisc45e7d72008-09-02 10:19:29 +02001450 ret = pdata->init(pdev);
1451 if (ret)
1452 goto clkput;
1453 }
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001454
Daniel Glöckner9f322ad2009-06-11 14:39:21 +01001455 ret = uart_add_one_port(&imx_reg, &sport->port);
1456 if (ret)
1457 goto deinit;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001458 platform_set_drvdata(pdev, &sport->port);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001459
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 return 0;
Daniel Glöckner9f322ad2009-06-11 14:39:21 +01001461deinit:
Baruch Siachbbcd18d2009-12-21 16:26:46 -08001462 if (pdata && pdata->exit)
Daniel Glöckner9f322ad2009-06-11 14:39:21 +01001463 pdata->exit(pdev);
Darius Augulisc45e7d72008-09-02 10:19:29 +02001464clkput:
1465 clk_put(sport->clk);
1466 clk_disable(sport->clk);
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001467unmap:
1468 iounmap(sport->port.membase);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001469free:
1470 kfree(sport);
1471
1472 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473}
1474
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001475static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001477 struct imxuart_platform_data *pdata;
1478 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001480 pdata = pdev->dev.platform_data;
1481
1482 platform_set_drvdata(pdev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001484 if (sport) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 uart_remove_one_port(&imx_reg, &sport->port);
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001486 clk_put(sport->clk);
1487 }
1488
1489 clk_disable(sport->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Baruch Siachbbcd18d2009-12-21 16:26:46 -08001491 if (pdata && pdata->exit)
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001492 pdata->exit(pdev);
1493
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001494 iounmap(sport->port.membase);
1495 kfree(sport);
1496
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 return 0;
1498}
1499
Russell King3ae5eae2005-11-09 22:32:44 +00001500static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001501 .probe = serial_imx_probe,
1502 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503
1504 .suspend = serial_imx_suspend,
1505 .resume = serial_imx_resume,
Shawn Guofe6b5402011-06-25 02:04:33 +08001506 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00001507 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001508 .name = "imx-uart",
Kay Sieverse169c132008-04-15 14:34:35 -07001509 .owner = THIS_MODULE,
Shawn Guo22698aa2011-06-25 02:04:34 +08001510 .of_match_table = imx_uart_dt_ids,
Russell King3ae5eae2005-11-09 22:32:44 +00001511 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512};
1513
1514static int __init imx_serial_init(void)
1515{
1516 int ret;
1517
1518 printk(KERN_INFO "Serial: IMX driver\n");
1519
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 ret = uart_register_driver(&imx_reg);
1521 if (ret)
1522 return ret;
1523
Russell King3ae5eae2005-11-09 22:32:44 +00001524 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 if (ret != 0)
1526 uart_unregister_driver(&imx_reg);
1527
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01001528 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529}
1530
1531static void __exit imx_serial_exit(void)
1532{
Russell Kingc889b892005-11-21 17:05:21 +00001533 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01001534 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535}
1536
1537module_init(imx_serial_init);
1538module_exit(imx_serial_exit);
1539
1540MODULE_AUTHOR("Sascha Hauer");
1541MODULE_DESCRIPTION("IMX generic serial port driver");
1542MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07001543MODULE_ALIAS("platform:imx-uart");