blob: cd17250955319563d04bbf795ef444ad169a0307 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Matthew Wilcox8de05532011-05-12 13:50:28 -040016#include <linux/bitops.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050027#include <linux/pci.h>
Matthew Wilcoxbe7b6272011-02-06 07:53:23 -050028#include <linux/poison.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Christoph Hellwig2d55cd52016-02-29 15:59:46 +010030#include <linux/timer.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050031#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080032#include <linux/io-64-nonatomic-lo-hi.h>
Keith Busch1d277a62015-10-15 14:10:52 +020033#include <asm/unaligned.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070034#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090035
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020036#include "nvme.h"
37
Keith Busch9d43cf62014-05-13 11:42:02 -060038#define NVME_Q_DEPTH 1024
Jens Axboed31af0a2015-03-06 12:56:13 -070039#define NVME_AQ_DEPTH 256
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050040#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
41#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070042
Christoph Hellwigadf68f22015-11-28 15:42:28 +010043/*
44 * We handle AEN commands ourselves and don't even let the
45 * block layer know about them.
46 */
Christoph Hellwigf866fc422016-04-26 13:52:00 +020047#define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AERS)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050048
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050049static int use_threaded_interrupts;
50module_param(use_threaded_interrupts, int, 0);
51
Jon Derrick8ffaadf2015-07-20 10:14:09 -060052static bool use_cmb_sqes = true;
53module_param(use_cmb_sqes, bool, 0644);
54MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
55
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020056static unsigned int max_host_mem_size_mb = 128;
57module_param(max_host_mem_size_mb, uint, 0444);
58MODULE_PARM_DESC(max_host_mem_size_mb,
59 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
60
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010061struct nvme_dev;
62struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070063
Keith Busch4cc06522015-06-05 10:30:08 -060064static int nvme_reset(struct nvme_dev *dev);
Jens Axboea0fa9642015-11-03 20:37:26 -070065static void nvme_process_cq(struct nvme_queue *nvmeq);
Keith Buscha5cdb682016-01-12 14:41:18 -070066static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070067
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050068/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010069 * Represents an NVM Express device. Each nvme_dev is a PCI function.
70 */
71struct nvme_dev {
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010072 struct nvme_queue **queues;
73 struct blk_mq_tag_set tagset;
74 struct blk_mq_tag_set admin_tagset;
75 u32 __iomem *dbs;
76 struct device *dev;
77 struct dma_pool *prp_page_pool;
78 struct dma_pool *prp_small_pool;
79 unsigned queue_count;
80 unsigned online_queues;
81 unsigned max_qid;
82 int q_depth;
83 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010084 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080085 unsigned long bar_mapped_size;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010086 struct work_struct reset_work;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010087 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010088 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010089 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010090 void __iomem *cmb;
91 dma_addr_t cmb_dma_addr;
92 u64 cmb_size;
93 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060094 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010095 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -070096 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020097
98 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -030099 u32 *dbbuf_dbs;
100 dma_addr_t dbbuf_dbs_dma_addr;
101 u32 *dbbuf_eis;
102 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200103
104 /* host memory buffer support: */
105 u64 host_mem_size;
106 u32 nr_host_mem_descs;
107 struct nvme_host_mem_buf_desc *host_mem_descs;
108 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500109};
110
Helen Koikef9f38e32017-04-10 12:51:07 -0300111static inline unsigned int sq_idx(unsigned int qid, u32 stride)
112{
113 return qid * 2 * stride;
114}
115
116static inline unsigned int cq_idx(unsigned int qid, u32 stride)
117{
118 return (qid * 2 + 1) * stride;
119}
120
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100121static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
122{
123 return container_of(ctrl, struct nvme_dev, ctrl);
124}
125
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500126/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500127 * An NVM Express queue. Each device has at least two (one for admin
128 * commands and one for I/O commands).
129 */
130struct nvme_queue {
131 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500132 struct nvme_dev *dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500133 spinlock_t q_lock;
134 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600135 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500136 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600137 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500138 dma_addr_t sq_dma_addr;
139 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500140 u32 __iomem *q_db;
141 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700142 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500143 u16 sq_tail;
144 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700145 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400146 u8 cq_phase;
147 u8 cqe_seen;
Helen Koikef9f38e32017-04-10 12:51:07 -0300148 u32 *dbbuf_sq_db;
149 u32 *dbbuf_cq_db;
150 u32 *dbbuf_sq_ei;
151 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500152};
153
154/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200155 * The nvme_iod describes the data in an I/O, including the list of PRP
156 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100157 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200158 * allocated to store the PRP list.
159 */
160struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800161 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100162 struct nvme_queue *nvmeq;
163 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200164 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200165 int nents; /* Used in scatterlist */
166 int length; /* Of data, in bytes */
167 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900168 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100169 struct scatterlist *sg;
170 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500171};
172
173/*
174 * Check we didin't inadvertently grow the command struct
175 */
176static inline void _nvme_check_size(void)
177{
178 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
179 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
180 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
181 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
182 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400183 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700184 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500185 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
186 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
187 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
188 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600189 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300190 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
191}
192
193static inline unsigned int nvme_dbbuf_size(u32 stride)
194{
195 return ((num_possible_cpus() + 1) * 8 * stride);
196}
197
198static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
199{
200 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
201
202 if (dev->dbbuf_dbs)
203 return 0;
204
205 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
206 &dev->dbbuf_dbs_dma_addr,
207 GFP_KERNEL);
208 if (!dev->dbbuf_dbs)
209 return -ENOMEM;
210 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
211 &dev->dbbuf_eis_dma_addr,
212 GFP_KERNEL);
213 if (!dev->dbbuf_eis) {
214 dma_free_coherent(dev->dev, mem_size,
215 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
216 dev->dbbuf_dbs = NULL;
217 return -ENOMEM;
218 }
219
220 return 0;
221}
222
223static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
224{
225 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
226
227 if (dev->dbbuf_dbs) {
228 dma_free_coherent(dev->dev, mem_size,
229 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
230 dev->dbbuf_dbs = NULL;
231 }
232 if (dev->dbbuf_eis) {
233 dma_free_coherent(dev->dev, mem_size,
234 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
235 dev->dbbuf_eis = NULL;
236 }
237}
238
239static void nvme_dbbuf_init(struct nvme_dev *dev,
240 struct nvme_queue *nvmeq, int qid)
241{
242 if (!dev->dbbuf_dbs || !qid)
243 return;
244
245 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
246 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
247 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
248 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
249}
250
251static void nvme_dbbuf_set(struct nvme_dev *dev)
252{
253 struct nvme_command c;
254
255 if (!dev->dbbuf_dbs)
256 return;
257
258 memset(&c, 0, sizeof(c));
259 c.dbbuf.opcode = nvme_admin_dbbuf;
260 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
261 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
262
263 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200264 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300265 /* Free memory and continue on */
266 nvme_dbbuf_dma_free(dev);
267 }
268}
269
270static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
271{
272 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
273}
274
275/* Update dbbuf and return true if an MMIO is required */
276static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
277 volatile u32 *dbbuf_ei)
278{
279 if (dbbuf_db) {
280 u16 old_value;
281
282 /*
283 * Ensure that the queue is written before updating
284 * the doorbell in memory
285 */
286 wmb();
287
288 old_value = *dbbuf_db;
289 *dbbuf_db = value;
290
291 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
292 return false;
293 }
294
295 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500296}
297
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700298/*
299 * Max size of iod being embedded in the request payload
300 */
301#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100302#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700303
304/*
305 * Will slightly overestimate the number of pages needed. This is OK
306 * as it only leads to a small amount of wasted memory for the lifetime of
307 * the I/O.
308 */
309static int nvme_npages(unsigned size, struct nvme_dev *dev)
310{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100311 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
312 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700313 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
314}
315
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100316static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
317 unsigned int size, unsigned int nseg)
318{
319 return sizeof(__le64 *) * nvme_npages(size, dev) +
320 sizeof(struct scatterlist) * nseg;
321}
322
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700323static unsigned int nvme_cmd_size(struct nvme_dev *dev)
324{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100325 return sizeof(struct nvme_iod) +
326 nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700327}
328
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700329static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
330 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500331{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700332 struct nvme_dev *dev = data;
333 struct nvme_queue *nvmeq = dev->queues[0];
334
Keith Busch42483222015-06-01 09:29:54 -0600335 WARN_ON(hctx_idx != 0);
336 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
337 WARN_ON(nvmeq->tags);
338
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700339 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600340 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700341 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500342}
343
Keith Busch4af0e212015-06-08 10:08:13 -0600344static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
345{
346 struct nvme_queue *nvmeq = hctx->driver_data;
347
348 nvmeq->tags = NULL;
349}
350
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600351static int nvme_admin_init_request(struct blk_mq_tag_set *set,
352 struct request *req, unsigned int hctx_idx,
353 unsigned int numa_node)
Keith Busch22404272013-07-15 15:02:20 -0600354{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600355 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100356 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700357 struct nvme_queue *nvmeq = dev->queues[0];
358
359 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100360 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700361 return 0;
Keith Busch22404272013-07-15 15:02:20 -0600362}
363
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700364static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
365 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500366{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700367 struct nvme_dev *dev = data;
Keith Busch42483222015-06-01 09:29:54 -0600368 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500369
Keith Busch42483222015-06-01 09:29:54 -0600370 if (!nvmeq->tags)
371 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500372
Keith Busch42483222015-06-01 09:29:54 -0600373 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700374 hctx->driver_data = nvmeq;
375 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500376}
377
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600378static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
379 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500380{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600381 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100382 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700383 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
384
385 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100386 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700387 return 0;
388}
389
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200390static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
391{
392 struct nvme_dev *dev = set->driver_data;
393
394 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
395}
396
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500397/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100398 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500399 * @nvmeq: The queue to use
400 * @cmd: The command to send
401 *
402 * Safe to use from interrupt context
403 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530404static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
405 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500406{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700407 u16 tail = nvmeq->sq_tail;
408
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600409 if (nvmeq->sq_cmds_io)
410 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
411 else
412 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
413
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500414 if (++tail == nvmeq->q_depth)
415 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300416 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
417 nvmeq->dbbuf_sq_ei))
418 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500419 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500420}
421
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100422static __le64 **iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700423{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100424 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700425 return (__le64 **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700426}
427
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200428static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500429{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100430 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700431 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100432 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500433
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100434 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
435 iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
436 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200437 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100438 } else {
439 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700440 }
441
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100442 iod->aborted = 0;
443 iod->npages = -1;
444 iod->nents = 0;
445 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700446
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200447 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700448}
449
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100450static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500451{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100452 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100453 const int last_prp = dev->ctrl.page_size / 8 - 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500454 int i;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100455 __le64 **list = iod_list(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500456 dma_addr_t prp_dma = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500457
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500458 if (iod->npages == 0)
459 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
460 for (i = 0; i < iod->npages; i++) {
461 __le64 *prp_list = list[i];
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500462 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
Matthew Wilcox091b6092011-02-10 09:56:01 -0500463 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500464 prp_dma = next_prp_dma;
465 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700466
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100467 if (iod->sg != iod->inline_sg)
468 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600469}
470
Keith Busch52b68d72015-02-23 09:16:21 -0700471#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700472static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
473{
474 if (be32_to_cpu(pi->ref_tag) == v)
475 pi->ref_tag = cpu_to_be32(p);
476}
477
478static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
479{
480 if (be32_to_cpu(pi->ref_tag) == p)
481 pi->ref_tag = cpu_to_be32(v);
482}
483
484/**
485 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
486 *
487 * The virtual start sector is the one that was originally submitted by the
488 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
489 * start sector may be different. Remap protection information to match the
490 * physical LBA on writes, and back to the original seed on reads.
491 *
492 * Type 0 and 3 do not have a ref tag, so no remapping required.
493 */
494static void nvme_dif_remap(struct request *req,
495 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
496{
497 struct nvme_ns *ns = req->rq_disk->private_data;
498 struct bio_integrity_payload *bip;
499 struct t10_pi_tuple *pi;
500 void *p, *pmap;
501 u32 i, nlb, ts, phys, virt;
502
503 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
504 return;
505
506 bip = bio_integrity(req->bio);
507 if (!bip)
508 return;
509
510 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700511
512 p = pmap;
513 virt = bip_get_seed(bip);
514 phys = nvme_block_nr(ns, blk_rq_pos(req));
515 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400516 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700517
518 for (i = 0; i < nlb; i++, virt++, phys++) {
519 pi = (struct t10_pi_tuple *)p;
520 dif_swap(phys, virt, pi);
521 p += ts;
522 }
523 kunmap_atomic(pmap);
524}
Keith Busch52b68d72015-02-23 09:16:21 -0700525#else /* CONFIG_BLK_DEV_INTEGRITY */
526static void nvme_dif_remap(struct request *req,
527 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
528{
529}
530static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
531{
532}
533static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
534{
535}
Keith Busch52b68d72015-02-23 09:16:21 -0700536#endif
537
Christoph Hellwigb131c612017-01-13 12:29:12 +0100538static bool nvme_setup_prps(struct nvme_dev *dev, struct request *req)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500539{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100540 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500541 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100542 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500543 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500544 int dma_len = sg_dma_len(sg);
545 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100546 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500547 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500548 __le64 *prp_list;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100549 __le64 **list = iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500550 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500551 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500552
Keith Busch1d090622014-06-23 11:34:01 -0600553 length -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500554 if (length <= 0)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200555 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500556
Keith Busch1d090622014-06-23 11:34:01 -0600557 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500558 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600559 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500560 } else {
561 sg = sg_next(sg);
562 dma_addr = sg_dma_address(sg);
563 dma_len = sg_dma_len(sg);
564 }
565
Keith Busch1d090622014-06-23 11:34:01 -0600566 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600567 iod->first_dma = dma_addr;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200568 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500569 }
570
Keith Busch1d090622014-06-23 11:34:01 -0600571 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500572 if (nprps <= (256 / 8)) {
573 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500574 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500575 } else {
576 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500577 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500578 }
579
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200580 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400581 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600582 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500583 iod->npages = -1;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200584 return false;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400585 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500586 list[0] = prp_list;
587 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500588 i = 0;
589 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600590 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500591 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200592 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500593 if (!prp_list)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200594 return false;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500595 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400596 prp_list[0] = old_prp_list[i - 1];
597 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
598 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500599 }
600 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600601 dma_len -= page_size;
602 dma_addr += page_size;
603 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500604 if (length <= 0)
605 break;
606 if (dma_len > 0)
607 continue;
608 BUG_ON(dma_len < 0);
609 sg = sg_next(sg);
610 dma_addr = sg_dma_address(sg);
611 dma_len = sg_dma_len(sg);
612 }
613
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200614 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500615}
616
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200617static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100618 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200619{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100620 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200621 struct request_queue *q = req->q;
622 enum dma_data_direction dma_dir = rq_data_dir(req) ?
623 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200624 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200625
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700626 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200627 iod->nents = blk_rq_map_sg(q, req, iod->sg);
628 if (!iod->nents)
629 goto out;
630
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200631 ret = BLK_STS_RESOURCE;
Mauricio Faria de Oliveira2b6b5352016-10-11 13:54:20 -0700632 if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
633 DMA_ATTR_NO_WARN))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200634 goto out;
635
Christoph Hellwigb131c612017-01-13 12:29:12 +0100636 if (!nvme_setup_prps(dev, req))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200637 goto out_unmap;
638
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200639 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200640 if (blk_integrity_rq(req)) {
641 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
642 goto out_unmap;
643
Christoph Hellwigbf684052015-10-26 17:12:51 +0900644 sg_init_table(&iod->meta_sg, 1);
645 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200646 goto out_unmap;
647
648 if (rq_data_dir(req))
649 nvme_dif_remap(req, nvme_dif_prep);
650
Christoph Hellwigbf684052015-10-26 17:12:51 +0900651 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200652 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200653 }
654
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200655 cmnd->rw.dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
656 cmnd->rw.dptr.prp2 = cpu_to_le64(iod->first_dma);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200657 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900658 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200659 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200660
661out_unmap:
662 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
663out:
664 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200665}
666
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100667static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100668{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100669 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100670 enum dma_data_direction dma_dir = rq_data_dir(req) ?
671 DMA_TO_DEVICE : DMA_FROM_DEVICE;
672
673 if (iod->nents) {
674 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
675 if (blk_integrity_rq(req)) {
676 if (!rq_data_dir(req))
677 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900678 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100679 }
680 }
681
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700682 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100683 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500684}
685
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700686/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200687 * NOTE: ns is NULL when called on the admin queue.
688 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200689static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700690 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600691{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700692 struct nvme_ns *ns = hctx->queue->queuedata;
693 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200694 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700695 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200696 struct nvme_command cmnd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200697 blk_status_t ret = BLK_STS_OK;
Keith Buschedd10d32014-04-03 16:45:23 -0600698
Keith Busche1e5e562015-02-19 13:39:03 -0700699 /*
700 * If formated with metadata, require the block layer provide a buffer
701 * unless this namespace is formated such that the metadata can be
702 * stripped/generated by the controller with PRACT=1.
703 */
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200704 if (ns && ns->ms && !blk_integrity_rq(req)) {
Keith Busch71feb362015-06-19 11:07:30 -0600705 if (!(ns->pi_type && ns->ms == 8) &&
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200706 !blk_rq_is_passthrough(req))
707 return BLK_STS_NOTSUPP;
Keith Busche1e5e562015-02-19 13:39:03 -0700708 }
709
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700710 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200711 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100712 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600713
Christoph Hellwigb131c612017-01-13 12:29:12 +0100714 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200715 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700716 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600717
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200718 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100719 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200720 if (ret)
721 goto out_cleanup_iod;
722 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700723
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100724 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200725
726 spin_lock_irq(&nvmeq->q_lock);
Keith Buschae1fba22016-02-11 13:05:42 -0700727 if (unlikely(nvmeq->cq_vector < 0)) {
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200728 ret = BLK_STS_IOERR;
Keith Buschae1fba22016-02-11 13:05:42 -0700729 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700730 goto out_cleanup_iod;
Keith Buschae1fba22016-02-11 13:05:42 -0700731 }
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200732 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700733 nvme_process_cq(nvmeq);
734 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200735 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700736out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100737 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700738out_free_cmd:
739 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200740 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500741}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500742
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200743static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100744{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100745 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100746
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200747 nvme_unmap_data(iod->nvmeq->dev, req);
748 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500749}
750
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100751/* We read the CQE phase first to check if the rest of the entry is valid */
752static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
753 u16 phase)
754{
755 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
756}
757
Jens Axboea0fa9642015-11-03 20:37:26 -0700758static void __nvme_process_cq(struct nvme_queue *nvmeq, unsigned int *tag)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500759{
Matthew Wilcox82123462011-01-20 13:24:06 -0500760 u16 head, phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500761
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500762 head = nvmeq->cq_head;
Matthew Wilcox82123462011-01-20 13:24:06 -0500763 phase = nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500764
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100765 while (nvme_cqe_valid(nvmeq, head, phase)) {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500766 struct nvme_completion cqe = nvmeq->cqes[head];
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100767 struct request *req;
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100768
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500769 if (++head == nvmeq->q_depth) {
770 head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -0500771 phase = !phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500772 }
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100773
Jens Axboea0fa9642015-11-03 20:37:26 -0700774 if (tag && *tag == cqe.command_id)
775 *tag = -1;
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100776
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100777 if (unlikely(cqe.command_id >= nvmeq->q_depth)) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700778 dev_warn(nvmeq->dev->ctrl.device,
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100779 "invalid id %d completed on queue %d\n",
780 cqe.command_id, le16_to_cpu(cqe.sq_id));
781 continue;
782 }
783
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100784 /*
785 * AEN requests are special as they don't time out and can
786 * survive any kind of queue freeze and often don't respond to
787 * aborts. We don't even bother to allocate a struct request
788 * for them but rather special case them here.
789 */
790 if (unlikely(nvmeq->qid == 0 &&
791 cqe.command_id >= NVME_AQ_BLKMQ_DEPTH)) {
Christoph Hellwig7bf58532016-11-10 07:32:34 -0800792 nvme_complete_async_event(&nvmeq->dev->ctrl,
793 cqe.status, &cqe.result);
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100794 continue;
795 }
796
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100797 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe.command_id);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200798 nvme_end_request(req, cqe.status, cqe.result);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500799 }
800
Matthew Wilcox82123462011-01-20 13:24:06 -0500801 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
Jens Axboea0fa9642015-11-03 20:37:26 -0700802 return;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500803
Keith Busch604e8c82015-11-20 08:38:13 -0700804 if (likely(nvmeq->cq_vector >= 0))
Helen Koikef9f38e32017-04-10 12:51:07 -0300805 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
806 nvmeq->dbbuf_cq_ei))
807 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500808 nvmeq->cq_head = head;
Matthew Wilcox82123462011-01-20 13:24:06 -0500809 nvmeq->cq_phase = phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500810
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400811 nvmeq->cqe_seen = 1;
Jens Axboea0fa9642015-11-03 20:37:26 -0700812}
813
814static void nvme_process_cq(struct nvme_queue *nvmeq)
815{
816 __nvme_process_cq(nvmeq, NULL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500817}
818
819static irqreturn_t nvme_irq(int irq, void *data)
820{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500821 irqreturn_t result;
822 struct nvme_queue *nvmeq = data;
823 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400824 nvme_process_cq(nvmeq);
825 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
826 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500827 spin_unlock(&nvmeq->q_lock);
828 return result;
829}
830
831static irqreturn_t nvme_irq_check(int irq, void *data)
832{
833 struct nvme_queue *nvmeq = data;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100834 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
835 return IRQ_WAKE_THREAD;
836 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500837}
838
Keith Busch7776db12017-02-24 17:59:28 -0500839static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -0700840{
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100841 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
Jens Axboea0fa9642015-11-03 20:37:26 -0700842 spin_lock_irq(&nvmeq->q_lock);
843 __nvme_process_cq(nvmeq, &tag);
844 spin_unlock_irq(&nvmeq->q_lock);
845
846 if (tag == -1)
847 return 1;
848 }
849
850 return 0;
851}
852
Keith Busch7776db12017-02-24 17:59:28 -0500853static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
854{
855 struct nvme_queue *nvmeq = hctx->driver_data;
856
857 return __nvme_poll(nvmeq, tag);
858}
859
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200860static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl, int aer_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500861{
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200862 struct nvme_dev *dev = to_nvme_dev(ctrl);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100863 struct nvme_queue *nvmeq = dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700864 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700865
866 memset(&c, 0, sizeof(c));
867 c.common.opcode = nvme_admin_async_event;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200868 c.common.command_id = NVME_AQ_BLKMQ_DEPTH + aer_idx;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700869
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100870 spin_lock_irq(&nvmeq->q_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200871 __nvme_submit_cmd(nvmeq, &c);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100872 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -0700873}
874
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500875static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
876{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500877 struct nvme_command c;
878
879 memset(&c, 0, sizeof(c));
880 c.delete_queue.opcode = opcode;
881 c.delete_queue.qid = cpu_to_le16(id);
882
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100883 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500884}
885
886static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
887 struct nvme_queue *nvmeq)
888{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500889 struct nvme_command c;
890 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
891
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200892 /*
893 * Note: we (ab)use the fact the the prp fields survive if no data
894 * is attached to the request.
895 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500896 memset(&c, 0, sizeof(c));
897 c.create_cq.opcode = nvme_admin_create_cq;
898 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
899 c.create_cq.cqid = cpu_to_le16(qid);
900 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
901 c.create_cq.cq_flags = cpu_to_le16(flags);
902 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
903
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100904 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500905}
906
907static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
908 struct nvme_queue *nvmeq)
909{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500910 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -0400911 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500912
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200913 /*
914 * Note: we (ab)use the fact the the prp fields survive if no data
915 * is attached to the request.
916 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500917 memset(&c, 0, sizeof(c));
918 c.create_sq.opcode = nvme_admin_create_sq;
919 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
920 c.create_sq.sqid = cpu_to_le16(qid);
921 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
922 c.create_sq.sq_flags = cpu_to_le16(flags);
923 c.create_sq.cqid = cpu_to_le16(qid);
924
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100925 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500926}
927
928static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
929{
930 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
931}
932
933static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
934{
935 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
936}
937
Christoph Hellwig2a842ac2017-06-03 09:38:04 +0200938static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400939{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100940 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
941 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400942
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200943 dev_warn(nvmeq->dev->ctrl.device,
944 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100945 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100946 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200947}
948
Keith Buschb2a0eb12017-06-07 20:32:50 +0200949static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
950{
951
952 /* If true, indicates loss of adapter communication, possibly by a
953 * NVMe Subsystem reset.
954 */
955 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
956
957 /* If there is a reset ongoing, we shouldn't reset again. */
958 if (dev->ctrl.state == NVME_CTRL_RESETTING)
959 return false;
960
961 /* We shouldn't reset unless the controller is on fatal error state
962 * _or_ if we lost the communication with it.
963 */
964 if (!(csts & NVME_CSTS_CFS) && !nssro)
965 return false;
966
967 /* If PCI error recovery process is happening, we cannot reset or
968 * the recovery mechanism will surely fail.
969 */
970 if (pci_channel_offline(to_pci_dev(dev->dev)))
971 return false;
972
973 return true;
974}
975
976static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
977{
978 /* Read a config register to help see what died. */
979 u16 pci_status;
980 int result;
981
982 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
983 &pci_status);
984 if (result == PCIBIOS_SUCCESSFUL)
985 dev_warn(dev->ctrl.device,
986 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
987 csts, pci_status);
988 else
989 dev_warn(dev->ctrl.device,
990 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
991 csts, result);
992}
993
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200994static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200995{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100996 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
997 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -0700998 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700999 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001000 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001001 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1002
1003 /*
1004 * Reset immediately if the controller is failed
1005 */
1006 if (nvme_should_reset(dev, csts)) {
1007 nvme_warn_reset(dev, csts);
1008 nvme_dev_disable(dev, false);
1009 nvme_reset(dev);
1010 return BLK_EH_HANDLED;
1011 }
Keith Buschc30341d2013-12-10 13:10:38 -07001012
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001013 /*
Keith Busch7776db12017-02-24 17:59:28 -05001014 * Did we miss an interrupt?
1015 */
1016 if (__nvme_poll(nvmeq, req->tag)) {
1017 dev_warn(dev->ctrl.device,
1018 "I/O %d QID %d timeout, completion polled\n",
1019 req->tag, nvmeq->qid);
1020 return BLK_EH_HANDLED;
1021 }
1022
1023 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001024 * Shutdown immediately if controller times out while starting. The
1025 * reset work will see the pci device disabled when it gets the forced
1026 * cancellation error. All outstanding requests are completed on
1027 * shutdown, so we return BLK_EH_HANDLED.
1028 */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02001029 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001030 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001031 "I/O %d QID %d timeout, disable controller\n",
1032 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001033 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001034 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001035 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001036 }
1037
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001038 /*
1039 * Shutdown the controller immediately and schedule a reset if the
1040 * command was already aborted once before and still hasn't been
1041 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001042 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001043 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001044 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001045 "I/O %d QID %d timeout, reset controller\n",
1046 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001047 nvme_dev_disable(dev, false);
Keith Buschc5f6ce92016-10-05 16:32:45 -04001048 nvme_reset(dev);
Keith Buschc30341d2013-12-10 13:10:38 -07001049
Keith Busche1569a12015-11-26 12:11:07 +01001050 /*
1051 * Mark the request as handled, since the inline shutdown
1052 * forces all outstanding requests to complete.
1053 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001054 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001055 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001056 }
Keith Buschc30341d2013-12-10 13:10:38 -07001057
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001058 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1059 atomic_inc(&dev->ctrl.abort_limit);
1060 return BLK_EH_RESET_TIMER;
1061 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001062 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001063
Keith Buschc30341d2013-12-10 13:10:38 -07001064 memset(&cmd, 0, sizeof(cmd));
1065 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001066 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001067 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001068
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001069 dev_warn(nvmeq->dev->ctrl.device,
1070 "I/O %d QID %d timeout, aborting\n",
1071 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001072
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001073 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001074 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001075 if (IS_ERR(abort_req)) {
1076 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001077 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001078 }
Keith Buschc30341d2013-12-10 13:10:38 -07001079
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001080 abort_req->timeout = ADMIN_TIMEOUT;
1081 abort_req->end_io_data = NULL;
1082 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001083
Keith Busch7a509a62015-01-07 18:55:53 -07001084 /*
1085 * The aborted req will be completed on receiving the abort req.
1086 * We enable the timer again. If hit twice, it'll cause a device reset,
1087 * as the device then is in a faulty state.
1088 */
Keith Busch07836e62015-02-19 10:34:48 -07001089 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001090}
1091
Keith Buschf435c282014-07-07 09:14:42 -06001092static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001093{
1094 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1095 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001096 if (nvmeq->sq_cmds)
1097 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001098 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1099 kfree(nvmeq);
1100}
1101
Keith Buscha1a5ef92013-12-16 13:50:00 -05001102static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001103{
1104 int i;
1105
Keith Buscha1a5ef92013-12-16 13:50:00 -05001106 for (i = dev->queue_count - 1; i >= lowest; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001107 struct nvme_queue *nvmeq = dev->queues[i];
Keith Busch22404272013-07-15 15:02:20 -06001108 dev->queue_count--;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001109 dev->queues[i] = NULL;
Keith Buschf435c282014-07-07 09:14:42 -06001110 nvme_free_queue(nvmeq);
kaoudis121c7ad2015-01-14 21:01:58 -07001111 }
Keith Busch22404272013-07-15 15:02:20 -06001112}
1113
Keith Busch4d115422013-12-10 13:10:40 -07001114/**
1115 * nvme_suspend_queue - put queue into suspended state
1116 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001117 */
1118static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001119{
Keith Busch2b25d982014-12-22 12:59:04 -07001120 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001121
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001122 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001123 if (nvmeq->cq_vector == -1) {
1124 spin_unlock_irq(&nvmeq->q_lock);
1125 return 1;
1126 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001127 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001128 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001129 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001130 spin_unlock_irq(&nvmeq->q_lock);
1131
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001132 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Keith Busch25646262016-01-04 09:10:57 -07001133 blk_mq_stop_hw_queues(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001134
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001135 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001136
Keith Busch4d115422013-12-10 13:10:40 -07001137 return 0;
1138}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001139
Keith Buscha5cdb682016-01-12 14:41:18 -07001140static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001141{
Keith Buscha5cdb682016-01-12 14:41:18 -07001142 struct nvme_queue *nvmeq = dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001143
1144 if (!nvmeq)
1145 return;
1146 if (nvme_suspend_queue(nvmeq))
1147 return;
1148
Keith Buscha5cdb682016-01-12 14:41:18 -07001149 if (shutdown)
1150 nvme_shutdown_ctrl(&dev->ctrl);
1151 else
1152 nvme_disable_ctrl(&dev->ctrl, lo_hi_readq(
1153 dev->bar + NVME_REG_CAP));
Keith Busch07836e62015-02-19 10:34:48 -07001154
1155 spin_lock_irq(&nvmeq->q_lock);
1156 nvme_process_cq(nvmeq);
1157 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001158}
1159
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001160static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1161 int entry_size)
1162{
1163 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001164 unsigned q_size_aligned = roundup(q_depth * entry_size,
1165 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001166
1167 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001168 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001169 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001170 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001171
1172 /*
1173 * Ensure the reduced q_depth is above some threshold where it
1174 * would be better to map queues in system memory with the
1175 * original depth
1176 */
1177 if (q_depth < 64)
1178 return -ENOMEM;
1179 }
1180
1181 return q_depth;
1182}
1183
1184static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1185 int qid, int depth)
1186{
1187 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001188 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1189 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001190 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1191 nvmeq->sq_cmds_io = dev->cmb + offset;
1192 } else {
1193 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1194 &nvmeq->sq_dma_addr, GFP_KERNEL);
1195 if (!nvmeq->sq_cmds)
1196 return -ENOMEM;
1197 }
1198
1199 return 0;
1200}
1201
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001202static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001203 int depth, int node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001204{
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001205 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1206 node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001207 if (!nvmeq)
1208 return NULL;
1209
Christoph Hellwige75ec752015-05-22 11:12:39 +02001210 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001211 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001212 if (!nvmeq->cqes)
1213 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001214
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001215 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001216 goto free_cqdma;
1217
Christoph Hellwige75ec752015-05-22 11:12:39 +02001218 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001219 nvmeq->dev = dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001220 spin_lock_init(&nvmeq->q_lock);
1221 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001222 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001223 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001224 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001225 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001226 nvmeq->cq_vector = -1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001227 dev->queues[qid] = nvmeq;
Jon Derrick36a7e992015-05-27 12:26:23 -06001228 dev->queue_count++;
1229
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001230 return nvmeq;
1231
1232 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001233 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001234 nvmeq->cq_dma_addr);
1235 free_nvmeq:
1236 kfree(nvmeq);
1237 return NULL;
1238}
1239
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001240static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001241{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001242 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1243 int nr = nvmeq->dev->ctrl.instance;
1244
1245 if (use_threaded_interrupts) {
1246 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1247 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1248 } else {
1249 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1250 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1251 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001252}
1253
Keith Busch22404272013-07-15 15:02:20 -06001254static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001255{
Keith Busch22404272013-07-15 15:02:20 -06001256 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001257
Keith Busch7be50e92014-09-10 15:48:47 -06001258 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001259 nvmeq->sq_tail = 0;
1260 nvmeq->cq_head = 0;
1261 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001262 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001263 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001264 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001265 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001266 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001267}
1268
1269static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1270{
1271 struct nvme_dev *dev = nvmeq->dev;
1272 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001273
Keith Busch2b25d982014-12-22 12:59:04 -07001274 nvmeq->cq_vector = qid - 1;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001275 result = adapter_alloc_cq(dev, qid, nvmeq);
1276 if (result < 0)
Keith Busch22404272013-07-15 15:02:20 -06001277 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001278
1279 result = adapter_alloc_sq(dev, qid, nvmeq);
1280 if (result < 0)
1281 goto release_cq;
1282
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001283 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001284 if (result < 0)
1285 goto release_sq;
1286
Keith Busch22404272013-07-15 15:02:20 -06001287 nvme_init_queue(nvmeq, qid);
Keith Busch22404272013-07-15 15:02:20 -06001288 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001289
1290 release_sq:
1291 adapter_delete_sq(dev, qid);
1292 release_cq:
1293 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001294 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001295}
1296
Eric Biggersf363b082017-03-30 13:39:16 -07001297static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001298 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001299 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001300 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001301 .exit_hctx = nvme_admin_exit_hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001302 .init_request = nvme_admin_init_request,
1303 .timeout = nvme_timeout,
1304};
1305
Eric Biggersf363b082017-03-30 13:39:16 -07001306static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001307 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001308 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001309 .init_hctx = nvme_init_hctx,
1310 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001311 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001312 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001313 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001314};
1315
Keith Buschea191d22015-01-07 18:55:49 -07001316static void nvme_dev_remove_admin(struct nvme_dev *dev)
1317{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001318 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001319 /*
1320 * If the controller was reset during removal, it's possible
1321 * user requests may be waiting on a stopped queue. Start the
1322 * queue to flush these to completion.
1323 */
1324 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001325 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001326 blk_mq_free_tag_set(&dev->admin_tagset);
1327 }
1328}
1329
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001330static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1331{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001332 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001333 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1334 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001335
1336 /*
1337 * Subtract one to leave an empty queue entry for 'Full Queue'
1338 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1339 */
1340 dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001341 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001342 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Jens Axboeac3dd5b2015-01-22 12:07:58 -07001343 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
Jens Axboed3484992017-01-13 14:43:58 -07001344 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001345 dev->admin_tagset.driver_data = dev;
1346
1347 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1348 return -ENOMEM;
1349
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001350 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1351 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001352 blk_mq_free_tag_set(&dev->admin_tagset);
1353 return -ENOMEM;
1354 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001355 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001356 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001357 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001358 return -ENODEV;
1359 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001360 } else
Keith Busch25646262016-01-04 09:10:57 -07001361 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001362
1363 return 0;
1364}
1365
Xu Yu97f6ef62017-05-24 16:39:55 +08001366static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1367{
1368 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1369}
1370
1371static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1372{
1373 struct pci_dev *pdev = to_pci_dev(dev->dev);
1374
1375 if (size <= dev->bar_mapped_size)
1376 return 0;
1377 if (size > pci_resource_len(pdev, 0))
1378 return -ENOMEM;
1379 if (dev->bar)
1380 iounmap(dev->bar);
1381 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1382 if (!dev->bar) {
1383 dev->bar_mapped_size = 0;
1384 return -ENOMEM;
1385 }
1386 dev->bar_mapped_size = size;
1387 dev->dbs = dev->bar + NVME_REG_DBS;
1388
1389 return 0;
1390}
1391
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001392static int nvme_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001393{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001394 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001395 u32 aqa;
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001396 u64 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001397 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001398
Xu Yu97f6ef62017-05-24 16:39:55 +08001399 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1400 if (result < 0)
1401 return result;
1402
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001403 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Keith Buschdfbac8c2015-08-10 15:20:40 -06001404 NVME_CAP_NSSRC(cap) : 0;
1405
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001406 if (dev->subsystem &&
1407 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1408 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001409
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001410 result = nvme_disable_ctrl(&dev->ctrl, cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001411 if (result < 0)
1412 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001413
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001414 nvmeq = dev->queues[0];
Keith Buschcd638942013-07-15 15:02:23 -06001415 if (!nvmeq) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001416 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1417 dev_to_node(dev->dev));
Keith Buschcd638942013-07-15 15:02:23 -06001418 if (!nvmeq)
1419 return -ENOMEM;
Keith Buschcd638942013-07-15 15:02:23 -06001420 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001421
1422 aqa = nvmeq->q_depth - 1;
1423 aqa |= aqa << 16;
1424
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001425 writel(aqa, dev->bar + NVME_REG_AQA);
1426 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1427 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001428
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001429 result = nvme_enable_ctrl(&dev->ctrl, cap);
Keith Busch025c5572013-05-01 13:07:51 -06001430 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001431 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001432
Keith Busch2b25d982014-12-22 12:59:04 -07001433 nvmeq->cq_vector = 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001434 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001435 if (result) {
1436 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001437 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001438 }
Keith Busch025c5572013-05-01 13:07:51 -06001439
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001440 return result;
1441}
1442
Christoph Hellwig749941f2015-11-26 11:46:39 +01001443static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001444{
Keith Busch949928c2015-12-17 17:08:15 -07001445 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001446 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001447
Christoph Hellwig749941f2015-11-26 11:46:39 +01001448 for (i = dev->queue_count; i <= dev->max_qid; i++) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001449 /* vector == qid - 1, match nvme_create_queue */
1450 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1451 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001452 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001453 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001454 }
1455 }
Keith Busch42f61422014-03-24 10:46:25 -06001456
Keith Busch949928c2015-12-17 17:08:15 -07001457 max = min(dev->max_qid, dev->queue_count - 1);
1458 for (i = dev->online_queues; i <= max; i++) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001459 ret = nvme_create_queue(dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001460 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001461 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001462 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001463
1464 /*
1465 * Ignore failing Create SQ/CQ commands, we can continue with less
1466 * than the desired aount of queues, and even a controller without
1467 * I/O queues an still be used to issue admin commands. This might
1468 * be useful to upgrade a buggy firmware for example.
1469 */
1470 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001471}
1472
Stephen Bates202021c2016-10-05 20:01:12 -06001473static ssize_t nvme_cmb_show(struct device *dev,
1474 struct device_attribute *attr,
1475 char *buf)
1476{
1477 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1478
Stephen Batesc9658092016-12-16 11:54:50 -07001479 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001480 ndev->cmbloc, ndev->cmbsz);
1481}
1482static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1483
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001484static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1485{
1486 u64 szu, size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001487 resource_size_t bar_size;
1488 struct pci_dev *pdev = to_pci_dev(dev->dev);
1489 void __iomem *cmb;
1490 dma_addr_t dma_addr;
1491
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001492 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001493 if (!(NVME_CMB_SZ(dev->cmbsz)))
1494 return NULL;
Stephen Bates202021c2016-10-05 20:01:12 -06001495 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001496
Stephen Bates202021c2016-10-05 20:01:12 -06001497 if (!use_cmb_sqes)
1498 return NULL;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001499
1500 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1501 size = szu * NVME_CMB_SZ(dev->cmbsz);
Stephen Bates202021c2016-10-05 20:01:12 -06001502 offset = szu * NVME_CMB_OFST(dev->cmbloc);
1503 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(dev->cmbloc));
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001504
1505 if (offset > bar_size)
1506 return NULL;
1507
1508 /*
1509 * Controllers may support a CMB size larger than their BAR,
1510 * for example, due to being behind a bridge. Reduce the CMB to
1511 * the reported size of the BAR
1512 */
1513 if (size > bar_size - offset)
1514 size = bar_size - offset;
1515
Stephen Bates202021c2016-10-05 20:01:12 -06001516 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(dev->cmbloc)) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001517 cmb = ioremap_wc(dma_addr, size);
1518 if (!cmb)
1519 return NULL;
1520
1521 dev->cmb_dma_addr = dma_addr;
1522 dev->cmb_size = size;
1523 return cmb;
1524}
1525
1526static inline void nvme_release_cmb(struct nvme_dev *dev)
1527{
1528 if (dev->cmb) {
1529 iounmap(dev->cmb);
1530 dev->cmb = NULL;
Jon Derrickf63572d2017-05-05 14:52:06 -06001531 if (dev->cmbsz) {
1532 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1533 &dev_attr_cmb.attr, NULL);
1534 dev->cmbsz = 0;
1535 }
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001536 }
1537}
1538
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001539static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
1540{
1541 size_t len = dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs);
1542 struct nvme_command c;
1543 u64 dma_addr;
1544 int ret;
1545
1546 dma_addr = dma_map_single(dev->dev, dev->host_mem_descs, len,
1547 DMA_TO_DEVICE);
1548 if (dma_mapping_error(dev->dev, dma_addr))
1549 return -ENOMEM;
1550
1551 memset(&c, 0, sizeof(c));
1552 c.features.opcode = nvme_admin_set_features;
1553 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1554 c.features.dword11 = cpu_to_le32(bits);
1555 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1556 ilog2(dev->ctrl.page_size));
1557 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1558 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1559 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1560
1561 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1562 if (ret) {
1563 dev_warn(dev->ctrl.device,
1564 "failed to set host mem (err %d, flags %#x).\n",
1565 ret, bits);
1566 }
1567 dma_unmap_single(dev->dev, dma_addr, len, DMA_TO_DEVICE);
1568 return ret;
1569}
1570
1571static void nvme_free_host_mem(struct nvme_dev *dev)
1572{
1573 int i;
1574
1575 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1576 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1577 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1578
1579 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1580 le64_to_cpu(desc->addr));
1581 }
1582
1583 kfree(dev->host_mem_desc_bufs);
1584 dev->host_mem_desc_bufs = NULL;
1585 kfree(dev->host_mem_descs);
1586 dev->host_mem_descs = NULL;
1587}
1588
1589static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1590{
1591 struct nvme_host_mem_buf_desc *descs;
1592 u32 chunk_size, max_entries, i = 0;
1593 void **bufs;
1594 u64 size, tmp;
1595
1596 /* start big and work our way down */
1597 chunk_size = min(preferred, (u64)PAGE_SIZE << MAX_ORDER);
1598retry:
1599 tmp = (preferred + chunk_size - 1);
1600 do_div(tmp, chunk_size);
1601 max_entries = tmp;
1602 descs = kcalloc(max_entries, sizeof(*descs), GFP_KERNEL);
1603 if (!descs)
1604 goto out;
1605
1606 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1607 if (!bufs)
1608 goto out_free_descs;
1609
1610 for (size = 0; size < preferred; size += chunk_size) {
1611 u32 len = min_t(u64, chunk_size, preferred - size);
1612 dma_addr_t dma_addr;
1613
1614 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1615 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1616 if (!bufs[i])
1617 break;
1618
1619 descs[i].addr = cpu_to_le64(dma_addr);
1620 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1621 i++;
1622 }
1623
1624 if (!size || (min && size < min)) {
1625 dev_warn(dev->ctrl.device,
1626 "failed to allocate host memory buffer.\n");
1627 goto out_free_bufs;
1628 }
1629
1630 dev_info(dev->ctrl.device,
1631 "allocated %lld MiB host memory buffer.\n",
1632 size >> ilog2(SZ_1M));
1633 dev->nr_host_mem_descs = i;
1634 dev->host_mem_size = size;
1635 dev->host_mem_descs = descs;
1636 dev->host_mem_desc_bufs = bufs;
1637 return 0;
1638
1639out_free_bufs:
1640 while (--i >= 0) {
1641 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1642
1643 dma_free_coherent(dev->dev, size, bufs[i],
1644 le64_to_cpu(descs[i].addr));
1645 }
1646
1647 kfree(bufs);
1648out_free_descs:
1649 kfree(descs);
1650out:
1651 /* try a smaller chunk size if we failed early */
1652 if (chunk_size >= PAGE_SIZE * 2 && (i == 0 || size < min)) {
1653 chunk_size /= 2;
1654 goto retry;
1655 }
1656 dev->host_mem_descs = NULL;
1657 return -ENOMEM;
1658}
1659
1660static void nvme_setup_host_mem(struct nvme_dev *dev)
1661{
1662 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1663 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1664 u64 min = (u64)dev->ctrl.hmmin * 4096;
1665 u32 enable_bits = NVME_HOST_MEM_ENABLE;
1666
1667 preferred = min(preferred, max);
1668 if (min > max) {
1669 dev_warn(dev->ctrl.device,
1670 "min host memory (%lld MiB) above limit (%d MiB).\n",
1671 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1672 nvme_free_host_mem(dev);
1673 return;
1674 }
1675
1676 /*
1677 * If we already have a buffer allocated check if we can reuse it.
1678 */
1679 if (dev->host_mem_descs) {
1680 if (dev->host_mem_size >= min)
1681 enable_bits |= NVME_HOST_MEM_RETURN;
1682 else
1683 nvme_free_host_mem(dev);
1684 }
1685
1686 if (!dev->host_mem_descs) {
1687 if (nvme_alloc_host_mem(dev, min, preferred))
1688 return;
1689 }
1690
1691 if (nvme_set_host_mem(dev, enable_bits))
1692 nvme_free_host_mem(dev);
1693}
1694
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001695static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001696{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001697 struct nvme_queue *adminq = dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001698 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001699 int result, nr_io_queues;
1700 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001701
Keith Busch2800b8e2016-05-13 12:38:09 -06001702 nr_io_queues = num_online_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001703 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1704 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001705 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001706
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001707 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001708 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001709
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001710 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1711 result = nvme_cmb_qdepth(dev, nr_io_queues,
1712 sizeof(struct nvme_command));
1713 if (result > 0)
1714 dev->q_depth = result;
1715 else
1716 nvme_release_cmb(dev);
1717 }
1718
Xu Yu97f6ef62017-05-24 16:39:55 +08001719 do {
1720 size = db_bar_size(dev, nr_io_queues);
1721 result = nvme_remap_bar(dev, size);
1722 if (!result)
1723 break;
1724 if (!--nr_io_queues)
1725 return -ENOMEM;
1726 } while (1);
1727 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001728
Keith Busch9d713c22013-07-15 15:02:24 -06001729 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001730 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001731
Jens Axboee32efbf2014-11-14 09:49:26 -07001732 /*
1733 * If we enable msix early due to not intx, disable it again before
1734 * setting up the full range we need.
1735 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001736 pci_free_irq_vectors(pdev);
1737 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1738 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1739 if (nr_io_queues <= 0)
1740 return -EIO;
1741 dev->max_qid = nr_io_queues;
Matthew Wilcox1b234842011-01-20 13:01:49 -05001742
Matthew Wilcox063a8092013-06-20 10:53:48 -04001743 /*
1744 * Should investigate if there's a performance win from allocating
1745 * more queues than interrupt vectors; it might allow the submission
1746 * path to scale better, even if the receive path is limited by the
1747 * number of interrupts.
1748 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001749
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001750 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001751 if (result) {
1752 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001753 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001754 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001755 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001756}
1757
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001758static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001759{
1760 struct nvme_queue *nvmeq = req->end_io_data;
1761
1762 blk_mq_free_request(req);
1763 complete(&nvmeq->dev->ioq_wait);
1764}
1765
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001766static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001767{
1768 struct nvme_queue *nvmeq = req->end_io_data;
1769
1770 if (!error) {
1771 unsigned long flags;
1772
Ming Lin2e39e0f2016-04-05 10:32:04 -07001773 /*
1774 * We might be called with the AQ q_lock held
1775 * and the I/O queue q_lock should always
1776 * nest inside the AQ one.
1777 */
1778 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1779 SINGLE_DEPTH_NESTING);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001780 nvme_process_cq(nvmeq);
1781 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1782 }
1783
1784 nvme_del_queue_end(req, error);
1785}
1786
1787static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1788{
1789 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1790 struct request *req;
1791 struct nvme_command cmd;
1792
1793 memset(&cmd, 0, sizeof(cmd));
1794 cmd.delete_queue.opcode = opcode;
1795 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1796
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001797 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001798 if (IS_ERR(req))
1799 return PTR_ERR(req);
1800
1801 req->timeout = ADMIN_TIMEOUT;
1802 req->end_io_data = nvmeq;
1803
1804 blk_execute_rq_nowait(q, NULL, req, false,
1805 opcode == nvme_admin_delete_cq ?
1806 nvme_del_cq_end : nvme_del_queue_end);
1807 return 0;
1808}
1809
Keith Busch70659062016-10-12 09:22:16 -06001810static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001811{
Keith Busch70659062016-10-12 09:22:16 -06001812 int pass;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001813 unsigned long timeout;
1814 u8 opcode = nvme_admin_delete_sq;
1815
1816 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06001817 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001818
1819 reinit_completion(&dev->ioq_wait);
1820 retry:
1821 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001822 for (; i > 0; i--, sent++)
1823 if (nvme_delete_queue(dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07001824 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001825
Keith Buschdb3cbff2016-01-12 14:41:17 -07001826 while (sent--) {
1827 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
1828 if (timeout == 0)
1829 return;
1830 if (i)
1831 goto retry;
1832 }
1833 opcode = nvme_admin_delete_cq;
1834 }
1835}
1836
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04001837/*
1838 * Return: error value if an error occurred setting up the queues or calling
1839 * Identify Device. 0 if these succeeded, even if adding some of the
1840 * namespaces failed. At the moment, these failures are silent. TBD which
1841 * failures should be reported.
1842 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001843static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001844{
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001845 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06001846 dev->tagset.ops = &nvme_mq_ops;
1847 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1848 dev->tagset.timeout = NVME_IO_TIMEOUT;
1849 dev->tagset.numa_node = dev_to_node(dev->dev);
1850 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001851 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Keith Buschffe77042015-06-08 10:08:15 -06001852 dev->tagset.cmd_size = nvme_cmd_size(dev);
1853 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1854 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001855
Keith Buschffe77042015-06-08 10:08:15 -06001856 if (blk_mq_alloc_tag_set(&dev->tagset))
1857 return 0;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001858 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03001859
1860 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07001861 } else {
1862 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
1863
1864 /* Free previously allocated queues that are no longer usable */
1865 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06001866 }
Keith Busch949928c2015-12-17 17:08:15 -07001867
Keith Busche1e5e562015-02-19 13:39:03 -07001868 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001869}
1870
Keith Buschb00a7262016-02-24 09:15:52 -07001871static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06001872{
Keith Busch42f61422014-03-24 10:46:25 -06001873 u64 cap;
Keith Buschb00a7262016-02-24 09:15:52 -07001874 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001875 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001876
1877 if (pci_enable_device_mem(pdev))
1878 return result;
1879
Keith Busch0877cb02013-07-15 15:02:19 -06001880 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001881
Christoph Hellwige75ec752015-05-22 11:12:39 +02001882 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1883 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01001884 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06001885
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001886 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07001887 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07001888 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07001889 }
Jens Axboee32efbf2014-11-14 09:49:26 -07001890
1891 /*
Keith Buscha5229052016-04-08 16:09:10 -06001892 * Some devices and/or platforms don't advertise or work with INTx
1893 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
1894 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07001895 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001896 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
1897 if (result < 0)
1898 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07001899
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001900 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
1901
Keith Busch42f61422014-03-24 10:46:25 -06001902 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
1903 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001904 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07001905
1906 /*
1907 * Temporary fix for the Apple controller found in the MacBook8,1 and
1908 * some MacBook7,1 to avoid controller resets and data loss.
1909 */
1910 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
1911 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001912 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
1913 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07001914 dev->q_depth);
1915 }
1916
Stephen Bates202021c2016-10-05 20:01:12 -06001917 /*
1918 * CMBs can currently only exist on >=1.2 PCIe devices. We only
1919 * populate sysfs if a CMB is implemented. Note that we add the
1920 * CMB attribute to the nvme_ctrl kobj which removes the need to remove
1921 * it on exit. Since nvme_dev_attrs_group has no name we can pass
1922 * NULL as final argument to sysfs_add_file_to_group.
1923 */
1924
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001925 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001926 dev->cmb = nvme_map_cmb(dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001927
Stephen Bates202021c2016-10-05 20:01:12 -06001928 if (dev->cmbsz) {
1929 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1930 &dev_attr_cmb.attr, NULL))
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001931 dev_warn(dev->ctrl.device,
Stephen Bates202021c2016-10-05 20:01:12 -06001932 "failed to add sysfs attribute for CMB\n");
1933 }
1934 }
1935
Keith Buscha0a34082015-12-07 15:30:31 -07001936 pci_enable_pcie_error_reporting(pdev);
1937 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001938 return 0;
1939
1940 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06001941 pci_disable_device(pdev);
1942 return result;
1943}
1944
1945static void nvme_dev_unmap(struct nvme_dev *dev)
1946{
Keith Buschb00a7262016-02-24 09:15:52 -07001947 if (dev->bar)
1948 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02001949 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07001950}
1951
1952static void nvme_pci_disable(struct nvme_dev *dev)
1953{
Christoph Hellwige75ec752015-05-22 11:12:39 +02001954 struct pci_dev *pdev = to_pci_dev(dev->dev);
1955
Jon Derrickf63572d2017-05-05 14:52:06 -06001956 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001957 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001958
Keith Buscha0a34082015-12-07 15:30:31 -07001959 if (pci_is_enabled(pdev)) {
1960 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02001961 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07001962 }
Keith Busch4d115422013-12-10 13:10:40 -07001963}
1964
Keith Buscha5cdb682016-01-12 14:41:18 -07001965static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001966{
Keith Busch70659062016-10-12 09:22:16 -06001967 int i, queues;
Keith Busch302ad8c2017-03-01 14:22:12 -05001968 bool dead = true;
1969 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06001970
Keith Busch77bf25e2015-11-26 12:21:29 +01001971 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05001972 if (pci_is_enabled(pdev)) {
1973 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1974
1975 if (dev->ctrl.state == NVME_CTRL_LIVE)
1976 nvme_start_freeze(&dev->ctrl);
1977 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
1978 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07001979 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001980
Keith Busch302ad8c2017-03-01 14:22:12 -05001981 /*
1982 * Give the controller a chance to complete all entered requests if
1983 * doing a safe shutdown.
1984 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001985 if (!dead) {
1986 if (shutdown)
1987 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
1988
1989 /*
1990 * If the controller is still alive tell it to stop using the
1991 * host memory buffer. In theory the shutdown / reset should
1992 * make sure that it doesn't access the host memoery anymore,
1993 * but I'd rather be safe than sorry..
1994 */
1995 if (dev->host_mem_descs)
1996 nvme_set_host_mem(dev, 0);
1997
1998 }
Keith Busch302ad8c2017-03-01 14:22:12 -05001999 nvme_stop_queues(&dev->ctrl);
2000
Keith Busch70659062016-10-12 09:22:16 -06002001 queues = dev->online_queues - 1;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002002 for (i = dev->queue_count - 1; i > 0; i--)
2003 nvme_suspend_queue(dev->queues[i]);
2004
Keith Busch302ad8c2017-03-01 14:22:12 -05002005 if (dead) {
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002006 /* A device might become IO incapable very soon during
2007 * probe, before the admin queue is configured. Thus,
2008 * queue_count can be 0 here.
2009 */
2010 if (dev->queue_count)
2011 nvme_suspend_queue(dev->queues[0]);
Keith Busch4d115422013-12-10 13:10:40 -07002012 } else {
Keith Busch70659062016-10-12 09:22:16 -06002013 nvme_disable_io_queues(dev, queues);
Keith Buscha5cdb682016-01-12 14:41:18 -07002014 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002015 }
Keith Buschb00a7262016-02-24 09:15:52 -07002016 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002017
Ming Line1958e62016-05-18 14:05:01 -07002018 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2019 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002020
2021 /*
2022 * The driver will not be starting up queues again if shutting down so
2023 * must flush all entered requests to their failed completion to avoid
2024 * deadlocking blk-mq hot-cpu notifier.
2025 */
2026 if (shutdown)
2027 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002028 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002029}
2030
Matthew Wilcox091b6092011-02-10 09:56:01 -05002031static int nvme_setup_prp_pools(struct nvme_dev *dev)
2032{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002033 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002034 PAGE_SIZE, PAGE_SIZE, 0);
2035 if (!dev->prp_page_pool)
2036 return -ENOMEM;
2037
Matthew Wilcox99802a72011-02-10 10:30:34 -05002038 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002039 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002040 256, 256, 0);
2041 if (!dev->prp_small_pool) {
2042 dma_pool_destroy(dev->prp_page_pool);
2043 return -ENOMEM;
2044 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002045 return 0;
2046}
2047
2048static void nvme_release_prp_pools(struct nvme_dev *dev)
2049{
2050 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002051 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002052}
2053
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002054static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002055{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002056 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002057
Helen Koikef9f38e32017-04-10 12:51:07 -03002058 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002059 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002060 if (dev->tagset.tags)
2061 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002062 if (dev->ctrl.admin_q)
2063 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002064 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002065 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002066 kfree(dev);
2067}
2068
Keith Buschf58944e2016-02-24 09:15:55 -07002069static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2070{
Linus Torvalds237045f2016-03-18 17:13:31 -07002071 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002072
2073 kref_get(&dev->ctrl.kref);
Keith Busch69d9a992016-02-24 09:15:56 -07002074 nvme_dev_disable(dev, false);
Keith Buschf58944e2016-02-24 09:15:55 -07002075 if (!schedule_work(&dev->remove_work))
2076 nvme_put_ctrl(&dev->ctrl);
2077}
2078
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002079static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002080{
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002081 struct nvme_dev *dev = container_of(work, struct nvme_dev, reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002082 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002083 int result = -ENODEV;
Keith Buschf0b50732013-07-15 15:02:21 -06002084
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002085 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002086 goto out;
2087
2088 /*
2089 * If we're called to reset a live controller first shut it down before
2090 * moving on.
2091 */
Keith Buschb00a7262016-02-24 09:15:52 -07002092 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002093 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002094
Keith Buschb00a7262016-02-24 09:15:52 -07002095 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002096 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002097 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002098
2099 result = nvme_configure_admin_queue(dev);
2100 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002101 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002102
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002103 nvme_init_queue(dev->queues[0], 0);
Keith Busch0fb59cb2015-01-07 18:55:50 -07002104 result = nvme_alloc_admin_tags(dev);
2105 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002106 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002107
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002108 result = nvme_init_identify(&dev->ctrl);
2109 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002110 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002111
Scott Bauere286bcf2017-02-22 10:15:07 -07002112 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2113 if (!dev->ctrl.opal_dev)
2114 dev->ctrl.opal_dev =
2115 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2116 else if (was_suspend)
2117 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2118 } else {
2119 free_opal_dev(dev->ctrl.opal_dev);
2120 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002121 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002122
Helen Koikef9f38e32017-04-10 12:51:07 -03002123 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2124 result = nvme_dbbuf_dma_alloc(dev);
2125 if (result)
2126 dev_warn(dev->dev,
2127 "unable to allocate dma for dbbuf\n");
2128 }
2129
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002130 if (dev->ctrl.hmpre)
2131 nvme_setup_host_mem(dev);
2132
Keith Buschf0b50732013-07-15 15:02:21 -06002133 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002134 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002135 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002136
Keith Busch21f033f2016-04-12 11:13:11 -06002137 /*
2138 * A controller that can not execute IO typically requires user
2139 * intervention to correct. For such degraded controllers, the driver
2140 * should not submit commands the user did not request, so skip
2141 * registering for asynchronous event notification on this condition.
2142 */
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002143 if (dev->online_queues > 1)
2144 nvme_queue_async_events(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002145
Christoph Hellwig2659e572015-10-02 18:51:31 +02002146 /*
2147 * Keep the controller around but remove all namespaces if we don't have
2148 * any working I/O queue.
2149 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002150 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002151 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002152 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002153 nvme_remove_namespaces(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002154 } else {
Keith Busch25646262016-01-04 09:10:57 -07002155 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002156 nvme_wait_freeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002157 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002158 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002159 }
2160
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002161 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2162 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2163 goto out;
2164 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002165
2166 if (dev->online_queues > 1)
Christoph Hellwig5955be22016-04-26 13:51:59 +02002167 nvme_queue_scan(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002168 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002169
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002170 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002171 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002172}
2173
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002174static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002175{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002176 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002177 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002178
Keith Busch69d9a992016-02-24 09:15:56 -07002179 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002180 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002181 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002182 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002183}
2184
Keith Busch4cc06522015-06-05 10:30:08 -06002185static int nvme_reset(struct nvme_dev *dev)
2186{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002187 if (!dev->ctrl.admin_q || blk_queue_dying(dev->ctrl.admin_q))
Keith Busch4cc06522015-06-05 10:30:08 -06002188 return -ENODEV;
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002189 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING))
2190 return -EBUSY;
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002191 if (!queue_work(nvme_wq, &dev->reset_work))
Christoph Hellwig846cc052015-11-26 12:10:29 +01002192 return -EBUSY;
Christoph Hellwig846cc052015-11-26 12:10:29 +01002193 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002194}
2195
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002196static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002197{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002198 *val = readl(to_nvme_dev(ctrl)->bar + off);
2199 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002200}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002201
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002202static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2203{
2204 writel(val, to_nvme_dev(ctrl)->bar + off);
2205 return 0;
2206}
2207
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002208static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2209{
2210 *val = readq(to_nvme_dev(ctrl)->bar + off);
2211 return 0;
2212}
2213
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002214static int nvme_pci_reset_ctrl(struct nvme_ctrl *ctrl)
2215{
Keith Buschc5f6ce92016-10-05 16:32:45 -04002216 struct nvme_dev *dev = to_nvme_dev(ctrl);
2217 int ret = nvme_reset(dev);
2218
2219 if (!ret)
2220 flush_work(&dev->reset_work);
2221 return ret;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002222}
2223
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002224static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002225 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002226 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002227 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002228 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002229 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002230 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002231 .reset_ctrl = nvme_pci_reset_ctrl,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002232 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002233 .submit_async_event = nvme_pci_submit_async_event,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002234};
Keith Busch4cc06522015-06-05 10:30:08 -06002235
Keith Buschb00a7262016-02-24 09:15:52 -07002236static int nvme_dev_map(struct nvme_dev *dev)
2237{
Keith Buschb00a7262016-02-24 09:15:52 -07002238 struct pci_dev *pdev = to_pci_dev(dev->dev);
2239
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002240 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002241 return -ENODEV;
2242
Xu Yu97f6ef62017-05-24 16:39:55 +08002243 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002244 goto release;
2245
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002246 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002247 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002248 pci_release_mem_regions(pdev);
2249 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002250}
2251
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002252static unsigned long check_dell_samsung_bug(struct pci_dev *pdev)
2253{
2254 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2255 /*
2256 * Several Samsung devices seem to drop off the PCIe bus
2257 * randomly when APST is on and uses the deepest sleep state.
2258 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2259 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2260 * 950 PRO 256GB", but it seems to be restricted to two Dell
2261 * laptops.
2262 */
2263 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2264 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2265 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2266 return NVME_QUIRK_NO_DEEPEST_PS;
2267 }
2268
2269 return 0;
2270}
2271
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002272static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002273{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002274 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002275 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002276 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002277
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002278 node = dev_to_node(&pdev->dev);
2279 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002280 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002281
2282 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002283 if (!dev)
2284 return -ENOMEM;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002285 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2286 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002287 if (!dev->queues)
2288 goto free;
2289
Christoph Hellwige75ec752015-05-22 11:12:39 +02002290 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002291 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002292
Keith Buschb00a7262016-02-24 09:15:52 -07002293 result = nvme_dev_map(dev);
2294 if (result)
2295 goto free;
2296
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002297 INIT_WORK(&dev->reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002298 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002299 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002300 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002301
2302 result = nvme_setup_prp_pools(dev);
2303 if (result)
2304 goto put_pci;
2305
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002306 quirks |= check_dell_samsung_bug(pdev);
2307
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002308 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002309 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002310 if (result)
2311 goto release_pools;
2312
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002313 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002314 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2315
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002316 queue_work(nvme_wq, &dev->reset_work);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002317 return 0;
2318
Keith Busch0877cb02013-07-15 15:02:19 -06002319 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002320 nvme_release_prp_pools(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002321 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002322 put_device(dev->dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002323 nvme_dev_unmap(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002324 free:
2325 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002326 kfree(dev);
2327 return result;
2328}
2329
Keith Buschf0d54a52014-05-02 10:40:43 -06002330static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
2331{
Keith Buscha6739472014-06-23 16:03:21 -06002332 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschf0d54a52014-05-02 10:40:43 -06002333
Keith Buscha6739472014-06-23 16:03:21 -06002334 if (prepare)
Keith Buscha5cdb682016-01-12 14:41:18 -07002335 nvme_dev_disable(dev, false);
Keith Buscha6739472014-06-23 16:03:21 -06002336 else
Keith Buschc5f6ce92016-10-05 16:32:45 -04002337 nvme_reset(dev);
Keith Buschf0d54a52014-05-02 10:40:43 -06002338}
2339
Keith Busch09ece142014-01-27 11:29:40 -05002340static void nvme_shutdown(struct pci_dev *pdev)
2341{
2342 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002343 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002344}
2345
Keith Buschf58944e2016-02-24 09:15:55 -07002346/*
2347 * The driver's remove may be called on a device in a partially initialized
2348 * state. This function must not have any dependencies on the device state in
2349 * order to proceed.
2350 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002351static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002352{
2353 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002354
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002355 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2356
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002357 cancel_work_sync(&dev->reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002358 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002359
Keith Busch6db28ed2017-02-10 18:15:49 -05002360 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002361 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002362 nvme_dev_disable(dev, false);
2363 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002364
Keith Busch9bf2b972016-04-08 16:11:02 -06002365 flush_work(&dev->reset_work);
Keith Busch53029b02015-11-28 15:41:02 +01002366 nvme_uninit_ctrl(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002367 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002368 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002369 nvme_dev_remove_admin(dev);
2370 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07002371 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002372 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002373 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002374}
2375
Keith Busch13880f52016-06-20 09:41:06 -06002376static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2377{
2378 int ret = 0;
2379
2380 if (numvfs == 0) {
2381 if (pci_vfs_assigned(pdev)) {
2382 dev_warn(&pdev->dev,
2383 "Cannot disable SR-IOV VFs while assigned\n");
2384 return -EPERM;
2385 }
2386 pci_disable_sriov(pdev);
2387 return 0;
2388 }
2389
2390 ret = pci_enable_sriov(pdev, numvfs);
2391 return ret ? ret : numvfs;
2392}
2393
Jingoo Han671a6012014-02-13 11:19:14 +09002394#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002395static int nvme_suspend(struct device *dev)
2396{
2397 struct pci_dev *pdev = to_pci_dev(dev);
2398 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2399
Keith Buscha5cdb682016-01-12 14:41:18 -07002400 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002401 return 0;
2402}
2403
2404static int nvme_resume(struct device *dev)
2405{
2406 struct pci_dev *pdev = to_pci_dev(dev);
2407 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002408
Keith Buschc5f6ce92016-10-05 16:32:45 -04002409 nvme_reset(ndev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002410 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002411}
Jingoo Han671a6012014-02-13 11:19:14 +09002412#endif
Keith Buschcd638942013-07-15 15:02:23 -06002413
2414static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002415
Keith Buscha0a34082015-12-07 15:30:31 -07002416static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2417 pci_channel_state_t state)
2418{
2419 struct nvme_dev *dev = pci_get_drvdata(pdev);
2420
2421 /*
2422 * A frozen channel requires a reset. When detected, this method will
2423 * shutdown the controller to quiesce. The controller will be restarted
2424 * after the slot reset through driver's slot_reset callback.
2425 */
Keith Buscha0a34082015-12-07 15:30:31 -07002426 switch (state) {
2427 case pci_channel_io_normal:
2428 return PCI_ERS_RESULT_CAN_RECOVER;
2429 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002430 dev_warn(dev->ctrl.device,
2431 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002432 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002433 return PCI_ERS_RESULT_NEED_RESET;
2434 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002435 dev_warn(dev->ctrl.device,
2436 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002437 return PCI_ERS_RESULT_DISCONNECT;
2438 }
2439 return PCI_ERS_RESULT_NEED_RESET;
2440}
2441
2442static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2443{
2444 struct nvme_dev *dev = pci_get_drvdata(pdev);
2445
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002446 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002447 pci_restore_state(pdev);
Keith Buschc5f6ce92016-10-05 16:32:45 -04002448 nvme_reset(dev);
Keith Buscha0a34082015-12-07 15:30:31 -07002449 return PCI_ERS_RESULT_RECOVERED;
2450}
2451
2452static void nvme_error_resume(struct pci_dev *pdev)
2453{
2454 pci_cleanup_aer_uncorrect_error_status(pdev);
2455}
2456
Stephen Hemminger1d352032012-09-07 09:33:17 -07002457static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002458 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002459 .slot_reset = nvme_slot_reset,
2460 .resume = nvme_error_resume,
Keith Buschf0d54a52014-05-02 10:40:43 -06002461 .reset_notify = nvme_reset_notify,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002462};
2463
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002464static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002465 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002466 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002467 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002468 { PCI_VDEVICE(INTEL, 0x0a53),
2469 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002470 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002471 { PCI_VDEVICE(INTEL, 0x0a54),
2472 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002473 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002474 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2475 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002476 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2477 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002478 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2479 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002480 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2481 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002482 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002483 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002484 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002485 { 0, }
2486};
2487MODULE_DEVICE_TABLE(pci, nvme_id_table);
2488
2489static struct pci_driver nvme_driver = {
2490 .name = "nvme",
2491 .id_table = nvme_id_table,
2492 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002493 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002494 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002495 .driver = {
2496 .pm = &nvme_dev_pm_ops,
2497 },
Keith Busch13880f52016-06-20 09:41:06 -06002498 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002499 .err_handler = &nvme_err_handler,
2500};
2501
2502static int __init nvme_init(void)
2503{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002504 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002505}
2506
2507static void __exit nvme_exit(void)
2508{
2509 pci_unregister_driver(&nvme_driver);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002510 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002511}
2512
2513MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2514MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002515MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002516module_init(nvme_init);
2517module_exit(nvme_exit);