blob: 5278ed9811a61229dc7b3444a5b363827dac300f [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Matthew Wilcox8de05532011-05-12 13:50:28 -040016#include <linux/bitops.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Keith Busch42f61422014-03-24 10:46:25 -060020#include <linux/cpu.h>
Matthew Wilcoxfd63e9ce2011-05-06 08:37:54 -040021#include <linux/delay.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070022#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050023#include <linux/errno.h>
24#include <linux/fs.h>
25#include <linux/genhd.h>
Keith Busch4cc09e22014-04-02 15:45:37 -060026#include <linux/hdreg.h>
Matthew Wilcox5aff9382011-05-06 08:45:47 -040027#include <linux/idr.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050028#include <linux/init.h>
29#include <linux/interrupt.h>
30#include <linux/io.h>
31#include <linux/kdev_t.h>
32#include <linux/kernel.h>
33#include <linux/mm.h>
34#include <linux/module.h>
35#include <linux/moduleparam.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010036#include <linux/mutex.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050037#include <linux/pci.h>
Matthew Wilcoxbe7b6272011-02-06 07:53:23 -050038#include <linux/poison.h>
Matthew Wilcoxc3bfe712013-07-08 17:26:25 -040039#include <linux/ptrace.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050040#include <linux/sched.h>
41#include <linux/slab.h>
Keith Busche1e5e562015-02-19 13:39:03 -070042#include <linux/t10-pi.h>
Christoph Hellwig2d55cd52016-02-29 15:59:46 +010043#include <linux/timer.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050044#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080045#include <linux/io-64-nonatomic-lo-hi.h>
Keith Busch1d277a62015-10-15 14:10:52 +020046#include <asm/unaligned.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070047#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090048
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020049#include "nvme.h"
50
Keith Busch9d43cf62014-05-13 11:42:02 -060051#define NVME_Q_DEPTH 1024
Jens Axboed31af0a2015-03-06 12:56:13 -070052#define NVME_AQ_DEPTH 256
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050053#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
54#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070055
Christoph Hellwigadf68f22015-11-28 15:42:28 +010056/*
57 * We handle AEN commands ourselves and don't even let the
58 * block layer know about them.
59 */
Christoph Hellwigf866fc422016-04-26 13:52:00 +020060#define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AERS)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050061
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050062static int use_threaded_interrupts;
63module_param(use_threaded_interrupts, int, 0);
64
Jon Derrick8ffaadf2015-07-20 10:14:09 -060065static bool use_cmb_sqes = true;
66module_param(use_cmb_sqes, bool, 0644);
67MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
68
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020069static unsigned int max_host_mem_size_mb = 128;
70module_param(max_host_mem_size_mb, uint, 0444);
71MODULE_PARM_DESC(max_host_mem_size_mb,
72 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
73
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010074struct nvme_dev;
75struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070076
Keith Busch4cc06522015-06-05 10:30:08 -060077static int nvme_reset(struct nvme_dev *dev);
Jens Axboea0fa9642015-11-03 20:37:26 -070078static void nvme_process_cq(struct nvme_queue *nvmeq);
Keith Buscha5cdb682016-01-12 14:41:18 -070079static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070080
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050081/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010082 * Represents an NVM Express device. Each nvme_dev is a PCI function.
83 */
84struct nvme_dev {
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010085 struct nvme_queue **queues;
86 struct blk_mq_tag_set tagset;
87 struct blk_mq_tag_set admin_tagset;
88 u32 __iomem *dbs;
89 struct device *dev;
90 struct dma_pool *prp_page_pool;
91 struct dma_pool *prp_small_pool;
92 unsigned queue_count;
93 unsigned online_queues;
94 unsigned max_qid;
95 int q_depth;
96 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010097 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080098 unsigned long bar_mapped_size;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010099 struct work_struct reset_work;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100100 struct work_struct remove_work;
Christoph Hellwig2d55cd52016-02-29 15:59:46 +0100101 struct timer_list watchdog_timer;
Keith Busch77bf25e2015-11-26 12:21:29 +0100102 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100103 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 void __iomem *cmb;
105 dma_addr_t cmb_dma_addr;
106 u64 cmb_size;
107 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600108 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100109 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700110 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200111
112 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300113 u32 *dbbuf_dbs;
114 dma_addr_t dbbuf_dbs_dma_addr;
115 u32 *dbbuf_eis;
116 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200117
118 /* host memory buffer support: */
119 u64 host_mem_size;
120 u32 nr_host_mem_descs;
121 struct nvme_host_mem_buf_desc *host_mem_descs;
122 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500123};
124
Helen Koikef9f38e32017-04-10 12:51:07 -0300125static inline unsigned int sq_idx(unsigned int qid, u32 stride)
126{
127 return qid * 2 * stride;
128}
129
130static inline unsigned int cq_idx(unsigned int qid, u32 stride)
131{
132 return (qid * 2 + 1) * stride;
133}
134
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100135static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
136{
137 return container_of(ctrl, struct nvme_dev, ctrl);
138}
139
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500140/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500141 * An NVM Express queue. Each device has at least two (one for admin
142 * commands and one for I/O commands).
143 */
144struct nvme_queue {
145 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500146 struct nvme_dev *dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500147 spinlock_t q_lock;
148 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600149 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500150 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600151 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500152 dma_addr_t sq_dma_addr;
153 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500154 u32 __iomem *q_db;
155 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700156 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500157 u16 sq_tail;
158 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700159 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400160 u8 cq_phase;
161 u8 cqe_seen;
Helen Koikef9f38e32017-04-10 12:51:07 -0300162 u32 *dbbuf_sq_db;
163 u32 *dbbuf_cq_db;
164 u32 *dbbuf_sq_ei;
165 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500166};
167
168/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200169 * The nvme_iod describes the data in an I/O, including the list of PRP
170 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100171 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200172 * allocated to store the PRP list.
173 */
174struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800175 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100176 struct nvme_queue *nvmeq;
177 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200178 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200179 int nents; /* Used in scatterlist */
180 int length; /* Of data, in bytes */
181 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900182 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100183 struct scatterlist *sg;
184 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500185};
186
187/*
188 * Check we didin't inadvertently grow the command struct
189 */
190static inline void _nvme_check_size(void)
191{
192 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
193 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
194 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
195 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
196 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400197 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700198 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500199 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
200 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
201 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
202 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600203 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300204 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
205}
206
207static inline unsigned int nvme_dbbuf_size(u32 stride)
208{
209 return ((num_possible_cpus() + 1) * 8 * stride);
210}
211
212static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
213{
214 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
215
216 if (dev->dbbuf_dbs)
217 return 0;
218
219 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
220 &dev->dbbuf_dbs_dma_addr,
221 GFP_KERNEL);
222 if (!dev->dbbuf_dbs)
223 return -ENOMEM;
224 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
225 &dev->dbbuf_eis_dma_addr,
226 GFP_KERNEL);
227 if (!dev->dbbuf_eis) {
228 dma_free_coherent(dev->dev, mem_size,
229 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
230 dev->dbbuf_dbs = NULL;
231 return -ENOMEM;
232 }
233
234 return 0;
235}
236
237static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
238{
239 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
240
241 if (dev->dbbuf_dbs) {
242 dma_free_coherent(dev->dev, mem_size,
243 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
244 dev->dbbuf_dbs = NULL;
245 }
246 if (dev->dbbuf_eis) {
247 dma_free_coherent(dev->dev, mem_size,
248 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
249 dev->dbbuf_eis = NULL;
250 }
251}
252
253static void nvme_dbbuf_init(struct nvme_dev *dev,
254 struct nvme_queue *nvmeq, int qid)
255{
256 if (!dev->dbbuf_dbs || !qid)
257 return;
258
259 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
260 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
261 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
262 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
263}
264
265static void nvme_dbbuf_set(struct nvme_dev *dev)
266{
267 struct nvme_command c;
268
269 if (!dev->dbbuf_dbs)
270 return;
271
272 memset(&c, 0, sizeof(c));
273 c.dbbuf.opcode = nvme_admin_dbbuf;
274 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
275 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
276
277 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200278 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300279 /* Free memory and continue on */
280 nvme_dbbuf_dma_free(dev);
281 }
282}
283
284static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
285{
286 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
287}
288
289/* Update dbbuf and return true if an MMIO is required */
290static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
291 volatile u32 *dbbuf_ei)
292{
293 if (dbbuf_db) {
294 u16 old_value;
295
296 /*
297 * Ensure that the queue is written before updating
298 * the doorbell in memory
299 */
300 wmb();
301
302 old_value = *dbbuf_db;
303 *dbbuf_db = value;
304
305 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
306 return false;
307 }
308
309 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500310}
311
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700312/*
313 * Max size of iod being embedded in the request payload
314 */
315#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100316#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700317
318/*
319 * Will slightly overestimate the number of pages needed. This is OK
320 * as it only leads to a small amount of wasted memory for the lifetime of
321 * the I/O.
322 */
323static int nvme_npages(unsigned size, struct nvme_dev *dev)
324{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100325 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
326 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700327 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
328}
329
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100330static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
331 unsigned int size, unsigned int nseg)
332{
333 return sizeof(__le64 *) * nvme_npages(size, dev) +
334 sizeof(struct scatterlist) * nseg;
335}
336
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700337static unsigned int nvme_cmd_size(struct nvme_dev *dev)
338{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100339 return sizeof(struct nvme_iod) +
340 nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700341}
342
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700343static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
344 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500345{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700346 struct nvme_dev *dev = data;
347 struct nvme_queue *nvmeq = dev->queues[0];
348
Keith Busch42483222015-06-01 09:29:54 -0600349 WARN_ON(hctx_idx != 0);
350 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
351 WARN_ON(nvmeq->tags);
352
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700353 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600354 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700355 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500356}
357
Keith Busch4af0e212015-06-08 10:08:13 -0600358static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
359{
360 struct nvme_queue *nvmeq = hctx->driver_data;
361
362 nvmeq->tags = NULL;
363}
364
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600365static int nvme_admin_init_request(struct blk_mq_tag_set *set,
366 struct request *req, unsigned int hctx_idx,
367 unsigned int numa_node)
Keith Busch22404272013-07-15 15:02:20 -0600368{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600369 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100370 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700371 struct nvme_queue *nvmeq = dev->queues[0];
372
373 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100374 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700375 return 0;
Keith Busch22404272013-07-15 15:02:20 -0600376}
377
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700378static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
379 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500380{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700381 struct nvme_dev *dev = data;
Keith Busch42483222015-06-01 09:29:54 -0600382 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500383
Keith Busch42483222015-06-01 09:29:54 -0600384 if (!nvmeq->tags)
385 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500386
Keith Busch42483222015-06-01 09:29:54 -0600387 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700388 hctx->driver_data = nvmeq;
389 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500390}
391
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600392static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
393 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500394{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600395 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100396 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700397 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
398
399 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100400 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700401 return 0;
402}
403
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200404static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
405{
406 struct nvme_dev *dev = set->driver_data;
407
408 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
409}
410
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500411/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100412 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500413 * @nvmeq: The queue to use
414 * @cmd: The command to send
415 *
416 * Safe to use from interrupt context
417 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530418static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
419 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500420{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700421 u16 tail = nvmeq->sq_tail;
422
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600423 if (nvmeq->sq_cmds_io)
424 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
425 else
426 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
427
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500428 if (++tail == nvmeq->q_depth)
429 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300430 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
431 nvmeq->dbbuf_sq_ei))
432 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500433 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500434}
435
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100436static __le64 **iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700437{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100438 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700439 return (__le64 **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700440}
441
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200442static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500443{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100444 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700445 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100446 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500447
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100448 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
449 iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
450 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200451 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100452 } else {
453 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700454 }
455
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100456 iod->aborted = 0;
457 iod->npages = -1;
458 iod->nents = 0;
459 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700460
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200461 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700462}
463
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100464static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500465{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100466 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100467 const int last_prp = dev->ctrl.page_size / 8 - 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500468 int i;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100469 __le64 **list = iod_list(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500470 dma_addr_t prp_dma = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500471
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500472 if (iod->npages == 0)
473 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
474 for (i = 0; i < iod->npages; i++) {
475 __le64 *prp_list = list[i];
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500476 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
Matthew Wilcox091b6092011-02-10 09:56:01 -0500477 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500478 prp_dma = next_prp_dma;
479 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700480
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100481 if (iod->sg != iod->inline_sg)
482 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600483}
484
Keith Busch52b68d72015-02-23 09:16:21 -0700485#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700486static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
487{
488 if (be32_to_cpu(pi->ref_tag) == v)
489 pi->ref_tag = cpu_to_be32(p);
490}
491
492static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
493{
494 if (be32_to_cpu(pi->ref_tag) == p)
495 pi->ref_tag = cpu_to_be32(v);
496}
497
498/**
499 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
500 *
501 * The virtual start sector is the one that was originally submitted by the
502 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
503 * start sector may be different. Remap protection information to match the
504 * physical LBA on writes, and back to the original seed on reads.
505 *
506 * Type 0 and 3 do not have a ref tag, so no remapping required.
507 */
508static void nvme_dif_remap(struct request *req,
509 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
510{
511 struct nvme_ns *ns = req->rq_disk->private_data;
512 struct bio_integrity_payload *bip;
513 struct t10_pi_tuple *pi;
514 void *p, *pmap;
515 u32 i, nlb, ts, phys, virt;
516
517 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
518 return;
519
520 bip = bio_integrity(req->bio);
521 if (!bip)
522 return;
523
524 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700525
526 p = pmap;
527 virt = bip_get_seed(bip);
528 phys = nvme_block_nr(ns, blk_rq_pos(req));
529 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400530 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700531
532 for (i = 0; i < nlb; i++, virt++, phys++) {
533 pi = (struct t10_pi_tuple *)p;
534 dif_swap(phys, virt, pi);
535 p += ts;
536 }
537 kunmap_atomic(pmap);
538}
Keith Busch52b68d72015-02-23 09:16:21 -0700539#else /* CONFIG_BLK_DEV_INTEGRITY */
540static void nvme_dif_remap(struct request *req,
541 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
542{
543}
544static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
545{
546}
547static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
548{
549}
Keith Busch52b68d72015-02-23 09:16:21 -0700550#endif
551
Christoph Hellwigb131c612017-01-13 12:29:12 +0100552static bool nvme_setup_prps(struct nvme_dev *dev, struct request *req)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500553{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100554 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500555 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100556 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500557 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500558 int dma_len = sg_dma_len(sg);
559 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100560 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500561 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500562 __le64 *prp_list;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100563 __le64 **list = iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500564 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500565 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500566
Keith Busch1d090622014-06-23 11:34:01 -0600567 length -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500568 if (length <= 0)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200569 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500570
Keith Busch1d090622014-06-23 11:34:01 -0600571 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500572 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600573 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500574 } else {
575 sg = sg_next(sg);
576 dma_addr = sg_dma_address(sg);
577 dma_len = sg_dma_len(sg);
578 }
579
Keith Busch1d090622014-06-23 11:34:01 -0600580 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600581 iod->first_dma = dma_addr;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200582 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500583 }
584
Keith Busch1d090622014-06-23 11:34:01 -0600585 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500586 if (nprps <= (256 / 8)) {
587 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500588 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500589 } else {
590 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500591 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500592 }
593
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200594 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400595 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600596 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500597 iod->npages = -1;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200598 return false;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400599 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500600 list[0] = prp_list;
601 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500602 i = 0;
603 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600604 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500605 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200606 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500607 if (!prp_list)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200608 return false;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500609 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400610 prp_list[0] = old_prp_list[i - 1];
611 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
612 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500613 }
614 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600615 dma_len -= page_size;
616 dma_addr += page_size;
617 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500618 if (length <= 0)
619 break;
620 if (dma_len > 0)
621 continue;
622 BUG_ON(dma_len < 0);
623 sg = sg_next(sg);
624 dma_addr = sg_dma_address(sg);
625 dma_len = sg_dma_len(sg);
626 }
627
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200628 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500629}
630
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200631static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100632 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200633{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100634 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200635 struct request_queue *q = req->q;
636 enum dma_data_direction dma_dir = rq_data_dir(req) ?
637 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200638 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200639
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700640 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200641 iod->nents = blk_rq_map_sg(q, req, iod->sg);
642 if (!iod->nents)
643 goto out;
644
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200645 ret = BLK_STS_RESOURCE;
Mauricio Faria de Oliveira2b6b5352016-10-11 13:54:20 -0700646 if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
647 DMA_ATTR_NO_WARN))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200648 goto out;
649
Christoph Hellwigb131c612017-01-13 12:29:12 +0100650 if (!nvme_setup_prps(dev, req))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200651 goto out_unmap;
652
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200653 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200654 if (blk_integrity_rq(req)) {
655 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
656 goto out_unmap;
657
Christoph Hellwigbf684052015-10-26 17:12:51 +0900658 sg_init_table(&iod->meta_sg, 1);
659 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200660 goto out_unmap;
661
662 if (rq_data_dir(req))
663 nvme_dif_remap(req, nvme_dif_prep);
664
Christoph Hellwigbf684052015-10-26 17:12:51 +0900665 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200666 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200667 }
668
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200669 cmnd->rw.dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
670 cmnd->rw.dptr.prp2 = cpu_to_le64(iod->first_dma);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200671 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900672 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200673 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200674
675out_unmap:
676 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
677out:
678 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200679}
680
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100681static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100682{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100683 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100684 enum dma_data_direction dma_dir = rq_data_dir(req) ?
685 DMA_TO_DEVICE : DMA_FROM_DEVICE;
686
687 if (iod->nents) {
688 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
689 if (blk_integrity_rq(req)) {
690 if (!rq_data_dir(req))
691 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900692 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100693 }
694 }
695
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700696 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100697 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500698}
699
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700700/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200701 * NOTE: ns is NULL when called on the admin queue.
702 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200703static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700704 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600705{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700706 struct nvme_ns *ns = hctx->queue->queuedata;
707 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200708 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700709 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200710 struct nvme_command cmnd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200711 blk_status_t ret = BLK_STS_OK;
Keith Buschedd10d32014-04-03 16:45:23 -0600712
Keith Busche1e5e562015-02-19 13:39:03 -0700713 /*
714 * If formated with metadata, require the block layer provide a buffer
715 * unless this namespace is formated such that the metadata can be
716 * stripped/generated by the controller with PRACT=1.
717 */
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200718 if (ns && ns->ms && !blk_integrity_rq(req)) {
Keith Busch71feb362015-06-19 11:07:30 -0600719 if (!(ns->pi_type && ns->ms == 8) &&
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200720 !blk_rq_is_passthrough(req))
721 return BLK_STS_NOTSUPP;
Keith Busche1e5e562015-02-19 13:39:03 -0700722 }
723
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700724 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200725 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100726 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600727
Christoph Hellwigb131c612017-01-13 12:29:12 +0100728 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200729 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700730 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600731
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200732 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100733 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200734 if (ret)
735 goto out_cleanup_iod;
736 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700737
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100738 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200739
740 spin_lock_irq(&nvmeq->q_lock);
Keith Buschae1fba22016-02-11 13:05:42 -0700741 if (unlikely(nvmeq->cq_vector < 0)) {
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200742 ret = BLK_STS_IOERR;
Keith Buschae1fba22016-02-11 13:05:42 -0700743 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700744 goto out_cleanup_iod;
Keith Buschae1fba22016-02-11 13:05:42 -0700745 }
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200746 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700747 nvme_process_cq(nvmeq);
748 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200749 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700750out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100751 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700752out_free_cmd:
753 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200754 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500755}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500756
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200757static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100758{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100759 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100760
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200761 nvme_unmap_data(iod->nvmeq->dev, req);
762 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500763}
764
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100765/* We read the CQE phase first to check if the rest of the entry is valid */
766static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
767 u16 phase)
768{
769 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
770}
771
Jens Axboea0fa9642015-11-03 20:37:26 -0700772static void __nvme_process_cq(struct nvme_queue *nvmeq, unsigned int *tag)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500773{
Matthew Wilcox82123462011-01-20 13:24:06 -0500774 u16 head, phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500775
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500776 head = nvmeq->cq_head;
Matthew Wilcox82123462011-01-20 13:24:06 -0500777 phase = nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500778
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100779 while (nvme_cqe_valid(nvmeq, head, phase)) {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500780 struct nvme_completion cqe = nvmeq->cqes[head];
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100781 struct request *req;
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100782
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500783 if (++head == nvmeq->q_depth) {
784 head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -0500785 phase = !phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500786 }
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100787
Jens Axboea0fa9642015-11-03 20:37:26 -0700788 if (tag && *tag == cqe.command_id)
789 *tag = -1;
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100790
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100791 if (unlikely(cqe.command_id >= nvmeq->q_depth)) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700792 dev_warn(nvmeq->dev->ctrl.device,
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100793 "invalid id %d completed on queue %d\n",
794 cqe.command_id, le16_to_cpu(cqe.sq_id));
795 continue;
796 }
797
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100798 /*
799 * AEN requests are special as they don't time out and can
800 * survive any kind of queue freeze and often don't respond to
801 * aborts. We don't even bother to allocate a struct request
802 * for them but rather special case them here.
803 */
804 if (unlikely(nvmeq->qid == 0 &&
805 cqe.command_id >= NVME_AQ_BLKMQ_DEPTH)) {
Christoph Hellwig7bf58532016-11-10 07:32:34 -0800806 nvme_complete_async_event(&nvmeq->dev->ctrl,
807 cqe.status, &cqe.result);
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100808 continue;
809 }
810
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100811 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe.command_id);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200812 nvme_end_request(req, cqe.status, cqe.result);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500813 }
814
Matthew Wilcox82123462011-01-20 13:24:06 -0500815 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
Jens Axboea0fa9642015-11-03 20:37:26 -0700816 return;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500817
Keith Busch604e8c82015-11-20 08:38:13 -0700818 if (likely(nvmeq->cq_vector >= 0))
Helen Koikef9f38e32017-04-10 12:51:07 -0300819 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
820 nvmeq->dbbuf_cq_ei))
821 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500822 nvmeq->cq_head = head;
Matthew Wilcox82123462011-01-20 13:24:06 -0500823 nvmeq->cq_phase = phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500824
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400825 nvmeq->cqe_seen = 1;
Jens Axboea0fa9642015-11-03 20:37:26 -0700826}
827
828static void nvme_process_cq(struct nvme_queue *nvmeq)
829{
830 __nvme_process_cq(nvmeq, NULL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500831}
832
833static irqreturn_t nvme_irq(int irq, void *data)
834{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500835 irqreturn_t result;
836 struct nvme_queue *nvmeq = data;
837 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400838 nvme_process_cq(nvmeq);
839 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
840 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500841 spin_unlock(&nvmeq->q_lock);
842 return result;
843}
844
845static irqreturn_t nvme_irq_check(int irq, void *data)
846{
847 struct nvme_queue *nvmeq = data;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100848 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
849 return IRQ_WAKE_THREAD;
850 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500851}
852
Keith Busch7776db12017-02-24 17:59:28 -0500853static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -0700854{
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100855 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
Jens Axboea0fa9642015-11-03 20:37:26 -0700856 spin_lock_irq(&nvmeq->q_lock);
857 __nvme_process_cq(nvmeq, &tag);
858 spin_unlock_irq(&nvmeq->q_lock);
859
860 if (tag == -1)
861 return 1;
862 }
863
864 return 0;
865}
866
Keith Busch7776db12017-02-24 17:59:28 -0500867static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
868{
869 struct nvme_queue *nvmeq = hctx->driver_data;
870
871 return __nvme_poll(nvmeq, tag);
872}
873
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200874static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl, int aer_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500875{
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200876 struct nvme_dev *dev = to_nvme_dev(ctrl);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100877 struct nvme_queue *nvmeq = dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700878 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700879
880 memset(&c, 0, sizeof(c));
881 c.common.opcode = nvme_admin_async_event;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200882 c.common.command_id = NVME_AQ_BLKMQ_DEPTH + aer_idx;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700883
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100884 spin_lock_irq(&nvmeq->q_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200885 __nvme_submit_cmd(nvmeq, &c);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100886 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -0700887}
888
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500889static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
890{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500891 struct nvme_command c;
892
893 memset(&c, 0, sizeof(c));
894 c.delete_queue.opcode = opcode;
895 c.delete_queue.qid = cpu_to_le16(id);
896
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100897 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500898}
899
900static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
901 struct nvme_queue *nvmeq)
902{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500903 struct nvme_command c;
904 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
905
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200906 /*
907 * Note: we (ab)use the fact the the prp fields survive if no data
908 * is attached to the request.
909 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500910 memset(&c, 0, sizeof(c));
911 c.create_cq.opcode = nvme_admin_create_cq;
912 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
913 c.create_cq.cqid = cpu_to_le16(qid);
914 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
915 c.create_cq.cq_flags = cpu_to_le16(flags);
916 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
917
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100918 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500919}
920
921static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
922 struct nvme_queue *nvmeq)
923{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500924 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -0400925 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500926
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200927 /*
928 * Note: we (ab)use the fact the the prp fields survive if no data
929 * is attached to the request.
930 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500931 memset(&c, 0, sizeof(c));
932 c.create_sq.opcode = nvme_admin_create_sq;
933 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
934 c.create_sq.sqid = cpu_to_le16(qid);
935 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
936 c.create_sq.sq_flags = cpu_to_le16(flags);
937 c.create_sq.cqid = cpu_to_le16(qid);
938
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100939 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500940}
941
942static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
943{
944 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
945}
946
947static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
948{
949 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
950}
951
Christoph Hellwig2a842ac2017-06-03 09:38:04 +0200952static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400953{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100954 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
955 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400956
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200957 dev_warn(nvmeq->dev->ctrl.device,
958 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100959 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100960 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200961}
962
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200963static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200964{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100965 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
966 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -0700967 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700968 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700969 struct nvme_command cmd;
Keith Buschc30341d2013-12-10 13:10:38 -0700970
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200971 /*
Keith Busch7776db12017-02-24 17:59:28 -0500972 * Did we miss an interrupt?
973 */
974 if (__nvme_poll(nvmeq, req->tag)) {
975 dev_warn(dev->ctrl.device,
976 "I/O %d QID %d timeout, completion polled\n",
977 req->tag, nvmeq->qid);
978 return BLK_EH_HANDLED;
979 }
980
981 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100982 * Shutdown immediately if controller times out while starting. The
983 * reset work will see the pci device disabled when it gets the forced
984 * cancellation error. All outstanding requests are completed on
985 * shutdown, so we return BLK_EH_HANDLED.
986 */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200987 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700988 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100989 "I/O %d QID %d timeout, disable controller\n",
990 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -0700991 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200992 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100993 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -0700994 }
995
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100996 /*
997 * Shutdown the controller immediately and schedule a reset if the
998 * command was already aborted once before and still hasn't been
999 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001000 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001001 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001002 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001003 "I/O %d QID %d timeout, reset controller\n",
1004 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001005 nvme_dev_disable(dev, false);
Keith Buschc5f6ce92016-10-05 16:32:45 -04001006 nvme_reset(dev);
Keith Buschc30341d2013-12-10 13:10:38 -07001007
Keith Busche1569a12015-11-26 12:11:07 +01001008 /*
1009 * Mark the request as handled, since the inline shutdown
1010 * forces all outstanding requests to complete.
1011 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001012 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001013 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001014 }
Keith Buschc30341d2013-12-10 13:10:38 -07001015
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001016 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1017 atomic_inc(&dev->ctrl.abort_limit);
1018 return BLK_EH_RESET_TIMER;
1019 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001020 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001021
Keith Buschc30341d2013-12-10 13:10:38 -07001022 memset(&cmd, 0, sizeof(cmd));
1023 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001024 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001025 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001026
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001027 dev_warn(nvmeq->dev->ctrl.device,
1028 "I/O %d QID %d timeout, aborting\n",
1029 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001030
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001031 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001032 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001033 if (IS_ERR(abort_req)) {
1034 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001035 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001036 }
Keith Buschc30341d2013-12-10 13:10:38 -07001037
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001038 abort_req->timeout = ADMIN_TIMEOUT;
1039 abort_req->end_io_data = NULL;
1040 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001041
Keith Busch7a509a62015-01-07 18:55:53 -07001042 /*
1043 * The aborted req will be completed on receiving the abort req.
1044 * We enable the timer again. If hit twice, it'll cause a device reset,
1045 * as the device then is in a faulty state.
1046 */
Keith Busch07836e62015-02-19 10:34:48 -07001047 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001048}
1049
Keith Buschf435c282014-07-07 09:14:42 -06001050static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001051{
1052 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1053 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001054 if (nvmeq->sq_cmds)
1055 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001056 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1057 kfree(nvmeq);
1058}
1059
Keith Buscha1a5ef92013-12-16 13:50:00 -05001060static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001061{
1062 int i;
1063
Keith Buscha1a5ef92013-12-16 13:50:00 -05001064 for (i = dev->queue_count - 1; i >= lowest; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001065 struct nvme_queue *nvmeq = dev->queues[i];
Keith Busch22404272013-07-15 15:02:20 -06001066 dev->queue_count--;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001067 dev->queues[i] = NULL;
Keith Buschf435c282014-07-07 09:14:42 -06001068 nvme_free_queue(nvmeq);
kaoudis121c7ad2015-01-14 21:01:58 -07001069 }
Keith Busch22404272013-07-15 15:02:20 -06001070}
1071
Keith Busch4d115422013-12-10 13:10:40 -07001072/**
1073 * nvme_suspend_queue - put queue into suspended state
1074 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001075 */
1076static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001077{
Keith Busch2b25d982014-12-22 12:59:04 -07001078 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001079
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001080 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001081 if (nvmeq->cq_vector == -1) {
1082 spin_unlock_irq(&nvmeq->q_lock);
1083 return 1;
1084 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001085 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001086 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001087 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001088 spin_unlock_irq(&nvmeq->q_lock);
1089
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001090 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Keith Busch25646262016-01-04 09:10:57 -07001091 blk_mq_stop_hw_queues(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001092
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001093 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001094
Keith Busch4d115422013-12-10 13:10:40 -07001095 return 0;
1096}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001097
Keith Buscha5cdb682016-01-12 14:41:18 -07001098static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001099{
Keith Buscha5cdb682016-01-12 14:41:18 -07001100 struct nvme_queue *nvmeq = dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001101
1102 if (!nvmeq)
1103 return;
1104 if (nvme_suspend_queue(nvmeq))
1105 return;
1106
Keith Buscha5cdb682016-01-12 14:41:18 -07001107 if (shutdown)
1108 nvme_shutdown_ctrl(&dev->ctrl);
1109 else
1110 nvme_disable_ctrl(&dev->ctrl, lo_hi_readq(
1111 dev->bar + NVME_REG_CAP));
Keith Busch07836e62015-02-19 10:34:48 -07001112
1113 spin_lock_irq(&nvmeq->q_lock);
1114 nvme_process_cq(nvmeq);
1115 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001116}
1117
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001118static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1119 int entry_size)
1120{
1121 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001122 unsigned q_size_aligned = roundup(q_depth * entry_size,
1123 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001124
1125 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001126 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001127 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001128 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001129
1130 /*
1131 * Ensure the reduced q_depth is above some threshold where it
1132 * would be better to map queues in system memory with the
1133 * original depth
1134 */
1135 if (q_depth < 64)
1136 return -ENOMEM;
1137 }
1138
1139 return q_depth;
1140}
1141
1142static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1143 int qid, int depth)
1144{
1145 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001146 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1147 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001148 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1149 nvmeq->sq_cmds_io = dev->cmb + offset;
1150 } else {
1151 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1152 &nvmeq->sq_dma_addr, GFP_KERNEL);
1153 if (!nvmeq->sq_cmds)
1154 return -ENOMEM;
1155 }
1156
1157 return 0;
1158}
1159
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001160static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001161 int depth, int node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001162{
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001163 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1164 node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001165 if (!nvmeq)
1166 return NULL;
1167
Christoph Hellwige75ec752015-05-22 11:12:39 +02001168 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001169 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001170 if (!nvmeq->cqes)
1171 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001172
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001173 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001174 goto free_cqdma;
1175
Christoph Hellwige75ec752015-05-22 11:12:39 +02001176 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001177 nvmeq->dev = dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001178 spin_lock_init(&nvmeq->q_lock);
1179 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001180 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001181 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001182 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001183 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001184 nvmeq->cq_vector = -1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001185 dev->queues[qid] = nvmeq;
Jon Derrick36a7e992015-05-27 12:26:23 -06001186 dev->queue_count++;
1187
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001188 return nvmeq;
1189
1190 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001191 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001192 nvmeq->cq_dma_addr);
1193 free_nvmeq:
1194 kfree(nvmeq);
1195 return NULL;
1196}
1197
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001198static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001199{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001200 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1201 int nr = nvmeq->dev->ctrl.instance;
1202
1203 if (use_threaded_interrupts) {
1204 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1205 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1206 } else {
1207 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1208 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1209 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001210}
1211
Keith Busch22404272013-07-15 15:02:20 -06001212static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001213{
Keith Busch22404272013-07-15 15:02:20 -06001214 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001215
Keith Busch7be50e92014-09-10 15:48:47 -06001216 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001217 nvmeq->sq_tail = 0;
1218 nvmeq->cq_head = 0;
1219 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001220 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001221 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001222 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001223 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001224 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001225}
1226
1227static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1228{
1229 struct nvme_dev *dev = nvmeq->dev;
1230 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001231
Keith Busch2b25d982014-12-22 12:59:04 -07001232 nvmeq->cq_vector = qid - 1;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001233 result = adapter_alloc_cq(dev, qid, nvmeq);
1234 if (result < 0)
Keith Busch22404272013-07-15 15:02:20 -06001235 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001236
1237 result = adapter_alloc_sq(dev, qid, nvmeq);
1238 if (result < 0)
1239 goto release_cq;
1240
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001241 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001242 if (result < 0)
1243 goto release_sq;
1244
Keith Busch22404272013-07-15 15:02:20 -06001245 nvme_init_queue(nvmeq, qid);
Keith Busch22404272013-07-15 15:02:20 -06001246 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001247
1248 release_sq:
1249 adapter_delete_sq(dev, qid);
1250 release_cq:
1251 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001252 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001253}
1254
Eric Biggersf363b082017-03-30 13:39:16 -07001255static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001256 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001257 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001258 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001259 .exit_hctx = nvme_admin_exit_hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001260 .init_request = nvme_admin_init_request,
1261 .timeout = nvme_timeout,
1262};
1263
Eric Biggersf363b082017-03-30 13:39:16 -07001264static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001265 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001266 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001267 .init_hctx = nvme_init_hctx,
1268 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001269 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001270 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001271 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001272};
1273
Keith Buschea191d22015-01-07 18:55:49 -07001274static void nvme_dev_remove_admin(struct nvme_dev *dev)
1275{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001276 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001277 /*
1278 * If the controller was reset during removal, it's possible
1279 * user requests may be waiting on a stopped queue. Start the
1280 * queue to flush these to completion.
1281 */
1282 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001283 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001284 blk_mq_free_tag_set(&dev->admin_tagset);
1285 }
1286}
1287
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001288static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1289{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001290 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001291 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1292 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001293
1294 /*
1295 * Subtract one to leave an empty queue entry for 'Full Queue'
1296 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1297 */
1298 dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001299 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001300 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Jens Axboeac3dd5b2015-01-22 12:07:58 -07001301 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
Jens Axboed3484992017-01-13 14:43:58 -07001302 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001303 dev->admin_tagset.driver_data = dev;
1304
1305 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1306 return -ENOMEM;
1307
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001308 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1309 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001310 blk_mq_free_tag_set(&dev->admin_tagset);
1311 return -ENOMEM;
1312 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001313 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001314 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001315 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001316 return -ENODEV;
1317 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001318 } else
Keith Busch25646262016-01-04 09:10:57 -07001319 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001320
1321 return 0;
1322}
1323
Xu Yu97f6ef62017-05-24 16:39:55 +08001324static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1325{
1326 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1327}
1328
1329static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1330{
1331 struct pci_dev *pdev = to_pci_dev(dev->dev);
1332
1333 if (size <= dev->bar_mapped_size)
1334 return 0;
1335 if (size > pci_resource_len(pdev, 0))
1336 return -ENOMEM;
1337 if (dev->bar)
1338 iounmap(dev->bar);
1339 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1340 if (!dev->bar) {
1341 dev->bar_mapped_size = 0;
1342 return -ENOMEM;
1343 }
1344 dev->bar_mapped_size = size;
1345 dev->dbs = dev->bar + NVME_REG_DBS;
1346
1347 return 0;
1348}
1349
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001350static int nvme_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001351{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001352 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001353 u32 aqa;
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001354 u64 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001355 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001356
Xu Yu97f6ef62017-05-24 16:39:55 +08001357 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1358 if (result < 0)
1359 return result;
1360
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001361 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Keith Buschdfbac8c2015-08-10 15:20:40 -06001362 NVME_CAP_NSSRC(cap) : 0;
1363
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001364 if (dev->subsystem &&
1365 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1366 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001367
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001368 result = nvme_disable_ctrl(&dev->ctrl, cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001369 if (result < 0)
1370 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001371
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001372 nvmeq = dev->queues[0];
Keith Buschcd638942013-07-15 15:02:23 -06001373 if (!nvmeq) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001374 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1375 dev_to_node(dev->dev));
Keith Buschcd638942013-07-15 15:02:23 -06001376 if (!nvmeq)
1377 return -ENOMEM;
Keith Buschcd638942013-07-15 15:02:23 -06001378 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001379
1380 aqa = nvmeq->q_depth - 1;
1381 aqa |= aqa << 16;
1382
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001383 writel(aqa, dev->bar + NVME_REG_AQA);
1384 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1385 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001386
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001387 result = nvme_enable_ctrl(&dev->ctrl, cap);
Keith Busch025c5572013-05-01 13:07:51 -06001388 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001389 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001390
Keith Busch2b25d982014-12-22 12:59:04 -07001391 nvmeq->cq_vector = 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001392 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001393 if (result) {
1394 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001395 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001396 }
Keith Busch025c5572013-05-01 13:07:51 -06001397
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001398 return result;
1399}
1400
Guilherme G. Piccolic875a702016-04-13 11:08:20 -03001401static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1402{
1403
1404 /* If true, indicates loss of adapter communication, possibly by a
1405 * NVMe Subsystem reset.
1406 */
1407 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1408
1409 /* If there is a reset ongoing, we shouldn't reset again. */
Rakesh Pandit82b057c2017-06-05 14:43:11 +03001410 if (dev->ctrl.state == NVME_CTRL_RESETTING)
Guilherme G. Piccolic875a702016-04-13 11:08:20 -03001411 return false;
1412
1413 /* We shouldn't reset unless the controller is on fatal error state
1414 * _or_ if we lost the communication with it.
1415 */
1416 if (!(csts & NVME_CSTS_CFS) && !nssro)
1417 return false;
1418
1419 /* If PCI error recovery process is happening, we cannot reset or
1420 * the recovery mechanism will surely fail.
1421 */
1422 if (pci_channel_offline(to_pci_dev(dev->dev)))
1423 return false;
1424
1425 return true;
1426}
1427
Andy Lutomirskid2a61912016-12-02 21:14:15 -07001428static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1429{
1430 /* Read a config register to help see what died. */
1431 u16 pci_status;
1432 int result;
1433
1434 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1435 &pci_status);
1436 if (result == PCIBIOS_SUCCESSFUL)
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001437 dev_warn(dev->ctrl.device,
Andy Lutomirskid2a61912016-12-02 21:14:15 -07001438 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1439 csts, pci_status);
1440 else
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001441 dev_warn(dev->ctrl.device,
Andy Lutomirskid2a61912016-12-02 21:14:15 -07001442 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1443 csts, result);
1444}
1445
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001446static void nvme_watchdog_timer(unsigned long data)
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001447{
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001448 struct nvme_dev *dev = (struct nvme_dev *)data;
1449 u32 csts = readl(dev->bar + NVME_REG_CSTS);
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001450
Guilherme G. Piccolic875a702016-04-13 11:08:20 -03001451 /* Skip controllers under certain specific conditions. */
1452 if (nvme_should_reset(dev, csts)) {
Keith Buschc5f6ce92016-10-05 16:32:45 -04001453 if (!nvme_reset(dev))
Andy Lutomirskid2a61912016-12-02 21:14:15 -07001454 nvme_warn_reset(dev, csts);
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001455 return;
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001456 }
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001457
1458 mod_timer(&dev->watchdog_timer, round_jiffies(jiffies + HZ));
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001459}
1460
Christoph Hellwig749941f2015-11-26 11:46:39 +01001461static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001462{
Keith Busch949928c2015-12-17 17:08:15 -07001463 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001464 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001465
Christoph Hellwig749941f2015-11-26 11:46:39 +01001466 for (i = dev->queue_count; i <= dev->max_qid; i++) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001467 /* vector == qid - 1, match nvme_create_queue */
1468 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1469 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001470 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001471 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001472 }
1473 }
Keith Busch42f61422014-03-24 10:46:25 -06001474
Keith Busch949928c2015-12-17 17:08:15 -07001475 max = min(dev->max_qid, dev->queue_count - 1);
1476 for (i = dev->online_queues; i <= max; i++) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001477 ret = nvme_create_queue(dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001478 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001479 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001480 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001481
1482 /*
1483 * Ignore failing Create SQ/CQ commands, we can continue with less
1484 * than the desired aount of queues, and even a controller without
1485 * I/O queues an still be used to issue admin commands. This might
1486 * be useful to upgrade a buggy firmware for example.
1487 */
1488 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001489}
1490
Stephen Bates202021c2016-10-05 20:01:12 -06001491static ssize_t nvme_cmb_show(struct device *dev,
1492 struct device_attribute *attr,
1493 char *buf)
1494{
1495 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1496
Stephen Batesc9658092016-12-16 11:54:50 -07001497 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001498 ndev->cmbloc, ndev->cmbsz);
1499}
1500static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1501
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001502static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1503{
1504 u64 szu, size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001505 resource_size_t bar_size;
1506 struct pci_dev *pdev = to_pci_dev(dev->dev);
1507 void __iomem *cmb;
1508 dma_addr_t dma_addr;
1509
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001510 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001511 if (!(NVME_CMB_SZ(dev->cmbsz)))
1512 return NULL;
Stephen Bates202021c2016-10-05 20:01:12 -06001513 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001514
Stephen Bates202021c2016-10-05 20:01:12 -06001515 if (!use_cmb_sqes)
1516 return NULL;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001517
1518 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1519 size = szu * NVME_CMB_SZ(dev->cmbsz);
Stephen Bates202021c2016-10-05 20:01:12 -06001520 offset = szu * NVME_CMB_OFST(dev->cmbloc);
1521 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(dev->cmbloc));
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001522
1523 if (offset > bar_size)
1524 return NULL;
1525
1526 /*
1527 * Controllers may support a CMB size larger than their BAR,
1528 * for example, due to being behind a bridge. Reduce the CMB to
1529 * the reported size of the BAR
1530 */
1531 if (size > bar_size - offset)
1532 size = bar_size - offset;
1533
Stephen Bates202021c2016-10-05 20:01:12 -06001534 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(dev->cmbloc)) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001535 cmb = ioremap_wc(dma_addr, size);
1536 if (!cmb)
1537 return NULL;
1538
1539 dev->cmb_dma_addr = dma_addr;
1540 dev->cmb_size = size;
1541 return cmb;
1542}
1543
1544static inline void nvme_release_cmb(struct nvme_dev *dev)
1545{
1546 if (dev->cmb) {
1547 iounmap(dev->cmb);
1548 dev->cmb = NULL;
Jon Derrickf63572d2017-05-05 14:52:06 -06001549 if (dev->cmbsz) {
1550 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1551 &dev_attr_cmb.attr, NULL);
1552 dev->cmbsz = 0;
1553 }
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001554 }
1555}
1556
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001557static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
1558{
1559 size_t len = dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs);
1560 struct nvme_command c;
1561 u64 dma_addr;
1562 int ret;
1563
1564 dma_addr = dma_map_single(dev->dev, dev->host_mem_descs, len,
1565 DMA_TO_DEVICE);
1566 if (dma_mapping_error(dev->dev, dma_addr))
1567 return -ENOMEM;
1568
1569 memset(&c, 0, sizeof(c));
1570 c.features.opcode = nvme_admin_set_features;
1571 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1572 c.features.dword11 = cpu_to_le32(bits);
1573 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1574 ilog2(dev->ctrl.page_size));
1575 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1576 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1577 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1578
1579 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1580 if (ret) {
1581 dev_warn(dev->ctrl.device,
1582 "failed to set host mem (err %d, flags %#x).\n",
1583 ret, bits);
1584 }
1585 dma_unmap_single(dev->dev, dma_addr, len, DMA_TO_DEVICE);
1586 return ret;
1587}
1588
1589static void nvme_free_host_mem(struct nvme_dev *dev)
1590{
1591 int i;
1592
1593 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1594 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1595 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1596
1597 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1598 le64_to_cpu(desc->addr));
1599 }
1600
1601 kfree(dev->host_mem_desc_bufs);
1602 dev->host_mem_desc_bufs = NULL;
1603 kfree(dev->host_mem_descs);
1604 dev->host_mem_descs = NULL;
1605}
1606
1607static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1608{
1609 struct nvme_host_mem_buf_desc *descs;
1610 u32 chunk_size, max_entries, i = 0;
1611 void **bufs;
1612 u64 size, tmp;
1613
1614 /* start big and work our way down */
1615 chunk_size = min(preferred, (u64)PAGE_SIZE << MAX_ORDER);
1616retry:
1617 tmp = (preferred + chunk_size - 1);
1618 do_div(tmp, chunk_size);
1619 max_entries = tmp;
1620 descs = kcalloc(max_entries, sizeof(*descs), GFP_KERNEL);
1621 if (!descs)
1622 goto out;
1623
1624 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1625 if (!bufs)
1626 goto out_free_descs;
1627
1628 for (size = 0; size < preferred; size += chunk_size) {
1629 u32 len = min_t(u64, chunk_size, preferred - size);
1630 dma_addr_t dma_addr;
1631
1632 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1633 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1634 if (!bufs[i])
1635 break;
1636
1637 descs[i].addr = cpu_to_le64(dma_addr);
1638 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1639 i++;
1640 }
1641
1642 if (!size || (min && size < min)) {
1643 dev_warn(dev->ctrl.device,
1644 "failed to allocate host memory buffer.\n");
1645 goto out_free_bufs;
1646 }
1647
1648 dev_info(dev->ctrl.device,
1649 "allocated %lld MiB host memory buffer.\n",
1650 size >> ilog2(SZ_1M));
1651 dev->nr_host_mem_descs = i;
1652 dev->host_mem_size = size;
1653 dev->host_mem_descs = descs;
1654 dev->host_mem_desc_bufs = bufs;
1655 return 0;
1656
1657out_free_bufs:
1658 while (--i >= 0) {
1659 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1660
1661 dma_free_coherent(dev->dev, size, bufs[i],
1662 le64_to_cpu(descs[i].addr));
1663 }
1664
1665 kfree(bufs);
1666out_free_descs:
1667 kfree(descs);
1668out:
1669 /* try a smaller chunk size if we failed early */
1670 if (chunk_size >= PAGE_SIZE * 2 && (i == 0 || size < min)) {
1671 chunk_size /= 2;
1672 goto retry;
1673 }
1674 dev->host_mem_descs = NULL;
1675 return -ENOMEM;
1676}
1677
1678static void nvme_setup_host_mem(struct nvme_dev *dev)
1679{
1680 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1681 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1682 u64 min = (u64)dev->ctrl.hmmin * 4096;
1683 u32 enable_bits = NVME_HOST_MEM_ENABLE;
1684
1685 preferred = min(preferred, max);
1686 if (min > max) {
1687 dev_warn(dev->ctrl.device,
1688 "min host memory (%lld MiB) above limit (%d MiB).\n",
1689 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1690 nvme_free_host_mem(dev);
1691 return;
1692 }
1693
1694 /*
1695 * If we already have a buffer allocated check if we can reuse it.
1696 */
1697 if (dev->host_mem_descs) {
1698 if (dev->host_mem_size >= min)
1699 enable_bits |= NVME_HOST_MEM_RETURN;
1700 else
1701 nvme_free_host_mem(dev);
1702 }
1703
1704 if (!dev->host_mem_descs) {
1705 if (nvme_alloc_host_mem(dev, min, preferred))
1706 return;
1707 }
1708
1709 if (nvme_set_host_mem(dev, enable_bits))
1710 nvme_free_host_mem(dev);
1711}
1712
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001713static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001714{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001715 struct nvme_queue *adminq = dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001716 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001717 int result, nr_io_queues;
1718 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001719
Keith Busch2800b8e2016-05-13 12:38:09 -06001720 nr_io_queues = num_online_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001721 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1722 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001723 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001724
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001725 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001726 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001727
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001728 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1729 result = nvme_cmb_qdepth(dev, nr_io_queues,
1730 sizeof(struct nvme_command));
1731 if (result > 0)
1732 dev->q_depth = result;
1733 else
1734 nvme_release_cmb(dev);
1735 }
1736
Xu Yu97f6ef62017-05-24 16:39:55 +08001737 do {
1738 size = db_bar_size(dev, nr_io_queues);
1739 result = nvme_remap_bar(dev, size);
1740 if (!result)
1741 break;
1742 if (!--nr_io_queues)
1743 return -ENOMEM;
1744 } while (1);
1745 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001746
Keith Busch9d713c22013-07-15 15:02:24 -06001747 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001748 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001749
Jens Axboee32efbf2014-11-14 09:49:26 -07001750 /*
1751 * If we enable msix early due to not intx, disable it again before
1752 * setting up the full range we need.
1753 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001754 pci_free_irq_vectors(pdev);
1755 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1756 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1757 if (nr_io_queues <= 0)
1758 return -EIO;
1759 dev->max_qid = nr_io_queues;
Matthew Wilcox1b234842011-01-20 13:01:49 -05001760
Matthew Wilcox063a8092013-06-20 10:53:48 -04001761 /*
1762 * Should investigate if there's a performance win from allocating
1763 * more queues than interrupt vectors; it might allow the submission
1764 * path to scale better, even if the receive path is limited by the
1765 * number of interrupts.
1766 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001767
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001768 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001769 if (result) {
1770 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001771 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001772 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001773 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001774}
1775
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001776static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001777{
1778 struct nvme_queue *nvmeq = req->end_io_data;
1779
1780 blk_mq_free_request(req);
1781 complete(&nvmeq->dev->ioq_wait);
1782}
1783
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001784static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001785{
1786 struct nvme_queue *nvmeq = req->end_io_data;
1787
1788 if (!error) {
1789 unsigned long flags;
1790
Ming Lin2e39e0f2016-04-05 10:32:04 -07001791 /*
1792 * We might be called with the AQ q_lock held
1793 * and the I/O queue q_lock should always
1794 * nest inside the AQ one.
1795 */
1796 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1797 SINGLE_DEPTH_NESTING);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001798 nvme_process_cq(nvmeq);
1799 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1800 }
1801
1802 nvme_del_queue_end(req, error);
1803}
1804
1805static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1806{
1807 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1808 struct request *req;
1809 struct nvme_command cmd;
1810
1811 memset(&cmd, 0, sizeof(cmd));
1812 cmd.delete_queue.opcode = opcode;
1813 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1814
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001815 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001816 if (IS_ERR(req))
1817 return PTR_ERR(req);
1818
1819 req->timeout = ADMIN_TIMEOUT;
1820 req->end_io_data = nvmeq;
1821
1822 blk_execute_rq_nowait(q, NULL, req, false,
1823 opcode == nvme_admin_delete_cq ?
1824 nvme_del_cq_end : nvme_del_queue_end);
1825 return 0;
1826}
1827
Keith Busch70659062016-10-12 09:22:16 -06001828static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001829{
Keith Busch70659062016-10-12 09:22:16 -06001830 int pass;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001831 unsigned long timeout;
1832 u8 opcode = nvme_admin_delete_sq;
1833
1834 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06001835 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001836
1837 reinit_completion(&dev->ioq_wait);
1838 retry:
1839 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001840 for (; i > 0; i--, sent++)
1841 if (nvme_delete_queue(dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07001842 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001843
Keith Buschdb3cbff2016-01-12 14:41:17 -07001844 while (sent--) {
1845 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
1846 if (timeout == 0)
1847 return;
1848 if (i)
1849 goto retry;
1850 }
1851 opcode = nvme_admin_delete_cq;
1852 }
1853}
1854
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04001855/*
1856 * Return: error value if an error occurred setting up the queues or calling
1857 * Identify Device. 0 if these succeeded, even if adding some of the
1858 * namespaces failed. At the moment, these failures are silent. TBD which
1859 * failures should be reported.
1860 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001861static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001862{
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001863 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06001864 dev->tagset.ops = &nvme_mq_ops;
1865 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1866 dev->tagset.timeout = NVME_IO_TIMEOUT;
1867 dev->tagset.numa_node = dev_to_node(dev->dev);
1868 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001869 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Keith Buschffe77042015-06-08 10:08:15 -06001870 dev->tagset.cmd_size = nvme_cmd_size(dev);
1871 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1872 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001873
Keith Buschffe77042015-06-08 10:08:15 -06001874 if (blk_mq_alloc_tag_set(&dev->tagset))
1875 return 0;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001876 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03001877
1878 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07001879 } else {
1880 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
1881
1882 /* Free previously allocated queues that are no longer usable */
1883 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06001884 }
Keith Busch949928c2015-12-17 17:08:15 -07001885
Keith Busche1e5e562015-02-19 13:39:03 -07001886 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001887}
1888
Keith Buschb00a7262016-02-24 09:15:52 -07001889static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06001890{
Keith Busch42f61422014-03-24 10:46:25 -06001891 u64 cap;
Keith Buschb00a7262016-02-24 09:15:52 -07001892 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001893 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001894
1895 if (pci_enable_device_mem(pdev))
1896 return result;
1897
Keith Busch0877cb02013-07-15 15:02:19 -06001898 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001899
Christoph Hellwige75ec752015-05-22 11:12:39 +02001900 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1901 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01001902 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06001903
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001904 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07001905 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07001906 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07001907 }
Jens Axboee32efbf2014-11-14 09:49:26 -07001908
1909 /*
Keith Buscha5229052016-04-08 16:09:10 -06001910 * Some devices and/or platforms don't advertise or work with INTx
1911 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
1912 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07001913 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001914 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
1915 if (result < 0)
1916 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07001917
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001918 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
1919
Keith Busch42f61422014-03-24 10:46:25 -06001920 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
1921 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001922 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07001923
1924 /*
1925 * Temporary fix for the Apple controller found in the MacBook8,1 and
1926 * some MacBook7,1 to avoid controller resets and data loss.
1927 */
1928 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
1929 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001930 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
1931 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07001932 dev->q_depth);
1933 }
1934
Stephen Bates202021c2016-10-05 20:01:12 -06001935 /*
1936 * CMBs can currently only exist on >=1.2 PCIe devices. We only
1937 * populate sysfs if a CMB is implemented. Note that we add the
1938 * CMB attribute to the nvme_ctrl kobj which removes the need to remove
1939 * it on exit. Since nvme_dev_attrs_group has no name we can pass
1940 * NULL as final argument to sysfs_add_file_to_group.
1941 */
1942
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001943 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001944 dev->cmb = nvme_map_cmb(dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001945
Stephen Bates202021c2016-10-05 20:01:12 -06001946 if (dev->cmbsz) {
1947 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1948 &dev_attr_cmb.attr, NULL))
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001949 dev_warn(dev->ctrl.device,
Stephen Bates202021c2016-10-05 20:01:12 -06001950 "failed to add sysfs attribute for CMB\n");
1951 }
1952 }
1953
Keith Buscha0a34082015-12-07 15:30:31 -07001954 pci_enable_pcie_error_reporting(pdev);
1955 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001956 return 0;
1957
1958 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06001959 pci_disable_device(pdev);
1960 return result;
1961}
1962
1963static void nvme_dev_unmap(struct nvme_dev *dev)
1964{
Keith Buschb00a7262016-02-24 09:15:52 -07001965 if (dev->bar)
1966 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02001967 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07001968}
1969
1970static void nvme_pci_disable(struct nvme_dev *dev)
1971{
Christoph Hellwige75ec752015-05-22 11:12:39 +02001972 struct pci_dev *pdev = to_pci_dev(dev->dev);
1973
Jon Derrickf63572d2017-05-05 14:52:06 -06001974 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001975 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001976
Keith Buscha0a34082015-12-07 15:30:31 -07001977 if (pci_is_enabled(pdev)) {
1978 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02001979 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07001980 }
Keith Busch4d115422013-12-10 13:10:40 -07001981}
1982
Keith Buscha5cdb682016-01-12 14:41:18 -07001983static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001984{
Keith Busch70659062016-10-12 09:22:16 -06001985 int i, queues;
Keith Busch302ad8c2017-03-01 14:22:12 -05001986 bool dead = true;
1987 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06001988
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001989 del_timer_sync(&dev->watchdog_timer);
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001990
Keith Busch77bf25e2015-11-26 12:21:29 +01001991 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05001992 if (pci_is_enabled(pdev)) {
1993 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1994
1995 if (dev->ctrl.state == NVME_CTRL_LIVE)
1996 nvme_start_freeze(&dev->ctrl);
1997 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
1998 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07001999 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002000
Keith Busch302ad8c2017-03-01 14:22:12 -05002001 /*
2002 * Give the controller a chance to complete all entered requests if
2003 * doing a safe shutdown.
2004 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002005 if (!dead) {
2006 if (shutdown)
2007 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2008
2009 /*
2010 * If the controller is still alive tell it to stop using the
2011 * host memory buffer. In theory the shutdown / reset should
2012 * make sure that it doesn't access the host memoery anymore,
2013 * but I'd rather be safe than sorry..
2014 */
2015 if (dev->host_mem_descs)
2016 nvme_set_host_mem(dev, 0);
2017
2018 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002019 nvme_stop_queues(&dev->ctrl);
2020
Keith Busch70659062016-10-12 09:22:16 -06002021 queues = dev->online_queues - 1;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002022 for (i = dev->queue_count - 1; i > 0; i--)
2023 nvme_suspend_queue(dev->queues[i]);
2024
Keith Busch302ad8c2017-03-01 14:22:12 -05002025 if (dead) {
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002026 /* A device might become IO incapable very soon during
2027 * probe, before the admin queue is configured. Thus,
2028 * queue_count can be 0 here.
2029 */
2030 if (dev->queue_count)
2031 nvme_suspend_queue(dev->queues[0]);
Keith Busch4d115422013-12-10 13:10:40 -07002032 } else {
Keith Busch70659062016-10-12 09:22:16 -06002033 nvme_disable_io_queues(dev, queues);
Keith Buscha5cdb682016-01-12 14:41:18 -07002034 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002035 }
Keith Buschb00a7262016-02-24 09:15:52 -07002036 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002037
Ming Line1958e62016-05-18 14:05:01 -07002038 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2039 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002040
2041 /*
2042 * The driver will not be starting up queues again if shutting down so
2043 * must flush all entered requests to their failed completion to avoid
2044 * deadlocking blk-mq hot-cpu notifier.
2045 */
2046 if (shutdown)
2047 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002048 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002049}
2050
Matthew Wilcox091b6092011-02-10 09:56:01 -05002051static int nvme_setup_prp_pools(struct nvme_dev *dev)
2052{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002053 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002054 PAGE_SIZE, PAGE_SIZE, 0);
2055 if (!dev->prp_page_pool)
2056 return -ENOMEM;
2057
Matthew Wilcox99802a72011-02-10 10:30:34 -05002058 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002059 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002060 256, 256, 0);
2061 if (!dev->prp_small_pool) {
2062 dma_pool_destroy(dev->prp_page_pool);
2063 return -ENOMEM;
2064 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002065 return 0;
2066}
2067
2068static void nvme_release_prp_pools(struct nvme_dev *dev)
2069{
2070 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002071 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002072}
2073
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002074static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002075{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002076 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002077
Helen Koikef9f38e32017-04-10 12:51:07 -03002078 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002079 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002080 if (dev->tagset.tags)
2081 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002082 if (dev->ctrl.admin_q)
2083 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002084 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002085 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002086 kfree(dev);
2087}
2088
Keith Buschf58944e2016-02-24 09:15:55 -07002089static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2090{
Linus Torvalds237045f2016-03-18 17:13:31 -07002091 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002092
2093 kref_get(&dev->ctrl.kref);
Keith Busch69d9a992016-02-24 09:15:56 -07002094 nvme_dev_disable(dev, false);
Keith Buschf58944e2016-02-24 09:15:55 -07002095 if (!schedule_work(&dev->remove_work))
2096 nvme_put_ctrl(&dev->ctrl);
2097}
2098
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002099static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002100{
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002101 struct nvme_dev *dev = container_of(work, struct nvme_dev, reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002102 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002103 int result = -ENODEV;
Keith Buschf0b50732013-07-15 15:02:21 -06002104
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002105 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002106 goto out;
2107
2108 /*
2109 * If we're called to reset a live controller first shut it down before
2110 * moving on.
2111 */
Keith Buschb00a7262016-02-24 09:15:52 -07002112 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002113 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002114
Keith Buschb00a7262016-02-24 09:15:52 -07002115 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002116 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002117 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002118
2119 result = nvme_configure_admin_queue(dev);
2120 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002121 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002122
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002123 nvme_init_queue(dev->queues[0], 0);
Keith Busch0fb59cb2015-01-07 18:55:50 -07002124 result = nvme_alloc_admin_tags(dev);
2125 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002126 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002127
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002128 result = nvme_init_identify(&dev->ctrl);
2129 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002130 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002131
Scott Bauere286bcf2017-02-22 10:15:07 -07002132 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2133 if (!dev->ctrl.opal_dev)
2134 dev->ctrl.opal_dev =
2135 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2136 else if (was_suspend)
2137 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2138 } else {
2139 free_opal_dev(dev->ctrl.opal_dev);
2140 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002141 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002142
Helen Koikef9f38e32017-04-10 12:51:07 -03002143 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2144 result = nvme_dbbuf_dma_alloc(dev);
2145 if (result)
2146 dev_warn(dev->dev,
2147 "unable to allocate dma for dbbuf\n");
2148 }
2149
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002150 if (dev->ctrl.hmpre)
2151 nvme_setup_host_mem(dev);
2152
Keith Buschf0b50732013-07-15 15:02:21 -06002153 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002154 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002155 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002156
Keith Busch21f033f2016-04-12 11:13:11 -06002157 /*
2158 * A controller that can not execute IO typically requires user
2159 * intervention to correct. For such degraded controllers, the driver
2160 * should not submit commands the user did not request, so skip
2161 * registering for asynchronous event notification on this condition.
2162 */
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002163 if (dev->online_queues > 1)
2164 nvme_queue_async_events(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002165
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01002166 mod_timer(&dev->watchdog_timer, round_jiffies(jiffies + HZ));
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002167
Christoph Hellwig2659e572015-10-02 18:51:31 +02002168 /*
2169 * Keep the controller around but remove all namespaces if we don't have
2170 * any working I/O queue.
2171 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002172 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002173 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002174 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002175 nvme_remove_namespaces(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002176 } else {
Keith Busch25646262016-01-04 09:10:57 -07002177 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002178 nvme_wait_freeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002179 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002180 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002181 }
2182
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002183 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2184 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2185 goto out;
2186 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002187
2188 if (dev->online_queues > 1)
Christoph Hellwig5955be22016-04-26 13:51:59 +02002189 nvme_queue_scan(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002190 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002191
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002192 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002193 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002194}
2195
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002196static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002197{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002198 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002199 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002200
Keith Busch69d9a992016-02-24 09:15:56 -07002201 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002202 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002203 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002204 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002205}
2206
Keith Busch4cc06522015-06-05 10:30:08 -06002207static int nvme_reset(struct nvme_dev *dev)
2208{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002209 if (!dev->ctrl.admin_q || blk_queue_dying(dev->ctrl.admin_q))
Keith Busch4cc06522015-06-05 10:30:08 -06002210 return -ENODEV;
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002211 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING))
2212 return -EBUSY;
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002213 if (!queue_work(nvme_wq, &dev->reset_work))
Christoph Hellwig846cc052015-11-26 12:10:29 +01002214 return -EBUSY;
Christoph Hellwig846cc052015-11-26 12:10:29 +01002215 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002216}
2217
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002218static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002219{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002220 *val = readl(to_nvme_dev(ctrl)->bar + off);
2221 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002222}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002223
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002224static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2225{
2226 writel(val, to_nvme_dev(ctrl)->bar + off);
2227 return 0;
2228}
2229
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002230static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2231{
2232 *val = readq(to_nvme_dev(ctrl)->bar + off);
2233 return 0;
2234}
2235
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002236static int nvme_pci_reset_ctrl(struct nvme_ctrl *ctrl)
2237{
Keith Buschc5f6ce92016-10-05 16:32:45 -04002238 struct nvme_dev *dev = to_nvme_dev(ctrl);
2239 int ret = nvme_reset(dev);
2240
2241 if (!ret)
2242 flush_work(&dev->reset_work);
2243 return ret;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002244}
2245
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002246static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002247 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002248 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002249 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002250 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002251 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002252 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002253 .reset_ctrl = nvme_pci_reset_ctrl,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002254 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002255 .submit_async_event = nvme_pci_submit_async_event,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002256};
Keith Busch4cc06522015-06-05 10:30:08 -06002257
Keith Buschb00a7262016-02-24 09:15:52 -07002258static int nvme_dev_map(struct nvme_dev *dev)
2259{
Keith Buschb00a7262016-02-24 09:15:52 -07002260 struct pci_dev *pdev = to_pci_dev(dev->dev);
2261
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002262 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002263 return -ENODEV;
2264
Xu Yu97f6ef62017-05-24 16:39:55 +08002265 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002266 goto release;
2267
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002268 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002269 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002270 pci_release_mem_regions(pdev);
2271 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002272}
2273
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002274static unsigned long check_dell_samsung_bug(struct pci_dev *pdev)
2275{
2276 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2277 /*
2278 * Several Samsung devices seem to drop off the PCIe bus
2279 * randomly when APST is on and uses the deepest sleep state.
2280 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2281 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2282 * 950 PRO 256GB", but it seems to be restricted to two Dell
2283 * laptops.
2284 */
2285 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2286 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2287 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2288 return NVME_QUIRK_NO_DEEPEST_PS;
2289 }
2290
2291 return 0;
2292}
2293
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002294static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002295{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002296 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002297 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002298 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002299
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002300 node = dev_to_node(&pdev->dev);
2301 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002302 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002303
2304 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002305 if (!dev)
2306 return -ENOMEM;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002307 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2308 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002309 if (!dev->queues)
2310 goto free;
2311
Christoph Hellwige75ec752015-05-22 11:12:39 +02002312 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002313 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002314
Keith Buschb00a7262016-02-24 09:15:52 -07002315 result = nvme_dev_map(dev);
2316 if (result)
2317 goto free;
2318
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002319 INIT_WORK(&dev->reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002320 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01002321 setup_timer(&dev->watchdog_timer, nvme_watchdog_timer,
2322 (unsigned long)dev);
Keith Busch77bf25e2015-11-26 12:21:29 +01002323 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002324 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002325
2326 result = nvme_setup_prp_pools(dev);
2327 if (result)
2328 goto put_pci;
2329
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002330 quirks |= check_dell_samsung_bug(pdev);
2331
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002332 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002333 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002334 if (result)
2335 goto release_pools;
2336
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002337 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002338 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2339
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002340 queue_work(nvme_wq, &dev->reset_work);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002341 return 0;
2342
Keith Busch0877cb02013-07-15 15:02:19 -06002343 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002344 nvme_release_prp_pools(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002345 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002346 put_device(dev->dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002347 nvme_dev_unmap(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002348 free:
2349 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002350 kfree(dev);
2351 return result;
2352}
2353
Keith Buschf0d54a52014-05-02 10:40:43 -06002354static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
2355{
Keith Buscha6739472014-06-23 16:03:21 -06002356 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschf0d54a52014-05-02 10:40:43 -06002357
Keith Buscha6739472014-06-23 16:03:21 -06002358 if (prepare)
Keith Buscha5cdb682016-01-12 14:41:18 -07002359 nvme_dev_disable(dev, false);
Keith Buscha6739472014-06-23 16:03:21 -06002360 else
Keith Buschc5f6ce92016-10-05 16:32:45 -04002361 nvme_reset(dev);
Keith Buschf0d54a52014-05-02 10:40:43 -06002362}
2363
Keith Busch09ece142014-01-27 11:29:40 -05002364static void nvme_shutdown(struct pci_dev *pdev)
2365{
2366 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002367 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002368}
2369
Keith Buschf58944e2016-02-24 09:15:55 -07002370/*
2371 * The driver's remove may be called on a device in a partially initialized
2372 * state. This function must not have any dependencies on the device state in
2373 * order to proceed.
2374 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002375static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002376{
2377 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002378
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002379 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2380
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002381 cancel_work_sync(&dev->reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002382 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002383
Keith Busch6db28ed2017-02-10 18:15:49 -05002384 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002385 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002386 nvme_dev_disable(dev, false);
2387 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002388
Keith Busch9bf2b972016-04-08 16:11:02 -06002389 flush_work(&dev->reset_work);
Keith Busch53029b02015-11-28 15:41:02 +01002390 nvme_uninit_ctrl(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002391 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002392 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002393 nvme_dev_remove_admin(dev);
2394 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07002395 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002396 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002397 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002398}
2399
Keith Busch13880f52016-06-20 09:41:06 -06002400static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2401{
2402 int ret = 0;
2403
2404 if (numvfs == 0) {
2405 if (pci_vfs_assigned(pdev)) {
2406 dev_warn(&pdev->dev,
2407 "Cannot disable SR-IOV VFs while assigned\n");
2408 return -EPERM;
2409 }
2410 pci_disable_sriov(pdev);
2411 return 0;
2412 }
2413
2414 ret = pci_enable_sriov(pdev, numvfs);
2415 return ret ? ret : numvfs;
2416}
2417
Jingoo Han671a6012014-02-13 11:19:14 +09002418#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002419static int nvme_suspend(struct device *dev)
2420{
2421 struct pci_dev *pdev = to_pci_dev(dev);
2422 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2423
Keith Buscha5cdb682016-01-12 14:41:18 -07002424 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002425 return 0;
2426}
2427
2428static int nvme_resume(struct device *dev)
2429{
2430 struct pci_dev *pdev = to_pci_dev(dev);
2431 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002432
Keith Buschc5f6ce92016-10-05 16:32:45 -04002433 nvme_reset(ndev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002434 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002435}
Jingoo Han671a6012014-02-13 11:19:14 +09002436#endif
Keith Buschcd638942013-07-15 15:02:23 -06002437
2438static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002439
Keith Buscha0a34082015-12-07 15:30:31 -07002440static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2441 pci_channel_state_t state)
2442{
2443 struct nvme_dev *dev = pci_get_drvdata(pdev);
2444
2445 /*
2446 * A frozen channel requires a reset. When detected, this method will
2447 * shutdown the controller to quiesce. The controller will be restarted
2448 * after the slot reset through driver's slot_reset callback.
2449 */
Keith Buscha0a34082015-12-07 15:30:31 -07002450 switch (state) {
2451 case pci_channel_io_normal:
2452 return PCI_ERS_RESULT_CAN_RECOVER;
2453 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002454 dev_warn(dev->ctrl.device,
2455 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002456 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002457 return PCI_ERS_RESULT_NEED_RESET;
2458 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002459 dev_warn(dev->ctrl.device,
2460 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002461 return PCI_ERS_RESULT_DISCONNECT;
2462 }
2463 return PCI_ERS_RESULT_NEED_RESET;
2464}
2465
2466static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2467{
2468 struct nvme_dev *dev = pci_get_drvdata(pdev);
2469
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002470 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002471 pci_restore_state(pdev);
Keith Buschc5f6ce92016-10-05 16:32:45 -04002472 nvme_reset(dev);
Keith Buscha0a34082015-12-07 15:30:31 -07002473 return PCI_ERS_RESULT_RECOVERED;
2474}
2475
2476static void nvme_error_resume(struct pci_dev *pdev)
2477{
2478 pci_cleanup_aer_uncorrect_error_status(pdev);
2479}
2480
Stephen Hemminger1d352032012-09-07 09:33:17 -07002481static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002482 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002483 .slot_reset = nvme_slot_reset,
2484 .resume = nvme_error_resume,
Keith Buschf0d54a52014-05-02 10:40:43 -06002485 .reset_notify = nvme_reset_notify,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002486};
2487
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002488static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002489 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002490 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002491 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002492 { PCI_VDEVICE(INTEL, 0x0a53),
2493 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002494 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002495 { PCI_VDEVICE(INTEL, 0x0a54),
2496 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002497 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002498 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2499 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002500 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2501 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002502 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2503 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002504 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2505 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002506 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002507 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002508 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002509 { 0, }
2510};
2511MODULE_DEVICE_TABLE(pci, nvme_id_table);
2512
2513static struct pci_driver nvme_driver = {
2514 .name = "nvme",
2515 .id_table = nvme_id_table,
2516 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002517 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002518 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002519 .driver = {
2520 .pm = &nvme_dev_pm_ops,
2521 },
Keith Busch13880f52016-06-20 09:41:06 -06002522 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002523 .err_handler = &nvme_err_handler,
2524};
2525
2526static int __init nvme_init(void)
2527{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002528 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002529}
2530
2531static void __exit nvme_exit(void)
2532{
2533 pci_unregister_driver(&nvme_driver);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002534 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002535}
2536
2537MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2538MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002539MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002540module_init(nvme_init);
2541module_exit(nvme_exit);