blob: 203a00c2433027c19f824bd9ddb84ed6fa0cb5bd [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/pci.h>
29#include <linux/delay.h>
30#include <linux/sched.h>
31
32#include "ixgbe.h"
33#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000034#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000035
36#define IXGBE_82599_MAX_TX_QUEUES 128
37#define IXGBE_82599_MAX_RX_QUEUES 128
38#define IXGBE_82599_RAR_ENTRIES 128
39#define IXGBE_82599_MC_TBL_SIZE 128
40#define IXGBE_82599_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000041#define IXGBE_82599_RX_PB_SIZE 512
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000042
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000043static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
44static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
46static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
47 ixgbe_link_speed speed,
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000048 bool autoneg_wait_to_complete);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000049static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
50 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +000051 bool autoneg_wait_to_complete);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000052static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
53 bool autoneg_wait_to_complete);
54static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000055 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000056 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000057static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
58 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000059 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000060static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000061
Don Skidmore7b25cdb2009-08-25 04:47:32 +000062static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000063{
64 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000065
66 /* enable the laser control functions for SFP+ fiber */
67 if (mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000068 mac->ops.disable_tx_laser =
69 &ixgbe_disable_tx_laser_multispeed_fiber;
70 mac->ops.enable_tx_laser =
71 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +000072 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000073 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000074 mac->ops.disable_tx_laser = NULL;
75 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +000076 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +000077 }
78
79 if (hw->phy.multispeed_fiber) {
80 /* Set up dual speed SFP+ support */
81 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
82 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +000083 if ((mac->ops.get_media_type(hw) ==
84 ixgbe_media_type_backplane) &&
85 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
Emil Tantilov0fa6d832011-03-18 08:18:32 +000086 hw->phy.smart_speed == ixgbe_smart_speed_on) &&
87 !ixgbe_verify_lesm_fw_enabled_82599(hw))
Don Skidmorecd7e1f02009-10-08 15:36:22 +000088 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
89 else
90 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000091 }
92}
93
Don Skidmore7b25cdb2009-08-25 04:47:32 +000094static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000095{
96 s32 ret_val = 0;
97 u16 list_offset, data_offset, data_value;
Don Skidmored7bbcd32012-10-24 06:19:01 +000098 bool got_lock = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000099
100 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
101 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000102
103 hw->phy.ops.reset = NULL;
104
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000105 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
106 &data_offset);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000107 if (ret_val != 0)
108 goto setup_sfp_out;
109
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000110 /* PHY config will finish before releasing the semaphore */
Don Skidmore5e655102011-02-25 01:58:04 +0000111 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
112 IXGBE_GSSR_MAC_CSR_SM);
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000113 if (ret_val != 0) {
114 ret_val = IXGBE_ERR_SWFW_SYNC;
115 goto setup_sfp_out;
116 }
117
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000118 hw->eeprom.ops.read(hw, ++data_offset, &data_value);
119 while (data_value != 0xffff) {
120 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
121 IXGBE_WRITE_FLUSH(hw);
122 hw->eeprom.ops.read(hw, ++data_offset, &data_value);
123 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000124
125 /* Release the semaphore */
Emil Tantilov6d980c32011-04-13 04:56:15 +0000126 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
Don Skidmore032b4322011-03-18 09:32:53 +0000127 /*
128 * Delay obtaining semaphore again to allow FW access,
129 * semaphore_delay is in ms usleep_range needs us.
130 */
131 usleep_range(hw->eeprom.semaphore_delay * 1000,
132 hw->eeprom.semaphore_delay * 2000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000133
Don Skidmored7bbcd32012-10-24 06:19:01 +0000134 /* Need SW/FW semaphore around AUTOC writes if LESM on,
135 * likewise reset_pipeline requires lock as it also writes
136 * AUTOC.
137 */
138 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
139 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
140 IXGBE_GSSR_MAC_CSR_SM);
141 if (ret_val)
142 goto setup_sfp_out;
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000143
Don Skidmored7bbcd32012-10-24 06:19:01 +0000144 got_lock = true;
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000145 }
Don Skidmored7bbcd32012-10-24 06:19:01 +0000146
147 /* Restart DSP and set SFI mode */
148 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, (IXGBE_READ_REG(hw,
149 IXGBE_AUTOC) | IXGBE_AUTOC_LMS_10G_SERIAL));
150
151 ret_val = ixgbe_reset_pipeline_82599(hw);
152
153 if (got_lock) {
154 hw->mac.ops.release_swfw_sync(hw,
155 IXGBE_GSSR_MAC_CSR_SM);
156 got_lock = false;
157 }
158
159 if (ret_val) {
160 hw_dbg(hw, " sfp module setup not complete\n");
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000161 ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
162 goto setup_sfp_out;
163 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000164 }
165
166setup_sfp_out:
167 return ret_val;
168}
169
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000170static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
171{
172 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000173
174 ixgbe_init_mac_link_ops_82599(hw);
175
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000176 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
177 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
178 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
179 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
180 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000181 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000182
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000183 return 0;
184}
185
186/**
187 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
188 * @hw: pointer to hardware structure
189 *
190 * Initialize any function pointers that were not able to be
191 * set during get_invariants because the PHY/SFP type was
192 * not known. Perform the SFP init if necessary.
193 *
194 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000195static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000196{
197 struct ixgbe_mac_info *mac = &hw->mac;
198 struct ixgbe_phy_info *phy = &hw->phy;
199 s32 ret_val = 0;
200
201 /* Identify the PHY or SFP module */
202 ret_val = phy->ops.identify(hw);
203
204 /* Setup function pointers based on detected SFP module and speeds */
205 ixgbe_init_mac_link_ops_82599(hw);
206
207 /* If copper media, overwrite with copper function pointers */
208 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
209 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000210 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800211 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000212 }
213
214 /* Set necessary function pointers based on phy type */
215 switch (hw->phy.type) {
216 case ixgbe_phy_tn:
217 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Emil Tantilovb57e35b2011-07-28 06:17:04 +0000218 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000219 phy->ops.get_firmware_version =
220 &ixgbe_get_phy_firmware_version_tnx;
221 break;
222 default:
223 break;
224 }
225
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000226 return ret_val;
227}
228
229/**
230 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
231 * @hw: pointer to hardware structure
232 * @speed: pointer to link speed
Josh Hay3d292262012-12-15 03:28:19 +0000233 * @autoneg: true when autoneg or autotry is enabled
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000234 *
235 * Determines the link capabilities by reading the AUTOC register.
236 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000237static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
238 ixgbe_link_speed *speed,
Josh Hay3d292262012-12-15 03:28:19 +0000239 bool *autoneg)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000240{
241 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000242 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000243
Don Skidmorecb836a92010-06-29 18:30:59 +0000244 /* Determine 1G link capabilities off of SFP+ type */
245 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000246 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
247 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
248 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
Don Skidmorecb836a92010-06-29 18:30:59 +0000249 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000250 *autoneg = true;
Don Skidmorecb836a92010-06-29 18:30:59 +0000251 goto out;
252 }
253
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000254 /*
255 * Determine link capabilities based on the stored value of AUTOC,
256 * which represents EEPROM defaults. If AUTOC value has not been
257 * stored, use the current register value.
258 */
259 if (hw->mac.orig_link_settings_stored)
260 autoc = hw->mac.orig_autoc;
261 else
262 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
263
264 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000265 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
266 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000267 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000268 break;
269
270 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
271 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000272 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000273 break;
274
275 case IXGBE_AUTOC_LMS_1G_AN:
276 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000277 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000278 break;
279
280 case IXGBE_AUTOC_LMS_10G_SERIAL:
281 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000282 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000283 break;
284
285 case IXGBE_AUTOC_LMS_KX4_KX_KR:
286 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
287 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000288 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000289 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000290 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000291 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000292 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000293 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000294 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000295 break;
296
297 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
298 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000299 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000300 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000301 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000302 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000303 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000304 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000305 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000306 break;
307
308 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
309 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000310 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000311 break;
312
313 default:
314 status = IXGBE_ERR_LINK_SETUP;
315 goto out;
316 break;
317 }
318
319 if (hw->phy.multispeed_fiber) {
320 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
321 IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000322 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000323 }
324
325out:
326 return status;
327}
328
329/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000330 * ixgbe_get_media_type_82599 - Get media type
331 * @hw: pointer to hardware structure
332 *
333 * Returns the media type (fiber, copper, backplane)
334 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000335static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000336{
337 enum ixgbe_media_type media_type;
338
339 /* Detect if there is a copper PHY attached. */
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000340 switch (hw->phy.type) {
341 case ixgbe_phy_cu_unknown:
342 case ixgbe_phy_tn:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000343 media_type = ixgbe_media_type_copper;
344 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000345 default:
346 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000347 }
348
349 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000350 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000351 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000352 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000353 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000354 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000355 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000356 /* Default device ID is mezzanine card KX/KX4 */
357 media_type = ixgbe_media_type_backplane;
358 break;
359 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000360 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000361 case IXGBE_DEV_ID_82599_SFP_EM:
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000362 case IXGBE_DEV_ID_82599_SFP_SF2:
Emil Tantilov9e791e42011-11-04 06:43:29 +0000363 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Emil Tantilov7d145282011-09-08 08:30:14 +0000364 case IXGBE_DEV_ID_82599EN_SFP:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000365 media_type = ixgbe_media_type_fiber;
366 break;
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000367 case IXGBE_DEV_ID_82599_CX4:
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000368 media_type = ixgbe_media_type_cx4;
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000369 break;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000370 case IXGBE_DEV_ID_82599_T3_LOM:
371 media_type = ixgbe_media_type_copper;
372 break;
Don Skidmore4f6290c2011-05-14 06:36:35 +0000373 case IXGBE_DEV_ID_82599_LS:
374 media_type = ixgbe_media_type_fiber_lco;
375 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000376 default:
377 media_type = ixgbe_media_type_unknown;
378 break;
379 }
380out:
381 return media_type;
382}
383
384/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000385 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000386 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000387 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000388 *
389 * Configures link settings based on values in the ixgbe_hw struct.
390 * Restarts the link. Performs autonegotiation if needed.
391 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000392static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000393 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000394{
395 u32 autoc_reg;
396 u32 links_reg;
397 u32 i;
398 s32 status = 0;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000399 bool got_lock = false;
400
401 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
402 status = hw->mac.ops.acquire_swfw_sync(hw,
403 IXGBE_GSSR_MAC_CSR_SM);
404 if (status)
405 goto out;
406
407 got_lock = true;
408 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000409
410 /* Restart link */
Don Skidmored7bbcd32012-10-24 06:19:01 +0000411 ixgbe_reset_pipeline_82599(hw);
412
413 if (got_lock)
414 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000415
416 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000417 if (autoneg_wait_to_complete) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000418 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000419 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
420 IXGBE_AUTOC_LMS_KX4_KX_KR ||
421 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
422 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
423 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
424 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
425 links_reg = 0; /* Just in case Autoneg time = 0 */
426 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
427 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
428 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
429 break;
430 msleep(100);
431 }
432 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
433 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
434 hw_dbg(hw, "Autoneg did not complete.\n");
435 }
436 }
437 }
438
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000439 /* Add delay to filter out noises during initial link setup */
440 msleep(50);
441
Don Skidmored7bbcd32012-10-24 06:19:01 +0000442out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000443 return status;
444}
445
Emil Tantilov8c7bea32011-02-19 08:43:44 +0000446/**
447 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
448 * @hw: pointer to hardware structure
449 *
450 * The base drivers may require better control over SFP+ module
451 * PHY states. This includes selectively shutting down the Tx
452 * laser on the PHY, effectively halting physical link.
453 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000454static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000455{
456 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
457
458 /* Disable tx laser; allow 100us to go dark per spec */
459 esdp_reg |= IXGBE_ESDP_SDP3;
460 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
461 IXGBE_WRITE_FLUSH(hw);
462 udelay(100);
463}
464
465/**
466 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
467 * @hw: pointer to hardware structure
468 *
469 * The base drivers may require better control over SFP+ module
470 * PHY states. This includes selectively turning on the Tx
471 * laser on the PHY, effectively starting physical link.
472 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000473static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000474{
475 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
476
477 /* Enable tx laser; allow 100ms to light up */
478 esdp_reg &= ~IXGBE_ESDP_SDP3;
479 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
480 IXGBE_WRITE_FLUSH(hw);
481 msleep(100);
482}
483
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000484/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000485 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
486 * @hw: pointer to hardware structure
487 *
488 * When the driver changes the link speeds that it can support,
489 * it sets autotry_restart to true to indicate that we need to
490 * initiate a new autotry session with the link partner. To do
491 * so, we set the speed then disable and re-enable the tx laser, to
492 * alert the link partner that it also needs to restart autotry on its
493 * end. This is consistent with true clause 37 autoneg, which also
494 * involves a loss of signal.
495 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000496static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000497{
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000498 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000499 ixgbe_disable_tx_laser_multispeed_fiber(hw);
500 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000501 hw->mac.autotry_restart = false;
502 }
503}
504
505/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000506 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000507 * @hw: pointer to hardware structure
508 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000509 * @autoneg_wait_to_complete: true when waiting for completion is needed
510 *
511 * Set the link speed in the AUTOC register and restarts link.
512 **/
John Fastabendb32c8dc2011-04-12 02:44:55 +0000513static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000514 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000515 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000516{
517 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000518 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000519 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
520 u32 speedcnt = 0;
521 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000522 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000523 bool link_up = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000524 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000525
526 /* Mask off requested but non-supported speeds */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000527 status = hw->mac.ops.get_link_capabilities(hw, &link_speed,
Josh Hay3d292262012-12-15 03:28:19 +0000528 &autoneg);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000529 if (status != 0)
530 return status;
531
532 speed &= link_speed;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000533
534 /*
535 * Try each speed one by one, highest priority first. We do this in
536 * software because 10gb fiber doesn't support speed autonegotiation.
537 */
538 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
539 speedcnt++;
540 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
541
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000542 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000543 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
544 false);
545 if (status != 0)
546 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000547
Emil Tantilov037c6d02011-02-25 07:49:39 +0000548 if ((link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000549 goto out;
550
551 /* Set the module link speed */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000552 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
553 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000554 IXGBE_WRITE_FLUSH(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000555
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000556 /* Allow module to change analog characteristics (1G->10G) */
557 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000558
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000559 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000560 IXGBE_LINK_SPEED_10GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000561 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000562 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000563 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000564
565 /* Flap the tx laser if it has not already been done */
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000566 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000567
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000568 /*
569 * Wait for the controller to acquire link. Per IEEE 802.3ap,
570 * Section 73.10.2, we may have to wait up to 500ms if KR is
571 * attempted. 82599 uses the same timing for 10g SFI.
572 */
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000573 for (i = 0; i < 5; i++) {
574 /* Wait for the link partner to also set speed */
575 msleep(100);
576
577 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000578 status = hw->mac.ops.check_link(hw, &link_speed,
579 &link_up, false);
580 if (status != 0)
581 return status;
582
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000583 if (link_up)
584 goto out;
585 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000586 }
587
588 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
589 speedcnt++;
590 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
591 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
592
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000593 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000594 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
595 false);
596 if (status != 0)
597 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000598
Emil Tantilov037c6d02011-02-25 07:49:39 +0000599 if ((link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000600 goto out;
601
602 /* Set the module link speed */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000603 esdp_reg &= ~IXGBE_ESDP_SDP5;
604 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
605 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000606 IXGBE_WRITE_FLUSH(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000607
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000608 /* Allow module to change analog characteristics (10G->1G) */
609 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000610
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000611 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000612 IXGBE_LINK_SPEED_1GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000613 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000614 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000615 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000616
617 /* Flap the tx laser if it has not already been done */
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000618 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000619
620 /* Wait for the link partner to also set speed */
621 msleep(100);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000622
623 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000624 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
625 false);
626 if (status != 0)
627 return status;
628
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000629 if (link_up)
630 goto out;
631 }
632
633 /*
634 * We didn't get link. Configure back to the highest speed we tried,
635 * (if there was more than one). We call ourselves back with just the
636 * single highest speed that the user requested.
637 */
638 if (speedcnt > 1)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000639 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
640 highest_link_speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000641 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000642
643out:
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000644 /* Set autoneg_advertised value based on input link speed */
645 hw->phy.autoneg_advertised = 0;
646
647 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
648 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
649
650 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
651 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
652
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000653 return status;
654}
655
656/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000657 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
658 * @hw: pointer to hardware structure
659 * @speed: new link speed
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000660 * @autoneg_wait_to_complete: true when waiting for completion is needed
661 *
662 * Implements the Intel SmartSpeed algorithm.
663 **/
664static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000665 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000666 bool autoneg_wait_to_complete)
667{
668 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000669 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000670 s32 i, j;
671 bool link_up = false;
672 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000673
674 /* Set autoneg_advertised value based on input link speed */
675 hw->phy.autoneg_advertised = 0;
676
677 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
678 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
679
680 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
681 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
682
683 if (speed & IXGBE_LINK_SPEED_100_FULL)
684 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
685
686 /*
687 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
688 * autoneg advertisement if link is unable to be established at the
689 * highest negotiated rate. This can sometimes happen due to integrity
690 * issues with the physical media connection.
691 */
692
693 /* First, try to get link with full advertisement */
694 hw->phy.smart_speed_active = false;
695 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
Josh Hayfd0326f2012-12-15 03:28:30 +0000696 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000697 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000698 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000699 goto out;
700
701 /*
702 * Wait for the controller to acquire link. Per IEEE 802.3ap,
703 * Section 73.10.2, we may have to wait up to 500ms if KR is
704 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
705 * Table 9 in the AN MAS.
706 */
707 for (i = 0; i < 5; i++) {
708 mdelay(100);
709
710 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000711 status = hw->mac.ops.check_link(hw, &link_speed,
712 &link_up, false);
713 if (status != 0)
714 goto out;
715
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000716 if (link_up)
717 goto out;
718 }
719 }
720
721 /*
722 * We didn't get link. If we advertised KR plus one of KX4/KX
723 * (or BX4/BX), then disable KR and try again.
724 */
725 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
726 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
727 goto out;
728
729 /* Turn SmartSpeed on to disable KR support */
730 hw->phy.smart_speed_active = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000731 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000732 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000733 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000734 goto out;
735
736 /*
737 * Wait for the controller to acquire link. 600ms will allow for
738 * the AN link_fail_inhibit_timer as well for multiple cycles of
739 * parallel detect, both 10g and 1g. This allows for the maximum
740 * connect attempts as defined in the AN MAS table 73-7.
741 */
742 for (i = 0; i < 6; i++) {
743 mdelay(100);
744
745 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000746 status = hw->mac.ops.check_link(hw, &link_speed,
747 &link_up, false);
748 if (status != 0)
749 goto out;
750
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000751 if (link_up)
752 goto out;
753 }
754
755 /* We didn't get link. Turn SmartSpeed back off. */
756 hw->phy.smart_speed_active = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000757 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000758 autoneg_wait_to_complete);
759
760out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +0000761 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Emil Tantilov037c6d02011-02-25 07:49:39 +0000762 hw_dbg(hw, "Smartspeed has downgraded the link speed from "
Emil Tantilov849c4542010-06-03 16:53:41 +0000763 "the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000764 return status;
765}
766
767/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000768 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000769 * @hw: pointer to hardware structure
770 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000771 * @autoneg_wait_to_complete: true when waiting for completion is needed
772 *
773 * Set the link speed in the AUTOC register and restarts link.
774 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000775static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000776 ixgbe_link_speed speed,
777 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000778{
779 s32 status = 0;
780 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
781 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000782 u32 start_autoc = autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000783 u32 orig_autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000784 u32 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
785 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
786 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
787 u32 links_reg;
788 u32 i;
789 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000790 bool got_lock = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000791 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000792
793 /* Check to see if speed passed in is supported. */
Don Skidmore9cdcf092012-02-17 07:38:13 +0000794 status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities,
795 &autoneg);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +0000796 if (status != 0)
797 goto out;
798
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000799 speed &= link_capabilities;
800
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000801 if (speed == IXGBE_LINK_SPEED_UNKNOWN) {
802 status = IXGBE_ERR_LINK_SETUP;
803 goto out;
804 }
805
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000806 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
807 if (hw->mac.orig_link_settings_stored)
808 orig_autoc = hw->mac.orig_autoc;
809 else
810 orig_autoc = autoc;
811
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000812 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
813 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
814 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000815 /* Set KX4/KX/KR support according to speed requested */
816 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
Emil Tantilov55461dd2012-08-10 07:35:14 +0000817 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000818 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000819 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000820 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
821 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000822 autoc |= IXGBE_AUTOC_KR_SUPP;
Emil Tantilov55461dd2012-08-10 07:35:14 +0000823 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000824 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
825 autoc |= IXGBE_AUTOC_KX_SUPP;
826 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
827 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
828 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
829 /* Switch from 1G SFI to 10G SFI if requested */
830 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
831 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
832 autoc &= ~IXGBE_AUTOC_LMS_MASK;
833 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
834 }
835 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
836 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
837 /* Switch from 10G SFI to 1G SFI if requested */
838 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
839 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
840 autoc &= ~IXGBE_AUTOC_LMS_MASK;
841 if (autoneg)
842 autoc |= IXGBE_AUTOC_LMS_1G_AN;
843 else
844 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
845 }
846 }
847
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000848 if (autoc != start_autoc) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000849 /* Need SW/FW semaphore around AUTOC writes if LESM is on,
850 * likewise reset_pipeline requires us to hold this lock as
851 * it also writes to AUTOC.
852 */
853 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
854 status = hw->mac.ops.acquire_swfw_sync(hw,
855 IXGBE_GSSR_MAC_CSR_SM);
856 if (status != 0)
857 goto out;
858
859 got_lock = true;
860 }
861
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000862 /* Restart link */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000863 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000864 ixgbe_reset_pipeline_82599(hw);
865
866 if (got_lock)
867 hw->mac.ops.release_swfw_sync(hw,
868 IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000869
870 /* Only poll for autoneg to complete if specified to do so */
871 if (autoneg_wait_to_complete) {
872 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
873 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
874 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
875 links_reg = 0; /*Just in case Autoneg time=0*/
876 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
877 links_reg =
878 IXGBE_READ_REG(hw, IXGBE_LINKS);
879 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
880 break;
881 msleep(100);
882 }
883 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
884 status =
885 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
886 hw_dbg(hw, "Autoneg did not "
887 "complete.\n");
888 }
889 }
890 }
891
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000892 /* Add delay to filter out noises during initial link setup */
893 msleep(50);
894 }
895
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000896out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000897 return status;
898}
899
900/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000901 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000902 * @hw: pointer to hardware structure
903 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000904 * @autoneg_wait_to_complete: true if waiting is needed to complete
905 *
906 * Restarts link on PHY and MAC based on settings passed in.
907 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000908static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
909 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000910 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000911{
912 s32 status;
913
914 /* Setup the PHY according to input speed */
Josh Hay99b76642012-12-15 03:28:24 +0000915 status = hw->phy.ops.setup_link_speed(hw, speed,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000916 autoneg_wait_to_complete);
917 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000918 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000919
920 return status;
921}
922
923/**
924 * ixgbe_reset_hw_82599 - Perform hardware reset
925 * @hw: pointer to hardware structure
926 *
927 * Resets the hardware by resetting the transmit and receive units, masks
928 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
929 * reset.
930 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000931static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000932{
Alexander Duyck8132b542011-07-15 07:29:44 +0000933 ixgbe_link_speed link_speed;
934 s32 status;
935 u32 ctrl, i, autoc, autoc2;
936 bool link_up = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000937
938 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000939 status = hw->mac.ops.stop_adapter(hw);
940 if (status != 0)
941 goto reset_hw_out;
942
943 /* flush pending Tx transactions */
944 ixgbe_clear_tx_pending(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000945
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000946 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000947
Emil Tantilov037c6d02011-02-25 07:49:39 +0000948 /* Identify PHY and related function pointers */
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000949 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000950
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000951 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
952 goto reset_hw_out;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000953
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000954 /* Setup SFP module if there is one present. */
955 if (hw->phy.sfp_setup_needed) {
956 status = hw->mac.ops.setup_sfp(hw);
957 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000958 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000959
Emil Tantilov037c6d02011-02-25 07:49:39 +0000960 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
961 goto reset_hw_out;
962
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000963 /* Reset PHY */
964 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
965 hw->phy.ops.reset(hw);
966
Emil Tantilova4297dc2011-02-14 08:45:13 +0000967mac_reset_top:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000968 /*
Alexander Duyck8132b542011-07-15 07:29:44 +0000969 * Issue global reset to the MAC. Needs to be SW reset if link is up.
970 * If link reset is used when link is up, it might reset the PHY when
971 * mng is using it. If link is down or the flag to force full link
972 * reset is set, then perform link reset.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000973 */
Alexander Duyck8132b542011-07-15 07:29:44 +0000974 ctrl = IXGBE_CTRL_LNK_RST;
975 if (!hw->force_full_reset) {
976 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
977 if (link_up)
978 ctrl = IXGBE_CTRL_RST;
979 }
980
981 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
982 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000983 IXGBE_WRITE_FLUSH(hw);
984
985 /* Poll for reset bit to self-clear indicating reset is complete */
986 for (i = 0; i < 10; i++) {
987 udelay(1);
988 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +0000989 if (!(ctrl & IXGBE_CTRL_RST_MASK))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000990 break;
991 }
Alexander Duyck8132b542011-07-15 07:29:44 +0000992
993 if (ctrl & IXGBE_CTRL_RST_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000994 status = IXGBE_ERR_RESET_FAILED;
995 hw_dbg(hw, "Reset polling failed to complete.\n");
996 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000997
Alexander Duyck8132b542011-07-15 07:29:44 +0000998 msleep(50);
999
Emil Tantilova4297dc2011-02-14 08:45:13 +00001000 /*
1001 * Double resets are required for recovery from certain error
1002 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +00001003 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +00001004 */
1005 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
1006 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +00001007 goto mac_reset_top;
1008 }
1009
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001010 /*
1011 * Store the original AUTOC/AUTOC2 values if they have not been
1012 * stored off yet. Otherwise restore the stored original
1013 * values since the reset operation sets back to defaults.
1014 */
1015 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1016 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
1017 if (hw->mac.orig_link_settings_stored == false) {
1018 hw->mac.orig_autoc = autoc;
1019 hw->mac.orig_autoc2 = autoc2;
1020 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001021 } else {
Don Skidmored7bbcd32012-10-24 06:19:01 +00001022 if (autoc != hw->mac.orig_autoc) {
1023 /* Need SW/FW semaphore around AUTOC writes if LESM is
1024 * on, likewise reset_pipeline requires us to hold
1025 * this lock as it also writes to AUTOC.
1026 */
1027 bool got_lock = false;
1028 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
1029 status = hw->mac.ops.acquire_swfw_sync(hw,
1030 IXGBE_GSSR_MAC_CSR_SM);
1031 if (status)
1032 goto reset_hw_out;
1033
1034 got_lock = true;
1035 }
1036
1037 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, hw->mac.orig_autoc);
1038 ixgbe_reset_pipeline_82599(hw);
1039
1040 if (got_lock)
1041 hw->mac.ops.release_swfw_sync(hw,
1042 IXGBE_GSSR_MAC_CSR_SM);
1043 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001044
1045 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1046 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1047 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1048 autoc2 |= (hw->mac.orig_autoc2 &
1049 IXGBE_AUTOC2_UPPER_MASK);
1050 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1051 }
1052 }
1053
Emil Tantilov278675d2011-02-19 08:43:49 +00001054 /* Store the permanent mac address */
1055 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1056
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001057 /*
1058 * Store MAC address from RAR0, clear receive address registers, and
1059 * clear the multicast table. Also reset num_rar_entries to 128,
1060 * since we modify this value when programming the SAN MAC address.
1061 */
1062 hw->mac.num_rar_entries = 128;
1063 hw->mac.ops.init_rx_addrs(hw);
1064
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001065 /* Store the permanent SAN mac address */
1066 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1067
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001068 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +00001069 if (is_valid_ether_addr(hw->mac.san_addr)) {
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001070 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
1071 hw->mac.san_addr, 0, IXGBE_RAH_AV);
1072
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00001073 /* Save the SAN MAC RAR index */
1074 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1075
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001076 /* Reserve the last RAR for the SAN MAC address */
1077 hw->mac.num_rar_entries--;
1078 }
1079
Yi Zou383ff342009-10-28 18:23:57 +00001080 /* Store the alternative WWNN/WWPN prefix */
1081 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
1082 &hw->mac.wwpn_prefix);
1083
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001084reset_hw_out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001085 return status;
1086}
1087
1088/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001089 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1090 * @hw: pointer to hardware structure
1091 **/
1092s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1093{
1094 int i;
1095 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1096 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1097
1098 /*
1099 * Before starting reinitialization process,
1100 * FDIRCMD.CMD must be zero.
1101 */
1102 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1103 if (!(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1104 IXGBE_FDIRCMD_CMD_MASK))
1105 break;
1106 udelay(10);
1107 }
1108 if (i >= IXGBE_FDIRCMD_CMD_POLL) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001109 hw_dbg(hw, "Flow Director previous command isn't complete, "
Frans Popd6dbee82010-03-24 07:57:35 +00001110 "aborting table re-initialization.\n");
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001111 return IXGBE_ERR_FDIR_REINIT_FAILED;
1112 }
1113
1114 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1115 IXGBE_WRITE_FLUSH(hw);
1116 /*
1117 * 82599 adapters flow director init flow cannot be restarted,
1118 * Workaround 82599 silicon errata by performing the following steps
1119 * before re-writing the FDIRCTRL control register with the same value.
1120 * - write 1 to bit 8 of FDIRCMD register &
1121 * - write 0 to bit 8 of FDIRCMD register
1122 */
1123 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1124 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1125 IXGBE_FDIRCMD_CLEARHT));
1126 IXGBE_WRITE_FLUSH(hw);
1127 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1128 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1129 ~IXGBE_FDIRCMD_CLEARHT));
1130 IXGBE_WRITE_FLUSH(hw);
1131 /*
1132 * Clear FDIR Hash register to clear any leftover hashes
1133 * waiting to be programmed.
1134 */
1135 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1136 IXGBE_WRITE_FLUSH(hw);
1137
1138 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1139 IXGBE_WRITE_FLUSH(hw);
1140
1141 /* Poll init-done after we write FDIRCTRL register */
1142 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1143 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1144 IXGBE_FDIRCTRL_INIT_DONE)
1145 break;
Emil Tantilov4a97df02012-09-20 03:33:51 +00001146 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001147 }
1148 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1149 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1150 return IXGBE_ERR_FDIR_REINIT_FAILED;
1151 }
1152
1153 /* Clear FDIR statistics registers (read to clear) */
1154 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1155 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1156 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1157 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1158 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1159
1160 return 0;
1161}
1162
1163/**
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001164 * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1165 * @hw: pointer to hardware structure
1166 * @fdirctrl: value to write to flow director control register
1167 **/
1168static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1169{
1170 int i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001171
1172 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001173 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1174 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001175
1176 /*
1177 * Poll init-done after we write the register. Estimated times:
1178 * 10G: PBALLOC = 11b, timing is 60us
1179 * 1G: PBALLOC = 11b, timing is 600us
1180 * 100M: PBALLOC = 11b, timing is 6ms
1181 *
1182 * Multiple these timings by 4 if under full Rx load
1183 *
1184 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1185 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1186 * this might not finish in our poll time, but we can live with that
1187 * for now.
1188 */
1189 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1190 IXGBE_WRITE_FLUSH(hw);
1191 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1192 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1193 IXGBE_FDIRCTRL_INIT_DONE)
1194 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001195 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001196 }
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001197
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001198 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001199 hw_dbg(hw, "Flow Director poll time exceeded!\n");
1200}
1201
1202/**
1203 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1204 * @hw: pointer to hardware structure
1205 * @fdirctrl: value to write to flow director control register, initially
1206 * contains just the value of the Rx packet buffer allocation
1207 **/
1208s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1209{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001210 /*
1211 * Continue setup of fdirctrl register bits:
1212 * Move the flexible bytes to use the ethertype - shift 6 words
1213 * Set the maximum length per hash bucket to 0xA filters
1214 * Send interrupt when 64 filters are left
1215 */
1216 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1217 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1218 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1219
1220 /* write hashes and fdirctrl register, poll for completion */
1221 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001222
1223 return 0;
1224}
1225
1226/**
1227 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1228 * @hw: pointer to hardware structure
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001229 * @fdirctrl: value to write to flow director control register, initially
1230 * contains just the value of the Rx packet buffer allocation
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001231 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001232s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001233{
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001234 /*
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001235 * Continue setup of fdirctrl register bits:
1236 * Turn perfect match filtering on
1237 * Report hash in RSS field of Rx wb descriptor
1238 * Initialize the drop queue
1239 * Move the flexible bytes to use the ethertype - shift 6 words
1240 * Set the maximum length per hash bucket to 0xA filters
1241 * Send interrupt when 64 (0x4 * 16) filters are left
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001242 */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001243 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
1244 IXGBE_FDIRCTRL_REPORT_STATUS |
1245 (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1246 (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1247 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1248 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001249
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001250 /* write hashes and fdirctrl register, poll for completion */
1251 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001252
1253 return 0;
1254}
1255
Alexander Duyck69830522011-01-06 14:29:58 +00001256/*
1257 * These defines allow us to quickly generate all of the necessary instructions
1258 * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1259 * for values 0 through 15
1260 */
1261#define IXGBE_ATR_COMMON_HASH_KEY \
1262 (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1263#define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1264do { \
1265 u32 n = (_n); \
1266 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1267 common_hash ^= lo_hash_dword >> n; \
1268 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1269 bucket_hash ^= lo_hash_dword >> n; \
1270 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1271 sig_hash ^= lo_hash_dword << (16 - n); \
1272 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1273 common_hash ^= hi_hash_dword >> n; \
1274 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1275 bucket_hash ^= hi_hash_dword >> n; \
1276 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1277 sig_hash ^= hi_hash_dword << (16 - n); \
1278} while (0);
1279
1280/**
1281 * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1282 * @stream: input bitstream to compute the hash on
1283 *
1284 * This function is almost identical to the function above but contains
1285 * several optomizations such as unwinding all of the loops, letting the
1286 * compiler work out all of the conditional ifs since the keys are static
1287 * defines, and computing two keys at once since the hashed dword stream
1288 * will be the same for both keys.
1289 **/
1290static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1291 union ixgbe_atr_hash_dword common)
1292{
1293 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1294 u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1295
1296 /* record the flow_vm_vlan bits as they are a key part to the hash */
1297 flow_vm_vlan = ntohl(input.dword);
1298
1299 /* generate common hash dword */
1300 hi_hash_dword = ntohl(common.dword);
1301
1302 /* low dword is word swapped version of common */
1303 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1304
1305 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1306 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1307
1308 /* Process bits 0 and 16 */
1309 IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1310
1311 /*
1312 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1313 * delay this because bit 0 of the stream should not be processed
1314 * so we do not add the vlan until after bit 0 was processed
1315 */
1316 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1317
1318 /* Process remaining 30 bit of the key */
1319 IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1320 IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1321 IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1322 IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1323 IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1324 IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1325 IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1326 IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1327 IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1328 IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1329 IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1330 IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1331 IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1332 IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1333 IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1334
1335 /* combine common_hash result with signature and bucket hashes */
1336 bucket_hash ^= common_hash;
1337 bucket_hash &= IXGBE_ATR_HASH_MASK;
1338
1339 sig_hash ^= common_hash << 16;
1340 sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1341
1342 /* return completed signature hash */
1343 return sig_hash ^ bucket_hash;
1344}
1345
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001346/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001347 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1348 * @hw: pointer to hardware structure
Alexander Duyck69830522011-01-06 14:29:58 +00001349 * @input: unique input dword
1350 * @common: compressed common input dword
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001351 * @queue: queue index to direct traffic to
1352 **/
1353s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +00001354 union ixgbe_atr_hash_dword input,
1355 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001356 u8 queue)
1357{
1358 u64 fdirhashcmd;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001359 u32 fdircmd;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001360
Alexander Duyck905e4a42011-01-06 14:29:57 +00001361 /*
1362 * Get the flow_type in order to program FDIRCMD properly
1363 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1364 */
Alexander Duyck69830522011-01-06 14:29:58 +00001365 switch (input.formatted.flow_type) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001366 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1367 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1368 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1369 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1370 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1371 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1372 break;
1373 default:
1374 hw_dbg(hw, " Error on flow type input\n");
1375 return IXGBE_ERR_CONFIG;
1376 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001377
Alexander Duyck905e4a42011-01-06 14:29:57 +00001378 /* configure FDIRCMD register */
1379 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1380 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyck69830522011-01-06 14:29:58 +00001381 fdircmd |= input.formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001382 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001383
1384 /*
1385 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1386 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1387 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001388 fdirhashcmd = (u64)fdircmd << 32;
Alexander Duyck69830522011-01-06 14:29:58 +00001389 fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001390 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1391
Alexander Duyck69830522011-01-06 14:29:58 +00001392 hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1393
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001394 return 0;
1395}
1396
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001397#define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1398do { \
1399 u32 n = (_n); \
1400 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1401 bucket_hash ^= lo_hash_dword >> n; \
1402 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1403 bucket_hash ^= hi_hash_dword >> n; \
1404} while (0);
1405
1406/**
1407 * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1408 * @atr_input: input bitstream to compute the hash on
1409 * @input_mask: mask for the input bitstream
1410 *
1411 * This function serves two main purposes. First it applys the input_mask
1412 * to the atr_input resulting in a cleaned up atr_input data stream.
1413 * Secondly it computes the hash and stores it in the bkt_hash field at
1414 * the end of the input byte stream. This way it will be available for
1415 * future use without needing to recompute the hash.
1416 **/
1417void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1418 union ixgbe_atr_input *input_mask)
1419{
1420
1421 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1422 u32 bucket_hash = 0;
1423
1424 /* Apply masks to input data */
1425 input->dword_stream[0] &= input_mask->dword_stream[0];
1426 input->dword_stream[1] &= input_mask->dword_stream[1];
1427 input->dword_stream[2] &= input_mask->dword_stream[2];
1428 input->dword_stream[3] &= input_mask->dword_stream[3];
1429 input->dword_stream[4] &= input_mask->dword_stream[4];
1430 input->dword_stream[5] &= input_mask->dword_stream[5];
1431 input->dword_stream[6] &= input_mask->dword_stream[6];
1432 input->dword_stream[7] &= input_mask->dword_stream[7];
1433 input->dword_stream[8] &= input_mask->dword_stream[8];
1434 input->dword_stream[9] &= input_mask->dword_stream[9];
1435 input->dword_stream[10] &= input_mask->dword_stream[10];
1436
1437 /* record the flow_vm_vlan bits as they are a key part to the hash */
1438 flow_vm_vlan = ntohl(input->dword_stream[0]);
1439
1440 /* generate common hash dword */
1441 hi_hash_dword = ntohl(input->dword_stream[1] ^
1442 input->dword_stream[2] ^
1443 input->dword_stream[3] ^
1444 input->dword_stream[4] ^
1445 input->dword_stream[5] ^
1446 input->dword_stream[6] ^
1447 input->dword_stream[7] ^
1448 input->dword_stream[8] ^
1449 input->dword_stream[9] ^
1450 input->dword_stream[10]);
1451
1452 /* low dword is word swapped version of common */
1453 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1454
1455 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1456 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1457
1458 /* Process bits 0 and 16 */
1459 IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1460
1461 /*
1462 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1463 * delay this because bit 0 of the stream should not be processed
1464 * so we do not add the vlan until after bit 0 was processed
1465 */
1466 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1467
1468 /* Process remaining 30 bit of the key */
1469 IXGBE_COMPUTE_BKT_HASH_ITERATION(1);
1470 IXGBE_COMPUTE_BKT_HASH_ITERATION(2);
1471 IXGBE_COMPUTE_BKT_HASH_ITERATION(3);
1472 IXGBE_COMPUTE_BKT_HASH_ITERATION(4);
1473 IXGBE_COMPUTE_BKT_HASH_ITERATION(5);
1474 IXGBE_COMPUTE_BKT_HASH_ITERATION(6);
1475 IXGBE_COMPUTE_BKT_HASH_ITERATION(7);
1476 IXGBE_COMPUTE_BKT_HASH_ITERATION(8);
1477 IXGBE_COMPUTE_BKT_HASH_ITERATION(9);
1478 IXGBE_COMPUTE_BKT_HASH_ITERATION(10);
1479 IXGBE_COMPUTE_BKT_HASH_ITERATION(11);
1480 IXGBE_COMPUTE_BKT_HASH_ITERATION(12);
1481 IXGBE_COMPUTE_BKT_HASH_ITERATION(13);
1482 IXGBE_COMPUTE_BKT_HASH_ITERATION(14);
1483 IXGBE_COMPUTE_BKT_HASH_ITERATION(15);
1484
1485 /*
1486 * Limit hash to 13 bits since max bucket count is 8K.
1487 * Store result at the end of the input stream.
1488 */
1489 input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1490}
1491
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001492/**
Alexander Duyck45b9f502011-01-06 14:29:59 +00001493 * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1494 * @input_mask: mask to be bit swapped
1495 *
1496 * The source and destination port masks for flow director are bit swapped
1497 * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1498 * generate a correctly swapped value we need to bit swap the mask and that
1499 * is what is accomplished by this function.
1500 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001501static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
Alexander Duyck45b9f502011-01-06 14:29:59 +00001502{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001503 u32 mask = ntohs(input_mask->formatted.dst_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001504 mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001505 mask |= ntohs(input_mask->formatted.src_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001506 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1507 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1508 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1509 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1510}
1511
1512/*
1513 * These two macros are meant to address the fact that we have registers
1514 * that are either all or in part big-endian. As a result on big-endian
1515 * systems we will end up byte swapping the value to little-endian before
1516 * it is byte swapped again and written to the hardware in the original
1517 * big-endian format.
1518 */
1519#define IXGBE_STORE_AS_BE32(_value) \
1520 (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1521 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1522
1523#define IXGBE_WRITE_REG_BE32(a, reg, value) \
1524 IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1525
1526#define IXGBE_STORE_AS_BE16(_value) \
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001527 ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
Alexander Duyck45b9f502011-01-06 14:29:59 +00001528
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001529s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1530 union ixgbe_atr_input *input_mask)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001531{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001532 /* mask IPv6 since it is currently not supported */
1533 u32 fdirm = IXGBE_FDIRM_DIPv6;
1534 u32 fdirtcpm;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001535
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001536 /*
Alexander Duyck45b9f502011-01-06 14:29:59 +00001537 * Program the relevant mask registers. If src/dst_port or src/dst_addr
1538 * are zero, then assume a full mask for that field. Also assume that
1539 * a VLAN of 0 is unspecified, so mask that out as well. L4type
1540 * cannot be masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001541 *
1542 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1543 * point in time.
1544 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001545
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001546 /* verify bucket hash is cleared on hash generation */
1547 if (input_mask->formatted.bkt_hash)
1548 hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1549
1550 /* Program FDIRM and verify partial masks */
1551 switch (input_mask->formatted.vm_pool & 0x7F) {
1552 case 0x0:
1553 fdirm |= IXGBE_FDIRM_POOL;
1554 case 0x7F:
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001555 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001556 default:
1557 hw_dbg(hw, " Error on vm pool mask\n");
1558 return IXGBE_ERR_CONFIG;
1559 }
1560
1561 switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1562 case 0x0:
1563 fdirm |= IXGBE_FDIRM_L4P;
1564 if (input_mask->formatted.dst_port ||
1565 input_mask->formatted.src_port) {
1566 hw_dbg(hw, " Error on src/dst port mask\n");
1567 return IXGBE_ERR_CONFIG;
1568 }
1569 case IXGBE_ATR_L4TYPE_MASK:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001570 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001571 default:
1572 hw_dbg(hw, " Error on flow type mask\n");
1573 return IXGBE_ERR_CONFIG;
1574 }
1575
1576 switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00001577 case 0x0000:
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001578 /* mask VLAN ID, fall through to mask VLAN priority */
1579 fdirm |= IXGBE_FDIRM_VLANID;
1580 case 0x0FFF:
1581 /* mask VLAN priority */
1582 fdirm |= IXGBE_FDIRM_VLANP;
1583 break;
1584 case 0xE000:
1585 /* mask VLAN ID only, fall through */
1586 fdirm |= IXGBE_FDIRM_VLANID;
1587 case 0xEFFF:
1588 /* no VLAN fields masked */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001589 break;
1590 default:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001591 hw_dbg(hw, " Error on VLAN mask\n");
1592 return IXGBE_ERR_CONFIG;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001593 }
1594
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001595 switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1596 case 0x0000:
1597 /* Mask Flex Bytes, fall through */
1598 fdirm |= IXGBE_FDIRM_FLEX;
1599 case 0xFFFF:
1600 break;
1601 default:
1602 hw_dbg(hw, " Error on flexible byte mask\n");
1603 return IXGBE_ERR_CONFIG;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001604 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001605
1606 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001607 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001608
Alexander Duyck45b9f502011-01-06 14:29:59 +00001609 /* store the TCP/UDP port masks, bit reversed from port layout */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001610 fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001611
1612 /* write both the same so that UDP and TCP use the same mask */
1613 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1614 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1615
1616 /* store source and destination IP masks (big-enian) */
1617 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001618 ~input_mask->formatted.src_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001619 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001620 ~input_mask->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001621
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001622 return 0;
1623}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001624
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001625s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1626 union ixgbe_atr_input *input,
1627 u16 soft_id, u8 queue)
1628{
1629 u32 fdirport, fdirvlan, fdirhash, fdircmd;
1630
1631 /* currently IPv6 is not supported, must be programmed with 0 */
1632 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1633 input->formatted.src_ip[0]);
1634 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1635 input->formatted.src_ip[1]);
1636 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1637 input->formatted.src_ip[2]);
1638
1639 /* record the source address (big-endian) */
1640 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1641
1642 /* record the first 32 bits of the destination address (big-endian) */
1643 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001644
1645 /* record source and destination port (little-endian)*/
1646 fdirport = ntohs(input->formatted.dst_port);
1647 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1648 fdirport |= ntohs(input->formatted.src_port);
1649 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1650
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001651 /* record vlan (little-endian) and flex_bytes(big-endian) */
1652 fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1653 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1654 fdirvlan |= ntohs(input->formatted.vlan_id);
1655 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001656
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001657 /* configure FDIRHASH register */
1658 fdirhash = input->formatted.bkt_hash;
1659 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1660 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1661
1662 /*
1663 * flush all previous writes to make certain registers are
1664 * programmed prior to issuing the command
1665 */
1666 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001667
1668 /* configure FDIRCMD register */
1669 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1670 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001671 if (queue == IXGBE_FDIR_DROP_QUEUE)
1672 fdircmd |= IXGBE_FDIRCMD_DROP;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001673 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1674 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001675 fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001676
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001677 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1678
1679 return 0;
1680}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001681
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001682s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1683 union ixgbe_atr_input *input,
1684 u16 soft_id)
1685{
1686 u32 fdirhash;
1687 u32 fdircmd = 0;
1688 u32 retry_count;
1689 s32 err = 0;
1690
1691 /* configure FDIRHASH register */
1692 fdirhash = input->formatted.bkt_hash;
1693 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1694 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1695
1696 /* flush hash to HW */
1697 IXGBE_WRITE_FLUSH(hw);
1698
1699 /* Query if filter is present */
1700 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1701
1702 for (retry_count = 10; retry_count; retry_count--) {
1703 /* allow 10us for query to process */
1704 udelay(10);
1705 /* verify query completed successfully */
1706 fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1707 if (!(fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1708 break;
1709 }
1710
1711 if (!retry_count)
1712 err = IXGBE_ERR_FDIR_REINIT_FAILED;
1713
1714 /* if filter exists in hardware then remove it */
1715 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1716 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1717 IXGBE_WRITE_FLUSH(hw);
1718 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1719 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1720 }
1721
1722 return err;
1723}
1724
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001725/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001726 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1727 * @hw: pointer to hardware structure
1728 * @reg: analog register to read
1729 * @val: read value
1730 *
1731 * Performs read operation to Omer analog register specified.
1732 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001733static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001734{
1735 u32 core_ctl;
1736
1737 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
1738 (reg << 8));
1739 IXGBE_WRITE_FLUSH(hw);
1740 udelay(10);
1741 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1742 *val = (u8)core_ctl;
1743
1744 return 0;
1745}
1746
1747/**
1748 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1749 * @hw: pointer to hardware structure
1750 * @reg: atlas register to write
1751 * @val: value to write
1752 *
1753 * Performs write operation to Omer analog register specified.
1754 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001755static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001756{
1757 u32 core_ctl;
1758
1759 core_ctl = (reg << 8) | val;
1760 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
1761 IXGBE_WRITE_FLUSH(hw);
1762 udelay(10);
1763
1764 return 0;
1765}
1766
1767/**
1768 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
1769 * @hw: pointer to hardware structure
1770 *
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001771 * Starts the hardware using the generic start_hw function
1772 * and the generation start_hw function.
1773 * Then performs revision-specific operations, if any.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001774 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001775static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001776{
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001777 s32 ret_val = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001778
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001779 ret_val = ixgbe_start_hw_generic(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001780 if (ret_val != 0)
1781 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001782
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001783 ret_val = ixgbe_start_hw_gen2(hw);
1784 if (ret_val != 0)
1785 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001786
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001787 /* We need to run link autotry after the driver loads */
1788 hw->mac.autotry_restart = true;
John Fastabende09ad232011-04-04 04:29:41 +00001789 hw->mac.rx_pb_size = IXGBE_82599_RX_PB_SIZE;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001790
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001791 if (ret_val == 0)
1792 ret_val = ixgbe_verify_fw_version_82599(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001793out:
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001794 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001795}
1796
1797/**
1798 * ixgbe_identify_phy_82599 - Get physical layer module
1799 * @hw: pointer to hardware structure
1800 *
1801 * Determines the physical layer module found on the current adapter.
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001802 * If PHY already detected, maintains current PHY type in hw struct,
1803 * otherwise executes the PHY detection routine.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001804 **/
Emil Tantilovd6cd8e02011-03-16 01:58:20 +00001805static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001806{
1807 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001808
1809 /* Detect PHY if not unknown - returns success if already detected. */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001810 status = ixgbe_identify_phy_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001811 if (status != 0) {
1812 /* 82599 10GBASE-T requires an external PHY */
1813 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
1814 goto out;
1815 else
1816 status = ixgbe_identify_sfp_module_generic(hw);
1817 }
1818
1819 /* Set PHY type none if no PHY detected */
1820 if (hw->phy.type == ixgbe_phy_unknown) {
1821 hw->phy.type = ixgbe_phy_none;
1822 status = 0;
1823 }
1824
1825 /* Return error if SFP module has been detected but is not supported */
1826 if (hw->phy.type == ixgbe_phy_sfp_unsupported)
1827 status = IXGBE_ERR_SFP_NOT_SUPPORTED;
1828
1829out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001830 return status;
1831}
1832
1833/**
1834 * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type
1835 * @hw: pointer to hardware structure
1836 *
1837 * Determines physical layer capabilities of the current configuration.
1838 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001839static u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001840{
1841 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001842 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1843 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
1844 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
1845 u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
1846 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
1847 u16 ext_ability = 0;
PJ Waskiewicz1339b9e2009-03-13 22:12:29 +00001848 u8 comp_codes_10g = 0;
Don Skidmorecb836a92010-06-29 18:30:59 +00001849 u8 comp_codes_1g = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001850
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001851 hw->phy.ops.identify(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001852
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001853 switch (hw->phy.type) {
1854 case ixgbe_phy_tn:
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001855 case ixgbe_phy_cu_unknown:
Ben Hutchings6b73e102009-04-29 08:08:58 +00001856 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001857 &ext_ability);
Ben Hutchings6b73e102009-04-29 08:08:58 +00001858 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001859 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00001860 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001861 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00001862 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001863 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
1864 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001865 default:
1866 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001867 }
1868
1869 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
1870 case IXGBE_AUTOC_LMS_1G_AN:
1871 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
1872 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) {
1873 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX |
1874 IXGBE_PHYSICAL_LAYER_1000BASE_BX;
1875 goto out;
1876 } else
1877 /* SFI mode so read SFP module */
1878 goto sfp_check;
1879 break;
1880 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
1881 if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4)
1882 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
1883 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4)
1884 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +00001885 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI)
1886 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001887 goto out;
1888 break;
1889 case IXGBE_AUTOC_LMS_10G_SERIAL:
1890 if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) {
1891 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR;
1892 goto out;
1893 } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)
1894 goto sfp_check;
1895 break;
1896 case IXGBE_AUTOC_LMS_KX4_KX_KR:
1897 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
1898 if (autoc & IXGBE_AUTOC_KX_SUPP)
1899 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1900 if (autoc & IXGBE_AUTOC_KX4_SUPP)
1901 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
1902 if (autoc & IXGBE_AUTOC_KR_SUPP)
1903 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR;
1904 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001905 break;
1906 default:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001907 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001908 break;
1909 }
1910
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001911sfp_check:
1912 /* SFP check must be done last since DA modules are sometimes used to
1913 * test KR mode - we need to id KR mode correctly before SFP module.
1914 * Call identify_sfp because the pluggable module may have changed */
1915 hw->phy.ops.identify_sfp(hw);
1916 if (hw->phy.sfp_type == ixgbe_sfp_type_not_present)
1917 goto out;
1918
1919 switch (hw->phy.type) {
Don Skidmoreea0a04d2010-05-18 16:00:13 +00001920 case ixgbe_phy_sfp_passive_tyco:
1921 case ixgbe_phy_sfp_passive_unknown:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001922 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1923 break;
Don Skidmoreea0a04d2010-05-18 16:00:13 +00001924 case ixgbe_phy_sfp_ftl_active:
1925 case ixgbe_phy_sfp_active_unknown:
1926 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA;
1927 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001928 case ixgbe_phy_sfp_avago:
1929 case ixgbe_phy_sfp_ftl:
1930 case ixgbe_phy_sfp_intel:
1931 case ixgbe_phy_sfp_unknown:
1932 hw->phy.ops.read_i2c_eeprom(hw,
Don Skidmorecb836a92010-06-29 18:30:59 +00001933 IXGBE_SFF_1GBE_COMP_CODES, &comp_codes_1g);
1934 hw->phy.ops.read_i2c_eeprom(hw,
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001935 IXGBE_SFF_10GBE_COMP_CODES, &comp_codes_10g);
1936 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
1937 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1938 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
1939 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
Don Skidmorecb836a92010-06-29 18:30:59 +00001940 else if (comp_codes_1g & IXGBE_SFF_1GBASET_CAPABLE)
1941 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001942 break;
1943 default:
1944 break;
1945 }
1946
1947out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001948 return physical_layer;
1949}
1950
1951/**
1952 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
1953 * @hw: pointer to hardware structure
1954 * @regval: register value to write to RXCTRL
1955 *
1956 * Enables the Rx DMA unit for 82599
1957 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001958static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001959{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001960 /*
1961 * Workaround for 82599 silicon errata when enabling the Rx datapath.
1962 * If traffic is incoming before we enable the Rx unit, it could hang
1963 * the Rx DMA unit. Therefore, make sure the security engine is
1964 * completely disabled prior to enabling the Rx unit.
1965 */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00001966 hw->mac.ops.disable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001967
1968 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00001969
1970 hw->mac.ops.enable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001971
1972 return 0;
1973}
1974
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001975/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001976 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
1977 * @hw: pointer to hardware structure
1978 *
1979 * Verifies that installed the firmware version is 0.6 or higher
1980 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
1981 *
1982 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
1983 * if the FW version is not supported.
1984 **/
1985static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
1986{
1987 s32 status = IXGBE_ERR_EEPROM_VERSION;
1988 u16 fw_offset, fw_ptp_cfg_offset;
1989 u16 fw_version = 0;
1990
1991 /* firmware check is only necessary for SFI devices */
1992 if (hw->phy.media_type != ixgbe_media_type_fiber) {
1993 status = 0;
1994 goto fw_version_out;
1995 }
1996
1997 /* get the offset to the Firmware Module block */
1998 hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
1999
2000 if ((fw_offset == 0) || (fw_offset == 0xFFFF))
2001 goto fw_version_out;
2002
2003 /* get the offset to the Pass Through Patch Configuration block */
2004 hw->eeprom.ops.read(hw, (fw_offset +
2005 IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR),
2006 &fw_ptp_cfg_offset);
2007
2008 if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF))
2009 goto fw_version_out;
2010
2011 /* get the firmware version */
2012 hw->eeprom.ops.read(hw, (fw_ptp_cfg_offset +
2013 IXGBE_FW_PATCH_VERSION_4),
2014 &fw_version);
2015
2016 if (fw_version > 0x5)
2017 status = 0;
2018
2019fw_version_out:
2020 return status;
2021}
2022
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002023/**
2024 * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
2025 * @hw: pointer to hardware structure
2026 *
2027 * Returns true if the LESM FW module is present and enabled. Otherwise
2028 * returns false. Smart Speed must be disabled if LESM FW module is enabled.
2029 **/
Don Skidmored7bbcd32012-10-24 06:19:01 +00002030bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002031{
2032 bool lesm_enabled = false;
2033 u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
2034 s32 status;
2035
2036 /* get the offset to the Firmware Module block */
2037 status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2038
2039 if ((status != 0) ||
2040 (fw_offset == 0) || (fw_offset == 0xFFFF))
2041 goto out;
2042
2043 /* get the offset to the LESM Parameters block */
2044 status = hw->eeprom.ops.read(hw, (fw_offset +
2045 IXGBE_FW_LESM_PARAMETERS_PTR),
2046 &fw_lesm_param_offset);
2047
2048 if ((status != 0) ||
2049 (fw_lesm_param_offset == 0) || (fw_lesm_param_offset == 0xFFFF))
2050 goto out;
2051
2052 /* get the lesm state word */
2053 status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
2054 IXGBE_FW_LESM_STATE_1),
2055 &fw_lesm_state);
2056
2057 if ((status == 0) &&
2058 (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
2059 lesm_enabled = true;
2060
2061out:
2062 return lesm_enabled;
2063}
2064
Emil Tantilov0665b092011-04-01 08:17:19 +00002065/**
Emil Tantilov68c70052011-04-20 08:49:06 +00002066 * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
2067 * fastest available method
2068 *
2069 * @hw: pointer to hardware structure
2070 * @offset: offset of word in EEPROM to read
2071 * @words: number of words
2072 * @data: word(s) read from the EEPROM
2073 *
2074 * Retrieves 16 bit word(s) read from EEPROM
2075 **/
2076static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
2077 u16 words, u16 *data)
2078{
2079 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2080 s32 ret_val = IXGBE_ERR_CONFIG;
2081
2082 /*
2083 * If EEPROM is detected and can be addressed using 14 bits,
2084 * use EERD otherwise use bit bang
2085 */
2086 if ((eeprom->type == ixgbe_eeprom_spi) &&
2087 (offset + (words - 1) <= IXGBE_EERD_MAX_ADDR))
2088 ret_val = ixgbe_read_eerd_buffer_generic(hw, offset, words,
2089 data);
2090 else
2091 ret_val = ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset,
2092 words,
2093 data);
2094
2095 return ret_val;
2096}
2097
2098/**
Emil Tantilov0665b092011-04-01 08:17:19 +00002099 * ixgbe_read_eeprom_82599 - Read EEPROM word using
2100 * fastest available method
2101 *
2102 * @hw: pointer to hardware structure
2103 * @offset: offset of word in the EEPROM to read
2104 * @data: word read from the EEPROM
2105 *
2106 * Reads a 16 bit word from the EEPROM
2107 **/
2108static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2109 u16 offset, u16 *data)
2110{
2111 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2112 s32 ret_val = IXGBE_ERR_CONFIG;
2113
2114 /*
2115 * If EEPROM is detected and can be addressed using 14 bits,
2116 * use EERD otherwise use bit bang
2117 */
2118 if ((eeprom->type == ixgbe_eeprom_spi) &&
2119 (offset <= IXGBE_EERD_MAX_ADDR))
2120 ret_val = ixgbe_read_eerd_generic(hw, offset, data);
2121 else
2122 ret_val = ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
2123
2124 return ret_val;
2125}
2126
Don Skidmorede52a122012-09-11 06:58:19 +00002127/**
2128 * ixgbe_reset_pipeline_82599 - perform pipeline reset
2129 *
2130 * @hw: pointer to hardware structure
2131 *
2132 * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2133 * full pipeline reset. Note - We must hold the SW/FW semaphore before writing
2134 * to AUTOC, so this function assumes the semaphore is held.
2135 **/
2136s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
2137{
2138 s32 i, autoc_reg, ret_val;
2139 s32 anlp1_reg = 0;
2140
2141 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2142 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2143
2144 /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
2145 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg ^ IXGBE_AUTOC_LMS_1G_AN);
2146
2147 /* Wait for AN to leave state 0 */
2148 for (i = 0; i < 10; i++) {
2149 usleep_range(4000, 8000);
2150 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2151 if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2152 break;
2153 }
2154
2155 if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2156 hw_dbg(hw, "auto negotiation not completed\n");
2157 ret_val = IXGBE_ERR_RESET_FAILED;
2158 goto reset_pipeline_out;
2159 }
2160
2161 ret_val = 0;
2162
2163reset_pipeline_out:
2164 /* Write AUTOC register with original LMS field and Restart_AN */
2165 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2166 IXGBE_WRITE_FLUSH(hw);
2167
2168 return ret_val;
2169}
2170
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002171static struct ixgbe_mac_operations mac_ops_82599 = {
2172 .init_hw = &ixgbe_init_hw_generic,
2173 .reset_hw = &ixgbe_reset_hw_82599,
2174 .start_hw = &ixgbe_start_hw_82599,
2175 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2176 .get_media_type = &ixgbe_get_media_type_82599,
2177 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82599,
2178 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002179 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
2180 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002181 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002182 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +00002183 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002184 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002185 .stop_adapter = &ixgbe_stop_adapter_generic,
2186 .get_bus_info = &ixgbe_get_bus_info_generic,
2187 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2188 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2189 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
2190 .setup_link = &ixgbe_setup_mac_link_82599,
John Fastabend80605c652011-05-02 12:34:10 +00002191 .set_rxpba = &ixgbe_set_rxpba_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002192 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002193 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2194 .led_on = &ixgbe_led_on_generic,
2195 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002196 .blink_led_start = &ixgbe_blink_led_start_generic,
2197 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002198 .set_rar = &ixgbe_set_rar_generic,
2199 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002200 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00002201 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002202 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002203 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002204 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2205 .enable_mc = &ixgbe_enable_mc_generic,
2206 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002207 .clear_vfta = &ixgbe_clear_vfta_generic,
2208 .set_vfta = &ixgbe_set_vfta_generic,
2209 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +00002210 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002211 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002212 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002213 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2214 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +00002215 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
2216 .release_swfw_sync = &ixgbe_release_swfw_sync,
Don Skidmore3ca8bc62012-04-12 00:33:31 +00002217 .get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic,
2218 .init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic,
Don Skidmore5e655102011-02-25 01:58:04 +00002219
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002220};
2221
2222static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002223 .init_params = &ixgbe_init_eeprom_params_generic,
Emil Tantilov0665b092011-04-01 08:17:19 +00002224 .read = &ixgbe_read_eeprom_82599,
Emil Tantilov68c70052011-04-20 08:49:06 +00002225 .read_buffer = &ixgbe_read_eeprom_buffer_82599,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002226 .write = &ixgbe_write_eeprom_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00002227 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002228 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
2229 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2230 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002231};
2232
2233static struct ixgbe_phy_operations phy_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002234 .identify = &ixgbe_identify_phy_82599,
2235 .identify_sfp = &ixgbe_identify_sfp_module_generic,
2236 .init = &ixgbe_init_phy_ops_82599,
2237 .reset = &ixgbe_reset_phy_generic,
2238 .read_reg = &ixgbe_read_phy_reg_generic,
2239 .write_reg = &ixgbe_write_phy_reg_generic,
2240 .setup_link = &ixgbe_setup_phy_link_generic,
2241 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2242 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2243 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +00002244 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002245 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2246 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
2247 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002248};
2249
2250struct ixgbe_info ixgbe_82599_info = {
2251 .mac = ixgbe_mac_82599EB,
2252 .get_invariants = &ixgbe_get_invariants_82599,
2253 .mac_ops = &mac_ops_82599,
2254 .eeprom_ops = &eeprom_ops_82599,
2255 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002256 .mbx_ops = &mbx_ops_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002257};