blob: 314adee7127a5f93473d3e3a227dc7e6d8f0a8bf [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef _INTEL_LRC_H_
25#define _INTEL_LRC_H_
26
Chris Wilsone73bdd22016-04-13 17:35:01 +010027#include "intel_ringbuffer.h"
Chris Wilson2013dde2017-09-12 22:49:05 +010028#include "i915_gem_context.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010029
Chris Wilsonf51455d2017-01-10 14:47:34 +000030#define GEN8_LR_CONTEXT_ALIGN I915_GTT_MIN_ALIGNMENT
Oscar Mateodcb4c122014-11-13 10:28:10 +000031
Oscar Mateo4ba70e42014-08-07 13:23:20 +010032/* Execlists regs */
Dave Gordonbbdc070a2016-07-20 18:16:05 +010033#define RING_ELSP(engine) _MMIO((engine)->mmio_base + 0x230)
34#define RING_EXECLIST_STATUS_LO(engine) _MMIO((engine)->mmio_base + 0x234)
35#define RING_EXECLIST_STATUS_HI(engine) _MMIO((engine)->mmio_base + 0x234 + 4)
36#define RING_CONTEXT_CONTROL(engine) _MMIO((engine)->mmio_base + 0x244)
Zhi Wang5baa22c52015-02-10 17:11:36 +080037#define CTX_CTRL_INHIBIT_SYN_CTX_SWITCH (1 << 3)
38#define CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT (1 << 0)
Abdiel Janulgue69225282015-06-16 13:39:42 +030039#define CTX_CTRL_RS_CTX_ENABLE (1 << 1)
Dave Gordonbbdc070a2016-07-20 18:16:05 +010040#define RING_CONTEXT_STATUS_BUF_BASE(engine) _MMIO((engine)->mmio_base + 0x370)
41#define RING_CONTEXT_STATUS_BUF_LO(engine, i) _MMIO((engine)->mmio_base + 0x370 + (i) * 8)
42#define RING_CONTEXT_STATUS_BUF_HI(engine, i) _MMIO((engine)->mmio_base + 0x370 + (i) * 8 + 4)
43#define RING_CONTEXT_STATUS_PTR(engine) _MMIO((engine)->mmio_base + 0x3a0)
Oscar Mateo4ba70e42014-08-07 13:23:20 +010044
Ben Widawsky5590a5f2016-01-05 10:30:05 -080045/* The docs specify that the write pointer wraps around after 5h, "After status
46 * is written out to the last available status QW at offset 5h, this pointer
47 * wraps to 0."
48 *
49 * Therefore, one must infer than even though there are 3 bits available, 6 and
50 * 7 appear to be * reserved.
51 */
52#define GEN8_CSB_ENTRIES 6
53#define GEN8_CSB_PTR_MASK 0x7
54#define GEN8_CSB_READ_PTR_MASK (GEN8_CSB_PTR_MASK << 8)
55#define GEN8_CSB_WRITE_PTR_MASK (GEN8_CSB_PTR_MASK << 0)
56#define GEN8_CSB_WRITE_PTR(csb_status) \
57 (((csb_status) & GEN8_CSB_WRITE_PTR_MASK) >> 0)
58#define GEN8_CSB_READ_PTR(csb_status) \
59 (((csb_status) & GEN8_CSB_READ_PTR_MASK) >> 8)
60
Zhi Wang3c7ba632016-06-16 08:07:03 -040061enum {
62 INTEL_CONTEXT_SCHEDULE_IN = 0,
63 INTEL_CONTEXT_SCHEDULE_OUT,
64};
65
Oscar Mateo454afeb2014-07-24 17:04:22 +010066/* Logical Rings */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000067void intel_logical_ring_cleanup(struct intel_engine_cs *engine);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010068int logical_render_ring_init(struct intel_engine_cs *engine);
69int logical_xcs_ring_init(struct intel_engine_cs *engine);
70
Oscar Mateoede7d422014-07-24 17:04:12 +010071/* Logical Ring Contexts */
Alex Daid1675192015-08-12 15:43:43 +010072
Michel Thierry0b29c752017-09-13 09:56:00 +010073/*
74 * We allocate a header at the start of the context image for our own
75 * use, therefore the actual location of the logical state is offset
76 * from the start of the VMA. The layout is
77 *
78 * | [guc] | [hwsp] [logical state] |
79 * |<- our header ->|<- context image ->|
80 *
81 */
82/* The first page is used for sharing data with the GuC */
Alex Daid1675192015-08-12 15:43:43 +010083#define LRC_GUCSHR_PN (0)
Michel Thierry0b29c752017-09-13 09:56:00 +010084#define LRC_GUCSHR_SZ (1)
85/* At the start of the context image is its per-process HWS page */
86#define LRC_PPHWSP_PN (LRC_GUCSHR_PN + LRC_GUCSHR_SZ)
87#define LRC_PPHWSP_SZ (1)
88/* Finally we have the logical state for the context */
89#define LRC_STATE_PN (LRC_PPHWSP_PN + LRC_PPHWSP_SZ)
90
91/*
92 * Currently we include the PPHWSP in __intel_engine_context_size() so
93 * the size of the header is synonymous with the start of the PPHWSP.
94 */
95#define LRC_HEADER_PAGES LRC_PPHWSP_PN
Alex Daid1675192015-08-12 15:43:43 +010096
Chris Wilsone8a9c582016-12-18 15:37:20 +000097struct drm_i915_private;
Chris Wilsone2efd132016-05-24 14:53:34 +010098struct i915_gem_context;
99
Chris Wilson821ed7d2016-09-09 14:11:53 +0100100void intel_lr_context_resume(struct drm_i915_private *dev_priv);
Chris Wilson2013dde2017-09-12 22:49:05 +0100101
102static inline uint64_t
103intel_lr_context_descriptor(struct i915_gem_context *ctx,
104 struct intel_engine_cs *engine)
105{
106 return ctx->engine[engine->id].lrc_desc;
107}
108
Oscar Mateoede7d422014-07-24 17:04:12 +0100109
Oscar Mateo127f1002014-07-24 17:04:11 +0100110/* Execlists */
Chris Wilsonc0336662016-05-06 15:40:21 +0100111int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv,
112 int enable_execlists);
Chris Wilsonddd66c52016-08-02 22:50:31 +0100113
Oscar Mateob20385f2014-07-24 17:04:10 +0100114#endif /* _INTEL_LRC_H_ */