blob: 7875eefd0474fe1959301f61868d172bc4d63610 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Axel Lin869dec12011-11-02 09:49:46 +080038#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010039#include <linux/io.h>
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053040#include <linux/slab.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053041#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053042#include <linux/pm_runtime.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053043
Tony Lindgrence491cf2009-10-20 09:40:47 -070044#include <plat/dmtimer.h>
Jon Hunter0b30ec12012-06-05 12:34:56 -050045#include <plat/omap-pm.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010046
Tony Lindgren2c799ce2012-02-24 10:34:35 -080047#include <mach/hardware.h>
48
Jon Hunterb7b4ff72012-06-05 12:34:51 -050049static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053050static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053051static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010052
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053053/**
54 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
55 * @timer: timer pointer over which read operation to perform
56 * @reg: lowest byte holds the register offset
57 *
58 * The posted mode bit is encoded in reg. Note that in posted mode write
59 * pending bit must be checked. Otherwise a read of a non completed write
60 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030061 */
62static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010063{
Tony Lindgrenee17f112011-09-16 15:44:20 -070064 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
65 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070066}
67
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053068/**
69 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
70 * @timer: timer pointer over which write operation is to perform
71 * @reg: lowest byte holds the register offset
72 * @value: data to write into the register
73 *
74 * The posted mode bit is encoded in reg. Note that in posted mode the write
75 * pending bit must be checked. Otherwise a write on a register which has a
76 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030077 */
78static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
79 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070080{
Tony Lindgrenee17f112011-09-16 15:44:20 -070081 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
82 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010083}
84
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053085static void omap_timer_restore_context(struct omap_dm_timer *timer)
86{
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -080087 if (timer->revision == 1)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053088 __raw_writel(timer->context.tistat, timer->sys_stat);
89
90 __raw_writel(timer->context.tisr, timer->irq_stat);
91 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
92 timer->context.twer);
93 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
94 timer->context.tcrr);
95 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
96 timer->context.tldr);
97 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
98 timer->context.tmar);
99 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
100 timer->context.tsicr);
101 __raw_writel(timer->context.tier, timer->irq_ena);
102 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
103 timer->context.tclr);
104}
105
Timo Teras77900a22006-06-26 16:16:12 -0700106static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100107{
Timo Teras77900a22006-06-26 16:16:12 -0700108 int c;
109
Tony Lindgrenee17f112011-09-16 15:44:20 -0700110 if (!timer->sys_stat)
111 return;
112
Timo Teras77900a22006-06-26 16:16:12 -0700113 c = 0;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700114 while (!(__raw_readl(timer->sys_stat) & 1)) {
Timo Teras77900a22006-06-26 16:16:12 -0700115 c++;
116 if (c > 100000) {
117 printk(KERN_ERR "Timer failed to reset\n");
118 return;
119 }
120 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100121}
122
Timo Teras77900a22006-06-26 16:16:12 -0700123static void omap_dm_timer_reset(struct omap_dm_timer *timer)
124{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530125 omap_dm_timer_enable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530126 if (timer->pdev->id != 1) {
Timo Terase32f7ec2006-06-26 16:16:13 -0700127 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
128 omap_dm_timer_wait_for_reset(timer);
129 }
Timo Teras77900a22006-06-26 16:16:12 -0700130
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530131 __omap_dm_timer_reset(timer, 0, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530132 omap_dm_timer_disable(timer);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300133 timer->posted = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700134}
135
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530136int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700137{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530138 struct dmtimer_platform_data *pdata = timer->pdev->dev.platform_data;
139 int ret;
140
141 timer->fclk = clk_get(&timer->pdev->dev, "fck");
142 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
143 timer->fclk = NULL;
144 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
145 return -EINVAL;
146 }
147
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530148 if (pdata->needs_manual_reset)
149 omap_dm_timer_reset(timer);
150
151 ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
152
153 timer->posted = 1;
154 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700155}
156
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500157static inline u32 omap_dm_timer_reserved_systimer(int id)
158{
159 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
160}
161
162int omap_dm_timer_reserve_systimer(int id)
163{
164 if (omap_dm_timer_reserved_systimer(id))
165 return -ENODEV;
166
167 omap_reserved_systimers |= (1 << (id - 1));
168
169 return 0;
170}
171
Timo Teras77900a22006-06-26 16:16:12 -0700172struct omap_dm_timer *omap_dm_timer_request(void)
173{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530174 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700175 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530176 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700177
178 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530179 list_for_each_entry(t, &omap_timer_list, node) {
180 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700181 continue;
182
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530183 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700184 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700185 break;
186 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530187
188 if (timer) {
189 ret = omap_dm_timer_prepare(timer);
190 if (ret) {
191 timer->reserved = 0;
192 timer = NULL;
193 }
194 }
Timo Teras77900a22006-06-26 16:16:12 -0700195 spin_unlock_irqrestore(&dm_timer_lock, flags);
196
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530197 if (!timer)
198 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700199
Timo Teras77900a22006-06-26 16:16:12 -0700200 return timer;
201}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700202EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700203
204struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100205{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530206 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700207 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530208 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100209
Timo Teras77900a22006-06-26 16:16:12 -0700210 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530211 list_for_each_entry(t, &omap_timer_list, node) {
212 if (t->pdev->id == id && !t->reserved) {
213 timer = t;
214 timer->reserved = 1;
215 break;
216 }
Timo Teras77900a22006-06-26 16:16:12 -0700217 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100218
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530219 if (timer) {
220 ret = omap_dm_timer_prepare(timer);
221 if (ret) {
222 timer->reserved = 0;
223 timer = NULL;
224 }
225 }
Timo Teras77900a22006-06-26 16:16:12 -0700226 spin_unlock_irqrestore(&dm_timer_lock, flags);
227
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530228 if (!timer)
229 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700230
Timo Teras77900a22006-06-26 16:16:12 -0700231 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100232}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700233EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100234
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530235int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700236{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530237 if (unlikely(!timer))
238 return -EINVAL;
239
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530240 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300241
Timo Teras77900a22006-06-26 16:16:12 -0700242 WARN_ON(!timer->reserved);
243 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530244 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700245}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700246EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700247
Timo Teras12583a72006-09-25 12:41:42 +0300248void omap_dm_timer_enable(struct omap_dm_timer *timer)
249{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530250 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300251}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700252EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300253
254void omap_dm_timer_disable(struct omap_dm_timer *timer)
255{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530256 pm_runtime_put(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300257}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700258EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300259
Timo Teras77900a22006-06-26 16:16:12 -0700260int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
261{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530262 if (timer)
263 return timer->irq;
264 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700265}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700266EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700267
268#if defined(CONFIG_ARCH_OMAP1)
269
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100270/**
271 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
272 * @inputmask: current value of idlect mask
273 */
274__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
275{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530276 int i = 0;
277 struct omap_dm_timer *timer = NULL;
278 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100279
280 /* If ARMXOR cannot be idled this function call is unnecessary */
281 if (!(inputmask & (1 << 1)))
282 return inputmask;
283
284 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530285 spin_lock_irqsave(&dm_timer_lock, flags);
286 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700287 u32 l;
288
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530289 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700290 if (l & OMAP_TIMER_CTRL_ST) {
291 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100292 inputmask &= ~(1 << 1);
293 else
294 inputmask &= ~(1 << 2);
295 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530296 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700297 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530298 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100299
300 return inputmask;
301}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700302EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100303
Tony Lindgren140455f2010-02-12 12:26:48 -0800304#else
Timo Teras77900a22006-06-26 16:16:12 -0700305
306struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
307{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530308 if (timer)
309 return timer->fclk;
310 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700311}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700312EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700313
314__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
315{
316 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800317
318 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700319}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700320EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700321
322#endif
323
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530324int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700325{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530326 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
327 pr_err("%s: timer not available or enabled.\n", __func__);
328 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530329 }
330
Timo Teras77900a22006-06-26 16:16:12 -0700331 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530332 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700333}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700334EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700335
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530336int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700337{
338 u32 l;
339
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530340 if (unlikely(!timer))
341 return -EINVAL;
342
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530343 omap_dm_timer_enable(timer);
344
Jon Hunter1c2d0762012-06-05 12:34:55 -0500345 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Jon Hunter0b30ec12012-06-05 12:34:56 -0500346 if (omap_pm_get_dev_context_loss_count(&timer->pdev->dev) !=
347 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530348 omap_timer_restore_context(timer);
349 }
350
Timo Teras77900a22006-06-26 16:16:12 -0700351 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
352 if (!(l & OMAP_TIMER_CTRL_ST)) {
353 l |= OMAP_TIMER_CTRL_ST;
354 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
355 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530356
357 /* Save the context */
358 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530359 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700360}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700361EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700362
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530363int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700364{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700365 unsigned long rate = 0;
Paul Walmsleyeeb37112012-04-13 06:34:32 -0600366 struct dmtimer_platform_data *pdata;
Timo Teras77900a22006-06-26 16:16:12 -0700367
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530368 if (unlikely(!timer))
369 return -EINVAL;
370
Paul Walmsleyeeb37112012-04-13 06:34:32 -0600371 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530372 if (!pdata->needs_manual_reset)
373 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700374
Tony Lindgrenee17f112011-09-16 15:44:20 -0700375 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530376
Jon Hunter0b30ec12012-06-05 12:34:56 -0500377 if (!(timer->capability & OMAP_TIMER_ALWON))
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800378 timer->ctx_loss_count =
Jon Hunter0b30ec12012-06-05 12:34:56 -0500379 omap_pm_get_dev_context_loss_count(&timer->pdev->dev);
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800380
381 /*
382 * Since the register values are computed and written within
383 * __omap_dm_timer_stop, we need to use read to retrieve the
384 * context.
385 */
386 timer->context.tclr =
387 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
388 timer->context.tisr = __raw_readl(timer->irq_stat);
389 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530390 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700391}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700392EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700393
Paul Walmsleyf2480762009-04-23 21:11:10 -0600394int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100395{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530396 int ret;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530397 struct dmtimer_platform_data *pdata;
398
399 if (unlikely(!timer))
400 return -EINVAL;
401
402 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530403
Timo Teras77900a22006-06-26 16:16:12 -0700404 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600405 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700406
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530407 ret = pdata->set_timer_src(timer->pdev, source);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530408
409 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700410}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700411EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700412
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530413int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700414 unsigned int load)
415{
416 u32 l;
417
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530418 if (unlikely(!timer))
419 return -EINVAL;
420
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530421 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700422 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
423 if (autoreload)
424 l |= OMAP_TIMER_CTRL_AR;
425 else
426 l &= ~OMAP_TIMER_CTRL_AR;
427 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
428 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300429
Timo Teras77900a22006-06-26 16:16:12 -0700430 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530431 /* Save the context */
432 timer->context.tclr = l;
433 timer->context.tldr = load;
434 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530435 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700436}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700437EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700438
Richard Woodruff3fddd092008-07-03 12:24:30 +0300439/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530440int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300441 unsigned int load)
442{
443 u32 l;
444
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530445 if (unlikely(!timer))
446 return -EINVAL;
447
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530448 omap_dm_timer_enable(timer);
449
Jon Hunter1c2d0762012-06-05 12:34:55 -0500450 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Jon Hunter0b30ec12012-06-05 12:34:56 -0500451 if (omap_pm_get_dev_context_loss_count(&timer->pdev->dev) !=
452 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530453 omap_timer_restore_context(timer);
454 }
455
Richard Woodruff3fddd092008-07-03 12:24:30 +0300456 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800457 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300458 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800459 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
460 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300461 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800462 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300463 l |= OMAP_TIMER_CTRL_ST;
464
Tony Lindgrenee17f112011-09-16 15:44:20 -0700465 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530466
467 /* Save the context */
468 timer->context.tclr = l;
469 timer->context.tldr = load;
470 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530471 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300472}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700473EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300474
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530475int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700476 unsigned int match)
477{
478 u32 l;
479
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530480 if (unlikely(!timer))
481 return -EINVAL;
482
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530483 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700484 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700485 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700486 l |= OMAP_TIMER_CTRL_CE;
487 else
488 l &= ~OMAP_TIMER_CTRL_CE;
489 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
490 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530491
492 /* Save the context */
493 timer->context.tclr = l;
494 timer->context.tmar = match;
495 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530496 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100497}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700498EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100499
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530500int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700501 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100502{
Timo Teras77900a22006-06-26 16:16:12 -0700503 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100504
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530505 if (unlikely(!timer))
506 return -EINVAL;
507
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530508 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700509 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
510 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
511 OMAP_TIMER_CTRL_PT | (0x03 << 10));
512 if (def_on)
513 l |= OMAP_TIMER_CTRL_SCPWM;
514 if (toggle)
515 l |= OMAP_TIMER_CTRL_PT;
516 l |= trigger << 10;
517 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530518
519 /* Save the context */
520 timer->context.tclr = l;
521 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530522 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700523}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700524EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700525
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530526int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700527{
528 u32 l;
529
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530530 if (unlikely(!timer))
531 return -EINVAL;
532
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530533 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700534 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
535 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
536 if (prescaler >= 0x00 && prescaler <= 0x07) {
537 l |= OMAP_TIMER_CTRL_PRE;
538 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100539 }
Timo Teras77900a22006-06-26 16:16:12 -0700540 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530541
542 /* Save the context */
543 timer->context.tclr = l;
544 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530545 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100546}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700547EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100548
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530549int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700550 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100551{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530552 if (unlikely(!timer))
553 return -EINVAL;
554
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530555 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700556 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530557
558 /* Save the context */
559 timer->context.tier = value;
560 timer->context.twer = value;
561 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530562 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100563}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700564EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100565
566unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
567{
Timo Terasfa4bb622006-09-25 12:41:35 +0300568 unsigned int l;
569
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530570 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
571 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530572 return 0;
573 }
574
Tony Lindgrenee17f112011-09-16 15:44:20 -0700575 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300576
577 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100578}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700579EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100580
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530581int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100582{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530583 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
584 return -EINVAL;
585
Tony Lindgrenee17f112011-09-16 15:44:20 -0700586 __omap_dm_timer_write_status(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530587 /* Save the context */
588 timer->context.tisr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530589 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100590}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700591EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100592
Tony Lindgren92105bb2005-09-07 17:20:26 +0100593unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
594{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530595 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
596 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530597 return 0;
598 }
599
Tony Lindgrenee17f112011-09-16 15:44:20 -0700600 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100601}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700602EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100603
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530604int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700605{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530606 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
607 pr_err("%s: timer not available or enabled.\n", __func__);
608 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530609 }
610
Timo Terasfa4bb622006-09-25 12:41:35 +0300611 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530612
613 /* Save the context */
614 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530615 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700616}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700617EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700618
Timo Teras77900a22006-06-26 16:16:12 -0700619int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100620{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530621 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100622
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530623 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530624 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300625 continue;
626
Timo Teras77900a22006-06-26 16:16:12 -0700627 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300628 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700629 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300630 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100631 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100632 return 0;
633}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700634EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100635
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530636/**
637 * omap_dm_timer_probe - probe function called for every registered device
638 * @pdev: pointer to current timer platform device
639 *
640 * Called by driver framework at the end of device registration for all
641 * timer devices.
642 */
643static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
644{
645 int ret;
646 unsigned long flags;
647 struct omap_dm_timer *timer;
648 struct resource *mem, *irq, *ioarea;
649 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
650
651 if (!pdata) {
652 dev_err(&pdev->dev, "%s: no platform data.\n", __func__);
653 return -ENODEV;
654 }
655
656 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
657 if (unlikely(!irq)) {
658 dev_err(&pdev->dev, "%s: no IRQ resource.\n", __func__);
659 return -ENODEV;
660 }
661
662 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
663 if (unlikely(!mem)) {
664 dev_err(&pdev->dev, "%s: no memory resource.\n", __func__);
665 return -ENODEV;
666 }
667
668 ioarea = request_mem_region(mem->start, resource_size(mem),
669 pdev->name);
670 if (!ioarea) {
671 dev_err(&pdev->dev, "%s: region already claimed.\n", __func__);
672 return -EBUSY;
673 }
674
675 timer = kzalloc(sizeof(struct omap_dm_timer), GFP_KERNEL);
676 if (!timer) {
677 dev_err(&pdev->dev, "%s: no memory for omap_dm_timer.\n",
678 __func__);
679 ret = -ENOMEM;
680 goto err_free_ioregion;
681 }
682
683 timer->io_base = ioremap(mem->start, resource_size(mem));
684 if (!timer->io_base) {
685 dev_err(&pdev->dev, "%s: ioremap failed.\n", __func__);
686 ret = -ENOMEM;
687 goto err_free_mem;
688 }
689
690 timer->id = pdev->id;
691 timer->irq = irq->start;
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500692 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530693 timer->pdev = pdev;
Jon Hunterd1c16912012-06-05 12:34:52 -0500694 timer->capability = pdata->timer_capability;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530695
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530696 /* Skip pm_runtime_enable for OMAP1 */
697 if (!pdata->needs_manual_reset) {
698 pm_runtime_enable(&pdev->dev);
699 pm_runtime_irq_safe(&pdev->dev);
700 }
701
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700702 if (!timer->reserved) {
703 pm_runtime_get_sync(&pdev->dev);
704 __omap_dm_timer_init_regs(timer);
705 pm_runtime_put(&pdev->dev);
706 }
707
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530708 /* add the timer element to the list */
709 spin_lock_irqsave(&dm_timer_lock, flags);
710 list_add_tail(&timer->node, &omap_timer_list);
711 spin_unlock_irqrestore(&dm_timer_lock, flags);
712
713 dev_dbg(&pdev->dev, "Device Probed.\n");
714
715 return 0;
716
717err_free_mem:
718 kfree(timer);
719
720err_free_ioregion:
721 release_mem_region(mem->start, resource_size(mem));
722
723 return ret;
724}
725
726/**
727 * omap_dm_timer_remove - cleanup a registered timer device
728 * @pdev: pointer to current timer platform device
729 *
730 * Called by driver framework whenever a timer device is unregistered.
731 * In addition to freeing platform resources it also deletes the timer
732 * entry from the local list.
733 */
734static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
735{
736 struct omap_dm_timer *timer;
737 unsigned long flags;
738 int ret = -EINVAL;
739
740 spin_lock_irqsave(&dm_timer_lock, flags);
741 list_for_each_entry(timer, &omap_timer_list, node)
742 if (timer->pdev->id == pdev->id) {
743 list_del(&timer->node);
744 kfree(timer);
745 ret = 0;
746 break;
747 }
748 spin_unlock_irqrestore(&dm_timer_lock, flags);
749
750 return ret;
751}
752
753static struct platform_driver omap_dm_timer_driver = {
754 .probe = omap_dm_timer_probe,
Arnd Bergmann4c23c8d2011-10-01 18:42:47 +0200755 .remove = __devexit_p(omap_dm_timer_remove),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530756 .driver = {
757 .name = "omap_timer",
758 },
759};
760
761static int __init omap_dm_timer_driver_init(void)
762{
763 return platform_driver_register(&omap_dm_timer_driver);
764}
765
766static void __exit omap_dm_timer_driver_exit(void)
767{
768 platform_driver_unregister(&omap_dm_timer_driver);
769}
770
771early_platform_init("earlytimer", &omap_dm_timer_driver);
772module_init(omap_dm_timer_driver_init);
773module_exit(omap_dm_timer_driver_exit);
774
775MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
776MODULE_LICENSE("GPL");
777MODULE_ALIAS("platform:" DRIVER_NAME);
778MODULE_AUTHOR("Texas Instruments Inc");