blob: 490464e39322e7fe6b0184a14a867cb3d3ed0f58 [file] [log] [blame]
Chunming Zhoud03846a2015-07-28 14:20:03 -04001/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 *
23 */
Chunming Zhou57ff96c2015-04-24 17:38:20 +080024#include <linux/list.h>
25#include <linux/slab.h>
Chunming Zhou97cb7f62015-05-22 11:33:31 -040026#include <linux/pci.h>
Rex Zhu3f1d35a2015-09-15 14:44:44 +080027#include <linux/acpi.h>
Chunming Zhou57ff96c2015-04-24 17:38:20 +080028#include <drm/drmP.h>
Jammy Zhoubf3911b02015-05-13 18:58:05 +080029#include <linux/firmware.h>
Chunming Zhou57ff96c2015-04-24 17:38:20 +080030#include <drm/amdgpu_drm.h>
Chunming Zhoud03846a2015-07-28 14:20:03 -040031#include "amdgpu.h"
32#include "cgs_linux.h"
Chunming Zhou25da4422015-05-22 12:14:04 -040033#include "atom.h"
Jammy Zhoubf3911b02015-05-13 18:58:05 +080034#include "amdgpu_ucode.h"
35
Chunming Zhoud03846a2015-07-28 14:20:03 -040036struct amdgpu_cgs_device {
37 struct cgs_device base;
38 struct amdgpu_device *adev;
39};
40
41#define CGS_FUNC_ADEV \
42 struct amdgpu_device *adev = \
43 ((struct amdgpu_cgs_device *)cgs_device)->adev
44
Dave Airlie110e6f22016-04-12 13:25:48 +100045static int amdgpu_cgs_gpu_mem_info(struct cgs_device *cgs_device, enum cgs_gpu_mem_type type,
Chunming Zhoud03846a2015-07-28 14:20:03 -040046 uint64_t *mc_start, uint64_t *mc_size,
47 uint64_t *mem_size)
48{
Chunming Zhou57ff96c2015-04-24 17:38:20 +080049 CGS_FUNC_ADEV;
50 switch(type) {
51 case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
52 case CGS_GPU_MEM_TYPE__VISIBLE_FB:
53 *mc_start = 0;
54 *mc_size = adev->mc.visible_vram_size;
55 *mem_size = adev->mc.visible_vram_size - adev->vram_pin_size;
56 break;
57 case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
58 case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
59 *mc_start = adev->mc.visible_vram_size;
60 *mc_size = adev->mc.real_vram_size - adev->mc.visible_vram_size;
61 *mem_size = *mc_size;
62 break;
63 case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
64 case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
65 *mc_start = adev->mc.gtt_start;
66 *mc_size = adev->mc.gtt_size;
67 *mem_size = adev->mc.gtt_size - adev->gart_pin_size;
68 break;
69 default:
70 return -EINVAL;
71 }
72
Chunming Zhoud03846a2015-07-28 14:20:03 -040073 return 0;
74}
75
Dave Airlie110e6f22016-04-12 13:25:48 +100076static int amdgpu_cgs_gmap_kmem(struct cgs_device *cgs_device, void *kmem,
Chunming Zhoud03846a2015-07-28 14:20:03 -040077 uint64_t size,
78 uint64_t min_offset, uint64_t max_offset,
79 cgs_handle_t *kmem_handle, uint64_t *mcaddr)
80{
Chunming Zhou57ff96c2015-04-24 17:38:20 +080081 CGS_FUNC_ADEV;
82 int ret;
83 struct amdgpu_bo *bo;
84 struct page *kmem_page = vmalloc_to_page(kmem);
85 int npages = ALIGN(size, PAGE_SIZE) >> PAGE_SHIFT;
86
87 struct sg_table *sg = drm_prime_pages_to_sg(&kmem_page, npages);
88 ret = amdgpu_bo_create(adev, size, PAGE_SIZE, false,
Christian König72d76682015-09-03 17:34:59 +020089 AMDGPU_GEM_DOMAIN_GTT, 0, sg, NULL, &bo);
Chunming Zhou57ff96c2015-04-24 17:38:20 +080090 if (ret)
91 return ret;
92 ret = amdgpu_bo_reserve(bo, false);
93 if (unlikely(ret != 0))
94 return ret;
95
96 /* pin buffer into GTT */
97 ret = amdgpu_bo_pin_restricted(bo, AMDGPU_GEM_DOMAIN_GTT,
98 min_offset, max_offset, mcaddr);
99 amdgpu_bo_unreserve(bo);
100
101 *kmem_handle = (cgs_handle_t)bo;
102 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400103}
104
Dave Airlie110e6f22016-04-12 13:25:48 +1000105static int amdgpu_cgs_gunmap_kmem(struct cgs_device *cgs_device, cgs_handle_t kmem_handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400106{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800107 struct amdgpu_bo *obj = (struct amdgpu_bo *)kmem_handle;
108
109 if (obj) {
110 int r = amdgpu_bo_reserve(obj, false);
111 if (likely(r == 0)) {
112 amdgpu_bo_unpin(obj);
113 amdgpu_bo_unreserve(obj);
114 }
115 amdgpu_bo_unref(&obj);
116
117 }
Chunming Zhoud03846a2015-07-28 14:20:03 -0400118 return 0;
119}
120
Dave Airlie110e6f22016-04-12 13:25:48 +1000121static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400122 enum cgs_gpu_mem_type type,
123 uint64_t size, uint64_t align,
124 uint64_t min_offset, uint64_t max_offset,
125 cgs_handle_t *handle)
126{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800127 CGS_FUNC_ADEV;
128 uint16_t flags = 0;
129 int ret = 0;
130 uint32_t domain = 0;
131 struct amdgpu_bo *obj;
132 struct ttm_placement placement;
133 struct ttm_place place;
134
135 if (min_offset > max_offset) {
136 BUG_ON(1);
137 return -EINVAL;
138 }
139
140 /* fail if the alignment is not a power of 2 */
141 if (((align != 1) && (align & (align - 1)))
142 || size == 0 || align == 0)
143 return -EINVAL;
144
145
146 switch(type) {
147 case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
148 case CGS_GPU_MEM_TYPE__VISIBLE_FB:
149 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
150 domain = AMDGPU_GEM_DOMAIN_VRAM;
151 if (max_offset > adev->mc.real_vram_size)
152 return -EINVAL;
153 place.fpfn = min_offset >> PAGE_SHIFT;
154 place.lpfn = max_offset >> PAGE_SHIFT;
155 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
156 TTM_PL_FLAG_VRAM;
157 break;
158 case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
159 case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
160 flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
161 domain = AMDGPU_GEM_DOMAIN_VRAM;
162 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
163 place.fpfn =
164 max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
165 place.lpfn =
166 min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
167 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
168 TTM_PL_FLAG_VRAM;
169 }
170
171 break;
172 case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
173 domain = AMDGPU_GEM_DOMAIN_GTT;
174 place.fpfn = min_offset >> PAGE_SHIFT;
175 place.lpfn = max_offset >> PAGE_SHIFT;
176 place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
177 break;
178 case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
179 flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
180 domain = AMDGPU_GEM_DOMAIN_GTT;
181 place.fpfn = min_offset >> PAGE_SHIFT;
182 place.lpfn = max_offset >> PAGE_SHIFT;
183 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
184 TTM_PL_FLAG_UNCACHED;
185 break;
186 default:
187 return -EINVAL;
188 }
189
190
191 *handle = 0;
192
193 placement.placement = &place;
194 placement.num_placement = 1;
195 placement.busy_placement = &place;
196 placement.num_busy_placement = 1;
197
198 ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
199 true, domain, flags,
Christian König72d76682015-09-03 17:34:59 +0200200 NULL, &placement, NULL,
201 &obj);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800202 if (ret) {
203 DRM_ERROR("(%d) bo create failed\n", ret);
204 return ret;
205 }
206 *handle = (cgs_handle_t)obj;
207
208 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400209}
210
Dave Airlie110e6f22016-04-12 13:25:48 +1000211static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400212{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800213 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
214
215 if (obj) {
216 int r = amdgpu_bo_reserve(obj, false);
217 if (likely(r == 0)) {
218 amdgpu_bo_kunmap(obj);
219 amdgpu_bo_unpin(obj);
220 amdgpu_bo_unreserve(obj);
221 }
222 amdgpu_bo_unref(&obj);
223
224 }
Chunming Zhoud03846a2015-07-28 14:20:03 -0400225 return 0;
226}
227
Dave Airlie110e6f22016-04-12 13:25:48 +1000228static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400229 uint64_t *mcaddr)
230{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800231 int r;
232 u64 min_offset, max_offset;
233 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
234
235 WARN_ON_ONCE(obj->placement.num_placement > 1);
236
237 min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
238 max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
239
240 r = amdgpu_bo_reserve(obj, false);
241 if (unlikely(r != 0))
242 return r;
243 r = amdgpu_bo_pin_restricted(obj, AMDGPU_GEM_DOMAIN_GTT,
244 min_offset, max_offset, mcaddr);
245 amdgpu_bo_unreserve(obj);
246 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400247}
248
Dave Airlie110e6f22016-04-12 13:25:48 +1000249static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400250{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800251 int r;
252 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
253 r = amdgpu_bo_reserve(obj, false);
254 if (unlikely(r != 0))
255 return r;
256 r = amdgpu_bo_unpin(obj);
257 amdgpu_bo_unreserve(obj);
258 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400259}
260
Dave Airlie110e6f22016-04-12 13:25:48 +1000261static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400262 void **map)
263{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800264 int r;
265 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
266 r = amdgpu_bo_reserve(obj, false);
267 if (unlikely(r != 0))
268 return r;
269 r = amdgpu_bo_kmap(obj, map);
270 amdgpu_bo_unreserve(obj);
271 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400272}
273
Dave Airlie110e6f22016-04-12 13:25:48 +1000274static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400275{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800276 int r;
277 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
278 r = amdgpu_bo_reserve(obj, false);
279 if (unlikely(r != 0))
280 return r;
281 amdgpu_bo_kunmap(obj);
282 amdgpu_bo_unreserve(obj);
283 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400284}
285
Dave Airlie110e6f22016-04-12 13:25:48 +1000286static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400287{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400288 CGS_FUNC_ADEV;
289 return RREG32(offset);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400290}
291
Dave Airlie110e6f22016-04-12 13:25:48 +1000292static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400293 uint32_t value)
294{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400295 CGS_FUNC_ADEV;
296 WREG32(offset, value);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400297}
298
Dave Airlie110e6f22016-04-12 13:25:48 +1000299static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400300 enum cgs_ind_reg space,
301 unsigned index)
302{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400303 CGS_FUNC_ADEV;
304 switch (space) {
305 case CGS_IND_REG__MMIO:
306 return RREG32_IDX(index);
307 case CGS_IND_REG__PCIE:
308 return RREG32_PCIE(index);
309 case CGS_IND_REG__SMC:
310 return RREG32_SMC(index);
311 case CGS_IND_REG__UVD_CTX:
312 return RREG32_UVD_CTX(index);
313 case CGS_IND_REG__DIDT:
314 return RREG32_DIDT(index);
315 case CGS_IND_REG__AUDIO_ENDPT:
316 DRM_ERROR("audio endpt register access not implemented.\n");
317 return 0;
318 }
319 WARN(1, "Invalid indirect register space");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400320 return 0;
321}
322
Dave Airlie110e6f22016-04-12 13:25:48 +1000323static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400324 enum cgs_ind_reg space,
325 unsigned index, uint32_t value)
326{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400327 CGS_FUNC_ADEV;
328 switch (space) {
329 case CGS_IND_REG__MMIO:
330 return WREG32_IDX(index, value);
331 case CGS_IND_REG__PCIE:
332 return WREG32_PCIE(index, value);
333 case CGS_IND_REG__SMC:
334 return WREG32_SMC(index, value);
335 case CGS_IND_REG__UVD_CTX:
336 return WREG32_UVD_CTX(index, value);
337 case CGS_IND_REG__DIDT:
338 return WREG32_DIDT(index, value);
339 case CGS_IND_REG__AUDIO_ENDPT:
340 DRM_ERROR("audio endpt register access not implemented.\n");
341 return;
342 }
343 WARN(1, "Invalid indirect register space");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400344}
345
Dave Airlie110e6f22016-04-12 13:25:48 +1000346static uint8_t amdgpu_cgs_read_pci_config_byte(struct cgs_device *cgs_device, unsigned addr)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400347{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400348 CGS_FUNC_ADEV;
349 uint8_t val;
350 int ret = pci_read_config_byte(adev->pdev, addr, &val);
351 if (WARN(ret, "pci_read_config_byte error"))
352 return 0;
353 return val;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400354}
355
Dave Airlie110e6f22016-04-12 13:25:48 +1000356static uint16_t amdgpu_cgs_read_pci_config_word(struct cgs_device *cgs_device, unsigned addr)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400357{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400358 CGS_FUNC_ADEV;
359 uint16_t val;
360 int ret = pci_read_config_word(adev->pdev, addr, &val);
361 if (WARN(ret, "pci_read_config_word error"))
362 return 0;
363 return val;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400364}
365
Dave Airlie110e6f22016-04-12 13:25:48 +1000366static uint32_t amdgpu_cgs_read_pci_config_dword(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400367 unsigned addr)
368{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400369 CGS_FUNC_ADEV;
370 uint32_t val;
371 int ret = pci_read_config_dword(adev->pdev, addr, &val);
372 if (WARN(ret, "pci_read_config_dword error"))
373 return 0;
374 return val;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400375}
376
Dave Airlie110e6f22016-04-12 13:25:48 +1000377static void amdgpu_cgs_write_pci_config_byte(struct cgs_device *cgs_device, unsigned addr,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400378 uint8_t value)
379{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400380 CGS_FUNC_ADEV;
381 int ret = pci_write_config_byte(adev->pdev, addr, value);
382 WARN(ret, "pci_write_config_byte error");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400383}
384
Dave Airlie110e6f22016-04-12 13:25:48 +1000385static void amdgpu_cgs_write_pci_config_word(struct cgs_device *cgs_device, unsigned addr,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400386 uint16_t value)
387{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400388 CGS_FUNC_ADEV;
389 int ret = pci_write_config_word(adev->pdev, addr, value);
390 WARN(ret, "pci_write_config_word error");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400391}
392
Dave Airlie110e6f22016-04-12 13:25:48 +1000393static void amdgpu_cgs_write_pci_config_dword(struct cgs_device *cgs_device, unsigned addr,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400394 uint32_t value)
395{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400396 CGS_FUNC_ADEV;
397 int ret = pci_write_config_dword(adev->pdev, addr, value);
398 WARN(ret, "pci_write_config_dword error");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400399}
400
Alex Deucherba228ac2015-12-23 11:25:43 -0500401
Dave Airlie110e6f22016-04-12 13:25:48 +1000402static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device,
Alex Deucherba228ac2015-12-23 11:25:43 -0500403 enum cgs_resource_type resource_type,
404 uint64_t size,
405 uint64_t offset,
406 uint64_t *resource_base)
407{
408 CGS_FUNC_ADEV;
409
410 if (resource_base == NULL)
411 return -EINVAL;
412
413 switch (resource_type) {
414 case CGS_RESOURCE_TYPE_MMIO:
415 if (adev->rmmio_size == 0)
416 return -ENOENT;
417 if ((offset + size) > adev->rmmio_size)
418 return -EINVAL;
419 *resource_base = adev->rmmio_base;
420 return 0;
421 case CGS_RESOURCE_TYPE_DOORBELL:
422 if (adev->doorbell.size == 0)
423 return -ENOENT;
424 if ((offset + size) > adev->doorbell.size)
425 return -EINVAL;
426 *resource_base = adev->doorbell.base;
427 return 0;
428 case CGS_RESOURCE_TYPE_FB:
429 case CGS_RESOURCE_TYPE_IO:
430 case CGS_RESOURCE_TYPE_ROM:
431 default:
432 return -EINVAL;
433 }
434}
435
Dave Airlie110e6f22016-04-12 13:25:48 +1000436static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400437 unsigned table, uint16_t *size,
438 uint8_t *frev, uint8_t *crev)
439{
Chunming Zhou25da4422015-05-22 12:14:04 -0400440 CGS_FUNC_ADEV;
441 uint16_t data_start;
442
443 if (amdgpu_atom_parse_data_header(
444 adev->mode_info.atom_context, table, size,
445 frev, crev, &data_start))
446 return (uint8_t*)adev->mode_info.atom_context->bios +
447 data_start;
448
Chunming Zhoud03846a2015-07-28 14:20:03 -0400449 return NULL;
450}
451
Dave Airlie110e6f22016-04-12 13:25:48 +1000452static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400453 uint8_t *frev, uint8_t *crev)
454{
Chunming Zhou25da4422015-05-22 12:14:04 -0400455 CGS_FUNC_ADEV;
456
457 if (amdgpu_atom_parse_cmd_header(
458 adev->mode_info.atom_context, table,
459 frev, crev))
460 return 0;
461
462 return -EINVAL;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400463}
464
Dave Airlie110e6f22016-04-12 13:25:48 +1000465static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400466 void *args)
467{
Chunming Zhou25da4422015-05-22 12:14:04 -0400468 CGS_FUNC_ADEV;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400469
Chunming Zhou25da4422015-05-22 12:14:04 -0400470 return amdgpu_atom_execute_table(
471 adev->mode_info.atom_context, table, args);
472}
Chunming Zhoud03846a2015-07-28 14:20:03 -0400473
Dave Airlie110e6f22016-04-12 13:25:48 +1000474static int amdgpu_cgs_create_pm_request(struct cgs_device *cgs_device, cgs_handle_t *request)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400475{
476 /* TODO */
477 return 0;
478}
479
Dave Airlie110e6f22016-04-12 13:25:48 +1000480static int amdgpu_cgs_destroy_pm_request(struct cgs_device *cgs_device, cgs_handle_t request)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400481{
482 /* TODO */
483 return 0;
484}
485
Dave Airlie110e6f22016-04-12 13:25:48 +1000486static int amdgpu_cgs_set_pm_request(struct cgs_device *cgs_device, cgs_handle_t request,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400487 int active)
488{
489 /* TODO */
490 return 0;
491}
492
Dave Airlie110e6f22016-04-12 13:25:48 +1000493static int amdgpu_cgs_pm_request_clock(struct cgs_device *cgs_device, cgs_handle_t request,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400494 enum cgs_clock clock, unsigned freq)
495{
496 /* TODO */
497 return 0;
498}
499
Dave Airlie110e6f22016-04-12 13:25:48 +1000500static int amdgpu_cgs_pm_request_engine(struct cgs_device *cgs_device, cgs_handle_t request,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400501 enum cgs_engine engine, int powered)
502{
503 /* TODO */
504 return 0;
505}
506
507
508
Dave Airlie110e6f22016-04-12 13:25:48 +1000509static int amdgpu_cgs_pm_query_clock_limits(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400510 enum cgs_clock clock,
511 struct cgs_clock_limits *limits)
512{
513 /* TODO */
514 return 0;
515}
516
Dave Airlie110e6f22016-04-12 13:25:48 +1000517static int amdgpu_cgs_set_camera_voltages(struct cgs_device *cgs_device, uint32_t mask,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400518 const uint32_t *voltages)
519{
520 DRM_ERROR("not implemented");
521 return -EPERM;
522}
523
Alex Deucher0cf3be22015-07-28 14:24:53 -0400524struct cgs_irq_params {
525 unsigned src_id;
526 cgs_irq_source_set_func_t set;
527 cgs_irq_handler_func_t handler;
528 void *private_data;
529};
530
531static int cgs_set_irq_state(struct amdgpu_device *adev,
532 struct amdgpu_irq_src *src,
533 unsigned type,
534 enum amdgpu_interrupt_state state)
535{
536 struct cgs_irq_params *irq_params =
537 (struct cgs_irq_params *)src->data;
538 if (!irq_params)
539 return -EINVAL;
540 if (!irq_params->set)
541 return -EINVAL;
542 return irq_params->set(irq_params->private_data,
543 irq_params->src_id,
544 type,
545 (int)state);
546}
547
548static int cgs_process_irq(struct amdgpu_device *adev,
549 struct amdgpu_irq_src *source,
550 struct amdgpu_iv_entry *entry)
551{
552 struct cgs_irq_params *irq_params =
553 (struct cgs_irq_params *)source->data;
554 if (!irq_params)
555 return -EINVAL;
556 if (!irq_params->handler)
557 return -EINVAL;
558 return irq_params->handler(irq_params->private_data,
559 irq_params->src_id,
560 entry->iv_entry);
561}
562
563static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
564 .set = cgs_set_irq_state,
565 .process = cgs_process_irq,
566};
567
Dave Airlie110e6f22016-04-12 13:25:48 +1000568static int amdgpu_cgs_add_irq_source(struct cgs_device *cgs_device, unsigned src_id,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400569 unsigned num_types,
570 cgs_irq_source_set_func_t set,
571 cgs_irq_handler_func_t handler,
572 void *private_data)
573{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400574 CGS_FUNC_ADEV;
575 int ret = 0;
576 struct cgs_irq_params *irq_params;
577 struct amdgpu_irq_src *source =
578 kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
579 if (!source)
580 return -ENOMEM;
581 irq_params =
582 kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
583 if (!irq_params) {
584 kfree(source);
585 return -ENOMEM;
586 }
587 source->num_types = num_types;
588 source->funcs = &cgs_irq_funcs;
589 irq_params->src_id = src_id;
590 irq_params->set = set;
591 irq_params->handler = handler;
592 irq_params->private_data = private_data;
593 source->data = (void *)irq_params;
594 ret = amdgpu_irq_add_id(adev, src_id, source);
595 if (ret) {
596 kfree(irq_params);
597 kfree(source);
598 }
599
600 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400601}
602
Dave Airlie110e6f22016-04-12 13:25:48 +1000603static int amdgpu_cgs_irq_get(struct cgs_device *cgs_device, unsigned src_id, unsigned type)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400604{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400605 CGS_FUNC_ADEV;
606 return amdgpu_irq_get(adev, adev->irq.sources[src_id], type);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400607}
608
Dave Airlie110e6f22016-04-12 13:25:48 +1000609static int amdgpu_cgs_irq_put(struct cgs_device *cgs_device, unsigned src_id, unsigned type)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400610{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400611 CGS_FUNC_ADEV;
612 return amdgpu_irq_put(adev, adev->irq.sources[src_id], type);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400613}
614
Dave Airlie110e6f22016-04-12 13:25:48 +1000615int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
rezhu404b2fa2015-08-07 13:37:56 +0800616 enum amd_ip_block_type block_type,
617 enum amd_clockgating_state state)
618{
619 CGS_FUNC_ADEV;
620 int i, r = -1;
621
622 for (i = 0; i < adev->num_ip_blocks; i++) {
623 if (!adev->ip_block_status[i].valid)
624 continue;
625
626 if (adev->ip_blocks[i].type == block_type) {
627 r = adev->ip_blocks[i].funcs->set_clockgating_state(
628 (void *)adev,
629 state);
630 break;
631 }
632 }
633 return r;
634}
635
Dave Airlie110e6f22016-04-12 13:25:48 +1000636int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device,
rezhu404b2fa2015-08-07 13:37:56 +0800637 enum amd_ip_block_type block_type,
638 enum amd_powergating_state state)
639{
640 CGS_FUNC_ADEV;
641 int i, r = -1;
642
643 for (i = 0; i < adev->num_ip_blocks; i++) {
644 if (!adev->ip_block_status[i].valid)
645 continue;
646
647 if (adev->ip_blocks[i].type == block_type) {
648 r = adev->ip_blocks[i].funcs->set_powergating_state(
649 (void *)adev,
650 state);
651 break;
652 }
653 }
654 return r;
655}
656
657
Dave Airlie110e6f22016-04-12 13:25:48 +1000658static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800659{
660 CGS_FUNC_ADEV;
661 enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
662
663 switch (fw_type) {
664 case CGS_UCODE_ID_SDMA0:
665 result = AMDGPU_UCODE_ID_SDMA0;
666 break;
667 case CGS_UCODE_ID_SDMA1:
668 result = AMDGPU_UCODE_ID_SDMA1;
669 break;
670 case CGS_UCODE_ID_CP_CE:
671 result = AMDGPU_UCODE_ID_CP_CE;
672 break;
673 case CGS_UCODE_ID_CP_PFP:
674 result = AMDGPU_UCODE_ID_CP_PFP;
675 break;
676 case CGS_UCODE_ID_CP_ME:
677 result = AMDGPU_UCODE_ID_CP_ME;
678 break;
679 case CGS_UCODE_ID_CP_MEC:
680 case CGS_UCODE_ID_CP_MEC_JT1:
681 result = AMDGPU_UCODE_ID_CP_MEC1;
682 break;
683 case CGS_UCODE_ID_CP_MEC_JT2:
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400684 if (adev->asic_type == CHIP_TONGA || adev->asic_type == CHIP_POLARIS11
685 || adev->asic_type == CHIP_POLARIS10)
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800686 result = AMDGPU_UCODE_ID_CP_MEC2;
rezhuc8172622015-11-10 10:26:39 +0800687 else
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800688 result = AMDGPU_UCODE_ID_CP_MEC1;
689 break;
690 case CGS_UCODE_ID_RLC_G:
691 result = AMDGPU_UCODE_ID_RLC_G;
692 break;
693 default:
694 DRM_ERROR("Firmware type not supported\n");
695 }
696 return result;
697}
698
Dave Airlie110e6f22016-04-12 13:25:48 +1000699static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800700 enum cgs_ucode_id type,
701 struct cgs_firmware_info *info)
702{
703 CGS_FUNC_ADEV;
704
yanyang1735f0022016-02-05 17:39:37 +0800705 if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800706 uint64_t gpu_addr;
707 uint32_t data_size;
708 const struct gfx_firmware_header_v1_0 *header;
709 enum AMDGPU_UCODE_ID id;
710 struct amdgpu_firmware_info *ucode;
711
712 id = fw_type_convert(cgs_device, type);
713 ucode = &adev->firmware.ucode[id];
714 if (ucode->fw == NULL)
715 return -EINVAL;
716
717 gpu_addr = ucode->mc_addr;
718 header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
719 data_size = le32_to_cpu(header->header.ucode_size_bytes);
720
721 if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
722 (type == CGS_UCODE_ID_CP_MEC_JT2)) {
723 gpu_addr += le32_to_cpu(header->jt_offset) << 2;
724 data_size = le32_to_cpu(header->jt_size) << 2;
725 }
726 info->mc_addr = gpu_addr;
727 info->image_size = data_size;
728 info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
729 info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
730 } else {
731 char fw_name[30] = {0};
732 int err = 0;
733 uint32_t ucode_size;
734 uint32_t ucode_start_address;
735 const uint8_t *src;
736 const struct smc_firmware_header_v1_0 *hdr;
737
Mykola Lysenko0b455412016-03-30 05:50:11 -0400738 if (!adev->pm.fw) {
739 switch (adev->asic_type) {
740 case CHIP_TONGA:
741 strcpy(fw_name, "amdgpu/tonga_smc.bin");
742 break;
743 case CHIP_FIJI:
744 strcpy(fw_name, "amdgpu/fiji_smc.bin");
745 break;
746 case CHIP_POLARIS11:
747 if (type == CGS_UCODE_ID_SMU)
748 strcpy(fw_name, "amdgpu/polaris11_smc.bin");
749 else if (type == CGS_UCODE_ID_SMU_SK)
750 strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
751 break;
752 case CHIP_POLARIS10:
753 if (type == CGS_UCODE_ID_SMU)
754 strcpy(fw_name, "amdgpu/polaris10_smc.bin");
755 else if (type == CGS_UCODE_ID_SMU_SK)
756 strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
757 break;
758 default:
759 DRM_ERROR("SMC firmware not supported\n");
760 return -EINVAL;
761 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800762
Mykola Lysenko0b455412016-03-30 05:50:11 -0400763 err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
764 if (err) {
765 DRM_ERROR("Failed to request firmware\n");
766 return err;
767 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800768
Mykola Lysenko0b455412016-03-30 05:50:11 -0400769 err = amdgpu_ucode_validate(adev->pm.fw);
770 if (err) {
771 DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
772 release_firmware(adev->pm.fw);
773 adev->pm.fw = NULL;
774 return err;
775 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800776 }
777
778 hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
779 adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
780 ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
781 ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
782 src = (const uint8_t *)(adev->pm.fw->data +
783 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
784
785 info->version = adev->pm.fw_version;
786 info->image_size = ucode_size;
787 info->kptr = (void *)src;
788 }
789 return 0;
790}
791
Dave Airlie110e6f22016-04-12 13:25:48 +1000792static int amdgpu_cgs_query_system_info(struct cgs_device *cgs_device,
Rex Zhu5e618692015-09-23 20:11:54 +0800793 struct cgs_system_info *sys_info)
794{
795 CGS_FUNC_ADEV;
Eric Huangbacec892016-03-17 18:29:08 -0400796 struct amdgpu_cu_info cu_info;
Rex Zhu5e618692015-09-23 20:11:54 +0800797
798 if (NULL == sys_info)
799 return -ENODEV;
800
801 if (sizeof(struct cgs_system_info) != sys_info->size)
802 return -ENODEV;
803
804 switch (sys_info->info_id) {
805 case CGS_SYSTEM_INFO_ADAPTER_BDF_ID:
806 sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8);
807 break;
Alex Deuchercfd316d2015-11-11 20:35:32 -0500808 case CGS_SYSTEM_INFO_PCIE_GEN_INFO:
809 sys_info->value = adev->pm.pcie_gen_mask;
810 break;
811 case CGS_SYSTEM_INFO_PCIE_MLW:
812 sys_info->value = adev->pm.pcie_mlw_mask;
813 break;
Alex Deucher08d33402016-02-05 10:34:28 -0500814 case CGS_SYSTEM_INFO_CG_FLAGS:
815 sys_info->value = adev->cg_flags;
816 break;
817 case CGS_SYSTEM_INFO_PG_FLAGS:
818 sys_info->value = adev->pg_flags;
819 break;
Eric Huangbacec892016-03-17 18:29:08 -0400820 case CGS_SYSTEM_INFO_GFX_CU_INFO:
821 amdgpu_asic_get_cu_info(adev, &cu_info);
822 sys_info->value = cu_info.number;
823 break;
Rex Zhu5e618692015-09-23 20:11:54 +0800824 default:
825 return -ENODEV;
826 }
827
828 return 0;
829}
830
Dave Airlie110e6f22016-04-12 13:25:48 +1000831static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
Rex Zhu47bf18b2015-09-17 16:34:14 +0800832 struct cgs_display_info *info)
833{
834 CGS_FUNC_ADEV;
835 struct amdgpu_crtc *amdgpu_crtc;
836 struct drm_device *ddev = adev->ddev;
837 struct drm_crtc *crtc;
838 uint32_t line_time_us, vblank_lines;
Rex Zhuf9e9c082016-03-29 13:21:59 +0800839 struct cgs_mode_info *mode_info;
Rex Zhu47bf18b2015-09-17 16:34:14 +0800840
841 if (info == NULL)
842 return -EINVAL;
843
Rex Zhuf9e9c082016-03-29 13:21:59 +0800844 mode_info = info->mode_info;
845
Rex Zhu47bf18b2015-09-17 16:34:14 +0800846 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
847 list_for_each_entry(crtc,
848 &ddev->mode_config.crtc_list, head) {
849 amdgpu_crtc = to_amdgpu_crtc(crtc);
850 if (crtc->enabled) {
851 info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
852 info->display_count++;
853 }
Rex Zhuf9e9c082016-03-29 13:21:59 +0800854 if (mode_info != NULL &&
Rex Zhu47bf18b2015-09-17 16:34:14 +0800855 crtc->enabled && amdgpu_crtc->enabled &&
856 amdgpu_crtc->hw_mode.clock) {
857 line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
858 amdgpu_crtc->hw_mode.clock;
859 vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
860 amdgpu_crtc->hw_mode.crtc_vdisplay +
861 (amdgpu_crtc->v_border * 2);
Rex Zhuf9e9c082016-03-29 13:21:59 +0800862 mode_info->vblank_time_us = vblank_lines * line_time_us;
863 mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
864 mode_info->ref_clock = adev->clock.spll.reference_freq;
865 mode_info = NULL;
Rex Zhu47bf18b2015-09-17 16:34:14 +0800866 }
867 }
868 }
869
870 return 0;
871}
872
Rex Zhu4c900802016-03-29 14:20:37 +0800873
Dave Airlie110e6f22016-04-12 13:25:48 +1000874static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled)
Rex Zhu4c900802016-03-29 14:20:37 +0800875{
876 CGS_FUNC_ADEV;
877
878 adev->pm.dpm_enabled = enabled;
879
880 return 0;
881}
882
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800883/** \brief evaluate acpi namespace object, handle or pathname must be valid
884 * \param cgs_device
885 * \param info input/output arguments for the control method
886 * \return status
887 */
888
889#if defined(CONFIG_ACPI)
Dave Airlie110e6f22016-04-12 13:25:48 +1000890static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800891 struct cgs_acpi_method_info *info)
892{
893 CGS_FUNC_ADEV;
894 acpi_handle handle;
895 struct acpi_object_list input;
896 struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL };
897 union acpi_object *params = NULL;
898 union acpi_object *obj = NULL;
899 uint8_t name[5] = {'\0'};
900 struct cgs_acpi_method_argument *argument = NULL;
901 uint32_t i, count;
902 acpi_status status;
903 int result;
904 uint32_t func_no = 0xFFFFFFFF;
905
906 handle = ACPI_HANDLE(&adev->pdev->dev);
907 if (!handle)
908 return -ENODEV;
909
910 memset(&input, 0, sizeof(struct acpi_object_list));
911
912 /* validate input info */
913 if (info->size != sizeof(struct cgs_acpi_method_info))
914 return -EINVAL;
915
916 input.count = info->input_count;
917 if (info->input_count > 0) {
918 if (info->pinput_argument == NULL)
919 return -EINVAL;
Dan Carpenterb92c26d2016-01-04 23:43:47 +0300920 argument = info->pinput_argument;
921 func_no = argument->value;
922 for (i = 0; i < info->input_count; i++) {
923 if (((argument->type == ACPI_TYPE_STRING) ||
924 (argument->type == ACPI_TYPE_BUFFER)) &&
925 (argument->pointer == NULL))
926 return -EINVAL;
927 argument++;
928 }
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800929 }
930
931 if (info->output_count > 0) {
932 if (info->poutput_argument == NULL)
933 return -EINVAL;
934 argument = info->poutput_argument;
935 for (i = 0; i < info->output_count; i++) {
936 if (((argument->type == ACPI_TYPE_STRING) ||
937 (argument->type == ACPI_TYPE_BUFFER))
938 && (argument->pointer == NULL))
939 return -EINVAL;
940 argument++;
941 }
942 }
943
944 /* The path name passed to acpi_evaluate_object should be null terminated */
945 if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) {
946 strncpy(name, (char *)&(info->name), sizeof(uint32_t));
947 name[4] = '\0';
948 }
949
950 /* parse input parameters */
951 if (input.count > 0) {
952 input.pointer = params =
953 kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL);
954 if (params == NULL)
955 return -EINVAL;
956
957 argument = info->pinput_argument;
958
959 for (i = 0; i < input.count; i++) {
960 params->type = argument->type;
961 switch (params->type) {
962 case ACPI_TYPE_INTEGER:
963 params->integer.value = argument->value;
964 break;
965 case ACPI_TYPE_STRING:
966 params->string.length = argument->method_length;
967 params->string.pointer = argument->pointer;
968 break;
969 case ACPI_TYPE_BUFFER:
970 params->buffer.length = argument->method_length;
971 params->buffer.pointer = argument->pointer;
972 break;
973 default:
974 break;
975 }
976 params++;
977 argument++;
978 }
979 }
980
981 /* parse output info */
982 count = info->output_count;
983 argument = info->poutput_argument;
984
985 /* evaluate the acpi method */
986 status = acpi_evaluate_object(handle, name, &input, &output);
987
988 if (ACPI_FAILURE(status)) {
989 result = -EIO;
990 goto error;
991 }
992
993 /* return the output info */
994 obj = output.pointer;
995
996 if (count > 1) {
997 if ((obj->type != ACPI_TYPE_PACKAGE) ||
998 (obj->package.count != count)) {
999 result = -EIO;
1000 goto error;
1001 }
1002 params = obj->package.elements;
1003 } else
1004 params = obj;
1005
1006 if (params == NULL) {
1007 result = -EIO;
1008 goto error;
1009 }
1010
1011 for (i = 0; i < count; i++) {
1012 if (argument->type != params->type) {
1013 result = -EIO;
1014 goto error;
1015 }
1016 switch (params->type) {
1017 case ACPI_TYPE_INTEGER:
1018 argument->value = params->integer.value;
1019 break;
1020 case ACPI_TYPE_STRING:
1021 if ((params->string.length != argument->data_length) ||
1022 (params->string.pointer == NULL)) {
1023 result = -EIO;
1024 goto error;
1025 }
1026 strncpy(argument->pointer,
1027 params->string.pointer,
1028 params->string.length);
1029 break;
1030 case ACPI_TYPE_BUFFER:
1031 if (params->buffer.pointer == NULL) {
1032 result = -EIO;
1033 goto error;
1034 }
1035 memcpy(argument->pointer,
1036 params->buffer.pointer,
1037 argument->data_length);
1038 break;
1039 default:
1040 break;
1041 }
1042 argument++;
1043 params++;
1044 }
1045
1046error:
1047 if (obj != NULL)
1048 kfree(obj);
1049 kfree((void *)input.pointer);
1050 return result;
1051}
1052#else
Dave Airlie110e6f22016-04-12 13:25:48 +10001053static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001054 struct cgs_acpi_method_info *info)
1055{
1056 return -EIO;
1057}
1058#endif
1059
Dave Airlie110e6f22016-04-12 13:25:48 +10001060int amdgpu_cgs_call_acpi_method(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001061 uint32_t acpi_method,
1062 uint32_t acpi_function,
1063 void *pinput, void *poutput,
1064 uint32_t output_count,
1065 uint32_t input_size,
1066 uint32_t output_size)
1067{
1068 struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} };
1069 struct cgs_acpi_method_argument acpi_output = {0};
1070 struct cgs_acpi_method_info info = {0};
1071
1072 acpi_input[0].type = CGS_ACPI_TYPE_INTEGER;
1073 acpi_input[0].method_length = sizeof(uint32_t);
1074 acpi_input[0].data_length = sizeof(uint32_t);
1075 acpi_input[0].value = acpi_function;
1076
1077 acpi_input[1].type = CGS_ACPI_TYPE_BUFFER;
1078 acpi_input[1].method_length = CGS_ACPI_MAX_BUFFER_SIZE;
1079 acpi_input[1].data_length = input_size;
1080 acpi_input[1].pointer = pinput;
1081
1082 acpi_output.type = CGS_ACPI_TYPE_BUFFER;
1083 acpi_output.method_length = CGS_ACPI_MAX_BUFFER_SIZE;
1084 acpi_output.data_length = output_size;
1085 acpi_output.pointer = poutput;
1086
1087 info.size = sizeof(struct cgs_acpi_method_info);
1088 info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT;
1089 info.input_count = 2;
1090 info.name = acpi_method;
1091 info.pinput_argument = acpi_input;
1092 info.output_count = output_count;
1093 info.poutput_argument = &acpi_output;
1094
1095 return amdgpu_cgs_acpi_eval_object(cgs_device, &info);
1096}
1097
Chunming Zhoud03846a2015-07-28 14:20:03 -04001098static const struct cgs_ops amdgpu_cgs_ops = {
1099 amdgpu_cgs_gpu_mem_info,
1100 amdgpu_cgs_gmap_kmem,
1101 amdgpu_cgs_gunmap_kmem,
1102 amdgpu_cgs_alloc_gpu_mem,
1103 amdgpu_cgs_free_gpu_mem,
1104 amdgpu_cgs_gmap_gpu_mem,
1105 amdgpu_cgs_gunmap_gpu_mem,
1106 amdgpu_cgs_kmap_gpu_mem,
1107 amdgpu_cgs_kunmap_gpu_mem,
1108 amdgpu_cgs_read_register,
1109 amdgpu_cgs_write_register,
1110 amdgpu_cgs_read_ind_register,
1111 amdgpu_cgs_write_ind_register,
1112 amdgpu_cgs_read_pci_config_byte,
1113 amdgpu_cgs_read_pci_config_word,
1114 amdgpu_cgs_read_pci_config_dword,
1115 amdgpu_cgs_write_pci_config_byte,
1116 amdgpu_cgs_write_pci_config_word,
1117 amdgpu_cgs_write_pci_config_dword,
Alex Deucherba228ac2015-12-23 11:25:43 -05001118 amdgpu_cgs_get_pci_resource,
Chunming Zhoud03846a2015-07-28 14:20:03 -04001119 amdgpu_cgs_atom_get_data_table,
1120 amdgpu_cgs_atom_get_cmd_table_revs,
1121 amdgpu_cgs_atom_exec_cmd_table,
1122 amdgpu_cgs_create_pm_request,
1123 amdgpu_cgs_destroy_pm_request,
1124 amdgpu_cgs_set_pm_request,
1125 amdgpu_cgs_pm_request_clock,
1126 amdgpu_cgs_pm_request_engine,
1127 amdgpu_cgs_pm_query_clock_limits,
Jammy Zhoubf3911b02015-05-13 18:58:05 +08001128 amdgpu_cgs_set_camera_voltages,
rezhu404b2fa2015-08-07 13:37:56 +08001129 amdgpu_cgs_get_firmware_info,
1130 amdgpu_cgs_set_powergating_state,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001131 amdgpu_cgs_set_clockgating_state,
Rex Zhu47bf18b2015-09-17 16:34:14 +08001132 amdgpu_cgs_get_active_displays_info,
Rex Zhu4c900802016-03-29 14:20:37 +08001133 amdgpu_cgs_notify_dpm_enabled,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001134 amdgpu_cgs_call_acpi_method,
Rex Zhu5e618692015-09-23 20:11:54 +08001135 amdgpu_cgs_query_system_info,
Chunming Zhoud03846a2015-07-28 14:20:03 -04001136};
1137
1138static const struct cgs_os_ops amdgpu_cgs_os_ops = {
Chunming Zhoud03846a2015-07-28 14:20:03 -04001139 amdgpu_cgs_add_irq_source,
1140 amdgpu_cgs_irq_get,
1141 amdgpu_cgs_irq_put
1142};
1143
Dave Airlie110e6f22016-04-12 13:25:48 +10001144struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
Chunming Zhoud03846a2015-07-28 14:20:03 -04001145{
1146 struct amdgpu_cgs_device *cgs_device =
1147 kmalloc(sizeof(*cgs_device), GFP_KERNEL);
1148
1149 if (!cgs_device) {
1150 DRM_ERROR("Couldn't allocate CGS device structure\n");
1151 return NULL;
1152 }
1153
1154 cgs_device->base.ops = &amdgpu_cgs_ops;
1155 cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
1156 cgs_device->adev = adev;
1157
Dave Airlie110e6f22016-04-12 13:25:48 +10001158 return (struct cgs_device *)cgs_device;
Chunming Zhoud03846a2015-07-28 14:20:03 -04001159}
1160
Dave Airlie110e6f22016-04-12 13:25:48 +10001161void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
Chunming Zhoud03846a2015-07-28 14:20:03 -04001162{
1163 kfree(cgs_device);
1164}