blob: add7fbec4fc9af5ca3060e925cfe662a25d21eb4 [file] [log] [blame]
Kukjin Kimf7d77072011-06-01 14:18:22 -07001/*
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09002 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
Sunyoung Kangf40f91f2010-09-16 17:59:21 +09003 * http://www.samsung.com
4 *
Jaecheol Leea125a172012-01-07 20:18:35 +09005 * EXYNOS4210 - CPU frequency scaling support
Sunyoung Kangf40f91f2010-09-16 17:59:21 +09006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
Jaecheol Lee6c523c62012-01-07 20:18:39 +090012#include <linux/module.h>
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090013#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/clk.h>
16#include <linux/io.h>
17#include <linux/slab.h>
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090018#include <linux/cpufreq.h>
19
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090020#include <mach/regs-clock.h>
Kukjin Kimc4aaa292012-12-28 16:29:10 -080021
22#include "exynos-cpufreq.h"
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090023
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090024static struct clk *cpu_clk;
25static struct clk *moutcore;
26static struct clk *mout_mpll;
27static struct clk *mout_apll;
28
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080029static unsigned int exynos4210_volt_table[] = {
Jaecheol Leea125a172012-01-07 20:18:35 +090030 1250000, 1150000, 1050000, 975000, 950000,
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090031};
32
Jaecheol Leea125a172012-01-07 20:18:35 +090033static struct cpufreq_frequency_table exynos4210_freq_table[] = {
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080034 {L0, 1200 * 1000},
35 {L1, 1000 * 1000},
36 {L2, 800 * 1000},
37 {L3, 500 * 1000},
38 {L4, 200 * 1000},
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090039 {0, CPUFREQ_TABLE_END},
40};
41
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080042static struct apll_freq apll_freq_4210[] = {
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090043 /*
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080044 * values:
45 * freq
46 * clock divider for CORE, COREM0, COREM1, PERIPH, ATB, PCLK_DBG, APLL, RESERVED
47 * clock divider for COPY, HPM, RESERVED
48 * PLL M, P, S
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090049 */
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080050 APLL_FREQ(1200, 0, 3, 7, 3, 4, 1, 7, 0, 5, 0, 0, 150, 3, 1),
51 APLL_FREQ(1000, 0, 3, 7, 3, 4, 1, 7, 0, 4, 0, 0, 250, 6, 1),
52 APLL_FREQ(800, 0, 3, 7, 3, 3, 1, 7, 0, 3, 0, 0, 200, 6, 1),
53 APLL_FREQ(500, 0, 3, 7, 3, 3, 1, 7, 0, 3, 0, 0, 250, 6, 2),
54 APLL_FREQ(200, 0, 1, 3, 1, 3, 1, 0, 0, 3, 0, 0, 200, 6, 3),
Sangwook Jubf5ce052010-12-22 16:49:32 +090055};
56
Jaecheol Leea125a172012-01-07 20:18:35 +090057static void exynos4210_set_clkdiv(unsigned int div_index)
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090058{
59 unsigned int tmp;
60
61 /* Change Divider - CPU0 */
62
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080063 tmp = apll_freq_4210[div_index].clk_div_cpu0;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090064
Kukjin Kim09cee1a2012-01-31 13:49:24 +090065 __raw_writel(tmp, EXYNOS4_CLKDIV_CPU);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090066
67 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +090068 tmp = __raw_readl(EXYNOS4_CLKDIV_STATCPU);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090069 } while (tmp & 0x1111111);
70
Sangwook Jubf5ce052010-12-22 16:49:32 +090071 /* Change Divider - CPU1 */
72
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080073 tmp = apll_freq_4210[div_index].clk_div_cpu1;
Sangwook Jubf5ce052010-12-22 16:49:32 +090074
Kukjin Kim09cee1a2012-01-31 13:49:24 +090075 __raw_writel(tmp, EXYNOS4_CLKDIV_CPU1);
Sangwook Jubf5ce052010-12-22 16:49:32 +090076
77 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +090078 tmp = __raw_readl(EXYNOS4_CLKDIV_STATCPU1);
Sangwook Jubf5ce052010-12-22 16:49:32 +090079 } while (tmp & 0x11);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090080}
81
Jaecheol Leea125a172012-01-07 20:18:35 +090082static void exynos4210_set_apll(unsigned int index)
Sangwook Jubf5ce052010-12-22 16:49:32 +090083{
84 unsigned int tmp;
85
86 /* 1. MUX_CORE_SEL = MPLL, ARMCLK uses MPLL for lock time */
87 clk_set_parent(moutcore, mout_mpll);
88
89 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +090090 tmp = (__raw_readl(EXYNOS4_CLKMUX_STATCPU)
91 >> EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT);
Sangwook Jubf5ce052010-12-22 16:49:32 +090092 tmp &= 0x7;
93 } while (tmp != 0x2);
94
95 /* 2. Set APLL Lock time */
Kukjin Kim09cee1a2012-01-31 13:49:24 +090096 __raw_writel(EXYNOS4_APLL_LOCKTIME, EXYNOS4_APLL_LOCK);
Sangwook Jubf5ce052010-12-22 16:49:32 +090097
98 /* 3. Change PLL PMS values */
Kukjin Kim09cee1a2012-01-31 13:49:24 +090099 tmp = __raw_readl(EXYNOS4_APLL_CON0);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900100 tmp &= ~((0x3ff << 16) | (0x3f << 8) | (0x7 << 0));
Jonghwan Choi9d0554f2012-12-23 15:57:42 -0800101 tmp |= apll_freq_4210[index].mps;
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900102 __raw_writel(tmp, EXYNOS4_APLL_CON0);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900103
104 /* 4. wait_lock_time */
105 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900106 tmp = __raw_readl(EXYNOS4_APLL_CON0);
107 } while (!(tmp & (0x1 << EXYNOS4_APLLCON0_LOCKED_SHIFT)));
Sangwook Jubf5ce052010-12-22 16:49:32 +0900108
109 /* 5. MUX_CORE_SEL = APLL */
110 clk_set_parent(moutcore, mout_apll);
111
112 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900113 tmp = __raw_readl(EXYNOS4_CLKMUX_STATCPU);
114 tmp &= EXYNOS4_CLKMUX_STATCPU_MUXCORE_MASK;
115 } while (tmp != (0x1 << EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT));
Sangwook Jubf5ce052010-12-22 16:49:32 +0900116}
117
Jonghwan Choi94aa4402012-12-23 15:59:06 -0800118static bool exynos4210_pms_change(unsigned int old_index, unsigned int new_index)
Jaecheol Leea125a172012-01-07 20:18:35 +0900119{
Jonghwan Choi9d0554f2012-12-23 15:57:42 -0800120 unsigned int old_pm = apll_freq_4210[old_index].mps >> 8;
121 unsigned int new_pm = apll_freq_4210[new_index].mps >> 8;
Jaecheol Leea125a172012-01-07 20:18:35 +0900122
123 return (old_pm == new_pm) ? 0 : 1;
124}
125
126static void exynos4210_set_frequency(unsigned int old_index,
127 unsigned int new_index)
Sangwook Jubf5ce052010-12-22 16:49:32 +0900128{
129 unsigned int tmp;
130
131 if (old_index > new_index) {
Jaecheol Leea125a172012-01-07 20:18:35 +0900132 if (!exynos4210_pms_change(old_index, new_index)) {
Sangwook Jubf5ce052010-12-22 16:49:32 +0900133 /* 1. Change the system clock divider values */
Jaecheol Leea125a172012-01-07 20:18:35 +0900134 exynos4210_set_clkdiv(new_index);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900135
136 /* 2. Change just s value in apll m,p,s value */
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900137 tmp = __raw_readl(EXYNOS4_APLL_CON0);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900138 tmp &= ~(0x7 << 0);
Jonghwan Choi9d0554f2012-12-23 15:57:42 -0800139 tmp |= apll_freq_4210[new_index].mps & 0x7;
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900140 __raw_writel(tmp, EXYNOS4_APLL_CON0);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900141 } else {
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900142 /* Clock Configuration Procedure */
143 /* 1. Change the system clock divider values */
Jaecheol Leea125a172012-01-07 20:18:35 +0900144 exynos4210_set_clkdiv(new_index);
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900145 /* 2. Change the apll m,p,s value */
Jaecheol Leea125a172012-01-07 20:18:35 +0900146 exynos4210_set_apll(new_index);
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900147 }
148 } else if (old_index < new_index) {
Jaecheol Leea125a172012-01-07 20:18:35 +0900149 if (!exynos4210_pms_change(old_index, new_index)) {
Sangwook Jubf5ce052010-12-22 16:49:32 +0900150 /* 1. Change just s value in apll m,p,s value */
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900151 tmp = __raw_readl(EXYNOS4_APLL_CON0);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900152 tmp &= ~(0x7 << 0);
Jonghwan Choi9d0554f2012-12-23 15:57:42 -0800153 tmp |= apll_freq_4210[new_index].mps & 0x7;
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900154 __raw_writel(tmp, EXYNOS4_APLL_CON0);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900155
156 /* 2. Change the system clock divider values */
Jaecheol Leea125a172012-01-07 20:18:35 +0900157 exynos4210_set_clkdiv(new_index);
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900158 } else {
159 /* Clock Configuration Procedure */
160 /* 1. Change the apll m,p,s value */
Jaecheol Leea125a172012-01-07 20:18:35 +0900161 exynos4210_set_apll(new_index);
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900162 /* 2. Change the system clock divider values */
Jaecheol Leea125a172012-01-07 20:18:35 +0900163 exynos4210_set_clkdiv(new_index);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900164 }
165 }
166}
167
Jaecheol Leea125a172012-01-07 20:18:35 +0900168int exynos4210_cpufreq_init(struct exynos_dvfs_info *info)
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900169{
Jaecheol Leea125a172012-01-07 20:18:35 +0900170 unsigned long rate;
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900171
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900172 cpu_clk = clk_get(NULL, "armclk");
173 if (IS_ERR(cpu_clk))
174 return PTR_ERR(cpu_clk);
175
176 moutcore = clk_get(NULL, "moutcore");
177 if (IS_ERR(moutcore))
Jaecheol Leea125a172012-01-07 20:18:35 +0900178 goto err_moutcore;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900179
180 mout_mpll = clk_get(NULL, "mout_mpll");
181 if (IS_ERR(mout_mpll))
Jaecheol Leea125a172012-01-07 20:18:35 +0900182 goto err_mout_mpll;
183
184 rate = clk_get_rate(mout_mpll) / 1000;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900185
186 mout_apll = clk_get(NULL, "mout_apll");
187 if (IS_ERR(mout_apll))
Jaecheol Leea125a172012-01-07 20:18:35 +0900188 goto err_mout_apll;
MyungJoo Ham0073f532011-08-18 19:45:16 +0900189
Jaecheol Leea125a172012-01-07 20:18:35 +0900190 info->mpll_freq_khz = rate;
Jonghwan Choi9d0554f2012-12-23 15:57:42 -0800191 /* 800Mhz */
Jaecheol Leea125a172012-01-07 20:18:35 +0900192 info->pll_safe_idx = L2;
Jaecheol Leea125a172012-01-07 20:18:35 +0900193 info->cpu_clk = cpu_clk;
194 info->volt_table = exynos4210_volt_table;
195 info->freq_table = exynos4210_freq_table;
196 info->set_freq = exynos4210_set_frequency;
197 info->need_apll_change = exynos4210_pms_change;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900198
Jaecheol Leea125a172012-01-07 20:18:35 +0900199 return 0;
200
201err_mout_apll:
Jonghwan Choi184cddd2012-12-23 15:51:40 -0800202 clk_put(mout_mpll);
Jaecheol Leea125a172012-01-07 20:18:35 +0900203err_mout_mpll:
Jonghwan Choi184cddd2012-12-23 15:51:40 -0800204 clk_put(moutcore);
Jaecheol Leea125a172012-01-07 20:18:35 +0900205err_moutcore:
Jonghwan Choi184cddd2012-12-23 15:51:40 -0800206 clk_put(cpu_clk);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900207
Jaecheol Leea125a172012-01-07 20:18:35 +0900208 pr_debug("%s: failed initialization\n", __func__);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900209 return -EINVAL;
210}
Jaecheol Leea125a172012-01-07 20:18:35 +0900211EXPORT_SYMBOL(exynos4210_cpufreq_init);