blob: 038c02c9afed7f94a80a52f41afb539663c0f362 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Finger9003a4a2012-01-07 20:46:44 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#include "../wifi.h"
31#include "../efuse.h"
32#include "../base.h"
Chaoming_Lif73b2792011-04-25 12:53:50 -050033#include "../regd.h"
Larry Finger0c817332010-12-08 11:12:31 -060034#include "../cam.h"
35#include "../ps.h"
36#include "../pci.h"
John W. Linville5c405b52010-12-16 15:43:36 -050037#include "reg.h"
38#include "def.h"
39#include "phy.h"
Chaoming_Lif73b2792011-04-25 12:53:50 -050040#include "../rtl8192c/fw_common.h"
John W. Linville5c405b52010-12-16 15:43:36 -050041#include "dm.h"
John W. Linville5c405b52010-12-16 15:43:36 -050042#include "led.h"
43#include "hw.h"
Larry Finger0c817332010-12-08 11:12:31 -060044
45#define LLT_CONFIG 5
46
47static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
48 u8 set_bits, u8 clear_bits)
49{
50 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
51 struct rtl_priv *rtlpriv = rtl_priv(hw);
52
53 rtlpci->reg_bcn_ctrl_val |= set_bits;
54 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
55
56 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
57}
58
59static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
60{
61 struct rtl_priv *rtlpriv = rtl_priv(hw);
62 u8 tmp1byte;
63
64 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
65 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
66 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
67 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
68 tmp1byte &= ~(BIT(0));
69 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
70}
71
72static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
73{
74 struct rtl_priv *rtlpriv = rtl_priv(hw);
75 u8 tmp1byte;
76
77 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
78 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
79 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
80 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
81 tmp1byte |= BIT(0);
82 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
83}
84
85static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
86{
87 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
88}
89
90static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
91{
92 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
93}
94
95void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
96{
97 struct rtl_priv *rtlpriv = rtl_priv(hw);
98 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
99 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
100
101 switch (variable) {
102 case HW_VAR_RCR:
103 *((u32 *) (val)) = rtlpci->receive_config;
104 break;
105 case HW_VAR_RF_STATE:
106 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
107 break;
108 case HW_VAR_FWLPS_RF_ON:{
109 enum rf_pwrstate rfState;
110 u32 val_rcr;
111
112 rtlpriv->cfg->ops->get_hw_reg(hw,
113 HW_VAR_RF_STATE,
114 (u8 *) (&rfState));
115 if (rfState == ERFOFF) {
116 *((bool *) (val)) = true;
117 } else {
118 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
119 val_rcr &= 0x00070000;
120 if (val_rcr)
121 *((bool *) (val)) = false;
122 else
123 *((bool *) (val)) = true;
124 }
125 break;
126 }
127 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600128 *((bool *) (val)) = ppsc->fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -0600129 break;
130 case HW_VAR_CORRECT_TSF:{
131 u64 tsf;
132 u32 *ptsf_low = (u32 *)&tsf;
133 u32 *ptsf_high = ((u32 *)&tsf) + 1;
134
135 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
136 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
137
138 *((u64 *) (val)) = tsf;
139
140 break;
141 }
Larry Finger0c817332010-12-08 11:12:31 -0600142 default:
143 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800144 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600145 break;
146 }
147}
148
149void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
150{
151 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500152 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600153 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
154 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
155 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
156 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
157 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
158 u8 idx;
159
160 switch (variable) {
161 case HW_VAR_ETHER_ADDR:{
162 for (idx = 0; idx < ETH_ALEN; idx++) {
163 rtl_write_byte(rtlpriv, (REG_MACID + idx),
164 val[idx]);
165 }
166 break;
167 }
168 case HW_VAR_BASIC_RATE:{
Larry Finger7ea47242011-02-19 16:28:57 -0600169 u16 rate_cfg = ((u16 *) val)[0];
Larry Finger0c817332010-12-08 11:12:31 -0600170 u8 rate_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -0600171 rate_cfg &= 0x15f;
172 rate_cfg |= 0x01;
173 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
Larry Finger0c817332010-12-08 11:12:31 -0600174 rtl_write_byte(rtlpriv, REG_RRSR + 1,
Chaoming_Lif73b2792011-04-25 12:53:50 -0500175 (rate_cfg >> 8) & 0xff);
Larry Finger7ea47242011-02-19 16:28:57 -0600176 while (rate_cfg > 0x1) {
177 rate_cfg = (rate_cfg >> 1);
Larry Finger0c817332010-12-08 11:12:31 -0600178 rate_index++;
179 }
180 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
181 rate_index);
182 break;
183 }
184 case HW_VAR_BSSID:{
185 for (idx = 0; idx < ETH_ALEN; idx++) {
186 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
187 val[idx]);
188 }
189 break;
190 }
191 case HW_VAR_SIFS:{
192 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
193 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
194
195 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
196 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
197
198 if (!mac->ht_enable)
199 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
200 0x0e0e);
201 else
202 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
203 *((u16 *) val));
204 break;
205 }
206 case HW_VAR_SLOT_TIME:{
207 u8 e_aci;
208
209 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800210 "HW_VAR_SLOT_TIME %x\n", val[0]);
Larry Finger0c817332010-12-08 11:12:31 -0600211
212 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
213
214 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
215 rtlpriv->cfg->ops->set_hw_reg(hw,
216 HW_VAR_AC_PARAM,
Joe Perches2c208892012-06-04 12:44:17 +0000217 &e_aci);
Larry Finger0c817332010-12-08 11:12:31 -0600218 }
219 break;
220 }
221 case HW_VAR_ACK_PREAMBLE:{
222 u8 reg_tmp;
Joe Perches2c208892012-06-04 12:44:17 +0000223 u8 short_preamble = (bool)*val;
Larry Finger0c817332010-12-08 11:12:31 -0600224 reg_tmp = (mac->cur_40_prime_sc) << 5;
225 if (short_preamble)
226 reg_tmp |= 0x80;
227
228 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
229 break;
230 }
231 case HW_VAR_AMPDU_MIN_SPACE:{
232 u8 min_spacing_to_set;
233 u8 sec_min_space;
234
Joe Perches2c208892012-06-04 12:44:17 +0000235 min_spacing_to_set = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600236 if (min_spacing_to_set <= 7) {
237 sec_min_space = 0;
238
239 if (min_spacing_to_set < sec_min_space)
240 min_spacing_to_set = sec_min_space;
241
242 mac->min_space_cfg = ((mac->min_space_cfg &
243 0xf8) |
244 min_spacing_to_set);
245
246 *val = min_spacing_to_set;
247
248 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800249 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
250 mac->min_space_cfg);
Larry Finger0c817332010-12-08 11:12:31 -0600251
252 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
253 mac->min_space_cfg);
254 }
255 break;
256 }
257 case HW_VAR_SHORTGI_DENSITY:{
258 u8 density_to_set;
259
Joe Perches2c208892012-06-04 12:44:17 +0000260 density_to_set = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600261 mac->min_space_cfg |= (density_to_set << 3);
262
263 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800264 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
265 mac->min_space_cfg);
Larry Finger0c817332010-12-08 11:12:31 -0600266
267 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
268 mac->min_space_cfg);
269
270 break;
271 }
272 case HW_VAR_AMPDU_FACTOR:{
Chaoming_Lif73b2792011-04-25 12:53:50 -0500273 u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
274 u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
Larry Finger0c817332010-12-08 11:12:31 -0600275
276 u8 factor_toset;
277 u8 *p_regtoset = NULL;
278 u8 index = 0;
279
Chaoming_Lif73b2792011-04-25 12:53:50 -0500280 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
281 (rtlpcipriv->bt_coexist.bt_coexist_type ==
282 BT_CSR_BC4))
283 p_regtoset = regtoset_bt;
284 else
285 p_regtoset = regtoset_normal;
Larry Finger0c817332010-12-08 11:12:31 -0600286
Joe Perches2c208892012-06-04 12:44:17 +0000287 factor_toset = *(val);
Larry Finger0c817332010-12-08 11:12:31 -0600288 if (factor_toset <= 3) {
289 factor_toset = (1 << (factor_toset + 2));
290 if (factor_toset > 0xf)
291 factor_toset = 0xf;
292
293 for (index = 0; index < 4; index++) {
294 if ((p_regtoset[index] & 0xf0) >
295 (factor_toset << 4))
296 p_regtoset[index] =
297 (p_regtoset[index] & 0x0f) |
298 (factor_toset << 4);
299
300 if ((p_regtoset[index] & 0x0f) >
301 factor_toset)
302 p_regtoset[index] =
303 (p_regtoset[index] & 0xf0) |
304 (factor_toset);
305
306 rtl_write_byte(rtlpriv,
307 (REG_AGGLEN_LMT + index),
308 p_regtoset[index]);
309
310 }
311
312 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800313 "Set HW_VAR_AMPDU_FACTOR: %#x\n",
314 factor_toset);
Larry Finger0c817332010-12-08 11:12:31 -0600315 }
316 break;
317 }
318 case HW_VAR_AC_PARAM:{
Joe Perches2c208892012-06-04 12:44:17 +0000319 u8 e_aci = *(val);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500320 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600321
322 if (rtlpci->acm_method != eAcmWay2_SW)
323 rtlpriv->cfg->ops->set_hw_reg(hw,
324 HW_VAR_ACM_CTRL,
Joe Perches2c208892012-06-04 12:44:17 +0000325 (&e_aci));
Larry Finger0c817332010-12-08 11:12:31 -0600326 break;
327 }
328 case HW_VAR_ACM_CTRL:{
Joe Perches2c208892012-06-04 12:44:17 +0000329 u8 e_aci = *(val);
Larry Finger0c817332010-12-08 11:12:31 -0600330 union aci_aifsn *p_aci_aifsn =
331 (union aci_aifsn *)(&(mac->ac[0].aifs));
332 u8 acm = p_aci_aifsn->f.acm;
333 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
334
335 acm_ctrl =
336 acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
337
338 if (acm) {
339 switch (e_aci) {
340 case AC0_BE:
341 acm_ctrl |= AcmHw_BeqEn;
342 break;
343 case AC2_VI:
344 acm_ctrl |= AcmHw_ViqEn;
345 break;
346 case AC3_VO:
347 acm_ctrl |= AcmHw_VoqEn;
348 break;
349 default:
350 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -0800351 "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
352 acm);
Larry Finger0c817332010-12-08 11:12:31 -0600353 break;
354 }
355 } else {
356 switch (e_aci) {
357 case AC0_BE:
358 acm_ctrl &= (~AcmHw_BeqEn);
359 break;
360 case AC2_VI:
361 acm_ctrl &= (~AcmHw_ViqEn);
362 break;
363 case AC3_VO:
364 acm_ctrl &= (~AcmHw_BeqEn);
365 break;
366 default:
367 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800368 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600369 break;
370 }
371 }
372
373 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -0800374 "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
375 acm_ctrl);
Larry Finger0c817332010-12-08 11:12:31 -0600376 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
377 break;
378 }
379 case HW_VAR_RCR:{
380 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
381 rtlpci->receive_config = ((u32 *) (val))[0];
382 break;
383 }
384 case HW_VAR_RETRY_LIMIT:{
Joe Perches2c208892012-06-04 12:44:17 +0000385 u8 retry_limit = val[0];
Larry Finger0c817332010-12-08 11:12:31 -0600386
387 rtl_write_word(rtlpriv, REG_RL,
388 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
389 retry_limit << RETRY_LIMIT_LONG_SHIFT);
390 break;
391 }
392 case HW_VAR_DUAL_TSF_RST:
393 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
394 break;
395 case HW_VAR_EFUSE_BYTES:
396 rtlefuse->efuse_usedbytes = *((u16 *) val);
397 break;
398 case HW_VAR_EFUSE_USAGE:
Joe Perches2c208892012-06-04 12:44:17 +0000399 rtlefuse->efuse_usedpercentage = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600400 break;
401 case HW_VAR_IO_CMD:
402 rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
403 break;
404 case HW_VAR_WPA_CONFIG:
Joe Perches2c208892012-06-04 12:44:17 +0000405 rtl_write_byte(rtlpriv, REG_SECCFG, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600406 break;
407 case HW_VAR_SET_RPWM:{
408 u8 rpwm_val;
409
410 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
411 udelay(1);
412
413 if (rpwm_val & BIT(7)) {
Joe Perches2c208892012-06-04 12:44:17 +0000414 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600415 } else {
416 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
Joe Perches2c208892012-06-04 12:44:17 +0000417 *val | BIT(7));
Larry Finger0c817332010-12-08 11:12:31 -0600418 }
419
420 break;
421 }
422 case HW_VAR_H2C_FW_PWRMODE:{
Joe Perches2c208892012-06-04 12:44:17 +0000423 u8 psmode = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600424
425 if ((psmode != FW_PS_ACTIVE_MODE) &&
426 (!IS_92C_SERIAL(rtlhal->version))) {
427 rtl92c_dm_rf_saving(hw, true);
428 }
429
Joe Perches2c208892012-06-04 12:44:17 +0000430 rtl92c_set_fw_pwrmode_cmd(hw, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600431 break;
432 }
433 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600434 ppsc->fw_current_inpsmode = *((bool *) val);
Larry Finger0c817332010-12-08 11:12:31 -0600435 break;
436 case HW_VAR_H2C_FW_JOINBSSRPT:{
Joe Perches2c208892012-06-04 12:44:17 +0000437 u8 mstatus = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600438 u8 tmp_regcr, tmp_reg422;
Larry Finger7ea47242011-02-19 16:28:57 -0600439 bool recover = false;
Larry Finger0c817332010-12-08 11:12:31 -0600440
441 if (mstatus == RT_MEDIA_CONNECT) {
442 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
443 NULL);
444
445 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
446 rtl_write_byte(rtlpriv, REG_CR + 1,
447 (tmp_regcr | BIT(0)));
448
449 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
450 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
451
452 tmp_reg422 =
453 rtl_read_byte(rtlpriv,
454 REG_FWHW_TXQ_CTRL + 2);
455 if (tmp_reg422 & BIT(6))
Larry Finger7ea47242011-02-19 16:28:57 -0600456 recover = true;
Larry Finger0c817332010-12-08 11:12:31 -0600457 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
458 tmp_reg422 & (~BIT(6)));
459
460 rtl92c_set_fw_rsvdpagepkt(hw, 0);
461
462 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
463 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
464
Larry Finger7ea47242011-02-19 16:28:57 -0600465 if (recover) {
Larry Finger0c817332010-12-08 11:12:31 -0600466 rtl_write_byte(rtlpriv,
467 REG_FWHW_TXQ_CTRL + 2,
468 tmp_reg422);
469 }
470
471 rtl_write_byte(rtlpriv, REG_CR + 1,
472 (tmp_regcr & ~(BIT(0))));
473 }
Joe Perches2c208892012-06-04 12:44:17 +0000474 rtl92c_set_fw_joinbss_report_cmd(hw, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600475
476 break;
477 }
478 case HW_VAR_AID:{
479 u16 u2btmp;
480 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
481 u2btmp &= 0xC000;
482 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
483 mac->assoc_id));
484
485 break;
486 }
487 case HW_VAR_CORRECT_TSF:{
Joe Perches2c208892012-06-04 12:44:17 +0000488 u8 btype_ibss = val[0];
Larry Finger0c817332010-12-08 11:12:31 -0600489
Mike McCormacke10542c2011-06-20 10:47:51 +0900490 if (btype_ibss)
Larry Finger0c817332010-12-08 11:12:31 -0600491 _rtl92ce_stop_tx_beacon(hw);
492
493 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
494
495 rtl_write_dword(rtlpriv, REG_TSFTR,
496 (u32) (mac->tsf & 0xffffffff));
497 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
Chaoming_Lif73b2792011-04-25 12:53:50 -0500498 (u32) ((mac->tsf >> 32) & 0xffffffff));
Larry Finger0c817332010-12-08 11:12:31 -0600499
500 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
501
Mike McCormacke10542c2011-06-20 10:47:51 +0900502 if (btype_ibss)
Larry Finger0c817332010-12-08 11:12:31 -0600503 _rtl92ce_resume_tx_beacon(hw);
504
505 break;
506
507 }
Larry Finger0c817332010-12-08 11:12:31 -0600508 default:
Joe Perchesf30d7502012-01-04 19:40:41 -0800509 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
510 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600511 break;
512 }
513}
514
515static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
516{
517 struct rtl_priv *rtlpriv = rtl_priv(hw);
518 bool status = true;
519 long count = 0;
520 u32 value = _LLT_INIT_ADDR(address) |
521 _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
522
523 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
524
525 do {
526 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
527 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
528 break;
529
530 if (count > POLLING_LLT_THRESHOLD) {
531 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800532 "Failed to polling write LLT done at address %d!\n",
533 address);
Larry Finger0c817332010-12-08 11:12:31 -0600534 status = false;
535 break;
536 }
537 } while (++count);
538
539 return status;
540}
541
542static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
543{
544 struct rtl_priv *rtlpriv = rtl_priv(hw);
545 unsigned short i;
546 u8 txpktbuf_bndy;
547 u8 maxPage;
548 bool status;
549
550#if LLT_CONFIG == 1
551 maxPage = 255;
552 txpktbuf_bndy = 252;
553#elif LLT_CONFIG == 2
554 maxPage = 127;
555 txpktbuf_bndy = 124;
556#elif LLT_CONFIG == 3
557 maxPage = 255;
558 txpktbuf_bndy = 174;
559#elif LLT_CONFIG == 4
560 maxPage = 255;
561 txpktbuf_bndy = 246;
562#elif LLT_CONFIG == 5
563 maxPage = 255;
564 txpktbuf_bndy = 246;
565#endif
566
567#if LLT_CONFIG == 1
568 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
569 rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
570#elif LLT_CONFIG == 2
571 rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
572#elif LLT_CONFIG == 3
573 rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
574#elif LLT_CONFIG == 4
575 rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
576#elif LLT_CONFIG == 5
577 rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
578
579 rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
580#endif
581
582 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
583 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
584
585 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
586 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
587
588 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
589 rtl_write_byte(rtlpriv, REG_PBP, 0x11);
590 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
591
592 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
593 status = _rtl92ce_llt_write(hw, i, i + 1);
594 if (true != status)
595 return status;
596 }
597
598 status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
599 if (true != status)
600 return status;
601
602 for (i = txpktbuf_bndy; i < maxPage; i++) {
603 status = _rtl92ce_llt_write(hw, i, (i + 1));
604 if (true != status)
605 return status;
606 }
607
608 status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
609 if (true != status)
610 return status;
611
612 return true;
613}
614
615static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
616{
617 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
618 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
619 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
620 struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
621
622 if (rtlpci->up_first_time)
623 return;
624
625 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
626 rtl92ce_sw_led_on(hw, pLed0);
627 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
628 rtl92ce_sw_led_on(hw, pLed0);
629 else
630 rtl92ce_sw_led_off(hw, pLed0);
Larry Finger0c817332010-12-08 11:12:31 -0600631}
632
633static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
634{
635 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500636 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600637 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
638 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
639
640 unsigned char bytetmp;
641 unsigned short wordtmp;
642 u16 retry;
643
644 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500645 if (rtlpcipriv->bt_coexist.bt_coexistence) {
646 u32 value32;
647 value32 = rtl_read_dword(rtlpriv, REG_APS_FSMCO);
648 value32 |= (SOP_ABG | SOP_AMB | XOP_BTCK);
649 rtl_write_dword(rtlpriv, REG_APS_FSMCO, value32);
650 }
Larry Finger0c817332010-12-08 11:12:31 -0600651 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
652 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
653
Chaoming_Lif73b2792011-04-25 12:53:50 -0500654 if (rtlpcipriv->bt_coexist.bt_coexistence) {
655 u32 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
656
657 u4b_tmp &= (~0x00024800);
658 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
659 }
660
Larry Finger0c817332010-12-08 11:12:31 -0600661 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
662 udelay(2);
663
664 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
665 udelay(2);
666
667 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
668 udelay(2);
669
670 retry = 0;
Joe Perchesf30d7502012-01-04 19:40:41 -0800671 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
672 rtl_read_dword(rtlpriv, 0xEC), bytetmp);
Larry Finger0c817332010-12-08 11:12:31 -0600673
674 while ((bytetmp & BIT(0)) && retry < 1000) {
675 retry++;
676 udelay(50);
677 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
Joe Perchesf30d7502012-01-04 19:40:41 -0800678 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
679 rtl_read_dword(rtlpriv, 0xEC), bytetmp);
Larry Finger0c817332010-12-08 11:12:31 -0600680 udelay(50);
681 }
682
683 rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
684
685 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
686 udelay(2);
687
Chaoming_Lif73b2792011-04-25 12:53:50 -0500688 if (rtlpcipriv->bt_coexist.bt_coexistence) {
689 bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+2) & 0xfd;
690 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+2, bytetmp);
691 }
692
Larry Finger0c817332010-12-08 11:12:31 -0600693 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
694
Joe Perches23677ce2012-02-09 11:17:23 +0000695 if (!_rtl92ce_llt_table_init(hw))
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700696 return false;
Larry Finger0c817332010-12-08 11:12:31 -0600697
698 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
699 rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
700
701 rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
702
703 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
704 wordtmp &= 0xf;
705 wordtmp |= 0xF771;
706 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
707
708 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
709 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
710 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
711
712 rtl_write_byte(rtlpriv, 0x4d0, 0x0);
713
714 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
715 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
716 DMA_BIT_MASK(32));
717 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
718 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
719 DMA_BIT_MASK(32));
720 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
721 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
722 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
723 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
724 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
725 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
726 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
727 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
728 rtl_write_dword(rtlpriv, REG_HQ_DESA,
729 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
730 DMA_BIT_MASK(32));
731 rtl_write_dword(rtlpriv, REG_RX_DESA,
732 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
733 DMA_BIT_MASK(32));
734
735 if (IS_92C_SERIAL(rtlhal->version))
736 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
737 else
738 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
739
740 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
741
742 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
743 rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
744 do {
745 retry++;
746 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
747 } while ((retry < 200) && (bytetmp & BIT(7)));
748
749 _rtl92ce_gen_refresh_led_state(hw);
750
751 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
752
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700753 return true;
Larry Finger0c817332010-12-08 11:12:31 -0600754}
755
756static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
757{
758 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
759 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500760 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600761 u8 reg_bw_opmode;
Larry Finger6c0d4982011-05-22 20:54:37 -0500762 u32 reg_prsr;
Larry Finger0c817332010-12-08 11:12:31 -0600763
764 reg_bw_opmode = BW_OPMODE_20MHZ;
Larry Finger0c817332010-12-08 11:12:31 -0600765 reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
766
767 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
768
769 rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
770
771 rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
772
773 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
774
775 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
776
777 rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
778
779 rtl_write_word(rtlpriv, REG_RL, 0x0707);
780
781 rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
782
783 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
784
785 rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
786 rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
787 rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
788 rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
789
Chaoming_Lif73b2792011-04-25 12:53:50 -0500790 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
791 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
792 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
793 else
794 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
Larry Finger0c817332010-12-08 11:12:31 -0600795
796 rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
797
798 rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
799
800 rtlpci->reg_bcn_ctrl_val = 0x1f;
801 rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
802
803 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
804
805 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
806
807 rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
808 rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
809
Chaoming_Lif73b2792011-04-25 12:53:50 -0500810 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
811 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
812 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
813 rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
814 } else {
815 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
816 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
817 }
Larry Finger0c817332010-12-08 11:12:31 -0600818
Chaoming_Lif73b2792011-04-25 12:53:50 -0500819 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
820 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
821 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
822 else
823 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
Larry Finger0c817332010-12-08 11:12:31 -0600824
825 rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
826
827 rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
828 rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
829
830 rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
831
832 rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
833
834 rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
835 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
836
837}
838
839static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
840{
841 struct rtl_priv *rtlpriv = rtl_priv(hw);
842 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
843
844 rtl_write_byte(rtlpriv, 0x34b, 0x93);
845 rtl_write_word(rtlpriv, 0x350, 0x870c);
846 rtl_write_byte(rtlpriv, 0x352, 0x1);
847
Larry Finger7ea47242011-02-19 16:28:57 -0600848 if (ppsc->support_backdoor)
Larry Finger0c817332010-12-08 11:12:31 -0600849 rtl_write_byte(rtlpriv, 0x349, 0x1b);
850 else
851 rtl_write_byte(rtlpriv, 0x349, 0x03);
852
853 rtl_write_word(rtlpriv, 0x350, 0x2718);
854 rtl_write_byte(rtlpriv, 0x352, 0x1);
855}
856
857void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
858{
859 struct rtl_priv *rtlpriv = rtl_priv(hw);
860 u8 sec_reg_value;
861
862 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800863 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
864 rtlpriv->sec.pairwise_enc_algorithm,
865 rtlpriv->sec.group_enc_algorithm);
Larry Finger0c817332010-12-08 11:12:31 -0600866
867 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
Joe Perchesf30d7502012-01-04 19:40:41 -0800868 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
869 "not open hw encryption\n");
Larry Finger0c817332010-12-08 11:12:31 -0600870 return;
871 }
872
873 sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
874
875 if (rtlpriv->sec.use_defaultkey) {
876 sec_reg_value |= SCR_TxUseDK;
877 sec_reg_value |= SCR_RxUseDK;
878 }
879
880 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
881
882 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
883
884 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800885 "The SECR-value %x\n", sec_reg_value);
Larry Finger0c817332010-12-08 11:12:31 -0600886
887 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
888
889}
890
891int rtl92ce_hw_init(struct ieee80211_hw *hw)
892{
893 struct rtl_priv *rtlpriv = rtl_priv(hw);
894 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
895 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
896 struct rtl_phy *rtlphy = &(rtlpriv->phy);
897 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
898 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
899 static bool iqk_initialized; /* initialized to false */
900 bool rtstatus = true;
901 bool is92c;
902 int err;
903 u8 tmp_u1b;
904
905 rtlpci->being_init_adapter = true;
906 rtlpriv->intf_ops->disable_aspm(hw);
907 rtstatus = _rtl92ce_init_mac(hw);
Joe Perches23677ce2012-02-09 11:17:23 +0000908 if (!rtstatus) {
Joe Perchesf30d7502012-01-04 19:40:41 -0800909 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600910 err = 1;
911 return err;
912 }
913
914 err = rtl92c_download_fw(hw);
915 if (err) {
916 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -0800917 "Failed to download FW. Init HW without FW now..\n");
Larry Finger0c817332010-12-08 11:12:31 -0600918 err = 1;
Larry Finger0c817332010-12-08 11:12:31 -0600919 return err;
Larry Finger0c817332010-12-08 11:12:31 -0600920 }
921
922 rtlhal->last_hmeboxnum = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -0500923 rtl92c_phy_mac_config(hw);
924 rtl92c_phy_bb_config(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600925 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
926 rtl92c_phy_rf_config(hw);
927 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
928 RF_CHNLBW, RFREG_OFFSET_MASK);
929 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
930 RF_CHNLBW, RFREG_OFFSET_MASK);
931 rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
932 rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
933 rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
934 _rtl92ce_hw_configure(hw);
935 rtl_cam_reset_all_entry(hw);
936 rtl92ce_enable_hw_security_config(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500937
Larry Finger0c817332010-12-08 11:12:31 -0600938 ppsc->rfpwr_state = ERFON;
Chaoming_Lif73b2792011-04-25 12:53:50 -0500939
Larry Finger0c817332010-12-08 11:12:31 -0600940 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
941 _rtl92ce_enable_aspm_back_door(hw);
942 rtlpriv->intf_ops->enable_aspm(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500943
944 rtl8192ce_bt_hw_init(hw);
945
Larry Finger0c817332010-12-08 11:12:31 -0600946 if (ppsc->rfpwr_state == ERFON) {
947 rtl92c_phy_set_rfpath_switch(hw, 1);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500948 if (iqk_initialized) {
Larry Finger0c817332010-12-08 11:12:31 -0600949 rtl92c_phy_iq_calibrate(hw, true);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500950 } else {
Larry Finger0c817332010-12-08 11:12:31 -0600951 rtl92c_phy_iq_calibrate(hw, false);
952 iqk_initialized = true;
953 }
954
955 rtl92c_dm_check_txpower_tracking(hw);
956 rtl92c_phy_lc_calibrate(hw);
957 }
958
959 is92c = IS_92C_SERIAL(rtlhal->version);
960 tmp_u1b = efuse_read_1byte(hw, 0x1FA);
961 if (!(tmp_u1b & BIT(0))) {
962 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
Joe Perchesf30d7502012-01-04 19:40:41 -0800963 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
Larry Finger0c817332010-12-08 11:12:31 -0600964 }
965
966 if (!(tmp_u1b & BIT(1)) && is92c) {
967 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
Joe Perchesf30d7502012-01-04 19:40:41 -0800968 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path B\n");
Larry Finger0c817332010-12-08 11:12:31 -0600969 }
970
971 if (!(tmp_u1b & BIT(4))) {
972 tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
973 tmp_u1b &= 0x0F;
974 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
975 udelay(10);
976 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
Joe Perchesf30d7502012-01-04 19:40:41 -0800977 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
Larry Finger0c817332010-12-08 11:12:31 -0600978 }
979 rtl92c_dm_init(hw);
980 rtlpci->being_init_adapter = false;
981 return err;
982}
983
984static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
985{
986 struct rtl_priv *rtlpriv = rtl_priv(hw);
987 struct rtl_phy *rtlphy = &(rtlpriv->phy);
988 enum version_8192c version = VERSION_UNKNOWN;
989 u32 value32;
Joe Perches07839b12012-01-06 11:31:43 -0800990 const char *versionid;
Larry Finger0c817332010-12-08 11:12:31 -0600991
992 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
993 if (value32 & TRP_VAUX_EN) {
994 version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
995 VERSION_A_CHIP_88C;
996 } else {
Larry Finger022e1d02012-09-11 11:11:13 -0500997 version = (enum version_8192c) (CHIP_VER_B |
998 ((value32 & TYPE_ID) ? CHIP_92C_BITMASK : 0) |
999 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
1000 if ((!IS_CHIP_VENDOR_UMC(version)) && (value32 &
1001 CHIP_VER_RTL_MASK)) {
1002 version = (enum version_8192c)(version |
1003 ((((value32 & CHIP_VER_RTL_MASK) == BIT(12))
1004 ? CHIP_VENDOR_UMC_B_CUT : CHIP_UNKNOWN) |
1005 CHIP_VENDOR_UMC));
1006 }
Larry Finger0c817332010-12-08 11:12:31 -06001007 }
1008
1009 switch (version) {
1010 case VERSION_B_CHIP_92C:
Joe Perches07839b12012-01-06 11:31:43 -08001011 versionid = "B_CHIP_92C";
Larry Finger0c817332010-12-08 11:12:31 -06001012 break;
1013 case VERSION_B_CHIP_88C:
Joe Perches07839b12012-01-06 11:31:43 -08001014 versionid = "B_CHIP_88C";
Larry Finger0c817332010-12-08 11:12:31 -06001015 break;
1016 case VERSION_A_CHIP_92C:
Joe Perches07839b12012-01-06 11:31:43 -08001017 versionid = "A_CHIP_92C";
Larry Finger0c817332010-12-08 11:12:31 -06001018 break;
1019 case VERSION_A_CHIP_88C:
Joe Perches07839b12012-01-06 11:31:43 -08001020 versionid = "A_CHIP_88C";
Larry Finger0c817332010-12-08 11:12:31 -06001021 break;
1022 default:
Joe Perches07839b12012-01-06 11:31:43 -08001023 versionid = "Unknown. Bug?";
Larry Finger0c817332010-12-08 11:12:31 -06001024 break;
1025 }
1026
Joe Perches07839b12012-01-06 11:31:43 -08001027 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1028 "Chip Version ID: %s\n", versionid);
1029
Larry Finger0c817332010-12-08 11:12:31 -06001030 switch (version & 0x3) {
1031 case CHIP_88C:
1032 rtlphy->rf_type = RF_1T1R;
1033 break;
1034 case CHIP_92C:
1035 rtlphy->rf_type = RF_2T2R;
1036 break;
1037 case CHIP_92C_1T2R:
1038 rtlphy->rf_type = RF_1T2R;
1039 break;
1040 default:
1041 rtlphy->rf_type = RF_1T1R;
1042 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001043 "ERROR RF_Type is set!!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001044 break;
1045 }
1046
Joe Perchesf30d7502012-01-04 19:40:41 -08001047 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
1048 rtlphy->rf_type == RF_2T2R ? "RF_2T2R" : "RF_1T1R");
Larry Finger0c817332010-12-08 11:12:31 -06001049
1050 return version;
1051}
1052
1053static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
1054 enum nl80211_iftype type)
1055{
1056 struct rtl_priv *rtlpriv = rtl_priv(hw);
1057 u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1058 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1059 bt_msr &= 0xfc;
1060
1061 if (type == NL80211_IFTYPE_UNSPECIFIED ||
1062 type == NL80211_IFTYPE_STATION) {
1063 _rtl92ce_stop_tx_beacon(hw);
1064 _rtl92ce_enable_bcn_sub_func(hw);
1065 } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
1066 _rtl92ce_resume_tx_beacon(hw);
1067 _rtl92ce_disable_bcn_sub_func(hw);
1068 } else {
1069 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -08001070 "Set HW_VAR_MEDIA_STATUS: No such media status(%x)\n",
1071 type);
Larry Finger0c817332010-12-08 11:12:31 -06001072 }
1073
1074 switch (type) {
1075 case NL80211_IFTYPE_UNSPECIFIED:
1076 bt_msr |= MSR_NOLINK;
1077 ledaction = LED_CTL_LINK;
1078 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001079 "Set Network type to NO LINK!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001080 break;
1081 case NL80211_IFTYPE_ADHOC:
1082 bt_msr |= MSR_ADHOC;
1083 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001084 "Set Network type to Ad Hoc!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001085 break;
1086 case NL80211_IFTYPE_STATION:
1087 bt_msr |= MSR_INFRA;
1088 ledaction = LED_CTL_LINK;
1089 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001090 "Set Network type to STA!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001091 break;
1092 case NL80211_IFTYPE_AP:
1093 bt_msr |= MSR_AP;
1094 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001095 "Set Network type to AP!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001096 break;
1097 default:
1098 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001099 "Network type %d not supported!\n", type);
Larry Finger0c817332010-12-08 11:12:31 -06001100 return 1;
1101 break;
1102
1103 }
1104
1105 rtl_write_byte(rtlpriv, (MSR), bt_msr);
1106 rtlpriv->cfg->ops->led_control(hw, ledaction);
1107 if ((bt_msr & 0xfc) == MSR_AP)
1108 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1109 else
1110 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1111 return 0;
1112}
1113
Chaoming_Lif73b2792011-04-25 12:53:50 -05001114void rtl92ce_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
Larry Finger0c817332010-12-08 11:12:31 -06001115{
1116 struct rtl_priv *rtlpriv = rtl_priv(hw);
1117 u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
Larry Finger0c817332010-12-08 11:12:31 -06001118
Chaoming_Lif73b2792011-04-25 12:53:50 -05001119 if (rtlpriv->psc.rfpwr_state != ERFON)
1120 return;
Larry Finger0c817332010-12-08 11:12:31 -06001121
Mike McCormacke10542c2011-06-20 10:47:51 +09001122 if (check_bssid) {
Larry Finger0c817332010-12-08 11:12:31 -06001123 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1124 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1125 (u8 *) (&reg_rcr));
1126 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
Joe Perches23677ce2012-02-09 11:17:23 +00001127 } else if (!check_bssid) {
Larry Finger0c817332010-12-08 11:12:31 -06001128 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1129 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
1130 rtlpriv->cfg->ops->set_hw_reg(hw,
1131 HW_VAR_RCR, (u8 *) (&reg_rcr));
1132 }
Chaoming_Lif73b2792011-04-25 12:53:50 -05001133
Larry Finger0c817332010-12-08 11:12:31 -06001134}
1135
1136int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1137{
Chaoming_Lif73b2792011-04-25 12:53:50 -05001138 struct rtl_priv *rtlpriv = rtl_priv(hw);
1139
Larry Finger0c817332010-12-08 11:12:31 -06001140 if (_rtl92ce_set_media_status(hw, type))
1141 return -EOPNOTSUPP;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001142
1143 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1144 if (type != NL80211_IFTYPE_AP)
1145 rtl92ce_set_check_bssid(hw, true);
1146 } else {
1147 rtl92ce_set_check_bssid(hw, false);
1148 }
1149
Larry Finger0c817332010-12-08 11:12:31 -06001150 return 0;
1151}
1152
Chaoming_Lif73b2792011-04-25 12:53:50 -05001153/* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
Larry Finger0c817332010-12-08 11:12:31 -06001154void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
1155{
1156 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001157 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001158 switch (aci) {
1159 case AC1_BK:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001160 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
Larry Finger0c817332010-12-08 11:12:31 -06001161 break;
1162 case AC0_BE:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001163 /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
Larry Finger0c817332010-12-08 11:12:31 -06001164 break;
1165 case AC2_VI:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001166 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
Larry Finger0c817332010-12-08 11:12:31 -06001167 break;
1168 case AC3_VO:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001169 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
Larry Finger0c817332010-12-08 11:12:31 -06001170 break;
1171 default:
Joe Perches9d833ed2012-01-04 19:40:43 -08001172 RT_ASSERT(false, "invalid aci: %d !\n", aci);
Larry Finger0c817332010-12-08 11:12:31 -06001173 break;
1174 }
1175}
1176
1177void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
1178{
1179 struct rtl_priv *rtlpriv = rtl_priv(hw);
1180 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1181
1182 rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1183 rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
Larry Finger0c817332010-12-08 11:12:31 -06001184}
1185
1186void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
1187{
1188 struct rtl_priv *rtlpriv = rtl_priv(hw);
1189 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1190
1191 rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
1192 rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
Mike McCormack2e691672011-05-31 08:48:23 +09001193 synchronize_irq(rtlpci->pdev->irq);
Larry Finger0c817332010-12-08 11:12:31 -06001194}
1195
1196static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
1197{
1198 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001199 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001200 u8 u1b_tmp;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001201 u32 u4b_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001202
1203 rtlpriv->intf_ops->enable_aspm(hw);
1204 rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1205 rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
1206 rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1207 rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
1208 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
1209 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
Larry Fingerb0302ab2012-01-30 09:54:49 -06001210 if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7))
Larry Finger0c817332010-12-08 11:12:31 -06001211 rtl92c_firmware_selfreset(hw);
1212 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
1213 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1214 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
1215 u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001216 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
1217 ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
1218 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8))) {
1219 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00F30000 |
1220 (u1b_tmp << 8));
1221 } else {
1222 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
1223 (u1b_tmp << 8));
1224 }
Larry Finger0c817332010-12-08 11:12:31 -06001225 rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
1226 rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
1227 rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
1228 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001229 if (rtlpcipriv->bt_coexist.bt_coexistence) {
1230 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
1231 u4b_tmp |= 0x03824800;
1232 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
1233 } else {
1234 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
1235 }
1236
Larry Finger0c817332010-12-08 11:12:31 -06001237 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1238 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
1239}
1240
1241void rtl92ce_card_disable(struct ieee80211_hw *hw)
1242{
1243 struct rtl_priv *rtlpriv = rtl_priv(hw);
1244 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1245 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1246 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1247 enum nl80211_iftype opmode;
1248
1249 mac->link_state = MAC80211_NOLINK;
1250 opmode = NL80211_IFTYPE_UNSPECIFIED;
1251 _rtl92ce_set_media_status(hw, opmode);
1252 if (rtlpci->driver_is_goingto_unload ||
1253 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1254 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1255 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1256 _rtl92ce_poweroff_adapter(hw);
1257}
1258
1259void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
1260 u32 *p_inta, u32 *p_intb)
1261{
1262 struct rtl_priv *rtlpriv = rtl_priv(hw);
1263 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1264
1265 *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1266 rtl_write_dword(rtlpriv, ISR, *p_inta);
1267
1268 /*
1269 * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
1270 * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
1271 */
1272}
1273
1274void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
1275{
1276
1277 struct rtl_priv *rtlpriv = rtl_priv(hw);
1278 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1279 u16 bcn_interval, atim_window;
1280
1281 bcn_interval = mac->beacon_interval;
1282 atim_window = 2; /*FIX MERGE */
1283 rtl92ce_disable_interrupt(hw);
1284 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1285 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1286 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1287 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1288 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1289 rtl_write_byte(rtlpriv, 0x606, 0x30);
1290 rtl92ce_enable_interrupt(hw);
1291}
1292
1293void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
1294{
1295 struct rtl_priv *rtlpriv = rtl_priv(hw);
1296 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1297 u16 bcn_interval = mac->beacon_interval;
1298
1299 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001300 "beacon_interval:%d\n", bcn_interval);
Larry Finger0c817332010-12-08 11:12:31 -06001301 rtl92ce_disable_interrupt(hw);
1302 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1303 rtl92ce_enable_interrupt(hw);
1304}
1305
1306void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
1307 u32 add_msr, u32 rm_msr)
1308{
1309 struct rtl_priv *rtlpriv = rtl_priv(hw);
1310 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1311
Joe Perchesf30d7502012-01-04 19:40:41 -08001312 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n",
1313 add_msr, rm_msr);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001314
Larry Finger0c817332010-12-08 11:12:31 -06001315 if (add_msr)
1316 rtlpci->irq_mask[0] |= add_msr;
1317 if (rm_msr)
1318 rtlpci->irq_mask[0] &= (~rm_msr);
1319 rtl92ce_disable_interrupt(hw);
1320 rtl92ce_enable_interrupt(hw);
1321}
1322
Larry Finger0c817332010-12-08 11:12:31 -06001323static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1324 bool autoload_fail,
1325 u8 *hwinfo)
1326{
1327 struct rtl_priv *rtlpriv = rtl_priv(hw);
1328 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1329 u8 rf_path, index, tempval;
1330 u16 i;
1331
1332 for (rf_path = 0; rf_path < 2; rf_path++) {
1333 for (i = 0; i < 3; i++) {
1334 if (!autoload_fail) {
1335 rtlefuse->
1336 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1337 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
1338 rtlefuse->
1339 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1340 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
1341 i];
1342 } else {
1343 rtlefuse->
1344 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1345 EEPROM_DEFAULT_TXPOWERLEVEL;
1346 rtlefuse->
1347 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1348 EEPROM_DEFAULT_TXPOWERLEVEL;
1349 }
1350 }
1351 }
1352
1353 for (i = 0; i < 3; i++) {
1354 if (!autoload_fail)
1355 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
1356 else
1357 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
1358 rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_A][i] =
1359 (tempval & 0xf);
1360 rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_B][i] =
1361 ((tempval & 0xf0) >> 4);
1362 }
1363
1364 for (rf_path = 0; rf_path < 2; rf_path++)
1365 for (i = 0; i < 3; i++)
1366 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001367 "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
1368 rf_path, i,
1369 rtlefuse->
1370 eeprom_chnlarea_txpwr_cck[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001371 for (rf_path = 0; rf_path < 2; rf_path++)
1372 for (i = 0; i < 3; i++)
1373 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001374 "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1375 rf_path, i,
1376 rtlefuse->
1377 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001378 for (rf_path = 0; rf_path < 2; rf_path++)
1379 for (i = 0; i < 3; i++)
1380 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001381 "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
1382 rf_path, i,
1383 rtlefuse->
1384 eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001385
1386 for (rf_path = 0; rf_path < 2; rf_path++) {
1387 for (i = 0; i < 14; i++) {
1388 index = _rtl92c_get_chnl_group((u8) i);
1389
1390 rtlefuse->txpwrlevel_cck[rf_path][i] =
1391 rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
1392 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1393 rtlefuse->
1394 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
1395
1396 if ((rtlefuse->
1397 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
1398 rtlefuse->
1399 eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][index])
1400 > 0) {
1401 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
1402 rtlefuse->
1403 eeprom_chnlarea_txpwr_ht40_1s[rf_path]
1404 [index] -
1405 rtlefuse->
1406 eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
1407 [index];
1408 } else {
1409 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
1410 }
1411 }
1412
1413 for (i = 0; i < 14; i++) {
1414 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
Joe Perches4c488692012-01-04 19:40:42 -08001415 "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n",
1416 rf_path, i,
1417 rtlefuse->txpwrlevel_cck[rf_path][i],
1418 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1419 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001420 }
1421 }
1422
1423 for (i = 0; i < 3; i++) {
1424 if (!autoload_fail) {
1425 rtlefuse->eeprom_pwrlimit_ht40[i] =
1426 hwinfo[EEPROM_TXPWR_GROUP + i];
1427 rtlefuse->eeprom_pwrlimit_ht20[i] =
1428 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
1429 } else {
1430 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
1431 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
1432 }
1433 }
1434
1435 for (rf_path = 0; rf_path < 2; rf_path++) {
1436 for (i = 0; i < 14; i++) {
1437 index = _rtl92c_get_chnl_group((u8) i);
1438
1439 if (rf_path == RF90_PATH_A) {
1440 rtlefuse->pwrgroup_ht20[rf_path][i] =
1441 (rtlefuse->eeprom_pwrlimit_ht20[index]
1442 & 0xf);
1443 rtlefuse->pwrgroup_ht40[rf_path][i] =
1444 (rtlefuse->eeprom_pwrlimit_ht40[index]
1445 & 0xf);
1446 } else if (rf_path == RF90_PATH_B) {
1447 rtlefuse->pwrgroup_ht20[rf_path][i] =
1448 ((rtlefuse->eeprom_pwrlimit_ht20[index]
1449 & 0xf0) >> 4);
1450 rtlefuse->pwrgroup_ht40[rf_path][i] =
1451 ((rtlefuse->eeprom_pwrlimit_ht40[index]
1452 & 0xf0) >> 4);
1453 }
1454
1455 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
Joe Perches4c488692012-01-04 19:40:42 -08001456 "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
1457 rf_path, i,
1458 rtlefuse->pwrgroup_ht20[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001459 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
Joe Perches4c488692012-01-04 19:40:42 -08001460 "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
1461 rf_path, i,
1462 rtlefuse->pwrgroup_ht40[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001463 }
1464 }
1465
1466 for (i = 0; i < 14; i++) {
1467 index = _rtl92c_get_chnl_group((u8) i);
1468
1469 if (!autoload_fail)
1470 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
1471 else
1472 tempval = EEPROM_DEFAULT_HT20_DIFF;
1473
1474 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1475 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1476 ((tempval >> 4) & 0xF);
1477
1478 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
1479 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
1480
1481 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
1482 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
1483
1484 index = _rtl92c_get_chnl_group((u8) i);
1485
1486 if (!autoload_fail)
1487 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
1488 else
1489 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1490
1491 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
1492 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1493 ((tempval >> 4) & 0xF);
1494 }
1495
1496 rtlefuse->legacy_ht_txpowerdiff =
1497 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
1498
1499 for (i = 0; i < 14; i++)
1500 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
Joe Perches4c488692012-01-04 19:40:42 -08001501 "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
1502 i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001503 for (i = 0; i < 14; i++)
1504 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
Joe Perches4c488692012-01-04 19:40:42 -08001505 "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
1506 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001507 for (i = 0; i < 14; i++)
1508 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
Joe Perches4c488692012-01-04 19:40:42 -08001509 "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
1510 i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001511 for (i = 0; i < 14; i++)
1512 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
Joe Perches4c488692012-01-04 19:40:42 -08001513 "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
1514 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001515
1516 if (!autoload_fail)
1517 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
1518 else
1519 rtlefuse->eeprom_regulatory = 0;
1520 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
Joe Perches4c488692012-01-04 19:40:42 -08001521 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
Larry Finger0c817332010-12-08 11:12:31 -06001522
1523 if (!autoload_fail) {
1524 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
1525 rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
1526 } else {
1527 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
1528 rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
1529 }
Joe Perches4c488692012-01-04 19:40:42 -08001530 RTPRINT(rtlpriv, FINIT, INIT_TxPower, "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
1531 rtlefuse->eeprom_tssi[RF90_PATH_A],
1532 rtlefuse->eeprom_tssi[RF90_PATH_B]);
Larry Finger0c817332010-12-08 11:12:31 -06001533
1534 if (!autoload_fail)
1535 tempval = hwinfo[EEPROM_THERMAL_METER];
1536 else
1537 tempval = EEPROM_DEFAULT_THERMALMETER;
1538 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
1539
1540 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
Larry Finger7ea47242011-02-19 16:28:57 -06001541 rtlefuse->apk_thermalmeterignore = true;
Larry Finger0c817332010-12-08 11:12:31 -06001542
1543 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
1544 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
Joe Perches4c488692012-01-04 19:40:42 -08001545 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
Larry Finger0c817332010-12-08 11:12:31 -06001546}
1547
1548static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
1549{
1550 struct rtl_priv *rtlpriv = rtl_priv(hw);
1551 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1552 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1553 u16 i, usvalue;
1554 u8 hwinfo[HWSET_MAX_SIZE];
1555 u16 eeprom_id;
1556
1557 if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
1558 rtl_efuse_shadow_map_update(hw);
1559
1560 memcpy((void *)hwinfo,
1561 (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
1562 HWSET_MAX_SIZE);
1563 } else if (rtlefuse->epromtype == EEPROM_93C46) {
1564 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001565 "RTL819X Not boot from eeprom, check it !!");
Larry Finger0c817332010-12-08 11:12:31 -06001566 }
1567
Joe Perchesaf086872012-01-04 19:40:40 -08001568 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, "MAP",
Larry Finger0c817332010-12-08 11:12:31 -06001569 hwinfo, HWSET_MAX_SIZE);
1570
1571 eeprom_id = *((u16 *)&hwinfo[0]);
1572 if (eeprom_id != RTL8190_EEPROM_ID) {
1573 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -08001574 "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
Larry Finger0c817332010-12-08 11:12:31 -06001575 rtlefuse->autoload_failflag = true;
1576 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001577 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
Larry Finger0c817332010-12-08 11:12:31 -06001578 rtlefuse->autoload_failflag = false;
1579 }
1580
Mike McCormacke10542c2011-06-20 10:47:51 +09001581 if (rtlefuse->autoload_failflag)
Larry Finger0c817332010-12-08 11:12:31 -06001582 return;
1583
1584 for (i = 0; i < 6; i += 2) {
1585 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
1586 *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1587 }
1588
Joe Perchesf30d7502012-01-04 19:40:41 -08001589 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "%pM\n", rtlefuse->dev_addr);
Larry Finger0c817332010-12-08 11:12:31 -06001590
1591 _rtl92ce_read_txpower_info_from_hwpg(hw,
1592 rtlefuse->autoload_failflag,
1593 hwinfo);
1594
Chaoming_Lif73b2792011-04-25 12:53:50 -05001595 rtl8192ce_read_bt_coexist_info_from_hwpg(hw,
1596 rtlefuse->autoload_failflag,
1597 hwinfo);
1598
Joe Perches2c208892012-06-04 12:44:17 +00001599 rtlefuse->eeprom_channelplan = *&hwinfo[EEPROM_CHANNELPLAN];
Larry Finger0c817332010-12-08 11:12:31 -06001600 rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
Larry Finger7ea47242011-02-19 16:28:57 -06001601 rtlefuse->txpwr_fromeprom = true;
Joe Perches2c208892012-06-04 12:44:17 +00001602 rtlefuse->eeprom_oemid = *&hwinfo[EEPROM_CUSTOMER_ID];
Larry Finger0c817332010-12-08 11:12:31 -06001603
1604 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001605 "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
Larry Finger0c817332010-12-08 11:12:31 -06001606
Chaoming_Lif73b2792011-04-25 12:53:50 -05001607 /* set channel paln to world wide 13 */
1608 rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
1609
Larry Finger0c817332010-12-08 11:12:31 -06001610 if (rtlhal->oem_id == RT_CID_DEFAULT) {
1611 switch (rtlefuse->eeprom_oemid) {
1612 case EEPROM_CID_DEFAULT:
1613 if (rtlefuse->eeprom_did == 0x8176) {
1614 if ((rtlefuse->eeprom_svid == 0x103C &&
1615 rtlefuse->eeprom_smid == 0x1629))
1616 rtlhal->oem_id = RT_CID_819x_HP;
1617 else
1618 rtlhal->oem_id = RT_CID_DEFAULT;
1619 } else {
1620 rtlhal->oem_id = RT_CID_DEFAULT;
1621 }
1622 break;
1623 case EEPROM_CID_TOSHIBA:
1624 rtlhal->oem_id = RT_CID_TOSHIBA;
1625 break;
1626 case EEPROM_CID_QMI:
1627 rtlhal->oem_id = RT_CID_819x_QMI;
1628 break;
1629 case EEPROM_CID_WHQL:
1630 default:
1631 rtlhal->oem_id = RT_CID_DEFAULT;
1632 break;
1633
1634 }
1635 }
1636
1637}
1638
1639static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
1640{
1641 struct rtl_priv *rtlpriv = rtl_priv(hw);
1642 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1643 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1644
1645 switch (rtlhal->oem_id) {
1646 case RT_CID_819x_HP:
Larry Finger7ea47242011-02-19 16:28:57 -06001647 pcipriv->ledctl.led_opendrain = true;
Larry Finger0c817332010-12-08 11:12:31 -06001648 break;
1649 case RT_CID_819x_Lenovo:
1650 case RT_CID_DEFAULT:
1651 case RT_CID_TOSHIBA:
1652 case RT_CID_CCX:
1653 case RT_CID_819x_Acer:
1654 case RT_CID_WHQL:
1655 default:
1656 break;
1657 }
1658 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001659 "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
Larry Finger0c817332010-12-08 11:12:31 -06001660}
1661
1662void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
1663{
1664 struct rtl_priv *rtlpriv = rtl_priv(hw);
1665 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1666 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1667 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1668 u8 tmp_u1b;
1669
1670 rtlhal->version = _rtl92ce_read_chip_version(hw);
1671 if (get_rf_type(rtlphy) == RF_1T1R)
Larry Finger7ea47242011-02-19 16:28:57 -06001672 rtlpriv->dm.rfpath_rxenable[0] = true;
Larry Finger0c817332010-12-08 11:12:31 -06001673 else
Larry Finger7ea47242011-02-19 16:28:57 -06001674 rtlpriv->dm.rfpath_rxenable[0] =
1675 rtlpriv->dm.rfpath_rxenable[1] = true;
Joe Perchesf30d7502012-01-04 19:40:41 -08001676 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
1677 rtlhal->version);
Larry Finger0c817332010-12-08 11:12:31 -06001678 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1679 if (tmp_u1b & BIT(4)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08001680 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
Larry Finger0c817332010-12-08 11:12:31 -06001681 rtlefuse->epromtype = EEPROM_93C46;
1682 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001683 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
Larry Finger0c817332010-12-08 11:12:31 -06001684 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1685 }
1686 if (tmp_u1b & BIT(5)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08001687 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
Larry Finger0c817332010-12-08 11:12:31 -06001688 rtlefuse->autoload_failflag = false;
1689 _rtl92ce_read_adapter_info(hw);
1690 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001691 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001692 }
Larry Finger0c817332010-12-08 11:12:31 -06001693 _rtl92ce_hal_customized_behavior(hw);
1694}
1695
Chaoming_Lif73b2792011-04-25 12:53:50 -05001696static void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw,
1697 struct ieee80211_sta *sta)
Larry Finger0c817332010-12-08 11:12:31 -06001698{
1699 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001700 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001701 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1702 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001703 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1704 u32 ratr_value;
Larry Finger0c817332010-12-08 11:12:31 -06001705 u8 ratr_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001706 u8 nmode = mac->ht_enable;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001707 u8 mimo_ps = IEEE80211_SMPS_OFF;
Larry Finger0c817332010-12-08 11:12:31 -06001708 u16 shortgi_rate;
1709 u32 tmp_ratr_value;
Larry Finger7ea47242011-02-19 16:28:57 -06001710 u8 curtxbw_40mhz = mac->bw_40;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001711 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1712 1 : 0;
1713 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1714 1 : 0;
Larry Finger0c817332010-12-08 11:12:31 -06001715 enum wireless_mode wirelessmode = mac->mode;
1716
Chaoming_Lif73b2792011-04-25 12:53:50 -05001717 if (rtlhal->current_bandtype == BAND_ON_5G)
1718 ratr_value = sta->supp_rates[1] << 4;
1719 else
1720 ratr_value = sta->supp_rates[0];
1721 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1722 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Finger0c817332010-12-08 11:12:31 -06001723 switch (wirelessmode) {
1724 case WIRELESS_MODE_B:
1725 if (ratr_value & 0x0000000c)
1726 ratr_value &= 0x0000000d;
1727 else
1728 ratr_value &= 0x0000000f;
1729 break;
1730 case WIRELESS_MODE_G:
1731 ratr_value &= 0x00000FF5;
1732 break;
1733 case WIRELESS_MODE_N_24G:
1734 case WIRELESS_MODE_N_5G:
Larry Finger7ea47242011-02-19 16:28:57 -06001735 nmode = 1;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001736 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Larry Finger0c817332010-12-08 11:12:31 -06001737 ratr_value &= 0x0007F005;
1738 } else {
1739 u32 ratr_mask;
1740
1741 if (get_rf_type(rtlphy) == RF_1T2R ||
1742 get_rf_type(rtlphy) == RF_1T1R)
1743 ratr_mask = 0x000ff005;
1744 else
1745 ratr_mask = 0x0f0ff005;
1746
1747 ratr_value &= ratr_mask;
1748 }
1749 break;
1750 default:
1751 if (rtlphy->rf_type == RF_1T2R)
1752 ratr_value &= 0x000ff0ff;
1753 else
1754 ratr_value &= 0x0f0ff0ff;
1755
1756 break;
1757 }
1758
Chaoming_Lif73b2792011-04-25 12:53:50 -05001759 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
1760 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
1761 (rtlpcipriv->bt_coexist.bt_cur_state) &&
1762 (rtlpcipriv->bt_coexist.bt_ant_isolation) &&
1763 ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ||
1764 (rtlpcipriv->bt_coexist.bt_service == BT_BUSY)))
1765 ratr_value &= 0x0fffcfc0;
1766 else
1767 ratr_value &= 0x0FFFFFFF;
Larry Finger0c817332010-12-08 11:12:31 -06001768
Chaoming_Lif73b2792011-04-25 12:53:50 -05001769 if (nmode && ((curtxbw_40mhz &&
1770 curshortgi_40mhz) || (!curtxbw_40mhz &&
1771 curshortgi_20mhz))) {
Larry Finger0c817332010-12-08 11:12:31 -06001772
1773 ratr_value |= 0x10000000;
1774 tmp_ratr_value = (ratr_value >> 12);
1775
1776 for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
1777 if ((1 << shortgi_rate) & tmp_ratr_value)
1778 break;
1779 }
1780
1781 shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
1782 (shortgi_rate << 4) | (shortgi_rate);
1783 }
1784
1785 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1786
Joe Perchesf30d7502012-01-04 19:40:41 -08001787 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
1788 rtl_read_dword(rtlpriv, REG_ARFR0));
Larry Finger0c817332010-12-08 11:12:31 -06001789}
1790
Chaoming_Lif73b2792011-04-25 12:53:50 -05001791static void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw,
1792 struct ieee80211_sta *sta, u8 rssi_level)
Larry Finger0c817332010-12-08 11:12:31 -06001793{
1794 struct rtl_priv *rtlpriv = rtl_priv(hw);
1795 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1796 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001797 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1798 struct rtl_sta_info *sta_entry = NULL;
1799 u32 ratr_bitmap;
Larry Finger0c817332010-12-08 11:12:31 -06001800 u8 ratr_index;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001801 u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
1802 ? 1 : 0;
1803 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1804 1 : 0;
1805 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1806 1 : 0;
1807 enum wireless_mode wirelessmode = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001808 bool shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06001809 u8 rate_mask[5];
1810 u8 macid = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001811 u8 mimo_ps = IEEE80211_SMPS_OFF;
Larry Finger0c817332010-12-08 11:12:31 -06001812
Chaoming_Lif73b2792011-04-25 12:53:50 -05001813 sta_entry = (struct rtl_sta_info *) sta->drv_priv;
1814 wirelessmode = sta_entry->wireless_mode;
1815 if (mac->opmode == NL80211_IFTYPE_STATION)
1816 curtxbw_40mhz = mac->bw_40;
1817 else if (mac->opmode == NL80211_IFTYPE_AP ||
1818 mac->opmode == NL80211_IFTYPE_ADHOC)
1819 macid = sta->aid + 1;
1820
1821 if (rtlhal->current_bandtype == BAND_ON_5G)
1822 ratr_bitmap = sta->supp_rates[1] << 4;
1823 else
1824 ratr_bitmap = sta->supp_rates[0];
1825 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1826 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Finger0c817332010-12-08 11:12:31 -06001827 switch (wirelessmode) {
1828 case WIRELESS_MODE_B:
1829 ratr_index = RATR_INX_WIRELESS_B;
1830 if (ratr_bitmap & 0x0000000c)
1831 ratr_bitmap &= 0x0000000d;
1832 else
1833 ratr_bitmap &= 0x0000000f;
1834 break;
1835 case WIRELESS_MODE_G:
1836 ratr_index = RATR_INX_WIRELESS_GB;
1837
1838 if (rssi_level == 1)
1839 ratr_bitmap &= 0x00000f00;
1840 else if (rssi_level == 2)
1841 ratr_bitmap &= 0x00000ff0;
1842 else
1843 ratr_bitmap &= 0x00000ff5;
1844 break;
1845 case WIRELESS_MODE_A:
1846 ratr_index = RATR_INX_WIRELESS_A;
1847 ratr_bitmap &= 0x00000ff0;
1848 break;
1849 case WIRELESS_MODE_N_24G:
1850 case WIRELESS_MODE_N_5G:
1851 ratr_index = RATR_INX_WIRELESS_NGB;
1852
Chaoming_Lif73b2792011-04-25 12:53:50 -05001853 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Larry Finger0c817332010-12-08 11:12:31 -06001854 if (rssi_level == 1)
1855 ratr_bitmap &= 0x00070000;
1856 else if (rssi_level == 2)
1857 ratr_bitmap &= 0x0007f000;
1858 else
1859 ratr_bitmap &= 0x0007f005;
1860 } else {
1861 if (rtlphy->rf_type == RF_1T2R ||
1862 rtlphy->rf_type == RF_1T1R) {
Larry Finger7ea47242011-02-19 16:28:57 -06001863 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06001864 if (rssi_level == 1)
1865 ratr_bitmap &= 0x000f0000;
1866 else if (rssi_level == 2)
1867 ratr_bitmap &= 0x000ff000;
1868 else
1869 ratr_bitmap &= 0x000ff015;
1870 } else {
1871 if (rssi_level == 1)
1872 ratr_bitmap &= 0x000f0000;
1873 else if (rssi_level == 2)
1874 ratr_bitmap &= 0x000ff000;
1875 else
1876 ratr_bitmap &= 0x000ff005;
1877 }
1878 } else {
Larry Finger7ea47242011-02-19 16:28:57 -06001879 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06001880 if (rssi_level == 1)
1881 ratr_bitmap &= 0x0f0f0000;
1882 else if (rssi_level == 2)
1883 ratr_bitmap &= 0x0f0ff000;
1884 else
1885 ratr_bitmap &= 0x0f0ff015;
1886 } else {
1887 if (rssi_level == 1)
1888 ratr_bitmap &= 0x0f0f0000;
1889 else if (rssi_level == 2)
1890 ratr_bitmap &= 0x0f0ff000;
1891 else
1892 ratr_bitmap &= 0x0f0ff005;
1893 }
1894 }
1895 }
1896
Larry Finger7ea47242011-02-19 16:28:57 -06001897 if ((curtxbw_40mhz && curshortgi_40mhz) ||
1898 (!curtxbw_40mhz && curshortgi_20mhz)) {
Larry Finger0c817332010-12-08 11:12:31 -06001899
1900 if (macid == 0)
Larry Finger7ea47242011-02-19 16:28:57 -06001901 shortgi = true;
Larry Finger0c817332010-12-08 11:12:31 -06001902 else if (macid == 1)
Larry Finger7ea47242011-02-19 16:28:57 -06001903 shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06001904 }
1905 break;
1906 default:
1907 ratr_index = RATR_INX_WIRELESS_NGB;
1908
1909 if (rtlphy->rf_type == RF_1T2R)
1910 ratr_bitmap &= 0x000ff0ff;
1911 else
1912 ratr_bitmap &= 0x0f0ff0ff;
1913 break;
1914 }
1915 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001916 "ratr_bitmap :%x\n", ratr_bitmap);
Larry Finger8e2c4062012-08-31 15:39:00 -05001917 *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
1918 (ratr_index << 28);
Larry Finger7ea47242011-02-19 16:28:57 -06001919 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
Joe Perchesf30d7502012-01-04 19:40:41 -08001920 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Andy Shevchenkoed9f0ed2012-10-02 17:19:44 +03001921 "Rate_index:%x, ratr_val:%x, %5phC\n",
1922 ratr_index, ratr_bitmap, rate_mask);
Larry Finger0c817332010-12-08 11:12:31 -06001923 rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001924
1925 if (macid != 0)
1926 sta_entry->ratr_index = ratr_index;
1927}
1928
1929void rtl92ce_update_hal_rate_tbl(struct ieee80211_hw *hw,
1930 struct ieee80211_sta *sta, u8 rssi_level)
1931{
1932 struct rtl_priv *rtlpriv = rtl_priv(hw);
1933
1934 if (rtlpriv->dm.useramask)
1935 rtl92ce_update_hal_rate_mask(hw, sta, rssi_level);
1936 else
1937 rtl92ce_update_hal_rate_table(hw, sta);
Larry Finger0c817332010-12-08 11:12:31 -06001938}
1939
1940void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
1941{
1942 struct rtl_priv *rtlpriv = rtl_priv(hw);
1943 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1944 u16 sifs_timer;
1945
1946 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
Joe Perches2c208892012-06-04 12:44:17 +00001947 &mac->slot_time);
Larry Finger0c817332010-12-08 11:12:31 -06001948 if (!mac->ht_enable)
1949 sifs_timer = 0x0a0a;
1950 else
1951 sifs_timer = 0x1010;
1952 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
1953}
1954
Chaoming_Lif73b2792011-04-25 12:53:50 -05001955bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
Larry Finger0c817332010-12-08 11:12:31 -06001956{
1957 struct rtl_priv *rtlpriv = rtl_priv(hw);
1958 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1959 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Larry Finger6c0d4982011-05-22 20:54:37 -05001960 enum rf_pwrstate e_rfpowerstate_toset;
Larry Finger0c817332010-12-08 11:12:31 -06001961 u8 u1tmp;
Larry Finger7ea47242011-02-19 16:28:57 -06001962 bool actuallyset = false;
Larry Finger0c817332010-12-08 11:12:31 -06001963 unsigned long flag;
1964
Chaoming_Lif73b2792011-04-25 12:53:50 -05001965 if (rtlpci->being_init_adapter)
Larry Finger0c817332010-12-08 11:12:31 -06001966 return false;
1967
Larry Finger7ea47242011-02-19 16:28:57 -06001968 if (ppsc->swrf_processing)
Larry Finger0c817332010-12-08 11:12:31 -06001969 return false;
1970
1971 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
1972 if (ppsc->rfchange_inprogress) {
1973 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
1974 return false;
1975 } else {
1976 ppsc->rfchange_inprogress = true;
1977 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
1978 }
1979
Larry Finger0c817332010-12-08 11:12:31 -06001980 rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
1981 REG_MAC_PINMUX_CFG)&~(BIT(3)));
1982
1983 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
1984 e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
1985
Mike McCormacke10542c2011-06-20 10:47:51 +09001986 if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
Larry Finger0c817332010-12-08 11:12:31 -06001987 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001988 "GPIOChangeRF - HW Radio ON, RF ON\n");
Larry Finger0c817332010-12-08 11:12:31 -06001989
1990 e_rfpowerstate_toset = ERFON;
Larry Finger7ea47242011-02-19 16:28:57 -06001991 ppsc->hwradiooff = false;
1992 actuallyset = true;
Joe Perches23677ce2012-02-09 11:17:23 +00001993 } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
Larry Finger0c817332010-12-08 11:12:31 -06001994 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001995 "GPIOChangeRF - HW Radio OFF, RF OFF\n");
Larry Finger0c817332010-12-08 11:12:31 -06001996
1997 e_rfpowerstate_toset = ERFOFF;
Larry Finger7ea47242011-02-19 16:28:57 -06001998 ppsc->hwradiooff = true;
1999 actuallyset = true;
Larry Finger0c817332010-12-08 11:12:31 -06002000 }
2001
Larry Finger7ea47242011-02-19 16:28:57 -06002002 if (actuallyset) {
Larry Finger0c817332010-12-08 11:12:31 -06002003 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2004 ppsc->rfchange_inprogress = false;
2005 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2006 } else {
Chaoming_Lif73b2792011-04-25 12:53:50 -05002007 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2008 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2009
Larry Finger0c817332010-12-08 11:12:31 -06002010 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2011 ppsc->rfchange_inprogress = false;
2012 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2013 }
2014
2015 *valid = 1;
Larry Finger7ea47242011-02-19 16:28:57 -06002016 return !ppsc->hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06002017
2018}
2019
2020void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
2021 u8 *p_macaddr, bool is_group, u8 enc_algo,
2022 bool is_wepkey, bool clear_all)
2023{
2024 struct rtl_priv *rtlpriv = rtl_priv(hw);
2025 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2026 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2027 u8 *macaddr = p_macaddr;
2028 u32 entry_id = 0;
2029 bool is_pairwise = false;
2030
2031 static u8 cam_const_addr[4][6] = {
2032 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2033 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2034 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2035 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2036 };
2037 static u8 cam_const_broad[] = {
2038 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2039 };
2040
2041 if (clear_all) {
2042 u8 idx = 0;
2043 u8 cam_offset = 0;
2044 u8 clear_number = 5;
2045
Joe Perchesf30d7502012-01-04 19:40:41 -08002046 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
Larry Finger0c817332010-12-08 11:12:31 -06002047
2048 for (idx = 0; idx < clear_number; idx++) {
2049 rtl_cam_mark_invalid(hw, cam_offset + idx);
2050 rtl_cam_empty_entry(hw, cam_offset + idx);
2051
2052 if (idx < 5) {
2053 memset(rtlpriv->sec.key_buf[idx], 0,
2054 MAX_KEY_LEN);
2055 rtlpriv->sec.key_len[idx] = 0;
2056 }
2057 }
2058
2059 } else {
2060 switch (enc_algo) {
2061 case WEP40_ENCRYPTION:
2062 enc_algo = CAM_WEP40;
2063 break;
2064 case WEP104_ENCRYPTION:
2065 enc_algo = CAM_WEP104;
2066 break;
2067 case TKIP_ENCRYPTION:
2068 enc_algo = CAM_TKIP;
2069 break;
2070 case AESCCMP_ENCRYPTION:
2071 enc_algo = CAM_AES;
2072 break;
2073 default:
Joe Perchesf30d7502012-01-04 19:40:41 -08002074 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
2075 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -06002076 enc_algo = CAM_TKIP;
2077 break;
2078 }
2079
2080 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2081 macaddr = cam_const_addr[key_index];
2082 entry_id = key_index;
2083 } else {
2084 if (is_group) {
2085 macaddr = cam_const_broad;
2086 entry_id = key_index;
2087 } else {
Chaoming_Lif73b2792011-04-25 12:53:50 -05002088 if (mac->opmode == NL80211_IFTYPE_AP) {
2089 entry_id = rtl_cam_get_free_entry(hw,
2090 p_macaddr);
2091 if (entry_id >= TOTAL_CAM_ENTRY) {
2092 RT_TRACE(rtlpriv, COMP_SEC,
Joe Perchesf30d7502012-01-04 19:40:41 -08002093 DBG_EMERG,
2094 "Can not find free hw security cam entry\n");
Chaoming_Lif73b2792011-04-25 12:53:50 -05002095 return;
2096 }
2097 } else {
2098 entry_id = CAM_PAIRWISE_KEY_POSITION;
2099 }
2100
Larry Finger0c817332010-12-08 11:12:31 -06002101 key_index = PAIRWISE_KEYIDX;
Larry Finger0c817332010-12-08 11:12:31 -06002102 is_pairwise = true;
2103 }
2104 }
2105
2106 if (rtlpriv->sec.key_len[key_index] == 0) {
2107 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002108 "delete one entry, entry_id is %d\n",
2109 entry_id);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002110 if (mac->opmode == NL80211_IFTYPE_AP)
2111 rtl_cam_del_entry(hw, p_macaddr);
Larry Finger0c817332010-12-08 11:12:31 -06002112 rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2113 } else {
2114 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08002115 "The insert KEY length is %d\n",
2116 rtlpriv->sec.key_len[PAIRWISE_KEYIDX]);
Larry Finger0c817332010-12-08 11:12:31 -06002117 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08002118 "The insert KEY is %x %x\n",
2119 rtlpriv->sec.key_buf[0][0],
2120 rtlpriv->sec.key_buf[0][1]);
Larry Finger0c817332010-12-08 11:12:31 -06002121
2122 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002123 "add one entry\n");
Larry Finger0c817332010-12-08 11:12:31 -06002124 if (is_pairwise) {
2125 RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesaf086872012-01-04 19:40:40 -08002126 "Pairwise Key content",
Larry Finger0c817332010-12-08 11:12:31 -06002127 rtlpriv->sec.pairwise_key,
2128 rtlpriv->sec.
2129 key_len[PAIRWISE_KEYIDX]);
2130
2131 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002132 "set Pairwise key\n");
Larry Finger0c817332010-12-08 11:12:31 -06002133
2134 rtl_cam_add_one_entry(hw, macaddr, key_index,
2135 entry_id, enc_algo,
2136 CAM_CONFIG_NO_USEDK,
2137 rtlpriv->sec.
2138 key_buf[key_index]);
2139 } else {
2140 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002141 "set group key\n");
Larry Finger0c817332010-12-08 11:12:31 -06002142
2143 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2144 rtl_cam_add_one_entry(hw,
2145 rtlefuse->dev_addr,
2146 PAIRWISE_KEYIDX,
2147 CAM_PAIRWISE_KEY_POSITION,
2148 enc_algo,
2149 CAM_CONFIG_NO_USEDK,
2150 rtlpriv->sec.key_buf
2151 [entry_id]);
2152 }
2153
2154 rtl_cam_add_one_entry(hw, macaddr, key_index,
2155 entry_id, enc_algo,
2156 CAM_CONFIG_NO_USEDK,
2157 rtlpriv->sec.key_buf[entry_id]);
2158 }
2159
2160 }
2161 }
2162}
Chaoming_Lif73b2792011-04-25 12:53:50 -05002163
Larry Fingerd3bb1422011-04-25 13:23:20 -05002164static void rtl8192ce_bt_var_init(struct ieee80211_hw *hw)
Chaoming_Lif73b2792011-04-25 12:53:50 -05002165{
2166 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2167
2168 rtlpcipriv->bt_coexist.bt_coexistence =
2169 rtlpcipriv->bt_coexist.eeprom_bt_coexist;
2170 rtlpcipriv->bt_coexist.bt_ant_num =
2171 rtlpcipriv->bt_coexist.eeprom_bt_ant_num;
2172 rtlpcipriv->bt_coexist.bt_coexist_type =
2173 rtlpcipriv->bt_coexist.eeprom_bt_type;
2174
2175 if (rtlpcipriv->bt_coexist.reg_bt_iso == 2)
2176 rtlpcipriv->bt_coexist.bt_ant_isolation =
2177 rtlpcipriv->bt_coexist.eeprom_bt_ant_isolation;
2178 else
2179 rtlpcipriv->bt_coexist.bt_ant_isolation =
2180 rtlpcipriv->bt_coexist.reg_bt_iso;
2181
2182 rtlpcipriv->bt_coexist.bt_radio_shared_type =
2183 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared;
2184
2185 if (rtlpcipriv->bt_coexist.bt_coexistence) {
2186
2187 if (rtlpcipriv->bt_coexist.reg_bt_sco == 1)
2188 rtlpcipriv->bt_coexist.bt_service = BT_OTHER_ACTION;
2189 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 2)
2190 rtlpcipriv->bt_coexist.bt_service = BT_SCO;
2191 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 4)
2192 rtlpcipriv->bt_coexist.bt_service = BT_BUSY;
2193 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 5)
2194 rtlpcipriv->bt_coexist.bt_service = BT_OTHERBUSY;
2195 else
2196 rtlpcipriv->bt_coexist.bt_service = BT_IDLE;
2197
2198 rtlpcipriv->bt_coexist.bt_edca_ul = 0;
2199 rtlpcipriv->bt_coexist.bt_edca_dl = 0;
2200 rtlpcipriv->bt_coexist.bt_rssi_state = 0xff;
2201 }
2202}
2203
2204void rtl8192ce_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2205 bool auto_load_fail, u8 *hwinfo)
2206{
2207 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2208 u8 value;
2209
2210 if (!auto_load_fail) {
2211 rtlpcipriv->bt_coexist.eeprom_bt_coexist =
2212 ((hwinfo[RF_OPTION1] & 0xe0) >> 5);
2213 value = hwinfo[RF_OPTION4];
2214 rtlpcipriv->bt_coexist.eeprom_bt_type = ((value & 0xe) >> 1);
2215 rtlpcipriv->bt_coexist.eeprom_bt_ant_num = (value & 0x1);
2216 rtlpcipriv->bt_coexist.eeprom_bt_ant_isolation =
2217 ((value & 0x10) >> 4);
2218 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared =
2219 ((value & 0x20) >> 5);
2220 } else {
2221 rtlpcipriv->bt_coexist.eeprom_bt_coexist = 0;
2222 rtlpcipriv->bt_coexist.eeprom_bt_type = BT_2WIRE;
2223 rtlpcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
2224 rtlpcipriv->bt_coexist.eeprom_bt_ant_isolation = 0;
2225 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
2226 }
2227
2228 rtl8192ce_bt_var_init(hw);
2229}
2230
2231void rtl8192ce_bt_reg_init(struct ieee80211_hw *hw)
2232{
2233 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2234
2235 /* 0:Low, 1:High, 2:From Efuse. */
2236 rtlpcipriv->bt_coexist.reg_bt_iso = 2;
2237 /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2238 rtlpcipriv->bt_coexist.reg_bt_sco = 3;
2239 /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2240 rtlpcipriv->bt_coexist.reg_bt_sco = 0;
2241}
2242
2243
2244void rtl8192ce_bt_hw_init(struct ieee80211_hw *hw)
2245{
2246 struct rtl_priv *rtlpriv = rtl_priv(hw);
2247 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2248 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2249
2250 u8 u1_tmp;
2251
2252 if (rtlpcipriv->bt_coexist.bt_coexistence &&
2253 ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
2254 rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8)) {
2255
2256 if (rtlpcipriv->bt_coexist.bt_ant_isolation)
2257 rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
2258
2259 u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
2260 BIT_OFFSET_LEN_MASK_32(0, 1);
2261 u1_tmp = u1_tmp |
2262 ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
2263 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
2264 ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ?
2265 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
2266 rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
2267
2268 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
2269 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
2270 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
2271
2272 /* Config to 1T1R. */
2273 if (rtlphy->rf_type == RF_1T1R) {
2274 u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
2275 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2276 rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
2277
2278 u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
2279 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2280 rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
2281 }
2282 }
2283}
2284
2285void rtl92ce_suspend(struct ieee80211_hw *hw)
2286{
2287}
2288
2289void rtl92ce_resume(struct ieee80211_hw *hw)
2290{
2291}