blob: bc6ae9dcf940d94c123a62613b2b40efdaeb1e16 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
3 * Copyright(c) 2009-2010 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#include "../wifi.h"
31#include "../efuse.h"
32#include "../base.h"
Chaoming_Lif73b2792011-04-25 12:53:50 -050033#include "../regd.h"
Larry Finger0c817332010-12-08 11:12:31 -060034#include "../cam.h"
35#include "../ps.h"
36#include "../pci.h"
John W. Linville5c405b52010-12-16 15:43:36 -050037#include "reg.h"
38#include "def.h"
39#include "phy.h"
Chaoming_Lif73b2792011-04-25 12:53:50 -050040#include "../rtl8192c/fw_common.h"
John W. Linville5c405b52010-12-16 15:43:36 -050041#include "dm.h"
John W. Linville5c405b52010-12-16 15:43:36 -050042#include "led.h"
43#include "hw.h"
Larry Finger0c817332010-12-08 11:12:31 -060044
45#define LLT_CONFIG 5
46
47static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
48 u8 set_bits, u8 clear_bits)
49{
50 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
51 struct rtl_priv *rtlpriv = rtl_priv(hw);
52
53 rtlpci->reg_bcn_ctrl_val |= set_bits;
54 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
55
56 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
57}
58
59static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
60{
61 struct rtl_priv *rtlpriv = rtl_priv(hw);
62 u8 tmp1byte;
63
64 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
65 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
66 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
67 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
68 tmp1byte &= ~(BIT(0));
69 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
70}
71
72static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
73{
74 struct rtl_priv *rtlpriv = rtl_priv(hw);
75 u8 tmp1byte;
76
77 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
78 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
79 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
80 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
81 tmp1byte |= BIT(0);
82 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
83}
84
85static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
86{
87 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
88}
89
90static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
91{
92 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
93}
94
95void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
96{
97 struct rtl_priv *rtlpriv = rtl_priv(hw);
98 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
99 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
100
101 switch (variable) {
102 case HW_VAR_RCR:
103 *((u32 *) (val)) = rtlpci->receive_config;
104 break;
105 case HW_VAR_RF_STATE:
106 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
107 break;
108 case HW_VAR_FWLPS_RF_ON:{
109 enum rf_pwrstate rfState;
110 u32 val_rcr;
111
112 rtlpriv->cfg->ops->get_hw_reg(hw,
113 HW_VAR_RF_STATE,
114 (u8 *) (&rfState));
115 if (rfState == ERFOFF) {
116 *((bool *) (val)) = true;
117 } else {
118 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
119 val_rcr &= 0x00070000;
120 if (val_rcr)
121 *((bool *) (val)) = false;
122 else
123 *((bool *) (val)) = true;
124 }
125 break;
126 }
127 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600128 *((bool *) (val)) = ppsc->fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -0600129 break;
130 case HW_VAR_CORRECT_TSF:{
131 u64 tsf;
132 u32 *ptsf_low = (u32 *)&tsf;
133 u32 *ptsf_high = ((u32 *)&tsf) + 1;
134
135 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
136 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
137
138 *((u64 *) (val)) = tsf;
139
140 break;
141 }
Larry Finger0c817332010-12-08 11:12:31 -0600142 default:
143 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
144 ("switch case not process\n"));
145 break;
146 }
147}
148
149void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
150{
151 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500152 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600153 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
154 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
155 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
156 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
157 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
158 u8 idx;
159
160 switch (variable) {
161 case HW_VAR_ETHER_ADDR:{
162 for (idx = 0; idx < ETH_ALEN; idx++) {
163 rtl_write_byte(rtlpriv, (REG_MACID + idx),
164 val[idx]);
165 }
166 break;
167 }
168 case HW_VAR_BASIC_RATE:{
Larry Finger7ea47242011-02-19 16:28:57 -0600169 u16 rate_cfg = ((u16 *) val)[0];
Larry Finger0c817332010-12-08 11:12:31 -0600170 u8 rate_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -0600171 rate_cfg &= 0x15f;
172 rate_cfg |= 0x01;
173 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
Larry Finger0c817332010-12-08 11:12:31 -0600174 rtl_write_byte(rtlpriv, REG_RRSR + 1,
Chaoming_Lif73b2792011-04-25 12:53:50 -0500175 (rate_cfg >> 8) & 0xff);
Larry Finger7ea47242011-02-19 16:28:57 -0600176 while (rate_cfg > 0x1) {
177 rate_cfg = (rate_cfg >> 1);
Larry Finger0c817332010-12-08 11:12:31 -0600178 rate_index++;
179 }
180 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
181 rate_index);
182 break;
183 }
184 case HW_VAR_BSSID:{
185 for (idx = 0; idx < ETH_ALEN; idx++) {
186 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
187 val[idx]);
188 }
189 break;
190 }
191 case HW_VAR_SIFS:{
192 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
193 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
194
195 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
196 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
197
198 if (!mac->ht_enable)
199 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
200 0x0e0e);
201 else
202 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
203 *((u16 *) val));
204 break;
205 }
206 case HW_VAR_SLOT_TIME:{
207 u8 e_aci;
208
209 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
210 ("HW_VAR_SLOT_TIME %x\n", val[0]));
211
212 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
213
214 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
215 rtlpriv->cfg->ops->set_hw_reg(hw,
216 HW_VAR_AC_PARAM,
217 (u8 *) (&e_aci));
218 }
219 break;
220 }
221 case HW_VAR_ACK_PREAMBLE:{
222 u8 reg_tmp;
223 u8 short_preamble = (bool) (*(u8 *) val);
224 reg_tmp = (mac->cur_40_prime_sc) << 5;
225 if (short_preamble)
226 reg_tmp |= 0x80;
227
228 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
229 break;
230 }
231 case HW_VAR_AMPDU_MIN_SPACE:{
232 u8 min_spacing_to_set;
233 u8 sec_min_space;
234
235 min_spacing_to_set = *((u8 *) val);
236 if (min_spacing_to_set <= 7) {
237 sec_min_space = 0;
238
239 if (min_spacing_to_set < sec_min_space)
240 min_spacing_to_set = sec_min_space;
241
242 mac->min_space_cfg = ((mac->min_space_cfg &
243 0xf8) |
244 min_spacing_to_set);
245
246 *val = min_spacing_to_set;
247
248 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
249 ("Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
250 mac->min_space_cfg));
251
252 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
253 mac->min_space_cfg);
254 }
255 break;
256 }
257 case HW_VAR_SHORTGI_DENSITY:{
258 u8 density_to_set;
259
260 density_to_set = *((u8 *) val);
261 mac->min_space_cfg |= (density_to_set << 3);
262
263 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
264 ("Set HW_VAR_SHORTGI_DENSITY: %#x\n",
265 mac->min_space_cfg));
266
267 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
268 mac->min_space_cfg);
269
270 break;
271 }
272 case HW_VAR_AMPDU_FACTOR:{
Chaoming_Lif73b2792011-04-25 12:53:50 -0500273 u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
274 u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
Larry Finger0c817332010-12-08 11:12:31 -0600275
276 u8 factor_toset;
277 u8 *p_regtoset = NULL;
278 u8 index = 0;
279
Chaoming_Lif73b2792011-04-25 12:53:50 -0500280 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
281 (rtlpcipriv->bt_coexist.bt_coexist_type ==
282 BT_CSR_BC4))
283 p_regtoset = regtoset_bt;
284 else
285 p_regtoset = regtoset_normal;
Larry Finger0c817332010-12-08 11:12:31 -0600286
287 factor_toset = *((u8 *) val);
288 if (factor_toset <= 3) {
289 factor_toset = (1 << (factor_toset + 2));
290 if (factor_toset > 0xf)
291 factor_toset = 0xf;
292
293 for (index = 0; index < 4; index++) {
294 if ((p_regtoset[index] & 0xf0) >
295 (factor_toset << 4))
296 p_regtoset[index] =
297 (p_regtoset[index] & 0x0f) |
298 (factor_toset << 4);
299
300 if ((p_regtoset[index] & 0x0f) >
301 factor_toset)
302 p_regtoset[index] =
303 (p_regtoset[index] & 0xf0) |
304 (factor_toset);
305
306 rtl_write_byte(rtlpriv,
307 (REG_AGGLEN_LMT + index),
308 p_regtoset[index]);
309
310 }
311
312 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
313 ("Set HW_VAR_AMPDU_FACTOR: %#x\n",
314 factor_toset));
315 }
316 break;
317 }
318 case HW_VAR_AC_PARAM:{
319 u8 e_aci = *((u8 *) val);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500320 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600321
322 if (rtlpci->acm_method != eAcmWay2_SW)
323 rtlpriv->cfg->ops->set_hw_reg(hw,
324 HW_VAR_ACM_CTRL,
325 (u8 *) (&e_aci));
326 break;
327 }
328 case HW_VAR_ACM_CTRL:{
329 u8 e_aci = *((u8 *) val);
330 union aci_aifsn *p_aci_aifsn =
331 (union aci_aifsn *)(&(mac->ac[0].aifs));
332 u8 acm = p_aci_aifsn->f.acm;
333 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
334
335 acm_ctrl =
336 acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
337
338 if (acm) {
339 switch (e_aci) {
340 case AC0_BE:
341 acm_ctrl |= AcmHw_BeqEn;
342 break;
343 case AC2_VI:
344 acm_ctrl |= AcmHw_ViqEn;
345 break;
346 case AC3_VO:
347 acm_ctrl |= AcmHw_VoqEn;
348 break;
349 default:
350 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
351 ("HW_VAR_ACM_CTRL acm set "
352 "failed: eACI is %d\n", acm));
353 break;
354 }
355 } else {
356 switch (e_aci) {
357 case AC0_BE:
358 acm_ctrl &= (~AcmHw_BeqEn);
359 break;
360 case AC2_VI:
361 acm_ctrl &= (~AcmHw_ViqEn);
362 break;
363 case AC3_VO:
364 acm_ctrl &= (~AcmHw_BeqEn);
365 break;
366 default:
367 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
368 ("switch case not process\n"));
369 break;
370 }
371 }
372
373 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
374 ("SetHwReg8190pci(): [HW_VAR_ACM_CTRL] "
375 "Write 0x%X\n", acm_ctrl));
376 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
377 break;
378 }
379 case HW_VAR_RCR:{
380 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
381 rtlpci->receive_config = ((u32 *) (val))[0];
382 break;
383 }
384 case HW_VAR_RETRY_LIMIT:{
385 u8 retry_limit = ((u8 *) (val))[0];
386
387 rtl_write_word(rtlpriv, REG_RL,
388 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
389 retry_limit << RETRY_LIMIT_LONG_SHIFT);
390 break;
391 }
392 case HW_VAR_DUAL_TSF_RST:
393 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
394 break;
395 case HW_VAR_EFUSE_BYTES:
396 rtlefuse->efuse_usedbytes = *((u16 *) val);
397 break;
398 case HW_VAR_EFUSE_USAGE:
399 rtlefuse->efuse_usedpercentage = *((u8 *) val);
400 break;
401 case HW_VAR_IO_CMD:
402 rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
403 break;
404 case HW_VAR_WPA_CONFIG:
405 rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
406 break;
407 case HW_VAR_SET_RPWM:{
408 u8 rpwm_val;
409
410 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
411 udelay(1);
412
413 if (rpwm_val & BIT(7)) {
414 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
415 (*(u8 *) val));
416 } else {
417 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
418 ((*(u8 *) val) | BIT(7)));
419 }
420
421 break;
422 }
423 case HW_VAR_H2C_FW_PWRMODE:{
424 u8 psmode = (*(u8 *) val);
425
426 if ((psmode != FW_PS_ACTIVE_MODE) &&
427 (!IS_92C_SERIAL(rtlhal->version))) {
428 rtl92c_dm_rf_saving(hw, true);
429 }
430
431 rtl92c_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
432 break;
433 }
434 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600435 ppsc->fw_current_inpsmode = *((bool *) val);
Larry Finger0c817332010-12-08 11:12:31 -0600436 break;
437 case HW_VAR_H2C_FW_JOINBSSRPT:{
438 u8 mstatus = (*(u8 *) val);
439 u8 tmp_regcr, tmp_reg422;
Larry Finger7ea47242011-02-19 16:28:57 -0600440 bool recover = false;
Larry Finger0c817332010-12-08 11:12:31 -0600441
442 if (mstatus == RT_MEDIA_CONNECT) {
443 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
444 NULL);
445
446 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
447 rtl_write_byte(rtlpriv, REG_CR + 1,
448 (tmp_regcr | BIT(0)));
449
450 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
451 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
452
453 tmp_reg422 =
454 rtl_read_byte(rtlpriv,
455 REG_FWHW_TXQ_CTRL + 2);
456 if (tmp_reg422 & BIT(6))
Larry Finger7ea47242011-02-19 16:28:57 -0600457 recover = true;
Larry Finger0c817332010-12-08 11:12:31 -0600458 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
459 tmp_reg422 & (~BIT(6)));
460
461 rtl92c_set_fw_rsvdpagepkt(hw, 0);
462
463 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
464 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
465
Larry Finger7ea47242011-02-19 16:28:57 -0600466 if (recover) {
Larry Finger0c817332010-12-08 11:12:31 -0600467 rtl_write_byte(rtlpriv,
468 REG_FWHW_TXQ_CTRL + 2,
469 tmp_reg422);
470 }
471
472 rtl_write_byte(rtlpriv, REG_CR + 1,
473 (tmp_regcr & ~(BIT(0))));
474 }
475 rtl92c_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
476
477 break;
478 }
479 case HW_VAR_AID:{
480 u16 u2btmp;
481 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
482 u2btmp &= 0xC000;
483 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
484 mac->assoc_id));
485
486 break;
487 }
488 case HW_VAR_CORRECT_TSF:{
489 u8 btype_ibss = ((u8 *) (val))[0];
490
Mike McCormacke10542c2011-06-20 10:47:51 +0900491 if (btype_ibss)
Larry Finger0c817332010-12-08 11:12:31 -0600492 _rtl92ce_stop_tx_beacon(hw);
493
494 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
495
496 rtl_write_dword(rtlpriv, REG_TSFTR,
497 (u32) (mac->tsf & 0xffffffff));
498 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
Chaoming_Lif73b2792011-04-25 12:53:50 -0500499 (u32) ((mac->tsf >> 32) & 0xffffffff));
Larry Finger0c817332010-12-08 11:12:31 -0600500
501 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
502
Mike McCormacke10542c2011-06-20 10:47:51 +0900503 if (btype_ibss)
Larry Finger0c817332010-12-08 11:12:31 -0600504 _rtl92ce_resume_tx_beacon(hw);
505
506 break;
507
508 }
Larry Finger0c817332010-12-08 11:12:31 -0600509 default:
510 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
511 "not process\n"));
512 break;
513 }
514}
515
516static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
517{
518 struct rtl_priv *rtlpriv = rtl_priv(hw);
519 bool status = true;
520 long count = 0;
521 u32 value = _LLT_INIT_ADDR(address) |
522 _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
523
524 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
525
526 do {
527 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
528 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
529 break;
530
531 if (count > POLLING_LLT_THRESHOLD) {
532 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
533 ("Failed to polling write LLT done at "
534 "address %d!\n", address));
535 status = false;
536 break;
537 }
538 } while (++count);
539
540 return status;
541}
542
543static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
544{
545 struct rtl_priv *rtlpriv = rtl_priv(hw);
546 unsigned short i;
547 u8 txpktbuf_bndy;
548 u8 maxPage;
549 bool status;
550
551#if LLT_CONFIG == 1
552 maxPage = 255;
553 txpktbuf_bndy = 252;
554#elif LLT_CONFIG == 2
555 maxPage = 127;
556 txpktbuf_bndy = 124;
557#elif LLT_CONFIG == 3
558 maxPage = 255;
559 txpktbuf_bndy = 174;
560#elif LLT_CONFIG == 4
561 maxPage = 255;
562 txpktbuf_bndy = 246;
563#elif LLT_CONFIG == 5
564 maxPage = 255;
565 txpktbuf_bndy = 246;
566#endif
567
568#if LLT_CONFIG == 1
569 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
570 rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
571#elif LLT_CONFIG == 2
572 rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
573#elif LLT_CONFIG == 3
574 rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
575#elif LLT_CONFIG == 4
576 rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
577#elif LLT_CONFIG == 5
578 rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
579
580 rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
581#endif
582
583 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
584 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
585
586 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
587 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
588
589 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
590 rtl_write_byte(rtlpriv, REG_PBP, 0x11);
591 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
592
593 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
594 status = _rtl92ce_llt_write(hw, i, i + 1);
595 if (true != status)
596 return status;
597 }
598
599 status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
600 if (true != status)
601 return status;
602
603 for (i = txpktbuf_bndy; i < maxPage; i++) {
604 status = _rtl92ce_llt_write(hw, i, (i + 1));
605 if (true != status)
606 return status;
607 }
608
609 status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
610 if (true != status)
611 return status;
612
613 return true;
614}
615
616static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
617{
618 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
619 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
620 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
621 struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
622
623 if (rtlpci->up_first_time)
624 return;
625
626 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
627 rtl92ce_sw_led_on(hw, pLed0);
628 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
629 rtl92ce_sw_led_on(hw, pLed0);
630 else
631 rtl92ce_sw_led_off(hw, pLed0);
Larry Finger0c817332010-12-08 11:12:31 -0600632}
633
634static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
635{
636 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500637 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600638 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
639 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
640
641 unsigned char bytetmp;
642 unsigned short wordtmp;
643 u16 retry;
644
645 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500646 if (rtlpcipriv->bt_coexist.bt_coexistence) {
647 u32 value32;
648 value32 = rtl_read_dword(rtlpriv, REG_APS_FSMCO);
649 value32 |= (SOP_ABG | SOP_AMB | XOP_BTCK);
650 rtl_write_dword(rtlpriv, REG_APS_FSMCO, value32);
651 }
Larry Finger0c817332010-12-08 11:12:31 -0600652 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
653 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
654
Chaoming_Lif73b2792011-04-25 12:53:50 -0500655 if (rtlpcipriv->bt_coexist.bt_coexistence) {
656 u32 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
657
658 u4b_tmp &= (~0x00024800);
659 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
660 }
661
Larry Finger0c817332010-12-08 11:12:31 -0600662 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
663 udelay(2);
664
665 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
666 udelay(2);
667
668 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
669 udelay(2);
670
671 retry = 0;
672 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
673 rtl_read_dword(rtlpriv, 0xEC),
674 bytetmp));
675
676 while ((bytetmp & BIT(0)) && retry < 1000) {
677 retry++;
678 udelay(50);
679 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
680 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
681 rtl_read_dword(rtlpriv,
682 0xEC),
683 bytetmp));
684 udelay(50);
685 }
686
687 rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
688
689 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
690 udelay(2);
691
Chaoming_Lif73b2792011-04-25 12:53:50 -0500692 if (rtlpcipriv->bt_coexist.bt_coexistence) {
693 bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+2) & 0xfd;
694 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+2, bytetmp);
695 }
696
Larry Finger0c817332010-12-08 11:12:31 -0600697 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
698
699 if (_rtl92ce_llt_table_init(hw) == false)
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700700 return false;
Larry Finger0c817332010-12-08 11:12:31 -0600701
702 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
703 rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
704
705 rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
706
707 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
708 wordtmp &= 0xf;
709 wordtmp |= 0xF771;
710 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
711
712 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
713 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
714 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
715
716 rtl_write_byte(rtlpriv, 0x4d0, 0x0);
717
718 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
719 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
720 DMA_BIT_MASK(32));
721 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
722 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
723 DMA_BIT_MASK(32));
724 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
725 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
726 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
727 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
728 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
729 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
730 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
731 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
732 rtl_write_dword(rtlpriv, REG_HQ_DESA,
733 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
734 DMA_BIT_MASK(32));
735 rtl_write_dword(rtlpriv, REG_RX_DESA,
736 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
737 DMA_BIT_MASK(32));
738
739 if (IS_92C_SERIAL(rtlhal->version))
740 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
741 else
742 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
743
744 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
745
746 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
747 rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
748 do {
749 retry++;
750 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
751 } while ((retry < 200) && (bytetmp & BIT(7)));
752
753 _rtl92ce_gen_refresh_led_state(hw);
754
755 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
756
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700757 return true;
Larry Finger0c817332010-12-08 11:12:31 -0600758}
759
760static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
761{
762 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
763 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500764 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600765 u8 reg_bw_opmode;
Larry Finger6c0d4982011-05-22 20:54:37 -0500766 u32 reg_prsr;
Larry Finger0c817332010-12-08 11:12:31 -0600767
768 reg_bw_opmode = BW_OPMODE_20MHZ;
Larry Finger0c817332010-12-08 11:12:31 -0600769 reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
770
771 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
772
773 rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
774
775 rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
776
777 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
778
779 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
780
781 rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
782
783 rtl_write_word(rtlpriv, REG_RL, 0x0707);
784
785 rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
786
787 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
788
789 rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
790 rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
791 rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
792 rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
793
Chaoming_Lif73b2792011-04-25 12:53:50 -0500794 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
795 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
796 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
797 else
798 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
Larry Finger0c817332010-12-08 11:12:31 -0600799
800 rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
801
802 rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
803
804 rtlpci->reg_bcn_ctrl_val = 0x1f;
805 rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
806
807 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
808
809 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
810
811 rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
812 rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
813
Chaoming_Lif73b2792011-04-25 12:53:50 -0500814 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
815 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
816 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
817 rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
818 } else {
819 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
820 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
821 }
Larry Finger0c817332010-12-08 11:12:31 -0600822
Chaoming_Lif73b2792011-04-25 12:53:50 -0500823 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
824 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
825 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
826 else
827 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
Larry Finger0c817332010-12-08 11:12:31 -0600828
829 rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
830
831 rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
832 rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
833
834 rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
835
836 rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
837
838 rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
839 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
840
841}
842
843static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
844{
845 struct rtl_priv *rtlpriv = rtl_priv(hw);
846 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
847
848 rtl_write_byte(rtlpriv, 0x34b, 0x93);
849 rtl_write_word(rtlpriv, 0x350, 0x870c);
850 rtl_write_byte(rtlpriv, 0x352, 0x1);
851
Larry Finger7ea47242011-02-19 16:28:57 -0600852 if (ppsc->support_backdoor)
Larry Finger0c817332010-12-08 11:12:31 -0600853 rtl_write_byte(rtlpriv, 0x349, 0x1b);
854 else
855 rtl_write_byte(rtlpriv, 0x349, 0x03);
856
857 rtl_write_word(rtlpriv, 0x350, 0x2718);
858 rtl_write_byte(rtlpriv, 0x352, 0x1);
859}
860
861void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
862{
863 struct rtl_priv *rtlpriv = rtl_priv(hw);
864 u8 sec_reg_value;
865
866 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
867 ("PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
868 rtlpriv->sec.pairwise_enc_algorithm,
869 rtlpriv->sec.group_enc_algorithm));
870
871 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
872 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("not open "
873 "hw encryption\n"));
874 return;
875 }
876
877 sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
878
879 if (rtlpriv->sec.use_defaultkey) {
880 sec_reg_value |= SCR_TxUseDK;
881 sec_reg_value |= SCR_RxUseDK;
882 }
883
884 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
885
886 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
887
888 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
889 ("The SECR-value %x\n", sec_reg_value));
890
891 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
892
893}
894
895int rtl92ce_hw_init(struct ieee80211_hw *hw)
896{
897 struct rtl_priv *rtlpriv = rtl_priv(hw);
898 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
899 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
900 struct rtl_phy *rtlphy = &(rtlpriv->phy);
901 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
902 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
903 static bool iqk_initialized; /* initialized to false */
904 bool rtstatus = true;
905 bool is92c;
906 int err;
907 u8 tmp_u1b;
908
909 rtlpci->being_init_adapter = true;
910 rtlpriv->intf_ops->disable_aspm(hw);
911 rtstatus = _rtl92ce_init_mac(hw);
912 if (rtstatus != true) {
913 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Init MAC failed\n"));
914 err = 1;
915 return err;
916 }
917
918 err = rtl92c_download_fw(hw);
919 if (err) {
920 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
921 ("Failed to download FW. Init HW "
922 "without FW now..\n"));
923 err = 1;
Larry Finger7ea47242011-02-19 16:28:57 -0600924 rtlhal->fw_ready = false;
Larry Finger0c817332010-12-08 11:12:31 -0600925 return err;
926 } else {
Larry Finger7ea47242011-02-19 16:28:57 -0600927 rtlhal->fw_ready = true;
Larry Finger0c817332010-12-08 11:12:31 -0600928 }
929
930 rtlhal->last_hmeboxnum = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -0500931 rtl92c_phy_mac_config(hw);
932 rtl92c_phy_bb_config(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600933 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
934 rtl92c_phy_rf_config(hw);
935 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
936 RF_CHNLBW, RFREG_OFFSET_MASK);
937 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
938 RF_CHNLBW, RFREG_OFFSET_MASK);
939 rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
940 rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
941 rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
942 _rtl92ce_hw_configure(hw);
943 rtl_cam_reset_all_entry(hw);
944 rtl92ce_enable_hw_security_config(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500945
Larry Finger0c817332010-12-08 11:12:31 -0600946 ppsc->rfpwr_state = ERFON;
Chaoming_Lif73b2792011-04-25 12:53:50 -0500947
Larry Finger0c817332010-12-08 11:12:31 -0600948 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
949 _rtl92ce_enable_aspm_back_door(hw);
950 rtlpriv->intf_ops->enable_aspm(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500951
952 rtl8192ce_bt_hw_init(hw);
953
Larry Finger0c817332010-12-08 11:12:31 -0600954 if (ppsc->rfpwr_state == ERFON) {
955 rtl92c_phy_set_rfpath_switch(hw, 1);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500956 if (iqk_initialized) {
Larry Finger0c817332010-12-08 11:12:31 -0600957 rtl92c_phy_iq_calibrate(hw, true);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500958 } else {
Larry Finger0c817332010-12-08 11:12:31 -0600959 rtl92c_phy_iq_calibrate(hw, false);
960 iqk_initialized = true;
961 }
962
963 rtl92c_dm_check_txpower_tracking(hw);
964 rtl92c_phy_lc_calibrate(hw);
965 }
966
967 is92c = IS_92C_SERIAL(rtlhal->version);
968 tmp_u1b = efuse_read_1byte(hw, 0x1FA);
969 if (!(tmp_u1b & BIT(0))) {
970 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
971 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path A\n"));
972 }
973
974 if (!(tmp_u1b & BIT(1)) && is92c) {
975 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
976 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path B\n"));
977 }
978
979 if (!(tmp_u1b & BIT(4))) {
980 tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
981 tmp_u1b &= 0x0F;
982 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
983 udelay(10);
984 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
985 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("under 1.5V\n"));
986 }
987 rtl92c_dm_init(hw);
988 rtlpci->being_init_adapter = false;
989 return err;
990}
991
992static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
993{
994 struct rtl_priv *rtlpriv = rtl_priv(hw);
995 struct rtl_phy *rtlphy = &(rtlpriv->phy);
996 enum version_8192c version = VERSION_UNKNOWN;
997 u32 value32;
998
999 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1000 if (value32 & TRP_VAUX_EN) {
1001 version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
1002 VERSION_A_CHIP_88C;
1003 } else {
1004 version = (value32 & TYPE_ID) ? VERSION_B_CHIP_92C :
1005 VERSION_B_CHIP_88C;
1006 }
1007
1008 switch (version) {
1009 case VERSION_B_CHIP_92C:
1010 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1011 ("Chip Version ID: VERSION_B_CHIP_92C.\n"));
1012 break;
1013 case VERSION_B_CHIP_88C:
1014 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1015 ("Chip Version ID: VERSION_B_CHIP_88C.\n"));
1016 break;
1017 case VERSION_A_CHIP_92C:
1018 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1019 ("Chip Version ID: VERSION_A_CHIP_92C.\n"));
1020 break;
1021 case VERSION_A_CHIP_88C:
1022 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1023 ("Chip Version ID: VERSION_A_CHIP_88C.\n"));
1024 break;
1025 default:
1026 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1027 ("Chip Version ID: Unknown. Bug?\n"));
1028 break;
1029 }
1030
1031 switch (version & 0x3) {
1032 case CHIP_88C:
1033 rtlphy->rf_type = RF_1T1R;
1034 break;
1035 case CHIP_92C:
1036 rtlphy->rf_type = RF_2T2R;
1037 break;
1038 case CHIP_92C_1T2R:
1039 rtlphy->rf_type = RF_1T2R;
1040 break;
1041 default:
1042 rtlphy->rf_type = RF_1T1R;
1043 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1044 ("ERROR RF_Type is set!!"));
1045 break;
1046 }
1047
1048 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1049 ("Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
1050 "RF_2T2R" : "RF_1T1R"));
1051
1052 return version;
1053}
1054
1055static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
1056 enum nl80211_iftype type)
1057{
1058 struct rtl_priv *rtlpriv = rtl_priv(hw);
1059 u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1060 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1061 bt_msr &= 0xfc;
1062
1063 if (type == NL80211_IFTYPE_UNSPECIFIED ||
1064 type == NL80211_IFTYPE_STATION) {
1065 _rtl92ce_stop_tx_beacon(hw);
1066 _rtl92ce_enable_bcn_sub_func(hw);
1067 } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
1068 _rtl92ce_resume_tx_beacon(hw);
1069 _rtl92ce_disable_bcn_sub_func(hw);
1070 } else {
1071 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1072 ("Set HW_VAR_MEDIA_STATUS: "
1073 "No such media status(%x).\n", type));
1074 }
1075
1076 switch (type) {
1077 case NL80211_IFTYPE_UNSPECIFIED:
1078 bt_msr |= MSR_NOLINK;
1079 ledaction = LED_CTL_LINK;
1080 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1081 ("Set Network type to NO LINK!\n"));
1082 break;
1083 case NL80211_IFTYPE_ADHOC:
1084 bt_msr |= MSR_ADHOC;
1085 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1086 ("Set Network type to Ad Hoc!\n"));
1087 break;
1088 case NL80211_IFTYPE_STATION:
1089 bt_msr |= MSR_INFRA;
1090 ledaction = LED_CTL_LINK;
1091 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1092 ("Set Network type to STA!\n"));
1093 break;
1094 case NL80211_IFTYPE_AP:
1095 bt_msr |= MSR_AP;
1096 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1097 ("Set Network type to AP!\n"));
1098 break;
1099 default:
1100 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1101 ("Network type %d not support!\n", type));
1102 return 1;
1103 break;
1104
1105 }
1106
1107 rtl_write_byte(rtlpriv, (MSR), bt_msr);
1108 rtlpriv->cfg->ops->led_control(hw, ledaction);
1109 if ((bt_msr & 0xfc) == MSR_AP)
1110 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1111 else
1112 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1113 return 0;
1114}
1115
Chaoming_Lif73b2792011-04-25 12:53:50 -05001116void rtl92ce_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
Larry Finger0c817332010-12-08 11:12:31 -06001117{
1118 struct rtl_priv *rtlpriv = rtl_priv(hw);
1119 u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
Larry Finger0c817332010-12-08 11:12:31 -06001120
Chaoming_Lif73b2792011-04-25 12:53:50 -05001121 if (rtlpriv->psc.rfpwr_state != ERFON)
1122 return;
Larry Finger0c817332010-12-08 11:12:31 -06001123
Mike McCormacke10542c2011-06-20 10:47:51 +09001124 if (check_bssid) {
Larry Finger0c817332010-12-08 11:12:31 -06001125 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1126 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1127 (u8 *) (&reg_rcr));
1128 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001129 } else if (check_bssid == false) {
Larry Finger0c817332010-12-08 11:12:31 -06001130 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1131 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
1132 rtlpriv->cfg->ops->set_hw_reg(hw,
1133 HW_VAR_RCR, (u8 *) (&reg_rcr));
1134 }
Chaoming_Lif73b2792011-04-25 12:53:50 -05001135
Larry Finger0c817332010-12-08 11:12:31 -06001136}
1137
1138int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1139{
Chaoming_Lif73b2792011-04-25 12:53:50 -05001140 struct rtl_priv *rtlpriv = rtl_priv(hw);
1141
Larry Finger0c817332010-12-08 11:12:31 -06001142 if (_rtl92ce_set_media_status(hw, type))
1143 return -EOPNOTSUPP;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001144
1145 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1146 if (type != NL80211_IFTYPE_AP)
1147 rtl92ce_set_check_bssid(hw, true);
1148 } else {
1149 rtl92ce_set_check_bssid(hw, false);
1150 }
1151
Larry Finger0c817332010-12-08 11:12:31 -06001152 return 0;
1153}
1154
Chaoming_Lif73b2792011-04-25 12:53:50 -05001155/* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
Larry Finger0c817332010-12-08 11:12:31 -06001156void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
1157{
1158 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001159 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001160 switch (aci) {
1161 case AC1_BK:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001162 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
Larry Finger0c817332010-12-08 11:12:31 -06001163 break;
1164 case AC0_BE:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001165 /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
Larry Finger0c817332010-12-08 11:12:31 -06001166 break;
1167 case AC2_VI:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001168 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
Larry Finger0c817332010-12-08 11:12:31 -06001169 break;
1170 case AC3_VO:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001171 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
Larry Finger0c817332010-12-08 11:12:31 -06001172 break;
1173 default:
1174 RT_ASSERT(false, ("invalid aci: %d !\n", aci));
1175 break;
1176 }
1177}
1178
1179void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
1180{
1181 struct rtl_priv *rtlpriv = rtl_priv(hw);
1182 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1183
1184 rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1185 rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
1186 rtlpci->irq_enabled = true;
1187}
1188
1189void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
1190{
1191 struct rtl_priv *rtlpriv = rtl_priv(hw);
1192 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1193
1194 rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
1195 rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
1196 rtlpci->irq_enabled = false;
Mike McCormack2e691672011-05-31 08:48:23 +09001197 synchronize_irq(rtlpci->pdev->irq);
Larry Finger0c817332010-12-08 11:12:31 -06001198}
1199
1200static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
1201{
1202 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001203 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001204 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1205 u8 u1b_tmp;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001206 u32 u4b_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001207
1208 rtlpriv->intf_ops->enable_aspm(hw);
1209 rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1210 rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
1211 rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1212 rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
1213 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
1214 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
Larry Finger7ea47242011-02-19 16:28:57 -06001215 if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
Larry Finger0c817332010-12-08 11:12:31 -06001216 rtl92c_firmware_selfreset(hw);
1217 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
1218 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1219 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
1220 u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001221 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
1222 ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
1223 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8))) {
1224 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00F30000 |
1225 (u1b_tmp << 8));
1226 } else {
1227 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
1228 (u1b_tmp << 8));
1229 }
Larry Finger0c817332010-12-08 11:12:31 -06001230 rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
1231 rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
1232 rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
1233 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001234 if (rtlpcipriv->bt_coexist.bt_coexistence) {
1235 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
1236 u4b_tmp |= 0x03824800;
1237 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
1238 } else {
1239 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
1240 }
1241
Larry Finger0c817332010-12-08 11:12:31 -06001242 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1243 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
1244}
1245
1246void rtl92ce_card_disable(struct ieee80211_hw *hw)
1247{
1248 struct rtl_priv *rtlpriv = rtl_priv(hw);
1249 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1250 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1251 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1252 enum nl80211_iftype opmode;
1253
1254 mac->link_state = MAC80211_NOLINK;
1255 opmode = NL80211_IFTYPE_UNSPECIFIED;
1256 _rtl92ce_set_media_status(hw, opmode);
1257 if (rtlpci->driver_is_goingto_unload ||
1258 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1259 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1260 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1261 _rtl92ce_poweroff_adapter(hw);
1262}
1263
1264void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
1265 u32 *p_inta, u32 *p_intb)
1266{
1267 struct rtl_priv *rtlpriv = rtl_priv(hw);
1268 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1269
1270 *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1271 rtl_write_dword(rtlpriv, ISR, *p_inta);
1272
1273 /*
1274 * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
1275 * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
1276 */
1277}
1278
1279void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
1280{
1281
1282 struct rtl_priv *rtlpriv = rtl_priv(hw);
1283 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1284 u16 bcn_interval, atim_window;
1285
1286 bcn_interval = mac->beacon_interval;
1287 atim_window = 2; /*FIX MERGE */
1288 rtl92ce_disable_interrupt(hw);
1289 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1290 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1291 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1292 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1293 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1294 rtl_write_byte(rtlpriv, 0x606, 0x30);
1295 rtl92ce_enable_interrupt(hw);
1296}
1297
1298void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
1299{
1300 struct rtl_priv *rtlpriv = rtl_priv(hw);
1301 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1302 u16 bcn_interval = mac->beacon_interval;
1303
1304 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
1305 ("beacon_interval:%d\n", bcn_interval));
1306 rtl92ce_disable_interrupt(hw);
1307 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1308 rtl92ce_enable_interrupt(hw);
1309}
1310
1311void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
1312 u32 add_msr, u32 rm_msr)
1313{
1314 struct rtl_priv *rtlpriv = rtl_priv(hw);
1315 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1316
1317 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
1318 ("add_msr:%x, rm_msr:%x\n", add_msr, rm_msr));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001319
Larry Finger0c817332010-12-08 11:12:31 -06001320 if (add_msr)
1321 rtlpci->irq_mask[0] |= add_msr;
1322 if (rm_msr)
1323 rtlpci->irq_mask[0] &= (~rm_msr);
1324 rtl92ce_disable_interrupt(hw);
1325 rtl92ce_enable_interrupt(hw);
1326}
1327
Larry Finger0c817332010-12-08 11:12:31 -06001328static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1329 bool autoload_fail,
1330 u8 *hwinfo)
1331{
1332 struct rtl_priv *rtlpriv = rtl_priv(hw);
1333 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1334 u8 rf_path, index, tempval;
1335 u16 i;
1336
1337 for (rf_path = 0; rf_path < 2; rf_path++) {
1338 for (i = 0; i < 3; i++) {
1339 if (!autoload_fail) {
1340 rtlefuse->
1341 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1342 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
1343 rtlefuse->
1344 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1345 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
1346 i];
1347 } else {
1348 rtlefuse->
1349 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1350 EEPROM_DEFAULT_TXPOWERLEVEL;
1351 rtlefuse->
1352 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1353 EEPROM_DEFAULT_TXPOWERLEVEL;
1354 }
1355 }
1356 }
1357
1358 for (i = 0; i < 3; i++) {
1359 if (!autoload_fail)
1360 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
1361 else
1362 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
1363 rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_A][i] =
1364 (tempval & 0xf);
1365 rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_B][i] =
1366 ((tempval & 0xf0) >> 4);
1367 }
1368
1369 for (rf_path = 0; rf_path < 2; rf_path++)
1370 for (i = 0; i < 3; i++)
1371 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1372 ("RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
1373 i,
1374 rtlefuse->
1375 eeprom_chnlarea_txpwr_cck[rf_path][i]));
1376 for (rf_path = 0; rf_path < 2; rf_path++)
1377 for (i = 0; i < 3; i++)
1378 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1379 ("RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1380 rf_path, i,
1381 rtlefuse->
1382 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]));
1383 for (rf_path = 0; rf_path < 2; rf_path++)
1384 for (i = 0; i < 3; i++)
1385 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1386 ("RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
1387 rf_path, i,
1388 rtlefuse->
1389 eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
1390 [i]));
1391
1392 for (rf_path = 0; rf_path < 2; rf_path++) {
1393 for (i = 0; i < 14; i++) {
1394 index = _rtl92c_get_chnl_group((u8) i);
1395
1396 rtlefuse->txpwrlevel_cck[rf_path][i] =
1397 rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
1398 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1399 rtlefuse->
1400 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
1401
1402 if ((rtlefuse->
1403 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
1404 rtlefuse->
1405 eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][index])
1406 > 0) {
1407 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
1408 rtlefuse->
1409 eeprom_chnlarea_txpwr_ht40_1s[rf_path]
1410 [index] -
1411 rtlefuse->
1412 eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
1413 [index];
1414 } else {
1415 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
1416 }
1417 }
1418
1419 for (i = 0; i < 14; i++) {
1420 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1421 ("RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
1422 "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
1423 rtlefuse->txpwrlevel_cck[rf_path][i],
1424 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1425 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]));
1426 }
1427 }
1428
1429 for (i = 0; i < 3; i++) {
1430 if (!autoload_fail) {
1431 rtlefuse->eeprom_pwrlimit_ht40[i] =
1432 hwinfo[EEPROM_TXPWR_GROUP + i];
1433 rtlefuse->eeprom_pwrlimit_ht20[i] =
1434 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
1435 } else {
1436 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
1437 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
1438 }
1439 }
1440
1441 for (rf_path = 0; rf_path < 2; rf_path++) {
1442 for (i = 0; i < 14; i++) {
1443 index = _rtl92c_get_chnl_group((u8) i);
1444
1445 if (rf_path == RF90_PATH_A) {
1446 rtlefuse->pwrgroup_ht20[rf_path][i] =
1447 (rtlefuse->eeprom_pwrlimit_ht20[index]
1448 & 0xf);
1449 rtlefuse->pwrgroup_ht40[rf_path][i] =
1450 (rtlefuse->eeprom_pwrlimit_ht40[index]
1451 & 0xf);
1452 } else if (rf_path == RF90_PATH_B) {
1453 rtlefuse->pwrgroup_ht20[rf_path][i] =
1454 ((rtlefuse->eeprom_pwrlimit_ht20[index]
1455 & 0xf0) >> 4);
1456 rtlefuse->pwrgroup_ht40[rf_path][i] =
1457 ((rtlefuse->eeprom_pwrlimit_ht40[index]
1458 & 0xf0) >> 4);
1459 }
1460
1461 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1462 ("RF-%d pwrgroup_ht20[%d] = 0x%x\n",
1463 rf_path, i,
1464 rtlefuse->pwrgroup_ht20[rf_path][i]));
1465 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1466 ("RF-%d pwrgroup_ht40[%d] = 0x%x\n",
1467 rf_path, i,
1468 rtlefuse->pwrgroup_ht40[rf_path][i]));
1469 }
1470 }
1471
1472 for (i = 0; i < 14; i++) {
1473 index = _rtl92c_get_chnl_group((u8) i);
1474
1475 if (!autoload_fail)
1476 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
1477 else
1478 tempval = EEPROM_DEFAULT_HT20_DIFF;
1479
1480 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1481 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1482 ((tempval >> 4) & 0xF);
1483
1484 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
1485 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
1486
1487 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
1488 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
1489
1490 index = _rtl92c_get_chnl_group((u8) i);
1491
1492 if (!autoload_fail)
1493 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
1494 else
1495 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1496
1497 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
1498 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1499 ((tempval >> 4) & 0xF);
1500 }
1501
1502 rtlefuse->legacy_ht_txpowerdiff =
1503 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
1504
1505 for (i = 0; i < 14; i++)
1506 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1507 ("RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
1508 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]));
1509 for (i = 0; i < 14; i++)
1510 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1511 ("RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
1512 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]));
1513 for (i = 0; i < 14; i++)
1514 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1515 ("RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
1516 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]));
1517 for (i = 0; i < 14; i++)
1518 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1519 ("RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
1520 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]));
1521
1522 if (!autoload_fail)
1523 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
1524 else
1525 rtlefuse->eeprom_regulatory = 0;
1526 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1527 ("eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory));
1528
1529 if (!autoload_fail) {
1530 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
1531 rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
1532 } else {
1533 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
1534 rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
1535 }
1536 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1537 ("TSSI_A = 0x%x, TSSI_B = 0x%x\n",
1538 rtlefuse->eeprom_tssi[RF90_PATH_A],
1539 rtlefuse->eeprom_tssi[RF90_PATH_B]));
1540
1541 if (!autoload_fail)
1542 tempval = hwinfo[EEPROM_THERMAL_METER];
1543 else
1544 tempval = EEPROM_DEFAULT_THERMALMETER;
1545 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
1546
1547 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
Larry Finger7ea47242011-02-19 16:28:57 -06001548 rtlefuse->apk_thermalmeterignore = true;
Larry Finger0c817332010-12-08 11:12:31 -06001549
1550 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
1551 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1552 ("thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter));
1553}
1554
1555static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
1556{
1557 struct rtl_priv *rtlpriv = rtl_priv(hw);
1558 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1559 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1560 u16 i, usvalue;
1561 u8 hwinfo[HWSET_MAX_SIZE];
1562 u16 eeprom_id;
1563
1564 if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
1565 rtl_efuse_shadow_map_update(hw);
1566
1567 memcpy((void *)hwinfo,
1568 (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
1569 HWSET_MAX_SIZE);
1570 } else if (rtlefuse->epromtype == EEPROM_93C46) {
1571 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1572 ("RTL819X Not boot from eeprom, check it !!"));
1573 }
1574
Chaoming_Lif73b2792011-04-25 12:53:50 -05001575 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
Larry Finger0c817332010-12-08 11:12:31 -06001576 hwinfo, HWSET_MAX_SIZE);
1577
1578 eeprom_id = *((u16 *)&hwinfo[0]);
1579 if (eeprom_id != RTL8190_EEPROM_ID) {
1580 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1581 ("EEPROM ID(%#x) is invalid!!\n", eeprom_id));
1582 rtlefuse->autoload_failflag = true;
1583 } else {
1584 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
1585 rtlefuse->autoload_failflag = false;
1586 }
1587
Mike McCormacke10542c2011-06-20 10:47:51 +09001588 if (rtlefuse->autoload_failflag)
Larry Finger0c817332010-12-08 11:12:31 -06001589 return;
1590
1591 for (i = 0; i < 6; i += 2) {
1592 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
1593 *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1594 }
1595
1596 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1597 (MAC_FMT "\n", MAC_ARG(rtlefuse->dev_addr)));
1598
1599 _rtl92ce_read_txpower_info_from_hwpg(hw,
1600 rtlefuse->autoload_failflag,
1601 hwinfo);
1602
Chaoming_Lif73b2792011-04-25 12:53:50 -05001603 rtl8192ce_read_bt_coexist_info_from_hwpg(hw,
1604 rtlefuse->autoload_failflag,
1605 hwinfo);
1606
Larry Finger0c817332010-12-08 11:12:31 -06001607 rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
1608 rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
Larry Finger7ea47242011-02-19 16:28:57 -06001609 rtlefuse->txpwr_fromeprom = true;
Larry Finger0c817332010-12-08 11:12:31 -06001610 rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
1611
1612 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1613 ("EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid));
1614
Chaoming_Lif73b2792011-04-25 12:53:50 -05001615 /* set channel paln to world wide 13 */
1616 rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
1617
Larry Finger0c817332010-12-08 11:12:31 -06001618 if (rtlhal->oem_id == RT_CID_DEFAULT) {
1619 switch (rtlefuse->eeprom_oemid) {
1620 case EEPROM_CID_DEFAULT:
1621 if (rtlefuse->eeprom_did == 0x8176) {
1622 if ((rtlefuse->eeprom_svid == 0x103C &&
1623 rtlefuse->eeprom_smid == 0x1629))
1624 rtlhal->oem_id = RT_CID_819x_HP;
1625 else
1626 rtlhal->oem_id = RT_CID_DEFAULT;
1627 } else {
1628 rtlhal->oem_id = RT_CID_DEFAULT;
1629 }
1630 break;
1631 case EEPROM_CID_TOSHIBA:
1632 rtlhal->oem_id = RT_CID_TOSHIBA;
1633 break;
1634 case EEPROM_CID_QMI:
1635 rtlhal->oem_id = RT_CID_819x_QMI;
1636 break;
1637 case EEPROM_CID_WHQL:
1638 default:
1639 rtlhal->oem_id = RT_CID_DEFAULT;
1640 break;
1641
1642 }
1643 }
1644
1645}
1646
1647static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
1648{
1649 struct rtl_priv *rtlpriv = rtl_priv(hw);
1650 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1651 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1652
1653 switch (rtlhal->oem_id) {
1654 case RT_CID_819x_HP:
Larry Finger7ea47242011-02-19 16:28:57 -06001655 pcipriv->ledctl.led_opendrain = true;
Larry Finger0c817332010-12-08 11:12:31 -06001656 break;
1657 case RT_CID_819x_Lenovo:
1658 case RT_CID_DEFAULT:
1659 case RT_CID_TOSHIBA:
1660 case RT_CID_CCX:
1661 case RT_CID_819x_Acer:
1662 case RT_CID_WHQL:
1663 default:
1664 break;
1665 }
1666 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1667 ("RT Customized ID: 0x%02X\n", rtlhal->oem_id));
1668}
1669
1670void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
1671{
1672 struct rtl_priv *rtlpriv = rtl_priv(hw);
1673 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1674 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1675 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1676 u8 tmp_u1b;
1677
1678 rtlhal->version = _rtl92ce_read_chip_version(hw);
1679 if (get_rf_type(rtlphy) == RF_1T1R)
Larry Finger7ea47242011-02-19 16:28:57 -06001680 rtlpriv->dm.rfpath_rxenable[0] = true;
Larry Finger0c817332010-12-08 11:12:31 -06001681 else
Larry Finger7ea47242011-02-19 16:28:57 -06001682 rtlpriv->dm.rfpath_rxenable[0] =
1683 rtlpriv->dm.rfpath_rxenable[1] = true;
Larry Finger0c817332010-12-08 11:12:31 -06001684 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("VersionID = 0x%4x\n",
1685 rtlhal->version));
1686 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1687 if (tmp_u1b & BIT(4)) {
1688 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EEPROM\n"));
1689 rtlefuse->epromtype = EEPROM_93C46;
1690 } else {
1691 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EFUSE\n"));
1692 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1693 }
1694 if (tmp_u1b & BIT(5)) {
1695 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
1696 rtlefuse->autoload_failflag = false;
1697 _rtl92ce_read_adapter_info(hw);
1698 } else {
1699 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Autoload ERR!!\n"));
1700 }
Larry Finger0c817332010-12-08 11:12:31 -06001701 _rtl92ce_hal_customized_behavior(hw);
1702}
1703
Chaoming_Lif73b2792011-04-25 12:53:50 -05001704static void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw,
1705 struct ieee80211_sta *sta)
Larry Finger0c817332010-12-08 11:12:31 -06001706{
1707 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001708 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001709 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1710 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001711 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1712 u32 ratr_value;
Larry Finger0c817332010-12-08 11:12:31 -06001713 u8 ratr_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001714 u8 nmode = mac->ht_enable;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001715 u8 mimo_ps = IEEE80211_SMPS_OFF;
Larry Finger0c817332010-12-08 11:12:31 -06001716 u16 shortgi_rate;
1717 u32 tmp_ratr_value;
Larry Finger7ea47242011-02-19 16:28:57 -06001718 u8 curtxbw_40mhz = mac->bw_40;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001719 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1720 1 : 0;
1721 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1722 1 : 0;
Larry Finger0c817332010-12-08 11:12:31 -06001723 enum wireless_mode wirelessmode = mac->mode;
1724
Chaoming_Lif73b2792011-04-25 12:53:50 -05001725 if (rtlhal->current_bandtype == BAND_ON_5G)
1726 ratr_value = sta->supp_rates[1] << 4;
1727 else
1728 ratr_value = sta->supp_rates[0];
1729 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1730 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Finger0c817332010-12-08 11:12:31 -06001731 switch (wirelessmode) {
1732 case WIRELESS_MODE_B:
1733 if (ratr_value & 0x0000000c)
1734 ratr_value &= 0x0000000d;
1735 else
1736 ratr_value &= 0x0000000f;
1737 break;
1738 case WIRELESS_MODE_G:
1739 ratr_value &= 0x00000FF5;
1740 break;
1741 case WIRELESS_MODE_N_24G:
1742 case WIRELESS_MODE_N_5G:
Larry Finger7ea47242011-02-19 16:28:57 -06001743 nmode = 1;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001744 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Larry Finger0c817332010-12-08 11:12:31 -06001745 ratr_value &= 0x0007F005;
1746 } else {
1747 u32 ratr_mask;
1748
1749 if (get_rf_type(rtlphy) == RF_1T2R ||
1750 get_rf_type(rtlphy) == RF_1T1R)
1751 ratr_mask = 0x000ff005;
1752 else
1753 ratr_mask = 0x0f0ff005;
1754
1755 ratr_value &= ratr_mask;
1756 }
1757 break;
1758 default:
1759 if (rtlphy->rf_type == RF_1T2R)
1760 ratr_value &= 0x000ff0ff;
1761 else
1762 ratr_value &= 0x0f0ff0ff;
1763
1764 break;
1765 }
1766
Chaoming_Lif73b2792011-04-25 12:53:50 -05001767 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
1768 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
1769 (rtlpcipriv->bt_coexist.bt_cur_state) &&
1770 (rtlpcipriv->bt_coexist.bt_ant_isolation) &&
1771 ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ||
1772 (rtlpcipriv->bt_coexist.bt_service == BT_BUSY)))
1773 ratr_value &= 0x0fffcfc0;
1774 else
1775 ratr_value &= 0x0FFFFFFF;
Larry Finger0c817332010-12-08 11:12:31 -06001776
Chaoming_Lif73b2792011-04-25 12:53:50 -05001777 if (nmode && ((curtxbw_40mhz &&
1778 curshortgi_40mhz) || (!curtxbw_40mhz &&
1779 curshortgi_20mhz))) {
Larry Finger0c817332010-12-08 11:12:31 -06001780
1781 ratr_value |= 0x10000000;
1782 tmp_ratr_value = (ratr_value >> 12);
1783
1784 for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
1785 if ((1 << shortgi_rate) & tmp_ratr_value)
1786 break;
1787 }
1788
1789 shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
1790 (shortgi_rate << 4) | (shortgi_rate);
1791 }
1792
1793 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1794
1795 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
1796 ("%x\n", rtl_read_dword(rtlpriv, REG_ARFR0)));
1797}
1798
Chaoming_Lif73b2792011-04-25 12:53:50 -05001799static void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw,
1800 struct ieee80211_sta *sta, u8 rssi_level)
Larry Finger0c817332010-12-08 11:12:31 -06001801{
1802 struct rtl_priv *rtlpriv = rtl_priv(hw);
1803 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1804 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001805 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1806 struct rtl_sta_info *sta_entry = NULL;
1807 u32 ratr_bitmap;
Larry Finger0c817332010-12-08 11:12:31 -06001808 u8 ratr_index;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001809 u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
1810 ? 1 : 0;
1811 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1812 1 : 0;
1813 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1814 1 : 0;
1815 enum wireless_mode wirelessmode = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001816 bool shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06001817 u8 rate_mask[5];
1818 u8 macid = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001819 u8 mimo_ps = IEEE80211_SMPS_OFF;
Larry Finger0c817332010-12-08 11:12:31 -06001820
Chaoming_Lif73b2792011-04-25 12:53:50 -05001821 sta_entry = (struct rtl_sta_info *) sta->drv_priv;
1822 wirelessmode = sta_entry->wireless_mode;
1823 if (mac->opmode == NL80211_IFTYPE_STATION)
1824 curtxbw_40mhz = mac->bw_40;
1825 else if (mac->opmode == NL80211_IFTYPE_AP ||
1826 mac->opmode == NL80211_IFTYPE_ADHOC)
1827 macid = sta->aid + 1;
1828
1829 if (rtlhal->current_bandtype == BAND_ON_5G)
1830 ratr_bitmap = sta->supp_rates[1] << 4;
1831 else
1832 ratr_bitmap = sta->supp_rates[0];
1833 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1834 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Finger0c817332010-12-08 11:12:31 -06001835 switch (wirelessmode) {
1836 case WIRELESS_MODE_B:
1837 ratr_index = RATR_INX_WIRELESS_B;
1838 if (ratr_bitmap & 0x0000000c)
1839 ratr_bitmap &= 0x0000000d;
1840 else
1841 ratr_bitmap &= 0x0000000f;
1842 break;
1843 case WIRELESS_MODE_G:
1844 ratr_index = RATR_INX_WIRELESS_GB;
1845
1846 if (rssi_level == 1)
1847 ratr_bitmap &= 0x00000f00;
1848 else if (rssi_level == 2)
1849 ratr_bitmap &= 0x00000ff0;
1850 else
1851 ratr_bitmap &= 0x00000ff5;
1852 break;
1853 case WIRELESS_MODE_A:
1854 ratr_index = RATR_INX_WIRELESS_A;
1855 ratr_bitmap &= 0x00000ff0;
1856 break;
1857 case WIRELESS_MODE_N_24G:
1858 case WIRELESS_MODE_N_5G:
1859 ratr_index = RATR_INX_WIRELESS_NGB;
1860
Chaoming_Lif73b2792011-04-25 12:53:50 -05001861 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Larry Finger0c817332010-12-08 11:12:31 -06001862 if (rssi_level == 1)
1863 ratr_bitmap &= 0x00070000;
1864 else if (rssi_level == 2)
1865 ratr_bitmap &= 0x0007f000;
1866 else
1867 ratr_bitmap &= 0x0007f005;
1868 } else {
1869 if (rtlphy->rf_type == RF_1T2R ||
1870 rtlphy->rf_type == RF_1T1R) {
Larry Finger7ea47242011-02-19 16:28:57 -06001871 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06001872 if (rssi_level == 1)
1873 ratr_bitmap &= 0x000f0000;
1874 else if (rssi_level == 2)
1875 ratr_bitmap &= 0x000ff000;
1876 else
1877 ratr_bitmap &= 0x000ff015;
1878 } else {
1879 if (rssi_level == 1)
1880 ratr_bitmap &= 0x000f0000;
1881 else if (rssi_level == 2)
1882 ratr_bitmap &= 0x000ff000;
1883 else
1884 ratr_bitmap &= 0x000ff005;
1885 }
1886 } else {
Larry Finger7ea47242011-02-19 16:28:57 -06001887 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06001888 if (rssi_level == 1)
1889 ratr_bitmap &= 0x0f0f0000;
1890 else if (rssi_level == 2)
1891 ratr_bitmap &= 0x0f0ff000;
1892 else
1893 ratr_bitmap &= 0x0f0ff015;
1894 } else {
1895 if (rssi_level == 1)
1896 ratr_bitmap &= 0x0f0f0000;
1897 else if (rssi_level == 2)
1898 ratr_bitmap &= 0x0f0ff000;
1899 else
1900 ratr_bitmap &= 0x0f0ff005;
1901 }
1902 }
1903 }
1904
Larry Finger7ea47242011-02-19 16:28:57 -06001905 if ((curtxbw_40mhz && curshortgi_40mhz) ||
1906 (!curtxbw_40mhz && curshortgi_20mhz)) {
Larry Finger0c817332010-12-08 11:12:31 -06001907
1908 if (macid == 0)
Larry Finger7ea47242011-02-19 16:28:57 -06001909 shortgi = true;
Larry Finger0c817332010-12-08 11:12:31 -06001910 else if (macid == 1)
Larry Finger7ea47242011-02-19 16:28:57 -06001911 shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06001912 }
1913 break;
1914 default:
1915 ratr_index = RATR_INX_WIRELESS_NGB;
1916
1917 if (rtlphy->rf_type == RF_1T2R)
1918 ratr_bitmap &= 0x000ff0ff;
1919 else
1920 ratr_bitmap &= 0x0f0ff0ff;
1921 break;
1922 }
1923 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
1924 ("ratr_bitmap :%x\n", ratr_bitmap));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001925 *(u32 *)&rate_mask = EF4BYTE((ratr_bitmap & 0x0fffffff) |
1926 (ratr_index << 28));
Larry Finger7ea47242011-02-19 16:28:57 -06001927 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
Larry Finger0c817332010-12-08 11:12:31 -06001928 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, ("Rate_index:%x, "
1929 "ratr_val:%x, %x:%x:%x:%x:%x\n",
1930 ratr_index, ratr_bitmap,
1931 rate_mask[0], rate_mask[1],
1932 rate_mask[2], rate_mask[3],
1933 rate_mask[4]));
1934 rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001935
1936 if (macid != 0)
1937 sta_entry->ratr_index = ratr_index;
1938}
1939
1940void rtl92ce_update_hal_rate_tbl(struct ieee80211_hw *hw,
1941 struct ieee80211_sta *sta, u8 rssi_level)
1942{
1943 struct rtl_priv *rtlpriv = rtl_priv(hw);
1944
1945 if (rtlpriv->dm.useramask)
1946 rtl92ce_update_hal_rate_mask(hw, sta, rssi_level);
1947 else
1948 rtl92ce_update_hal_rate_table(hw, sta);
Larry Finger0c817332010-12-08 11:12:31 -06001949}
1950
1951void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
1952{
1953 struct rtl_priv *rtlpriv = rtl_priv(hw);
1954 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1955 u16 sifs_timer;
1956
1957 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
1958 (u8 *)&mac->slot_time);
1959 if (!mac->ht_enable)
1960 sifs_timer = 0x0a0a;
1961 else
1962 sifs_timer = 0x1010;
1963 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
1964}
1965
Chaoming_Lif73b2792011-04-25 12:53:50 -05001966bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
Larry Finger0c817332010-12-08 11:12:31 -06001967{
1968 struct rtl_priv *rtlpriv = rtl_priv(hw);
1969 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1970 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Larry Finger6c0d4982011-05-22 20:54:37 -05001971 enum rf_pwrstate e_rfpowerstate_toset;
Larry Finger0c817332010-12-08 11:12:31 -06001972 u8 u1tmp;
Larry Finger7ea47242011-02-19 16:28:57 -06001973 bool actuallyset = false;
Larry Finger0c817332010-12-08 11:12:31 -06001974 unsigned long flag;
1975
Chaoming_Lif73b2792011-04-25 12:53:50 -05001976 if (rtlpci->being_init_adapter)
Larry Finger0c817332010-12-08 11:12:31 -06001977 return false;
1978
Larry Finger7ea47242011-02-19 16:28:57 -06001979 if (ppsc->swrf_processing)
Larry Finger0c817332010-12-08 11:12:31 -06001980 return false;
1981
1982 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
1983 if (ppsc->rfchange_inprogress) {
1984 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
1985 return false;
1986 } else {
1987 ppsc->rfchange_inprogress = true;
1988 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
1989 }
1990
Larry Finger0c817332010-12-08 11:12:31 -06001991 rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
1992 REG_MAC_PINMUX_CFG)&~(BIT(3)));
1993
1994 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
1995 e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
1996
Mike McCormacke10542c2011-06-20 10:47:51 +09001997 if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
Larry Finger0c817332010-12-08 11:12:31 -06001998 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
1999 ("GPIOChangeRF - HW Radio ON, RF ON\n"));
2000
2001 e_rfpowerstate_toset = ERFON;
Larry Finger7ea47242011-02-19 16:28:57 -06002002 ppsc->hwradiooff = false;
2003 actuallyset = true;
2004 } else if ((ppsc->hwradiooff == false)
Larry Finger0c817332010-12-08 11:12:31 -06002005 && (e_rfpowerstate_toset == ERFOFF)) {
2006 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2007 ("GPIOChangeRF - HW Radio OFF, RF OFF\n"));
2008
2009 e_rfpowerstate_toset = ERFOFF;
Larry Finger7ea47242011-02-19 16:28:57 -06002010 ppsc->hwradiooff = true;
2011 actuallyset = true;
Larry Finger0c817332010-12-08 11:12:31 -06002012 }
2013
Larry Finger7ea47242011-02-19 16:28:57 -06002014 if (actuallyset) {
Larry Finger0c817332010-12-08 11:12:31 -06002015 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2016 ppsc->rfchange_inprogress = false;
2017 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2018 } else {
Chaoming_Lif73b2792011-04-25 12:53:50 -05002019 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2020 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2021
Larry Finger0c817332010-12-08 11:12:31 -06002022 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2023 ppsc->rfchange_inprogress = false;
2024 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2025 }
2026
2027 *valid = 1;
Larry Finger7ea47242011-02-19 16:28:57 -06002028 return !ppsc->hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06002029
2030}
2031
2032void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
2033 u8 *p_macaddr, bool is_group, u8 enc_algo,
2034 bool is_wepkey, bool clear_all)
2035{
2036 struct rtl_priv *rtlpriv = rtl_priv(hw);
2037 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2038 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2039 u8 *macaddr = p_macaddr;
2040 u32 entry_id = 0;
2041 bool is_pairwise = false;
2042
2043 static u8 cam_const_addr[4][6] = {
2044 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2045 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2046 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2047 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2048 };
2049 static u8 cam_const_broad[] = {
2050 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2051 };
2052
2053 if (clear_all) {
2054 u8 idx = 0;
2055 u8 cam_offset = 0;
2056 u8 clear_number = 5;
2057
2058 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("clear_all\n"));
2059
2060 for (idx = 0; idx < clear_number; idx++) {
2061 rtl_cam_mark_invalid(hw, cam_offset + idx);
2062 rtl_cam_empty_entry(hw, cam_offset + idx);
2063
2064 if (idx < 5) {
2065 memset(rtlpriv->sec.key_buf[idx], 0,
2066 MAX_KEY_LEN);
2067 rtlpriv->sec.key_len[idx] = 0;
2068 }
2069 }
2070
2071 } else {
2072 switch (enc_algo) {
2073 case WEP40_ENCRYPTION:
2074 enc_algo = CAM_WEP40;
2075 break;
2076 case WEP104_ENCRYPTION:
2077 enc_algo = CAM_WEP104;
2078 break;
2079 case TKIP_ENCRYPTION:
2080 enc_algo = CAM_TKIP;
2081 break;
2082 case AESCCMP_ENCRYPTION:
2083 enc_algo = CAM_AES;
2084 break;
2085 default:
2086 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
2087 "not process\n"));
2088 enc_algo = CAM_TKIP;
2089 break;
2090 }
2091
2092 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2093 macaddr = cam_const_addr[key_index];
2094 entry_id = key_index;
2095 } else {
2096 if (is_group) {
2097 macaddr = cam_const_broad;
2098 entry_id = key_index;
2099 } else {
Chaoming_Lif73b2792011-04-25 12:53:50 -05002100 if (mac->opmode == NL80211_IFTYPE_AP) {
2101 entry_id = rtl_cam_get_free_entry(hw,
2102 p_macaddr);
2103 if (entry_id >= TOTAL_CAM_ENTRY) {
2104 RT_TRACE(rtlpriv, COMP_SEC,
2105 DBG_EMERG,
2106 ("Can not find free hw"
2107 " security cam entry\n"));
2108 return;
2109 }
2110 } else {
2111 entry_id = CAM_PAIRWISE_KEY_POSITION;
2112 }
2113
Larry Finger0c817332010-12-08 11:12:31 -06002114 key_index = PAIRWISE_KEYIDX;
Larry Finger0c817332010-12-08 11:12:31 -06002115 is_pairwise = true;
2116 }
2117 }
2118
2119 if (rtlpriv->sec.key_len[key_index] == 0) {
2120 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Chaoming_Lif73b2792011-04-25 12:53:50 -05002121 ("delete one entry, entry_id is %d\n",
2122 entry_id));
2123 if (mac->opmode == NL80211_IFTYPE_AP)
2124 rtl_cam_del_entry(hw, p_macaddr);
Larry Finger0c817332010-12-08 11:12:31 -06002125 rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2126 } else {
2127 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
2128 ("The insert KEY length is %d\n",
2129 rtlpriv->sec.key_len[PAIRWISE_KEYIDX]));
2130 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
2131 ("The insert KEY is %x %x\n",
2132 rtlpriv->sec.key_buf[0][0],
2133 rtlpriv->sec.key_buf[0][1]));
2134
2135 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2136 ("add one entry\n"));
2137 if (is_pairwise) {
2138 RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
2139 "Pairwiase Key content :",
2140 rtlpriv->sec.pairwise_key,
2141 rtlpriv->sec.
2142 key_len[PAIRWISE_KEYIDX]);
2143
2144 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2145 ("set Pairwiase key\n"));
2146
2147 rtl_cam_add_one_entry(hw, macaddr, key_index,
2148 entry_id, enc_algo,
2149 CAM_CONFIG_NO_USEDK,
2150 rtlpriv->sec.
2151 key_buf[key_index]);
2152 } else {
2153 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2154 ("set group key\n"));
2155
2156 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2157 rtl_cam_add_one_entry(hw,
2158 rtlefuse->dev_addr,
2159 PAIRWISE_KEYIDX,
2160 CAM_PAIRWISE_KEY_POSITION,
2161 enc_algo,
2162 CAM_CONFIG_NO_USEDK,
2163 rtlpriv->sec.key_buf
2164 [entry_id]);
2165 }
2166
2167 rtl_cam_add_one_entry(hw, macaddr, key_index,
2168 entry_id, enc_algo,
2169 CAM_CONFIG_NO_USEDK,
2170 rtlpriv->sec.key_buf[entry_id]);
2171 }
2172
2173 }
2174 }
2175}
Chaoming_Lif73b2792011-04-25 12:53:50 -05002176
Larry Fingerd3bb1422011-04-25 13:23:20 -05002177static void rtl8192ce_bt_var_init(struct ieee80211_hw *hw)
Chaoming_Lif73b2792011-04-25 12:53:50 -05002178{
2179 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2180
2181 rtlpcipriv->bt_coexist.bt_coexistence =
2182 rtlpcipriv->bt_coexist.eeprom_bt_coexist;
2183 rtlpcipriv->bt_coexist.bt_ant_num =
2184 rtlpcipriv->bt_coexist.eeprom_bt_ant_num;
2185 rtlpcipriv->bt_coexist.bt_coexist_type =
2186 rtlpcipriv->bt_coexist.eeprom_bt_type;
2187
2188 if (rtlpcipriv->bt_coexist.reg_bt_iso == 2)
2189 rtlpcipriv->bt_coexist.bt_ant_isolation =
2190 rtlpcipriv->bt_coexist.eeprom_bt_ant_isolation;
2191 else
2192 rtlpcipriv->bt_coexist.bt_ant_isolation =
2193 rtlpcipriv->bt_coexist.reg_bt_iso;
2194
2195 rtlpcipriv->bt_coexist.bt_radio_shared_type =
2196 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared;
2197
2198 if (rtlpcipriv->bt_coexist.bt_coexistence) {
2199
2200 if (rtlpcipriv->bt_coexist.reg_bt_sco == 1)
2201 rtlpcipriv->bt_coexist.bt_service = BT_OTHER_ACTION;
2202 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 2)
2203 rtlpcipriv->bt_coexist.bt_service = BT_SCO;
2204 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 4)
2205 rtlpcipriv->bt_coexist.bt_service = BT_BUSY;
2206 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 5)
2207 rtlpcipriv->bt_coexist.bt_service = BT_OTHERBUSY;
2208 else
2209 rtlpcipriv->bt_coexist.bt_service = BT_IDLE;
2210
2211 rtlpcipriv->bt_coexist.bt_edca_ul = 0;
2212 rtlpcipriv->bt_coexist.bt_edca_dl = 0;
2213 rtlpcipriv->bt_coexist.bt_rssi_state = 0xff;
2214 }
2215}
2216
2217void rtl8192ce_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2218 bool auto_load_fail, u8 *hwinfo)
2219{
2220 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2221 u8 value;
2222
2223 if (!auto_load_fail) {
2224 rtlpcipriv->bt_coexist.eeprom_bt_coexist =
2225 ((hwinfo[RF_OPTION1] & 0xe0) >> 5);
2226 value = hwinfo[RF_OPTION4];
2227 rtlpcipriv->bt_coexist.eeprom_bt_type = ((value & 0xe) >> 1);
2228 rtlpcipriv->bt_coexist.eeprom_bt_ant_num = (value & 0x1);
2229 rtlpcipriv->bt_coexist.eeprom_bt_ant_isolation =
2230 ((value & 0x10) >> 4);
2231 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared =
2232 ((value & 0x20) >> 5);
2233 } else {
2234 rtlpcipriv->bt_coexist.eeprom_bt_coexist = 0;
2235 rtlpcipriv->bt_coexist.eeprom_bt_type = BT_2WIRE;
2236 rtlpcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
2237 rtlpcipriv->bt_coexist.eeprom_bt_ant_isolation = 0;
2238 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
2239 }
2240
2241 rtl8192ce_bt_var_init(hw);
2242}
2243
2244void rtl8192ce_bt_reg_init(struct ieee80211_hw *hw)
2245{
2246 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2247
2248 /* 0:Low, 1:High, 2:From Efuse. */
2249 rtlpcipriv->bt_coexist.reg_bt_iso = 2;
2250 /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2251 rtlpcipriv->bt_coexist.reg_bt_sco = 3;
2252 /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2253 rtlpcipriv->bt_coexist.reg_bt_sco = 0;
2254}
2255
2256
2257void rtl8192ce_bt_hw_init(struct ieee80211_hw *hw)
2258{
2259 struct rtl_priv *rtlpriv = rtl_priv(hw);
2260 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2261 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2262
2263 u8 u1_tmp;
2264
2265 if (rtlpcipriv->bt_coexist.bt_coexistence &&
2266 ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
2267 rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8)) {
2268
2269 if (rtlpcipriv->bt_coexist.bt_ant_isolation)
2270 rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
2271
2272 u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
2273 BIT_OFFSET_LEN_MASK_32(0, 1);
2274 u1_tmp = u1_tmp |
2275 ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
2276 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
2277 ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ?
2278 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
2279 rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
2280
2281 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
2282 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
2283 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
2284
2285 /* Config to 1T1R. */
2286 if (rtlphy->rf_type == RF_1T1R) {
2287 u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
2288 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2289 rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
2290
2291 u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
2292 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2293 rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
2294 }
2295 }
2296}
2297
2298void rtl92ce_suspend(struct ieee80211_hw *hw)
2299{
2300}
2301
2302void rtl92ce_resume(struct ieee80211_hw *hw)
2303{
2304}