blob: 809648d28f522a7901d59ccf51bd7ef78a067297 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Fingera8d76062012-01-07 20:46:42 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Larry Finger0c817332010-12-08 11:12:31 -060014 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
16 *
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
21 *
22 * Larry Finger <Larry.Finger@lwfinger.net>
23 *
24 *****************************************************************************/
25
26#ifndef __RTL_WIFI_H__
27#define __RTL_WIFI_H__
28
Larry Fingerd273bb22012-01-27 13:59:25 -060029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Larry Finger0c817332010-12-08 11:12:31 -060031#include <linux/sched.h>
32#include <linux/firmware.h>
Larry Finger0c817332010-12-08 11:12:31 -060033#include <linux/etherdevice.h>
David S. Millerb08cd662011-02-24 22:50:30 -080034#include <linux/vmalloc.h>
Larry Finger62e63972011-02-11 14:27:46 -060035#include <linux/usb.h>
Larry Finger0c817332010-12-08 11:12:31 -060036#include <net/mac80211.h>
Larry Fingerb0302ab2012-01-30 09:54:49 -060037#include <linux/completion.h>
Larry Finger0c817332010-12-08 11:12:31 -060038#include "debug.h"
39
Larry Fingerf3355dd2014-03-04 16:53:47 -060040#define MASKBYTE0 0xff
41#define MASKBYTE1 0xff00
42#define MASKBYTE2 0xff0000
43#define MASKBYTE3 0xff000000
44#define MASKHWORD 0xffff0000
45#define MASKLWORD 0x0000ffff
46#define MASKDWORD 0xffffffff
47#define MASK12BITS 0xfff
48#define MASKH4BITS 0xf0000000
49#define MASKOFDM_D 0xffc00000
50#define MASKCCK 0x3f3f3f3f
51
52#define MASK4BITS 0x0f
53#define MASK20BITS 0xfffff
54#define RFREG_OFFSET_MASK 0xfffff
55
Larry Finger25b13db2014-03-04 16:53:48 -060056#define MASKBYTE0 0xff
57#define MASKBYTE1 0xff00
58#define MASKBYTE2 0xff0000
59#define MASKBYTE3 0xff000000
60#define MASKHWORD 0xffff0000
61#define MASKLWORD 0x0000ffff
62#define MASKDWORD 0xffffffff
63#define MASK12BITS 0xfff
64#define MASKH4BITS 0xf0000000
65#define MASKOFDM_D 0xffc00000
66#define MASKCCK 0x3f3f3f3f
67
68#define MASK4BITS 0x0f
69#define MASK20BITS 0xfffff
70#define RFREG_OFFSET_MASK 0xfffff
71
Larry Finger0c817332010-12-08 11:12:31 -060072#define RF_CHANGE_BY_INIT 0
73#define RF_CHANGE_BY_IPS BIT(28)
74#define RF_CHANGE_BY_PS BIT(29)
75#define RF_CHANGE_BY_HW BIT(30)
76#define RF_CHANGE_BY_SW BIT(31)
77
78#define IQK_ADDA_REG_NUM 16
79#define IQK_MAC_REG_NUM 4
Larry Fingeraa45a672014-02-28 15:16:43 -060080#define IQK_THRESHOLD 8
Larry Finger0c817332010-12-08 11:12:31 -060081
82#define MAX_KEY_LEN 61
83#define KEY_BUF_SIZE 5
84
85/* QoS related. */
86/*aci: 0x00 Best Effort*/
87/*aci: 0x01 Background*/
88/*aci: 0x10 Video*/
89/*aci: 0x11 Voice*/
90/*Max: define total number.*/
91#define AC0_BE 0
92#define AC1_BK 1
93#define AC2_VI 2
94#define AC3_VO 3
95#define AC_MAX 4
96#define QOS_QUEUE_NUM 4
97#define RTL_MAC80211_NUM_QUEUE 5
Larry Fingerff6ff962011-11-17 12:14:43 -060098#define REALTEK_USB_VENQT_MAX_BUF_SIZE 254
Larry Finger30899cc2012-03-19 15:44:31 -050099#define RTL_USB_MAX_RX_COUNT 100
Larry Finger0c817332010-12-08 11:12:31 -0600100#define QBSS_LOAD_SIZE 5
101#define MAX_WMMELE_LENGTH 64
102
Chaoming_Li3dad6182011-04-25 12:52:49 -0500103#define TOTAL_CAM_ENTRY 32
104
Larry Finger0c817332010-12-08 11:12:31 -0600105/*slot time for 11g. */
106#define RTL_SLOT_TIME_9 9
107#define RTL_SLOT_TIME_20 20
108
Mark Cave-Ayland0c5d63f2013-11-02 14:28:35 -0500109/*related to tcp/ip. */
Larry Finger0c817332010-12-08 11:12:31 -0600110#define SNAP_SIZE 6
111#define PROTOC_TYPE_SIZE 2
112
113/*related with 802.11 frame*/
114#define MAC80211_3ADDR_LEN 24
115#define MAC80211_4ADDR_LEN 30
116
Larry Fingere97b7752011-02-19 16:29:07 -0600117#define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600118#define CHANNEL_MAX_NUMBER_2G 14
Larry Finger0a44b222016-02-11 10:53:12 -0600119#define CHANNEL_MAX_NUMBER_5G 49 /* Please refer to
Larry Fingerf3355dd2014-03-04 16:53:47 -0600120 *"phy_GetChnlGroup8812A" and
121 * "Hal_ReadTxPowerInfo8812A"
122 */
123#define CHANNEL_MAX_NUMBER_5G_80M 7
Larry Fingere97b7752011-02-19 16:29:07 -0600124#define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
125#define MAX_PG_GROUP 13
126#define CHANNEL_GROUP_MAX_2G 3
127#define CHANNEL_GROUP_IDX_5GL 3
128#define CHANNEL_GROUP_IDX_5GM 6
129#define CHANNEL_GROUP_IDX_5GH 9
130#define CHANNEL_GROUP_MAX_5G 9
131#define CHANNEL_MAX_NUMBER_2G 14
132#define AVG_THERMAL_NUM 8
Larry Fingere6deaf82013-03-24 22:06:55 -0500133#define AVG_THERMAL_NUM_88E 4
Larry Fingeraa45a672014-02-28 15:16:43 -0600134#define AVG_THERMAL_NUM_8723BE 4
Chaoming_Li3dad6182011-04-25 12:52:49 -0500135#define MAX_TID_COUNT 9
Larry Fingere97b7752011-02-19 16:29:07 -0600136
137/* for early mode */
Chaoming_Li3dad6182011-04-25 12:52:49 -0500138#define FCS_LEN 4
Larry Fingere97b7752011-02-19 16:29:07 -0600139#define EM_HDR_LEN 8
Larry Finger26634c42013-03-24 22:06:33 -0500140
Larry Finger0529c6b2014-09-26 16:40:24 -0500141enum rtl8192c_h2c_cmd {
142 H2C_AP_OFFLOAD = 0,
143 H2C_SETPWRMODE = 1,
144 H2C_JOINBSSRPT = 2,
145 H2C_RSVDPAGE = 3,
146 H2C_RSSI_REPORT = 5,
147 H2C_RA_MASK = 6,
148 H2C_MACID_PS_MODE = 7,
149 H2C_P2P_PS_OFFLOAD = 8,
150 H2C_MAC_MODE_SEL = 9,
151 H2C_PWRM = 15,
152 H2C_P2P_PS_CTW_CMD = 24,
153 MAX_H2CCMD
154};
155
Larry Fingere6deaf82013-03-24 22:06:55 -0500156#define MAX_TX_COUNT 4
Larry Finger21e4b072014-09-22 09:39:26 -0500157#define MAX_REGULATION_NUM 4
158#define MAX_RF_PATH_NUM 4
159#define MAX_RATE_SECTION_NUM 6
Larry Fingerd5e58252017-02-03 11:35:15 -0600160#define MAX_2_4G_BANDWIDTH_NUM 4
161#define MAX_5G_BANDWIDTH_NUM 4
Larry Fingere6deaf82013-03-24 22:06:55 -0500162#define MAX_RF_PATH 4
163#define MAX_CHNL_GROUP_24G 6
164#define MAX_CHNL_GROUP_5G 14
165
Larry Finger2cddad32014-02-28 15:16:46 -0600166#define TX_PWR_BY_RATE_NUM_BAND 2
167#define TX_PWR_BY_RATE_NUM_RF 4
168#define TX_PWR_BY_RATE_NUM_SECTION 12
169#define MAX_BASE_NUM_IN_PHY_REG_PG_24G 6
170#define MAX_BASE_NUM_IN_PHY_REG_PG_5G 5
171
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -0500172#define BUFDESC_SEG_NUM 1 /* 0:2 seg, 1: 4 seg, 2: 8 seg */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600173
174#define DEL_SW_IDX_SZ 30
175#define BAND_NUM 3
176
Larry Finger38506ec2014-09-22 09:39:19 -0500177/* For now, it's just for 8192ee
178 * but not OK yet, keep it 0
179 */
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -0500180#define RTL8192EE_SEG_NUM BUFDESC_SEG_NUM
Larry Finger38506ec2014-09-22 09:39:19 -0500181
Larry Finger2cddad32014-02-28 15:16:46 -0600182enum rf_tx_num {
183 RF_1TX = 0,
184 RF_2TX,
185 RF_MAX_TX_NUM,
186 RF_TX_NUM_NONIMPLEMENT,
187};
188
Larry Fingered364ab2014-09-04 16:03:46 -0500189#define PACKET_NORMAL 0
190#define PACKET_DHCP 1
191#define PACKET_ARP 2
192#define PACKET_EAPOL 3
193
Larry Fingerf7953b22014-09-22 09:39:20 -0500194#define MAX_SUPPORT_WOL_PATTERN_NUM 16
195#define RSVD_WOL_PATTERN_NUM 1
196#define WKFMCAM_ADDR_NUM 6
197#define WKFMCAM_SIZE 24
198
199#define MAX_WOL_BIT_MASK_SIZE 16
200/* MIN LEN keeps 13 here */
201#define MIN_WOL_PATTERN_SIZE 13
202#define MAX_WOL_PATTERN_SIZE 128
203
204#define WAKE_ON_MAGIC_PACKET BIT(0)
205#define WAKE_ON_PATTERN_MATCH BIT(1)
206
207#define WOL_REASON_PTK_UPDATE BIT(0)
208#define WOL_REASON_GTK_UPDATE BIT(1)
209#define WOL_REASON_DISASSOC BIT(2)
210#define WOL_REASON_DEAUTH BIT(3)
211#define WOL_REASON_AP_LOST BIT(4)
212#define WOL_REASON_MAGIC_PKT BIT(5)
213#define WOL_REASON_UNICAST_PKT BIT(6)
214#define WOL_REASON_PATTERN_PKT BIT(7)
215#define WOL_REASON_RTD3_SSID_MATCH BIT(8)
216#define WOL_REASON_REALWOW_V2_WAKEUPPKT BIT(9)
217#define WOL_REASON_REALWOW_V2_ACKLOST BIT(10)
218
Larry Fingere41c5132015-08-03 15:56:11 -0500219struct rtlwifi_firmware_header {
220 __le16 signature;
221 u8 category;
222 u8 function;
223 __le16 version;
224 u8 subversion;
225 u8 rsvd1;
226 u8 month;
227 u8 date;
228 u8 hour;
229 u8 minute;
230 __le16 ramcodeSize;
231 __le16 rsvd2;
232 __le32 svnindex;
233 __le32 rsvd3;
234 __le32 rsvd4;
235 __le32 rsvd5;
236};
237
Larry Fingere6deaf82013-03-24 22:06:55 -0500238struct txpower_info_2g {
239 u8 index_cck_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
240 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
241 /*If only one tx, only BW20 and OFDM are used.*/
242 u8 cck_diff[MAX_RF_PATH][MAX_TX_COUNT];
243 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
244 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
245 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingeraa45a672014-02-28 15:16:43 -0600246 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
247 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500248};
249
250struct txpower_info_5g {
251 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_5G];
252 /*If only one tx, only BW20, OFDM, BW80 and BW160 are used.*/
253 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
254 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
255 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -0600256 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
257 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500258};
259
Larry Finger2cddad32014-02-28 15:16:46 -0600260enum rate_section {
261 CCK = 0,
262 OFDM,
263 HT_MCS0_MCS7,
264 HT_MCS8_MCS15,
265 VHT_1SSMCS0_1SSMCS9,
266 VHT_2SSMCS0_2SSMCS9,
267};
268
Larry Finger0c817332010-12-08 11:12:31 -0600269enum intf_type {
270 INTF_PCI = 0,
271 INTF_USB = 1,
272};
273
274enum radio_path {
275 RF90_PATH_A = 0,
276 RF90_PATH_B = 1,
277 RF90_PATH_C = 2,
278 RF90_PATH_D = 3,
279};
280
Larry Finger21e4b072014-09-22 09:39:26 -0500281enum regulation_txpwr_lmt {
282 TXPWR_LMT_FCC = 0,
283 TXPWR_LMT_MKK = 1,
284 TXPWR_LMT_ETSI = 2,
285 TXPWR_LMT_WW = 3,
286
287 TXPWR_LMT_MAX_REGULATION_NUM = 4
288};
289
Larry Finger0c817332010-12-08 11:12:31 -0600290enum rt_eeprom_type {
291 EEPROM_93C46,
292 EEPROM_93C56,
293 EEPROM_BOOT_EFUSE,
294};
295
Thomas Huehn36323f82012-07-23 21:33:42 +0200296enum ttl_status {
Larry Finger0c817332010-12-08 11:12:31 -0600297 RTL_STATUS_INTERFACE_START = 0,
298};
299
300enum hardware_type {
301 HARDWARE_TYPE_RTL8192E,
302 HARDWARE_TYPE_RTL8192U,
303 HARDWARE_TYPE_RTL8192SE,
304 HARDWARE_TYPE_RTL8192SU,
305 HARDWARE_TYPE_RTL8192CE,
306 HARDWARE_TYPE_RTL8192CU,
307 HARDWARE_TYPE_RTL8192DE,
308 HARDWARE_TYPE_RTL8192DU,
Larry Finger2461c7d2012-08-31 15:39:01 -0500309 HARDWARE_TYPE_RTL8723AE,
George18d30062011-02-19 16:29:02 -0600310 HARDWARE_TYPE_RTL8723U,
Larry Finger5c691772013-03-24 22:06:56 -0500311 HARDWARE_TYPE_RTL8188EE,
Larry Fingered364ab2014-09-04 16:03:46 -0500312 HARDWARE_TYPE_RTL8723BE,
313 HARDWARE_TYPE_RTL8192EE,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600314 HARDWARE_TYPE_RTL8821AE,
315 HARDWARE_TYPE_RTL8812AE,
Ping-Ke Shih58438d92017-07-02 13:12:37 -0500316 HARDWARE_TYPE_RTL8822BE,
Larry Finger0c817332010-12-08 11:12:31 -0600317
Larry Fingere97b7752011-02-19 16:29:07 -0600318 /* keep it last */
Larry Finger0c817332010-12-08 11:12:31 -0600319 HARDWARE_TYPE_NUM
320};
321
Ping-Ke Shih58438d92017-07-02 13:12:37 -0500322#define RTL_HW_TYPE(rtlpriv) (rtl_hal((struct rtl_priv *)rtlpriv)->hw_type)
323#define IS_NEW_GENERATION_IC(rtlpriv) \
324 (RTL_HW_TYPE(rtlpriv) >= HARDWARE_TYPE_RTL8192EE)
325#define IS_HARDWARE_TYPE_8192CE(rtlpriv) \
326 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192CE)
327#define IS_HARDWARE_TYPE_8812(rtlpriv) \
328 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8812AE)
329#define IS_HARDWARE_TYPE_8821(rtlpriv) \
330 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8821AE)
331#define IS_HARDWARE_TYPE_8723A(rtlpriv) \
332 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723AE)
333#define IS_HARDWARE_TYPE_8723B(rtlpriv) \
334 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723BE)
335#define IS_HARDWARE_TYPE_8192E(rtlpriv) \
336 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192EE)
337#define IS_HARDWARE_TYPE_8822B(rtlpriv) \
338 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8822BE)
Larry Finger62e63972011-02-11 14:27:46 -0600339
Larry Finger5c99f042014-09-26 16:40:25 -0500340#define RX_HAL_IS_CCK_RATE(rxmcs) \
Larry Fingere0e776a2014-12-18 03:05:36 -0600341 ((rxmcs) == DESC_RATE1M || \
342 (rxmcs) == DESC_RATE2M || \
343 (rxmcs) == DESC_RATE5_5M || \
344 (rxmcs) == DESC_RATE11M)
Larry Finger2cddad32014-02-28 15:16:46 -0600345
Larry Finger0c817332010-12-08 11:12:31 -0600346enum scan_operation_backup_opt {
347 SCAN_OPT_BACKUP = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600348 SCAN_OPT_BACKUP_BAND0 = 0,
349 SCAN_OPT_BACKUP_BAND1,
Larry Finger0c817332010-12-08 11:12:31 -0600350 SCAN_OPT_RESTORE,
351 SCAN_OPT_MAX
352};
353
354/*RF state.*/
355enum rf_pwrstate {
356 ERFON,
357 ERFSLEEP,
358 ERFOFF
359};
360
361struct bb_reg_def {
362 u32 rfintfs;
363 u32 rfintfi;
364 u32 rfintfo;
365 u32 rfintfe;
366 u32 rf3wire_offset;
367 u32 rflssi_select;
368 u32 rftxgain_stage;
369 u32 rfhssi_para1;
370 u32 rfhssi_para2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500371 u32 rfsw_ctrl;
Larry Finger0c817332010-12-08 11:12:31 -0600372 u32 rfagc_control1;
373 u32 rfagc_control2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500374 u32 rfrxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600375 u32 rfrx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500376 u32 rftxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600377 u32 rftx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500378 u32 rf_rb; /* rflssi_readback */
379 u32 rf_rbpi; /* rflssi_readbackpi */
Larry Finger0c817332010-12-08 11:12:31 -0600380};
381
382enum io_type {
383 IO_CMD_PAUSE_DM_BY_SCAN = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600384 IO_CMD_PAUSE_BAND0_DM_BY_SCAN = 0,
385 IO_CMD_PAUSE_BAND1_DM_BY_SCAN = 1,
386 IO_CMD_RESUME_DM_BY_SCAN = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600387};
388
389enum hw_variables {
Larry Finger8334ffd2016-09-24 11:57:19 -0500390 HW_VAR_ETHER_ADDR = 0x0,
391 HW_VAR_MULTICAST_REG = 0x1,
392 HW_VAR_BASIC_RATE = 0x2,
393 HW_VAR_BSSID = 0x3,
394 HW_VAR_MEDIA_STATUS= 0x4,
395 HW_VAR_SECURITY_CONF= 0x5,
396 HW_VAR_BEACON_INTERVAL = 0x6,
397 HW_VAR_ATIM_WINDOW = 0x7,
398 HW_VAR_LISTEN_INTERVAL = 0x8,
399 HW_VAR_CS_COUNTER = 0x9,
400 HW_VAR_DEFAULTKEY0 = 0xa,
401 HW_VAR_DEFAULTKEY1 = 0xb,
402 HW_VAR_DEFAULTKEY2 = 0xc,
403 HW_VAR_DEFAULTKEY3 = 0xd,
404 HW_VAR_SIFS = 0xe,
405 HW_VAR_R2T_SIFS = 0xf,
406 HW_VAR_DIFS = 0x10,
407 HW_VAR_EIFS = 0x11,
408 HW_VAR_SLOT_TIME = 0x12,
409 HW_VAR_ACK_PREAMBLE = 0x13,
410 HW_VAR_CW_CONFIG = 0x14,
411 HW_VAR_CW_VALUES = 0x15,
412 HW_VAR_RATE_FALLBACK_CONTROL= 0x16,
413 HW_VAR_CONTENTION_WINDOW = 0x17,
414 HW_VAR_RETRY_COUNT = 0x18,
415 HW_VAR_TR_SWITCH = 0x19,
416 HW_VAR_COMMAND = 0x1a,
417 HW_VAR_WPA_CONFIG = 0x1b,
418 HW_VAR_AMPDU_MIN_SPACE = 0x1c,
419 HW_VAR_SHORTGI_DENSITY = 0x1d,
420 HW_VAR_AMPDU_FACTOR = 0x1e,
421 HW_VAR_MCS_RATE_AVAILABLE = 0x1f,
422 HW_VAR_AC_PARAM = 0x20,
423 HW_VAR_ACM_CTRL = 0x21,
424 HW_VAR_DIS_Req_Qsize = 0x22,
425 HW_VAR_CCX_CHNL_LOAD = 0x23,
426 HW_VAR_CCX_NOISE_HISTOGRAM = 0x24,
427 HW_VAR_CCX_CLM_NHM = 0x25,
428 HW_VAR_TxOPLimit = 0x26,
429 HW_VAR_TURBO_MODE = 0x27,
430 HW_VAR_RF_STATE = 0x28,
431 HW_VAR_RF_OFF_BY_HW = 0x29,
432 HW_VAR_BUS_SPEED = 0x2a,
433 HW_VAR_SET_DEV_POWER = 0x2b,
Larry Finger0c817332010-12-08 11:12:31 -0600434
Larry Finger8334ffd2016-09-24 11:57:19 -0500435 HW_VAR_RCR = 0x2c,
436 HW_VAR_RATR_0 = 0x2d,
437 HW_VAR_RRSR = 0x2e,
438 HW_VAR_CPU_RST = 0x2f,
439 HW_VAR_CHECK_BSSID = 0x30,
440 HW_VAR_LBK_MODE = 0x31,
441 HW_VAR_AES_11N_FIX = 0x32,
442 HW_VAR_USB_RX_AGGR = 0x33,
443 HW_VAR_USER_CONTROL_TURBO_MODE = 0x34,
444 HW_VAR_RETRY_LIMIT = 0x35,
445 HW_VAR_INIT_TX_RATE = 0x36,
446 HW_VAR_TX_RATE_REG = 0x37,
447 HW_VAR_EFUSE_USAGE = 0x38,
448 HW_VAR_EFUSE_BYTES = 0x39,
449 HW_VAR_AUTOLOAD_STATUS = 0x3a,
450 HW_VAR_RF_2R_DISABLE = 0x3b,
451 HW_VAR_SET_RPWM = 0x3c,
452 HW_VAR_H2C_FW_PWRMODE = 0x3d,
453 HW_VAR_H2C_FW_JOINBSSRPT = 0x3e,
454 HW_VAR_H2C_FW_MEDIASTATUSRPT = 0x3f,
455 HW_VAR_H2C_FW_P2P_PS_OFFLOAD = 0x40,
456 HW_VAR_FW_PSMODE_STATUS = 0x41,
457 HW_VAR_INIT_RTS_RATE = 0x42,
458 HW_VAR_RESUME_CLK_ON = 0x43,
459 HW_VAR_FW_LPS_ACTION = 0x44,
460 HW_VAR_1X1_RECV_COMBINE = 0x45,
461 HW_VAR_STOP_SEND_BEACON = 0x46,
462 HW_VAR_TSF_TIMER = 0x47,
463 HW_VAR_IO_CMD = 0x48,
Larry Finger0c817332010-12-08 11:12:31 -0600464
Larry Finger8334ffd2016-09-24 11:57:19 -0500465 HW_VAR_RF_RECOVERY = 0x49,
466 HW_VAR_H2C_FW_UPDATE_GTK = 0x4a,
467 HW_VAR_WF_MASK = 0x4b,
468 HW_VAR_WF_CRC = 0x4c,
469 HW_VAR_WF_IS_MAC_ADDR = 0x4d,
470 HW_VAR_H2C_FW_OFFLOAD = 0x4e,
471 HW_VAR_RESET_WFCRC = 0x4f,
Larry Finger0c817332010-12-08 11:12:31 -0600472
Larry Finger8334ffd2016-09-24 11:57:19 -0500473 HW_VAR_HANDLE_FW_C2H = 0x50,
474 HW_VAR_DL_FW_RSVD_PAGE = 0x51,
475 HW_VAR_AID = 0x52,
476 HW_VAR_HW_SEQ_ENABLE = 0x53,
477 HW_VAR_CORRECT_TSF = 0x54,
478 HW_VAR_BCN_VALID = 0x55,
479 HW_VAR_FWLPS_RF_ON = 0x56,
480 HW_VAR_DUAL_TSF_RST = 0x57,
481 HW_VAR_SWITCH_EPHY_WoWLAN = 0x58,
482 HW_VAR_INT_MIGRATION = 0x59,
483 HW_VAR_INT_AC = 0x5a,
484 HW_VAR_RF_TIMING = 0x5b,
Larry Finger0c817332010-12-08 11:12:31 -0600485
Larry Finger8334ffd2016-09-24 11:57:19 -0500486 HAL_DEF_WOWLAN = 0x5c,
487 HW_VAR_MRC = 0x5d,
488 HW_VAR_KEEP_ALIVE = 0x5e,
489 HW_VAR_NAV_UPPER = 0x5f,
Larry Finger0c817332010-12-08 11:12:31 -0600490
Larry Finger8334ffd2016-09-24 11:57:19 -0500491 HW_VAR_MGT_FILTER = 0x60,
492 HW_VAR_CTRL_FILTER = 0x61,
493 HW_VAR_DATA_FILTER = 0x62,
Larry Finger0c817332010-12-08 11:12:31 -0600494};
495
Larry Fingered364ab2014-09-04 16:03:46 -0500496enum rt_media_status {
Larry Finger0c817332010-12-08 11:12:31 -0600497 RT_MEDIA_DISCONNECT = 0,
498 RT_MEDIA_CONNECT = 1
499};
500
501enum rt_oem_id {
502 RT_CID_DEFAULT = 0,
503 RT_CID_8187_ALPHA0 = 1,
504 RT_CID_8187_SERCOMM_PS = 2,
505 RT_CID_8187_HW_LED = 3,
506 RT_CID_8187_NETGEAR = 4,
507 RT_CID_WHQL = 5,
Larry Finger2cddad32014-02-28 15:16:46 -0600508 RT_CID_819X_CAMEO = 6,
509 RT_CID_819X_RUNTOP = 7,
510 RT_CID_819X_SENAO = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600511 RT_CID_TOSHIBA = 9,
Larry Finger2cddad32014-02-28 15:16:46 -0600512 RT_CID_819X_NETCORE = 10,
513 RT_CID_NETTRONIX = 11,
Larry Finger0c817332010-12-08 11:12:31 -0600514 RT_CID_DLINK = 12,
515 RT_CID_PRONET = 13,
516 RT_CID_COREGA = 14,
Larry Finger2cddad32014-02-28 15:16:46 -0600517 RT_CID_819X_ALPHA = 15,
518 RT_CID_819X_SITECOM = 16,
Larry Finger0c817332010-12-08 11:12:31 -0600519 RT_CID_CCX = 17,
Larry Finger2cddad32014-02-28 15:16:46 -0600520 RT_CID_819X_LENOVO = 18,
521 RT_CID_819X_QMI = 19,
522 RT_CID_819X_EDIMAX_BELKIN = 20,
523 RT_CID_819X_SERCOMM_BELKIN = 21,
524 RT_CID_819X_CAMEO1 = 22,
525 RT_CID_819X_MSI = 23,
526 RT_CID_819X_ACER = 24,
527 RT_CID_819X_HP = 27,
528 RT_CID_819X_CLEVO = 28,
529 RT_CID_819X_ARCADYAN_BELKIN = 29,
530 RT_CID_819X_SAMSUNG = 30,
531 RT_CID_819X_WNC_COREGA = 31,
532 RT_CID_819X_FOXCOON = 32,
533 RT_CID_819X_DELL = 33,
534 RT_CID_819X_PRONETS = 34,
535 RT_CID_819X_EDIMAX_ASUS = 35,
Larry Finger0f015452012-10-25 13:46:46 -0500536 RT_CID_NETGEAR = 36,
537 RT_CID_PLANEX = 37,
538 RT_CID_CC_C = 38,
Larry Finger0c817332010-12-08 11:12:31 -0600539};
540
541enum hw_descs {
542 HW_DESC_OWN,
543 HW_DESC_RXOWN,
544 HW_DESC_TX_NEXTDESC_ADDR,
545 HW_DESC_TXBUFF_ADDR,
546 HW_DESC_RXBUFF_ADDR,
547 HW_DESC_RXPKT_LEN,
548 HW_DESC_RXERO,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600549 HW_DESC_RX_PREPARE,
Larry Finger0c817332010-12-08 11:12:31 -0600550};
551
552enum prime_sc {
553 PRIME_CHNL_OFFSET_DONT_CARE = 0,
554 PRIME_CHNL_OFFSET_LOWER = 1,
555 PRIME_CHNL_OFFSET_UPPER = 2,
556};
557
558enum rf_type {
559 RF_1T1R = 0,
560 RF_1T2R = 1,
561 RF_2T2R = 2,
Larry Fingere97b7752011-02-19 16:29:07 -0600562 RF_2T2R_GREEN = 3,
Larry Finger0c817332010-12-08 11:12:31 -0600563};
564
565enum ht_channel_width {
566 HT_CHANNEL_WIDTH_20 = 0,
567 HT_CHANNEL_WIDTH_20_40 = 1,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600568 HT_CHANNEL_WIDTH_80 = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600569};
570
571/* Ref: 802.11i sepc D10.0 7.3.2.25.1
572Cipher Suites Encryption Algorithms */
573enum rt_enc_alg {
574 NO_ENCRYPTION = 0,
575 WEP40_ENCRYPTION = 1,
576 TKIP_ENCRYPTION = 2,
577 RSERVED_ENCRYPTION = 3,
578 AESCCMP_ENCRYPTION = 4,
579 WEP104_ENCRYPTION = 5,
Larry Finger2461c7d2012-08-31 15:39:01 -0500580 AESCMAC_ENCRYPTION = 6, /*IEEE802.11w */
Larry Finger0c817332010-12-08 11:12:31 -0600581};
582
583enum rtl_hal_state {
584 _HAL_STATE_STOP = 0,
585 _HAL_STATE_START = 1,
586};
587
Ping-Ke Shih6ec9dfb2017-07-02 13:12:35 -0500588enum rtl_desc_rate {
Larry Fingere0e776a2014-12-18 03:05:36 -0600589 DESC_RATE1M = 0x00,
590 DESC_RATE2M = 0x01,
591 DESC_RATE5_5M = 0x02,
592 DESC_RATE11M = 0x03,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500593
Larry Fingere0e776a2014-12-18 03:05:36 -0600594 DESC_RATE6M = 0x04,
595 DESC_RATE9M = 0x05,
596 DESC_RATE12M = 0x06,
597 DESC_RATE18M = 0x07,
598 DESC_RATE24M = 0x08,
599 DESC_RATE36M = 0x09,
600 DESC_RATE48M = 0x0a,
601 DESC_RATE54M = 0x0b,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500602
Larry Fingere0e776a2014-12-18 03:05:36 -0600603 DESC_RATEMCS0 = 0x0c,
604 DESC_RATEMCS1 = 0x0d,
605 DESC_RATEMCS2 = 0x0e,
606 DESC_RATEMCS3 = 0x0f,
607 DESC_RATEMCS4 = 0x10,
608 DESC_RATEMCS5 = 0x11,
609 DESC_RATEMCS6 = 0x12,
610 DESC_RATEMCS7 = 0x13,
611 DESC_RATEMCS8 = 0x14,
612 DESC_RATEMCS9 = 0x15,
613 DESC_RATEMCS10 = 0x16,
614 DESC_RATEMCS11 = 0x17,
615 DESC_RATEMCS12 = 0x18,
616 DESC_RATEMCS13 = 0x19,
617 DESC_RATEMCS14 = 0x1a,
618 DESC_RATEMCS15 = 0x1b,
619 DESC_RATEMCS15_SG = 0x1c,
620 DESC_RATEMCS32 = 0x20,
Larry Finger5a0791d2014-12-18 03:05:37 -0600621
622 DESC_RATEVHT1SS_MCS0 = 0x2c,
623 DESC_RATEVHT1SS_MCS1 = 0x2d,
624 DESC_RATEVHT1SS_MCS2 = 0x2e,
625 DESC_RATEVHT1SS_MCS3 = 0x2f,
626 DESC_RATEVHT1SS_MCS4 = 0x30,
627 DESC_RATEVHT1SS_MCS5 = 0x31,
628 DESC_RATEVHT1SS_MCS6 = 0x32,
629 DESC_RATEVHT1SS_MCS7 = 0x33,
630 DESC_RATEVHT1SS_MCS8 = 0x34,
631 DESC_RATEVHT1SS_MCS9 = 0x35,
632 DESC_RATEVHT2SS_MCS0 = 0x36,
633 DESC_RATEVHT2SS_MCS1 = 0x37,
634 DESC_RATEVHT2SS_MCS2 = 0x38,
635 DESC_RATEVHT2SS_MCS3 = 0x39,
636 DESC_RATEVHT2SS_MCS4 = 0x3a,
637 DESC_RATEVHT2SS_MCS5 = 0x3b,
638 DESC_RATEVHT2SS_MCS6 = 0x3c,
639 DESC_RATEVHT2SS_MCS7 = 0x3d,
640 DESC_RATEVHT2SS_MCS8 = 0x3e,
641 DESC_RATEVHT2SS_MCS9 = 0x3f,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500642};
643
Larry Finger0c817332010-12-08 11:12:31 -0600644enum rtl_var_map {
645 /*reg map */
646 SYS_ISO_CTRL = 0,
647 SYS_FUNC_EN,
648 SYS_CLK,
649 MAC_RCR_AM,
650 MAC_RCR_AB,
651 MAC_RCR_ACRC32,
652 MAC_RCR_ACF,
653 MAC_RCR_AAP,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600654 MAC_HIMR,
655 MAC_HIMRE,
656 MAC_HSISR,
Larry Finger0c817332010-12-08 11:12:31 -0600657
658 /*efuse map */
659 EFUSE_TEST,
660 EFUSE_CTRL,
661 EFUSE_CLK,
662 EFUSE_CLK_CTRL,
663 EFUSE_PWC_EV12V,
664 EFUSE_FEN_ELDR,
665 EFUSE_LOADER_CLK_EN,
666 EFUSE_ANA8M,
667 EFUSE_HWSET_MAX_SIZE,
George18d30062011-02-19 16:29:02 -0600668 EFUSE_MAX_SECTION_MAP,
669 EFUSE_REAL_CONTENT_SIZE,
Chaoming Li5c079d82011-10-12 15:59:09 -0500670 EFUSE_OOB_PROTECT_BYTES_LEN,
Larry Finger26634c42013-03-24 22:06:33 -0500671 EFUSE_ACCESS,
Larry Finger0c817332010-12-08 11:12:31 -0600672
673 /*CAM map */
674 RWCAM,
675 WCAMI,
676 RCAMO,
677 CAMDBG,
678 SECR,
679 SEC_CAM_NONE,
680 SEC_CAM_WEP40,
681 SEC_CAM_TKIP,
682 SEC_CAM_AES,
683 SEC_CAM_WEP104,
684
685 /*IMR map */
686 RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
687 RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
688 RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
689 RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
690 RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
691 RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
692 RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
693 RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
694 RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
695 RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
696 RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
697 RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
698 RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
699 RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
700 RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
701 RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
702 RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
703 RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
Larry Fingere6deaf82013-03-24 22:06:55 -0500704 RTL_IMR_BCNINT, /*Beacon DMA Interrupt 0 */
Larry Finger0c817332010-12-08 11:12:31 -0600705 RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
706 RTL_IMR_RDU, /*Receive Descriptor Unavailable */
707 RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
708 RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
709 RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
Larry Fingere97b7752011-02-19 16:29:07 -0600710 RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600711 RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
712 RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
713 RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
714 RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
715 RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
716 RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
717 RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
718 RTL_IMR_ROK, /*Receive DMA OK Interrupt */
Larry Finger38506ec2014-09-22 09:39:19 -0500719 RTL_IMR_HSISR_IND, /*HSISR Interrupt*/
Larry Fingere6deaf82013-03-24 22:06:55 -0500720 RTL_IBSS_INT_MASKS, /*(RTL_IMR_BCNINT | RTL_IMR_TBDOK |
Larry Fingere97b7752011-02-19 16:29:07 -0600721 * RTL_IMR_TBDER) */
Larry Finger0f015452012-10-25 13:46:46 -0500722 RTL_IMR_C2HCMD, /*fw interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600723
724 /*CCK Rates, TxHT = 0 */
725 RTL_RC_CCK_RATE1M,
726 RTL_RC_CCK_RATE2M,
727 RTL_RC_CCK_RATE5_5M,
728 RTL_RC_CCK_RATE11M,
729
730 /*OFDM Rates, TxHT = 0 */
731 RTL_RC_OFDM_RATE6M,
732 RTL_RC_OFDM_RATE9M,
733 RTL_RC_OFDM_RATE12M,
734 RTL_RC_OFDM_RATE18M,
735 RTL_RC_OFDM_RATE24M,
736 RTL_RC_OFDM_RATE36M,
737 RTL_RC_OFDM_RATE48M,
738 RTL_RC_OFDM_RATE54M,
739
740 RTL_RC_HT_RATEMCS7,
741 RTL_RC_HT_RATEMCS15,
742
Larry Finger9afa2e42014-09-22 09:39:21 -0500743 RTL_RC_VHT_RATE_1SS_MCS7,
744 RTL_RC_VHT_RATE_1SS_MCS8,
745 RTL_RC_VHT_RATE_1SS_MCS9,
746 RTL_RC_VHT_RATE_2SS_MCS7,
747 RTL_RC_VHT_RATE_2SS_MCS8,
748 RTL_RC_VHT_RATE_2SS_MCS9,
749
Larry Finger0c817332010-12-08 11:12:31 -0600750 /*keep it last */
751 RTL_VAR_MAP_MAX,
752};
753
754/*Firmware PS mode for control LPS.*/
755enum _fw_ps_mode {
756 FW_PS_ACTIVE_MODE = 0,
757 FW_PS_MIN_MODE = 1,
758 FW_PS_MAX_MODE = 2,
759 FW_PS_DTIM_MODE = 3,
760 FW_PS_VOIP_MODE = 4,
761 FW_PS_UAPSD_WMM_MODE = 5,
762 FW_PS_UAPSD_MODE = 6,
763 FW_PS_IBSS_MODE = 7,
764 FW_PS_WWLAN_MODE = 8,
765 FW_PS_PM_Radio_Off = 9,
766 FW_PS_PM_Card_Disable = 10,
767};
768
769enum rt_psmode {
770 EACTIVE, /*Active/Continuous access. */
771 EMAXPS, /*Max power save mode. */
772 EFASTPS, /*Fast power save mode. */
773 EAUTOPS, /*Auto power save mode. */
774};
775
776/*LED related.*/
777enum led_ctl_mode {
778 LED_CTL_POWER_ON = 1,
779 LED_CTL_LINK = 2,
780 LED_CTL_NO_LINK = 3,
781 LED_CTL_TX = 4,
782 LED_CTL_RX = 5,
783 LED_CTL_SITE_SURVEY = 6,
784 LED_CTL_POWER_OFF = 7,
785 LED_CTL_START_TO_LINK = 8,
786 LED_CTL_START_WPS = 9,
787 LED_CTL_STOP_WPS = 10,
788};
789
790enum rtl_led_pin {
791 LED_PIN_GPIO0,
792 LED_PIN_LED0,
793 LED_PIN_LED1,
794 LED_PIN_LED2
795};
796
797/*QoS related.*/
798/*acm implementation method.*/
799enum acm_method {
800 eAcmWay0_SwAndHw = 0,
801 eAcmWay1_HW = 1,
Larry Finger2cddad32014-02-28 15:16:46 -0600802 EACMWAY2_SW = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600803};
804
Larry Fingere97b7752011-02-19 16:29:07 -0600805enum macphy_mode {
806 SINGLEMAC_SINGLEPHY = 0,
807 DUALMAC_DUALPHY,
808 DUALMAC_SINGLEPHY,
809};
810
811enum band_type {
812 BAND_ON_2_4G = 0,
813 BAND_ON_5G,
814 BAND_ON_BOTH,
815 BANDMAX
816};
817
Larry Finger0c817332010-12-08 11:12:31 -0600818/*aci/aifsn Field.
819Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
820union aci_aifsn {
821 u8 char_data;
822
823 struct {
824 u8 aifsn:4;
825 u8 acm:1;
826 u8 aci:2;
827 u8 reserved:1;
828 } f; /* Field */
829};
830
831/*mlme related.*/
832enum wireless_mode {
833 WIRELESS_MODE_UNKNOWN = 0x00,
834 WIRELESS_MODE_A = 0x01,
835 WIRELESS_MODE_B = 0x02,
836 WIRELESS_MODE_G = 0x04,
837 WIRELESS_MODE_AUTO = 0x08,
838 WIRELESS_MODE_N_24G = 0x10,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600839 WIRELESS_MODE_N_5G = 0x20,
840 WIRELESS_MODE_AC_5G = 0x40,
Larry Finger21e4b072014-09-22 09:39:26 -0500841 WIRELESS_MODE_AC_24G = 0x80,
842 WIRELESS_MODE_AC_ONLY = 0x100,
843 WIRELESS_MODE_MAX = 0x800
Larry Finger0c817332010-12-08 11:12:31 -0600844};
845
George18d30062011-02-19 16:29:02 -0600846#define IS_WIRELESS_MODE_A(wirelessmode) \
847 (wirelessmode == WIRELESS_MODE_A)
848#define IS_WIRELESS_MODE_B(wirelessmode) \
849 (wirelessmode == WIRELESS_MODE_B)
850#define IS_WIRELESS_MODE_G(wirelessmode) \
851 (wirelessmode == WIRELESS_MODE_G)
852#define IS_WIRELESS_MODE_N_24G(wirelessmode) \
853 (wirelessmode == WIRELESS_MODE_N_24G)
854#define IS_WIRELESS_MODE_N_5G(wirelessmode) \
855 (wirelessmode == WIRELESS_MODE_N_5G)
856
Larry Finger0c817332010-12-08 11:12:31 -0600857enum ratr_table_mode {
858 RATR_INX_WIRELESS_NGB = 0,
859 RATR_INX_WIRELESS_NG = 1,
860 RATR_INX_WIRELESS_NB = 2,
861 RATR_INX_WIRELESS_N = 3,
862 RATR_INX_WIRELESS_GB = 4,
863 RATR_INX_WIRELESS_G = 5,
864 RATR_INX_WIRELESS_B = 6,
865 RATR_INX_WIRELESS_MC = 7,
866 RATR_INX_WIRELESS_A = 8,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600867 RATR_INX_WIRELESS_AC_5N = 8,
868 RATR_INX_WIRELESS_AC_24N = 9,
Larry Finger0c817332010-12-08 11:12:31 -0600869};
870
871enum rtl_link_state {
872 MAC80211_NOLINK = 0,
873 MAC80211_LINKING = 1,
874 MAC80211_LINKED = 2,
875 MAC80211_LINKED_SCANNING = 3,
876};
877
878enum act_category {
879 ACT_CAT_QOS = 1,
880 ACT_CAT_DLS = 2,
881 ACT_CAT_BA = 3,
882 ACT_CAT_HT = 7,
883 ACT_CAT_WMM = 17,
884};
885
886enum ba_action {
887 ACT_ADDBAREQ = 0,
888 ACT_ADDBARSP = 1,
889 ACT_DELBA = 2,
890};
891
Larry Finger0f015452012-10-25 13:46:46 -0500892enum rt_polarity_ctl {
893 RT_POLARITY_LOW_ACT = 0,
894 RT_POLARITY_HIGH_ACT = 1,
895};
896
Larry Finger21e4b072014-09-22 09:39:26 -0500897/* After 8188E, we use V2 reason define. 88C/8723A use V1 reason. */
898enum fw_wow_reason_v2 {
899 FW_WOW_V2_PTK_UPDATE_EVENT = 0x01,
900 FW_WOW_V2_GTK_UPDATE_EVENT = 0x02,
901 FW_WOW_V2_DISASSOC_EVENT = 0x04,
902 FW_WOW_V2_DEAUTH_EVENT = 0x08,
903 FW_WOW_V2_FW_DISCONNECT_EVENT = 0x10,
904 FW_WOW_V2_MAGIC_PKT_EVENT = 0x21,
905 FW_WOW_V2_UNICAST_PKT_EVENT = 0x22,
906 FW_WOW_V2_PATTERN_PKT_EVENT = 0x23,
907 FW_WOW_V2_RTD3_SSID_MATCH_EVENT = 0x24,
908 FW_WOW_V2_REALWOW_V2_WAKEUPPKT = 0x30,
909 FW_WOW_V2_REALWOW_V2_ACKLOST = 0x31,
910 FW_WOW_V2_REASON_MAX = 0xff,
911};
912
Larry Fingerf7953b22014-09-22 09:39:20 -0500913enum wolpattern_type {
914 UNICAST_PATTERN = 0,
915 MULTICAST_PATTERN = 1,
916 BROADCAST_PATTERN = 2,
917 DONT_CARE_DA = 3,
918 UNKNOWN_TYPE = 4,
919};
920
Ping-Ke Shih7fe1fe752017-02-06 21:30:05 -0600921enum package_type {
922 PACKAGE_DEFAULT,
923 PACKAGE_QFN68,
924 PACKAGE_TFBGA90,
925 PACKAGE_TFBGA80,
926 PACKAGE_TFBGA79
927};
928
Larry Finger0c817332010-12-08 11:12:31 -0600929struct octet_string {
930 u8 *octet;
931 u16 length;
932};
933
934struct rtl_hdr_3addr {
935 __le16 frame_ctl;
936 __le16 duration_id;
937 u8 addr1[ETH_ALEN];
938 u8 addr2[ETH_ALEN];
939 u8 addr3[ETH_ALEN];
940 __le16 seq_ctl;
941 u8 payload[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500942} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600943
944struct rtl_info_element {
945 u8 id;
946 u8 len;
947 u8 data[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500948} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600949
950struct rtl_probe_rsp {
951 struct rtl_hdr_3addr header;
952 u32 time_stamp[2];
953 __le16 beacon_interval;
954 __le16 capability;
955 /*SSID, supported rates, FH params, DS params,
956 CF params, IBSS params, TIM (if beacon), RSN */
957 struct rtl_info_element info_element[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500958} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600959
960/*LED related.*/
961/*ledpin Identify how to implement this SW led.*/
962struct rtl_led {
963 void *hw;
964 enum rtl_led_pin ledpin;
Larry Finger7ea47242011-02-19 16:28:57 -0600965 bool ledon;
Larry Finger0c817332010-12-08 11:12:31 -0600966};
967
968struct rtl_led_ctl {
Larry Finger7ea47242011-02-19 16:28:57 -0600969 bool led_opendrain;
Larry Finger0c817332010-12-08 11:12:31 -0600970 struct rtl_led sw_led0;
971 struct rtl_led sw_led1;
972};
973
974struct rtl_qos_parameters {
975 __le16 cw_min;
976 __le16 cw_max;
977 u8 aifs;
978 u8 flag;
979 __le16 tx_op;
John W. Linvillee1374782010-12-16 09:20:16 -0500980} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600981
982struct rt_smooth_data {
983 u32 elements[100]; /*array to store values */
984 u32 index; /*index to current array to store */
985 u32 total_num; /*num of valid elements */
986 u32 total_val; /*sum of valid elements */
987};
988
989struct false_alarm_statistics {
990 u32 cnt_parity_fail;
991 u32 cnt_rate_illegal;
992 u32 cnt_crc8_fail;
993 u32 cnt_mcs_fail;
Larry Fingere97b7752011-02-19 16:29:07 -0600994 u32 cnt_fast_fsync_fail;
995 u32 cnt_sb_search_fail;
Larry Finger0c817332010-12-08 11:12:31 -0600996 u32 cnt_ofdm_fail;
997 u32 cnt_cck_fail;
998 u32 cnt_all;
Larry Finger26634c42013-03-24 22:06:33 -0500999 u32 cnt_ofdm_cca;
1000 u32 cnt_cck_cca;
1001 u32 cnt_cca_all;
1002 u32 cnt_bw_usc;
1003 u32 cnt_bw_lsc;
Larry Finger0c817332010-12-08 11:12:31 -06001004};
1005
1006struct init_gain {
1007 u8 xaagccore1;
1008 u8 xbagccore1;
1009 u8 xcagccore1;
1010 u8 xdagccore1;
1011 u8 cca;
1012
1013};
1014
1015struct wireless_stats {
1016 unsigned long txbytesunicast;
1017 unsigned long txbytesmulticast;
1018 unsigned long txbytesbroadcast;
1019 unsigned long rxbytesunicast;
1020
1021 long rx_snr_db[4];
1022 /*Correct smoothed ss in Dbm, only used
1023 in driver to report real power now. */
1024 long recv_signal_power;
1025 long signal_quality;
1026 long last_sigstrength_inpercent;
1027
1028 u32 rssi_calculate_cnt;
Larry Fingerf3a97e92014-09-22 09:39:24 -05001029 u32 pwdb_all_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001030
1031 /*Transformed, in dbm. Beautified signal
1032 strength for UI, not correct. */
1033 long signal_strength;
1034
1035 u8 rx_rssi_percentage[4];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001036 u8 rx_evm_dbm[4];
Larry Finger0c817332010-12-08 11:12:31 -06001037 u8 rx_evm_percentage[2];
1038
Larry Fingerf3355dd2014-03-04 16:53:47 -06001039 u16 rx_cfo_short[4];
1040 u16 rx_cfo_tail[4];
1041
Larry Finger0c817332010-12-08 11:12:31 -06001042 struct rt_smooth_data ui_rssi;
1043 struct rt_smooth_data ui_link_quality;
1044};
1045
1046struct rate_adaptive {
1047 u8 rate_adaptive_disabled;
1048 u8 ratr_state;
1049 u16 reserve;
1050
1051 u32 high_rssi_thresh_for_ra;
1052 u32 high2low_rssi_thresh_for_ra;
1053 u8 low2high_rssi_thresh_for_ra40m;
Larry Finger2cddad32014-02-28 15:16:46 -06001054 u32 low_rssi_thresh_for_ra40m;
Larry Finger0c817332010-12-08 11:12:31 -06001055 u8 low2high_rssi_thresh_for_ra20m;
Larry Finger2cddad32014-02-28 15:16:46 -06001056 u32 low_rssi_thresh_for_ra20m;
Larry Finger0c817332010-12-08 11:12:31 -06001057 u32 upper_rssi_threshold_ratr;
1058 u32 middleupper_rssi_threshold_ratr;
1059 u32 middle_rssi_threshold_ratr;
1060 u32 middlelow_rssi_threshold_ratr;
1061 u32 low_rssi_threshold_ratr;
1062 u32 ultralow_rssi_threshold_ratr;
1063 u32 low_rssi_threshold_ratr_40m;
1064 u32 low_rssi_threshold_ratr_20m;
1065 u8 ping_rssi_enable;
1066 u32 ping_rssi_ratr;
1067 u32 ping_rssi_thresh_for_ra;
1068 u32 last_ratr;
1069 u8 pre_ratr_state;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001070 u8 ldpc_thres;
1071 bool use_ldpc;
1072 bool lower_rts_rate;
1073 bool is_special_data;
Larry Finger0c817332010-12-08 11:12:31 -06001074};
1075
1076struct regd_pair_mapping {
1077 u16 reg_dmnenum;
1078 u16 reg_5ghz_ctl;
1079 u16 reg_2ghz_ctl;
1080};
1081
Larry Fingerf3355dd2014-03-04 16:53:47 -06001082struct dynamic_primary_cca {
1083 u8 pricca_flag;
1084 u8 intf_flag;
1085 u8 intf_type;
1086 u8 dup_rts_flag;
1087 u8 monitor_flag;
1088 u8 ch_offset;
1089 u8 mf_state;
1090};
1091
Larry Finger0c817332010-12-08 11:12:31 -06001092struct rtl_regulatory {
Arnd Bergmann08aba422016-06-15 23:30:43 +02001093 s8 alpha2[2];
Larry Finger0c817332010-12-08 11:12:31 -06001094 u16 country_code;
1095 u16 max_power_level;
1096 u32 tp_scale;
1097 u16 current_rd;
1098 u16 current_rd_ext;
1099 int16_t power_limit;
1100 struct regd_pair_mapping *regpair;
1101};
1102
1103struct rtl_rfkill {
1104 bool rfkill_state; /*0 is off, 1 is on */
1105};
1106
Larry Finger26634c42013-03-24 22:06:33 -05001107/*for P2P PS**/
1108#define P2P_MAX_NOA_NUM 2
1109
1110enum p2p_role {
1111 P2P_ROLE_DISABLE = 0,
1112 P2P_ROLE_DEVICE = 1,
1113 P2P_ROLE_CLIENT = 2,
1114 P2P_ROLE_GO = 3
1115};
1116
1117enum p2p_ps_state {
1118 P2P_PS_DISABLE = 0,
1119 P2P_PS_ENABLE = 1,
1120 P2P_PS_SCAN = 2,
1121 P2P_PS_SCAN_DONE = 3,
1122 P2P_PS_ALLSTASLEEP = 4, /* for P2P GO */
1123};
1124
1125enum p2p_ps_mode {
1126 P2P_PS_NONE = 0,
1127 P2P_PS_CTWINDOW = 1,
1128 P2P_PS_NOA = 2,
1129 P2P_PS_MIX = 3, /* CTWindow and NoA */
1130};
1131
1132struct rtl_p2p_ps_info {
1133 enum p2p_ps_mode p2p_ps_mode; /* indicate p2p ps mode */
1134 enum p2p_ps_state p2p_ps_state; /* indicate p2p ps state */
1135 u8 noa_index; /* Identifies instance of Notice of Absence timing. */
1136 /* Client traffic window. A period of time in TU after TBTT. */
1137 u8 ctwindow;
1138 u8 opp_ps; /* opportunistic power save. */
1139 u8 noa_num; /* number of NoA descriptor in P2P IE. */
1140 /* Count for owner, Type of client. */
1141 u8 noa_count_type[P2P_MAX_NOA_NUM];
1142 /* Max duration for owner, preferred or min acceptable duration
1143 * for client.
1144 */
1145 u32 noa_duration[P2P_MAX_NOA_NUM];
1146 /* Length of interval for owner, preferred or max acceptable intervali
1147 * of client.
1148 */
1149 u32 noa_interval[P2P_MAX_NOA_NUM];
1150 /* schedule in terms of the lower 4 bytes of the TSF timer. */
1151 u32 noa_start_time[P2P_MAX_NOA_NUM];
1152};
1153
1154struct p2p_ps_offload_t {
1155 u8 offload_en:1;
1156 u8 role:1; /* 1: Owner, 0: Client */
1157 u8 ctwindow_en:1;
1158 u8 noa0_en:1;
1159 u8 noa1_en:1;
1160 u8 allstasleep:1;
1161 u8 discovery:1;
1162 u8 reserved:1;
1163};
1164
Larry Fingere97b7752011-02-19 16:29:07 -06001165#define IQK_MATRIX_REG_NUM 8
1166#define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
Larry Finger26634c42013-03-24 22:06:33 -05001167
Larry Fingere97b7752011-02-19 16:29:07 -06001168struct iqk_matrix_regs {
Larry Finger32473282011-03-27 16:19:57 -05001169 bool iqk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001170 long value[1][IQK_MATRIX_REG_NUM];
1171};
1172
George18d30062011-02-19 16:29:02 -06001173struct phy_parameters {
1174 u16 length;
1175 u32 *pdata;
1176};
1177
1178enum hw_param_tab_index {
1179 PHY_REG_2T,
1180 PHY_REG_1T,
1181 PHY_REG_PG,
1182 RADIOA_2T,
1183 RADIOB_2T,
1184 RADIOA_1T,
1185 RADIOB_1T,
1186 MAC_REG,
1187 AGCTAB_2T,
1188 AGCTAB_1T,
1189 MAX_TAB
1190};
1191
Larry Finger0c817332010-12-08 11:12:31 -06001192struct rtl_phy {
1193 struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
1194 struct init_gain initgain_backup;
1195 enum io_type current_io_type;
1196
1197 u8 rf_mode;
1198 u8 rf_type;
1199 u8 current_chan_bw;
1200 u8 set_bwmode_inprogress;
1201 u8 sw_chnl_inprogress;
1202 u8 sw_chnl_stage;
1203 u8 sw_chnl_step;
1204 u8 current_channel;
1205 u8 h2c_box_num;
1206 u8 set_io_inprogress;
Larry Fingere97b7752011-02-19 16:29:07 -06001207 u8 lck_inprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001208
Larry Fingere97b7752011-02-19 16:29:07 -06001209 /* record for power tracking */
Larry Finger0c817332010-12-08 11:12:31 -06001210 s32 reg_e94;
1211 s32 reg_e9c;
1212 s32 reg_ea4;
1213 s32 reg_eac;
1214 s32 reg_eb4;
1215 s32 reg_ebc;
1216 s32 reg_ec4;
1217 s32 reg_ecc;
1218 u8 rfpienable;
1219 u8 reserve_0;
1220 u16 reserve_1;
1221 u32 reg_c04, reg_c08, reg_874;
1222 u32 adda_backup[16];
1223 u32 iqk_mac_backup[IQK_MAC_REG_NUM];
1224 u32 iqk_bb_backup[10];
Larry Finger2461c7d2012-08-31 15:39:01 -05001225 bool iqk_initialized;
Larry Finger0c817332010-12-08 11:12:31 -06001226
Larry Fingerf3355dd2014-03-04 16:53:47 -06001227 bool rfpath_rx_enable[MAX_RF_PATH];
1228 u8 reg_837;
Larry Fingere97b7752011-02-19 16:29:07 -06001229 /* Dual mac */
1230 bool need_iqk;
Larry Fingere6deaf82013-03-24 22:06:55 -05001231 struct iqk_matrix_regs iqk_matrix[IQK_MATRIX_SETTINGS_NUM];
Larry Fingere97b7752011-02-19 16:29:07 -06001232
Larry Finger7ea47242011-02-19 16:28:57 -06001233 bool rfpi_enable;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001234 bool iqk_in_progress;
Larry Finger0c817332010-12-08 11:12:31 -06001235
1236 u8 pwrgroup_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001237 u8 cck_high_power;
Larry Fingerc151aed2014-09-22 09:39:25 -05001238 /* this is for 88E & 8723A */
1239 u32 mcs_txpwrlevel_origoffset[MAX_PG_GROUP][16];
Larry Fingere97b7752011-02-19 16:29:07 -06001240 /* MAX_PG_GROUP groups of pwr diff by rates */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001241 u32 mcs_offset[MAX_PG_GROUP][16];
Larry Finger2cddad32014-02-28 15:16:46 -06001242 u32 tx_power_by_rate_offset[TX_PWR_BY_RATE_NUM_BAND]
1243 [TX_PWR_BY_RATE_NUM_RF]
1244 [TX_PWR_BY_RATE_NUM_RF]
1245 [TX_PWR_BY_RATE_NUM_SECTION];
1246 u8 txpwr_by_rate_base_24g[TX_PWR_BY_RATE_NUM_RF]
1247 [TX_PWR_BY_RATE_NUM_RF]
1248 [MAX_BASE_NUM_IN_PHY_REG_PG_24G];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001249 u8 txpwr_by_rate_base_5g[TX_PWR_BY_RATE_NUM_RF]
1250 [TX_PWR_BY_RATE_NUM_RF]
1251 [MAX_BASE_NUM_IN_PHY_REG_PG_5G];
Larry Finger0c817332010-12-08 11:12:31 -06001252 u8 default_initialgain[4];
1253
Larry Fingere97b7752011-02-19 16:29:07 -06001254 /* the current Tx power level */
Larry Finger0c817332010-12-08 11:12:31 -06001255 u8 cur_cck_txpwridx;
1256 u8 cur_ofdm24g_txpwridx;
Larry Finger26634c42013-03-24 22:06:33 -05001257 u8 cur_bw20_txpwridx;
1258 u8 cur_bw40_txpwridx;
Larry Finger0c817332010-12-08 11:12:31 -06001259
Arnd Bergmann08aba422016-06-15 23:30:43 +02001260 s8 txpwr_limit_2_4g[MAX_REGULATION_NUM]
Larry Fingerd5e58252017-02-03 11:35:15 -06001261 [MAX_2_4G_BANDWIDTH_NUM]
Larry Finger21e4b072014-09-22 09:39:26 -05001262 [MAX_RATE_SECTION_NUM]
Arnd Bergmann08aba422016-06-15 23:30:43 +02001263 [CHANNEL_MAX_NUMBER_2G]
Larry Finger21e4b072014-09-22 09:39:26 -05001264 [MAX_RF_PATH_NUM];
Arnd Bergmann08aba422016-06-15 23:30:43 +02001265 s8 txpwr_limit_5g[MAX_REGULATION_NUM]
Larry Fingerd5e58252017-02-03 11:35:15 -06001266 [MAX_5G_BANDWIDTH_NUM]
Arnd Bergmann08aba422016-06-15 23:30:43 +02001267 [MAX_RATE_SECTION_NUM]
1268 [CHANNEL_MAX_NUMBER_5G]
1269 [MAX_RF_PATH_NUM];
Larry Finger21e4b072014-09-22 09:39:26 -05001270
Larry Finger0c817332010-12-08 11:12:31 -06001271 u32 rfreg_chnlval[2];
Larry Finger7ea47242011-02-19 16:28:57 -06001272 bool apk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001273 u32 reg_rf3c[2]; /* pathA / pathB */
Larry Finger0c817332010-12-08 11:12:31 -06001274
Larry Fingerf3355dd2014-03-04 16:53:47 -06001275 u32 backup_rf_0x1a;/*92ee*/
Chaoming_Li3dad6182011-04-25 12:52:49 -05001276 /* bfsync */
Larry Finger0c817332010-12-08 11:12:31 -06001277 u8 framesync;
1278 u32 framesync_c34;
1279
1280 u8 num_total_rfpath;
George18d30062011-02-19 16:29:02 -06001281 struct phy_parameters hwparam_tables[MAX_TAB];
Larry Fingere97b7752011-02-19 16:29:07 -06001282 u16 rf_pathmap;
Larry Finger0f015452012-10-25 13:46:46 -05001283
Larry Fingerf3355dd2014-03-04 16:53:47 -06001284 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
Larry Finger0f015452012-10-25 13:46:46 -05001285 enum rt_polarity_ctl polarity_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06001286};
1287
1288#define MAX_TID_COUNT 9
Chaoming_Li3dad6182011-04-25 12:52:49 -05001289#define RTL_AGG_STOP 0
1290#define RTL_AGG_PROGRESS 1
1291#define RTL_AGG_START 2
1292#define RTL_AGG_OPERATIONAL 3
Larry Finger0c817332010-12-08 11:12:31 -06001293#define RTL_AGG_OFF 0
1294#define RTL_AGG_ON 1
Larry Finger2461c7d2012-08-31 15:39:01 -05001295#define RTL_RX_AGG_START 1
1296#define RTL_RX_AGG_STOP 0
Larry Finger0c817332010-12-08 11:12:31 -06001297#define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
1298#define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
1299
1300struct rtl_ht_agg {
1301 u16 txq_id;
1302 u16 wait_for_ba;
1303 u16 start_idx;
1304 u64 bitmap;
1305 u32 rate_n_flags;
1306 u8 agg_state;
Larry Finger2461c7d2012-08-31 15:39:01 -05001307 u8 rx_agg_state;
Larry Finger0c817332010-12-08 11:12:31 -06001308};
1309
Larry Finger26634c42013-03-24 22:06:33 -05001310struct rssi_sta {
1311 long undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001312 long undec_sm_cck;
Larry Finger26634c42013-03-24 22:06:33 -05001313};
1314
Larry Finger0c817332010-12-08 11:12:31 -06001315struct rtl_tid_data {
1316 u16 seq_number;
1317 struct rtl_ht_agg agg;
1318};
1319
Chaoming_Li3dad6182011-04-25 12:52:49 -05001320struct rtl_sta_info {
Larry Finger2461c7d2012-08-31 15:39:01 -05001321 struct list_head list;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001322 struct rtl_tid_data tids[MAX_TID_COUNT];
Larry Finger2461c7d2012-08-31 15:39:01 -05001323 /* just used for ap adhoc or mesh*/
1324 struct rssi_sta rssi_stat;
Larry Finger73fb2702016-02-25 11:03:01 -06001325 u16 wireless_mode;
1326 u8 ratr_index;
1327 u8 mimo_ps;
1328 u8 mac_addr[ETH_ALEN];
Chaoming_Li3dad6182011-04-25 12:52:49 -05001329} __packed;
1330
Larry Finger0c817332010-12-08 11:12:31 -06001331struct rtl_priv;
1332struct rtl_io {
1333 struct device *dev;
Larry Finger62e63972011-02-11 14:27:46 -06001334 struct mutex bb_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06001335
1336 /*PCI MEM map */
1337 unsigned long pci_mem_end; /*shared mem end */
1338 unsigned long pci_mem_start; /*shared mem start */
1339
1340 /*PCI IO map */
1341 unsigned long pci_base_addr; /*device I/O address */
1342
1343 void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
Larry Fingerff6ff962011-11-17 12:14:43 -06001344 void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
1345 void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
1346 void (*writeN_sync) (struct rtl_priv *rtlpriv, u32 addr, void *buf,
1347 u16 len);
Larry Finger0c817332010-12-08 11:12:31 -06001348
Larry Fingere97b7752011-02-19 16:29:07 -06001349 u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
1350 u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
1351 u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001352
Larry Finger0c817332010-12-08 11:12:31 -06001353};
1354
1355struct rtl_mac {
1356 u8 mac_addr[ETH_ALEN];
1357 u8 mac80211_registered;
1358 u8 beacon_enabled;
1359
1360 u32 tx_ss_num;
1361 u32 rx_ss_num;
1362
Johannes Berg57fbcce2016-04-12 15:56:15 +02001363 struct ieee80211_supported_band bands[NUM_NL80211_BANDS];
Larry Finger0c817332010-12-08 11:12:31 -06001364 struct ieee80211_hw *hw;
1365 struct ieee80211_vif *vif;
1366 enum nl80211_iftype opmode;
1367
1368 /*Probe Beacon management */
1369 struct rtl_tid_data tids[MAX_TID_COUNT];
1370 enum rtl_link_state link_state;
1371
1372 int n_channels;
1373 int n_bitrates;
1374
Mike McCormack9c050442011-06-20 10:44:58 +09001375 bool offchan_delay;
Larry Finger26634c42013-03-24 22:06:33 -05001376 u8 p2p; /*using p2p role*/
1377 bool p2p_in_use;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001378
Larry Finger0c817332010-12-08 11:12:31 -06001379 /*filters */
1380 u32 rx_conf;
1381 u16 rx_mgt_filter;
1382 u16 rx_ctrl_filter;
1383 u16 rx_data_filter;
1384
1385 bool act_scanning;
1386 u8 cnt_after_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001387 bool skip_scan;
Larry Finger0c817332010-12-08 11:12:31 -06001388
Larry Fingere97b7752011-02-19 16:29:07 -06001389 /* early mode */
1390 /* skb wait queue */
1391 struct sk_buff_head skb_waitq[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06001392
Larry Fingerf7953b22014-09-22 09:39:20 -05001393 u8 ht_stbc_cap;
1394 u8 ht_cur_stbc;
1395
1396 /*vht support*/
1397 u8 vht_enable;
1398 u8 bw_80;
1399 u8 vht_cur_ldpc;
1400 u8 vht_cur_stbc;
1401 u8 vht_stbc_cap;
1402 u8 vht_ldpc_cap;
1403
Larry Fingere97b7752011-02-19 16:29:07 -06001404 /*RDG*/
1405 bool rdg_en;
1406
1407 /*AP*/
Larry Finger1fca3502014-10-08 12:44:55 -05001408 u8 bssid[ETH_ALEN] __aligned(2);
Larry Fingere97b7752011-02-19 16:29:07 -06001409 u32 vendor;
1410 u8 mcs[16]; /* 16 bytes mcs for HT rates. */
1411 u32 basic_rates; /* b/g rates */
Larry Finger0c817332010-12-08 11:12:31 -06001412 u8 ht_enable;
1413 u8 sgi_40;
1414 u8 sgi_20;
1415 u8 bw_40;
Larry Finger560e3342014-09-22 09:39:17 -05001416 u16 mode; /* wireless mode */
Larry Finger0c817332010-12-08 11:12:31 -06001417 u8 slot_time;
1418 u8 short_preamble;
1419 u8 use_cts_protect;
1420 u8 cur_40_prime_sc;
1421 u8 cur_40_prime_sc_bk;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001422 u8 cur_80_prime_sc;
Larry Finger0c817332010-12-08 11:12:31 -06001423 u64 tsf;
1424 u8 retry_short;
1425 u8 retry_long;
1426 u16 assoc_id;
Larry Finger26634c42013-03-24 22:06:33 -05001427 bool hiddenssid;
Larry Finger0c817332010-12-08 11:12:31 -06001428
Larry Fingere97b7752011-02-19 16:29:07 -06001429 /*IBSS*/
1430 int beacon_interval;
Larry Finger0c817332010-12-08 11:12:31 -06001431
Larry Fingere97b7752011-02-19 16:29:07 -06001432 /*AMPDU*/
1433 u8 min_space_cfg; /*For Min spacing configurations */
Larry Finger0c817332010-12-08 11:12:31 -06001434 u8 max_mss_density;
1435 u8 current_ampdu_factor;
1436 u8 current_ampdu_density;
1437
1438 /*QOS & EDCA */
1439 struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
1440 struct rtl_qos_parameters ac[AC_MAX];
Larry Finger0f015452012-10-25 13:46:46 -05001441
1442 /* counters */
1443 u64 last_txok_cnt;
1444 u64 last_rxok_cnt;
1445 u32 last_bt_edca_ul;
1446 u32 last_bt_edca_dl;
1447};
1448
1449struct btdm_8723 {
1450 bool all_off;
1451 bool agc_table_en;
1452 bool adc_back_off_on;
1453 bool b2_ant_hid_en;
1454 bool low_penalty_rate_adaptive;
1455 bool rf_rx_lpf_shrink;
1456 bool reject_aggre_pkt;
1457 bool tra_tdma_on;
1458 u8 tra_tdma_nav;
1459 u8 tra_tdma_ant;
1460 bool tdma_on;
1461 u8 tdma_ant;
1462 u8 tdma_nav;
1463 u8 tdma_dac_swing;
1464 u8 fw_dac_swing_lvl;
1465 bool ps_tdma_on;
1466 u8 ps_tdma_byte[5];
1467 bool pta_on;
1468 u32 val_0x6c0;
1469 u32 val_0x6c8;
1470 u32 val_0x6cc;
1471 bool sw_dac_swing_on;
1472 u32 sw_dac_swing_lvl;
1473 u32 wlan_act_hi;
1474 u32 wlan_act_lo;
1475 u32 bt_retry_index;
1476 bool dec_bt_pwr;
1477 bool ignore_wlan_act;
1478};
1479
1480struct bt_coexist_8723 {
1481 u32 high_priority_tx;
1482 u32 high_priority_rx;
1483 u32 low_priority_tx;
1484 u32 low_priority_rx;
1485 u8 c2h_bt_info;
1486 bool c2h_bt_info_req_sent;
1487 bool c2h_bt_inquiry_page;
1488 u32 bt_inq_page_start_time;
1489 u8 bt_retry_cnt;
1490 u8 c2h_bt_info_original;
1491 u8 bt_inquiry_page_cnt;
1492 struct btdm_8723 btdm;
Larry Finger0c817332010-12-08 11:12:31 -06001493};
1494
1495struct rtl_hal {
1496 struct ieee80211_hw *hw;
Larry Finger26634c42013-03-24 22:06:33 -05001497 bool driver_is_goingto_unload;
Larry Finger2461c7d2012-08-31 15:39:01 -05001498 bool up_first_time;
Larry Finger26634c42013-03-24 22:06:33 -05001499 bool first_init;
Larry Finger2461c7d2012-08-31 15:39:01 -05001500 bool being_init_adapter;
1501 bool bbrf_ready;
Larry Finger26634c42013-03-24 22:06:33 -05001502 bool mac_func_enable;
Larry Finger2cddad32014-02-28 15:16:46 -06001503 bool pre_edcca_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001504 struct bt_coexist_8723 hal_coex_8723;
Larry Finger2461c7d2012-08-31 15:39:01 -05001505
Larry Finger0c817332010-12-08 11:12:31 -06001506 enum intf_type interface;
1507 u16 hw_type; /*92c or 92d or 92s and so on */
Larry Fingere97b7752011-02-19 16:29:07 -06001508 u8 ic_class;
Larry Finger0c817332010-12-08 11:12:31 -06001509 u8 oem_id;
George18d30062011-02-19 16:29:02 -06001510 u32 version; /*version of chip */
Larry Finger0c817332010-12-08 11:12:31 -06001511 u8 state; /*stop 0, start 1 */
Larry Finger26634c42013-03-24 22:06:33 -05001512 u8 board_type;
Ping-Ke Shih7fe1fe752017-02-06 21:30:05 -06001513 u8 package_type;
Larry Finger21e4b072014-09-22 09:39:26 -05001514 u8 external_pa;
1515
1516 u8 pa_mode;
1517 u8 pa_type_2g;
1518 u8 pa_type_5g;
1519 u8 lna_type_2g;
1520 u8 lna_type_5g;
1521 u8 external_pa_2g;
1522 u8 external_lna_2g;
1523 u8 external_pa_5g;
1524 u8 external_lna_5g;
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06001525 u8 type_glna;
1526 u8 type_gpa;
1527 u8 type_alna;
1528 u8 type_apa;
Larry Finger21e4b072014-09-22 09:39:26 -05001529 u8 rfe_type;
Larry Finger0c817332010-12-08 11:12:31 -06001530
1531 /*firmware */
Larry Fingere97b7752011-02-19 16:29:07 -06001532 u32 fwsize;
Larry Finger0c817332010-12-08 11:12:31 -06001533 u8 *pfirmware;
George18d30062011-02-19 16:29:02 -06001534 u16 fw_version;
1535 u16 fw_subversion;
Larry Finger7ea47242011-02-19 16:28:57 -06001536 bool h2c_setinprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001537 u8 last_hmeboxnum;
Larry Finger2461c7d2012-08-31 15:39:01 -05001538 bool fw_ready;
Larry Finger0c817332010-12-08 11:12:31 -06001539 /*Reserve page start offset except beacon in TxQ. */
1540 u8 fw_rsvdpage_startoffset;
Larry Fingere97b7752011-02-19 16:29:07 -06001541 u8 h2c_txcmd_seq;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001542 u8 current_ra_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06001543
1544 /* FW Cmd IO related */
1545 u16 fwcmd_iomap;
1546 u32 fwcmd_ioparam;
1547 bool set_fwcmd_inprogress;
1548 u8 current_fwcmd_io;
1549
Larry Finger4b04edc2013-03-24 22:06:39 -05001550 struct p2p_ps_offload_t p2p_ps_offload;
Larry Finger26634c42013-03-24 22:06:33 -05001551 bool fw_clk_change_in_progress;
1552 bool allow_sw_to_change_hwclc;
1553 u8 fw_ps_state;
Larry Fingere97b7752011-02-19 16:29:07 -06001554 /**/
1555 bool driver_going2unload;
1556
1557 /*AMPDU init min space*/
1558 u8 minspace_cfg; /*For Min spacing configurations */
1559
1560 /* Dual mac */
1561 enum macphy_mode macphymode;
1562 enum band_type current_bandtype; /* 0:2.4G, 1:5G */
1563 enum band_type current_bandtypebackup;
1564 enum band_type bandset;
1565 /* dual MAC 0--Mac0 1--Mac1 */
1566 u32 interfaceindex;
1567 /* just for DualMac S3S4 */
1568 u8 macphyctl_reg;
1569 bool earlymode_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001570 u8 max_earlymode_num;
Larry Fingere97b7752011-02-19 16:29:07 -06001571 /* Dual mac*/
1572 bool during_mac0init_radiob;
1573 bool during_mac1init_radioa;
1574 bool reloadtxpowerindex;
1575 /* True if IMR or IQK have done
1576 for 2.4G in scan progress */
1577 bool load_imrandiqk_setting_for2g;
1578
1579 bool disable_amsdu_8k;
Larry Finger2461c7d2012-08-31 15:39:01 -05001580 bool master_of_dmsp;
1581 bool slave_of_dmsp;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001582
1583 u16 rx_tag;/*for 92ee*/
1584 u8 rts_en;
Larry Fingerf7953b22014-09-22 09:39:20 -05001585
1586 /*for wowlan*/
1587 bool wow_enable;
1588 bool enter_pnp_sleep;
1589 bool wake_from_pnp_sleep;
1590 bool wow_enabled;
1591 __kernel_time_t last_suspend_sec;
1592 u32 wowlan_fwsize;
1593 u8 *wowlan_firmware;
1594
1595 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
1596
1597 bool real_wow_v2_enable;
1598 bool re_init_llt_table;
Larry Finger0c817332010-12-08 11:12:31 -06001599};
1600
1601struct rtl_security {
1602 /*default 0 */
1603 bool use_sw_sec;
1604
1605 bool being_setkey;
1606 bool use_defaultkey;
1607 /*Encryption Algorithm for Unicast Packet */
1608 enum rt_enc_alg pairwise_enc_algorithm;
1609 /*Encryption Algorithm for Brocast/Multicast */
1610 enum rt_enc_alg group_enc_algorithm;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001611 /*Cam Entry Bitmap */
1612 u32 hwsec_cam_bitmap;
1613 u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001614 /*local Key buffer, indx 0 is for
1615 pairwise key 1-4 is for agoup key. */
1616 u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
1617 u8 key_len[KEY_BUF_SIZE];
1618
1619 /*The pointer of Pairwise Key,
1620 it always points to KeyBuf[4] */
1621 u8 *pairwise_key;
1622};
1623
Larry Fingere6deaf82013-03-24 22:06:55 -05001624#define ASSOCIATE_ENTRY_NUM 33
1625
1626struct fast_ant_training {
1627 u8 bssid[6];
1628 u8 antsel_rx_keep_0;
1629 u8 antsel_rx_keep_1;
1630 u8 antsel_rx_keep_2;
1631 u32 ant_sum[7];
1632 u32 ant_cnt[7];
1633 u32 ant_ave[7];
1634 u8 fat_state;
1635 u32 train_idx;
1636 u8 antsel_a[ASSOCIATE_ENTRY_NUM];
1637 u8 antsel_b[ASSOCIATE_ENTRY_NUM];
1638 u8 antsel_c[ASSOCIATE_ENTRY_NUM];
1639 u32 main_ant_sum[ASSOCIATE_ENTRY_NUM];
1640 u32 aux_ant_sum[ASSOCIATE_ENTRY_NUM];
1641 u32 main_ant_cnt[ASSOCIATE_ENTRY_NUM];
1642 u32 aux_ant_cnt[ASSOCIATE_ENTRY_NUM];
1643 u8 rx_idle_ant;
1644 bool becomelinked;
1645};
1646
Larry Finger2cddad32014-02-28 15:16:46 -06001647struct dm_phy_dbg_info {
Arnd Bergmann08aba422016-06-15 23:30:43 +02001648 s8 rx_snrdb[4];
Larry Finger2cddad32014-02-28 15:16:46 -06001649 u64 num_qry_phy_status;
1650 u64 num_qry_phy_status_cck;
1651 u64 num_qry_phy_status_ofdm;
1652 u16 num_qry_beacon_pkt;
1653 u16 num_non_be_pkt;
1654 s32 rx_evm[4];
1655};
1656
Larry Finger0c817332010-12-08 11:12:31 -06001657struct rtl_dm {
Larry Fingere97b7752011-02-19 16:29:07 -06001658 /*PHY status for Dynamic Management */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001659 long entry_min_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001660 long undec_sm_cck;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001661 long undec_sm_pwdb; /*out dm */
1662 long entry_max_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001663 s32 ofdm_pkt_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001664 bool dm_initialgain_enable;
1665 bool dynamic_txpower_enable;
1666 bool current_turbo_edca;
1667 bool is_any_nonbepkts; /*out dm */
1668 bool is_cur_rdlstate;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001669 bool txpower_trackinginit;
Larry Finger7ea47242011-02-19 16:28:57 -06001670 bool disable_framebursting;
1671 bool cck_inch14;
1672 bool txpower_tracking;
1673 bool useramask;
1674 bool rfpath_rxenable[4];
Larry Fingere97b7752011-02-19 16:29:07 -06001675 bool inform_fw_driverctrldm;
1676 bool current_mrc_switch;
1677 u8 txpowercount;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001678 u8 powerindex_backup[6];
Larry Finger0c817332010-12-08 11:12:31 -06001679
Larry Fingere97b7752011-02-19 16:29:07 -06001680 u8 thermalvalue_rxgain;
Larry Finger0c817332010-12-08 11:12:31 -06001681 u8 thermalvalue_iqk;
1682 u8 thermalvalue_lck;
1683 u8 thermalvalue;
1684 u8 last_dtp_lvl;
Larry Fingere97b7752011-02-19 16:29:07 -06001685 u8 thermalvalue_avg[AVG_THERMAL_NUM];
1686 u8 thermalvalue_avg_index;
Hans Ulli Kroll1637c1b2015-06-07 13:19:16 +02001687 u8 tm_trigger;
Larry Fingere97b7752011-02-19 16:29:07 -06001688 bool done_txpower;
Larry Finger0c817332010-12-08 11:12:31 -06001689 u8 dynamic_txhighpower_lvl; /*Tx high power level */
Larry Fingere97b7752011-02-19 16:29:07 -06001690 u8 dm_flag; /*Indicate each dynamic mechanism's status. */
Larry Fingerb9a758a2013-11-18 11:11:27 -06001691 u8 dm_flag_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001692 u8 dm_type;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001693 u8 dm_rssi_sel;
Larry Finger0c817332010-12-08 11:12:31 -06001694 u8 txpower_track_control;
Larry Fingere97b7752011-02-19 16:29:07 -06001695 bool interrupt_migration;
1696 bool disable_tx_int;
Arnd Bergmann08aba422016-06-15 23:30:43 +02001697 s8 ofdm_index[MAX_RF_PATH];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001698 u8 default_ofdm_index;
1699 u8 default_cck_index;
Arnd Bergmann08aba422016-06-15 23:30:43 +02001700 s8 cck_index;
1701 s8 delta_power_index[MAX_RF_PATH];
1702 s8 delta_power_index_last[MAX_RF_PATH];
1703 s8 power_index_offset[MAX_RF_PATH];
1704 s8 absolute_ofdm_swing_idx[MAX_RF_PATH];
1705 s8 remnant_ofdm_swing_idx[MAX_RF_PATH];
1706 s8 remnant_cck_idx;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001707 bool modify_txagc_flag_path_a;
1708 bool modify_txagc_flag_path_b;
Larry Finger2cddad32014-02-28 15:16:46 -06001709
1710 bool one_entry_only;
1711 struct dm_phy_dbg_info dbginfo;
1712
1713 /* Dynamic ATC switch */
1714 bool atc_status;
1715 bool large_cfo_hit;
1716 bool is_freeze;
1717 int cfo_tail[2];
1718 int cfo_ave_pre;
1719 int crystal_cap;
1720 u8 cfo_threshold;
1721 u32 packet_count;
1722 u32 packet_count_pre;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001723 u8 tx_rate;
Larry Fingere6deaf82013-03-24 22:06:55 -05001724
1725 /*88e tx power tracking*/
Larry Fingerf3355dd2014-03-04 16:53:47 -06001726 u8 swing_idx_ofdm[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001727 u8 swing_idx_ofdm_cur;
Larry Finger2cddad32014-02-28 15:16:46 -06001728 u8 swing_idx_ofdm_base[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001729 bool swing_flag_ofdm;
1730 u8 swing_idx_cck;
1731 u8 swing_idx_cck_cur;
1732 u8 swing_idx_cck_base;
1733 bool swing_flag_cck;
Larry Finger2461c7d2012-08-31 15:39:01 -05001734
Arnd Bergmann08aba422016-06-15 23:30:43 +02001735 s8 swing_diff_2g;
1736 s8 swing_diff_5g;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001737
1738 u8 delta_swing_table_idx_24gccka_p[DEL_SW_IDX_SZ];
1739 u8 delta_swing_table_idx_24gccka_n[DEL_SW_IDX_SZ];
1740 u8 delta_swing_table_idx_24gcckb_p[DEL_SW_IDX_SZ];
1741 u8 delta_swing_table_idx_24gcckb_n[DEL_SW_IDX_SZ];
1742 u8 delta_swing_table_idx_24ga_p[DEL_SW_IDX_SZ];
1743 u8 delta_swing_table_idx_24ga_n[DEL_SW_IDX_SZ];
1744 u8 delta_swing_table_idx_24gb_p[DEL_SW_IDX_SZ];
1745 u8 delta_swing_table_idx_24gb_n[DEL_SW_IDX_SZ];
1746 u8 delta_swing_table_idx_5ga_p[BAND_NUM][DEL_SW_IDX_SZ];
1747 u8 delta_swing_table_idx_5ga_n[BAND_NUM][DEL_SW_IDX_SZ];
1748 u8 delta_swing_table_idx_5gb_p[BAND_NUM][DEL_SW_IDX_SZ];
1749 u8 delta_swing_table_idx_5gb_n[BAND_NUM][DEL_SW_IDX_SZ];
1750 u8 delta_swing_table_idx_24ga_p_8188e[DEL_SW_IDX_SZ];
1751 u8 delta_swing_table_idx_24ga_n_8188e[DEL_SW_IDX_SZ];
1752
Larry Finger2461c7d2012-08-31 15:39:01 -05001753 /* DMSP */
1754 bool supp_phymode_switch;
Larry Fingere6deaf82013-03-24 22:06:55 -05001755
Larry Fingerf3355dd2014-03-04 16:53:47 -06001756 /* DulMac */
Larry Fingere6deaf82013-03-24 22:06:55 -05001757 struct fast_ant_training fat_table;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001758
1759 u8 resp_tx_path;
1760 u8 path_sel;
1761 u32 patha_sum;
1762 u32 pathb_sum;
1763 u32 patha_cnt;
1764 u32 pathb_cnt;
1765
1766 u8 pre_channel;
1767 u8 *p_channel;
1768 u8 linked_interval;
1769
1770 u64 last_tx_ok_cnt;
1771 u64 last_rx_ok_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001772};
1773
Larry Finger7ce24ab2014-03-05 17:26:01 -06001774#define EFUSE_MAX_LOGICAL_SIZE 512
Larry Finger0c817332010-12-08 11:12:31 -06001775
1776struct rtl_efuse {
Larry Fingere97b7752011-02-19 16:29:07 -06001777 bool autoLoad_ok;
Larry Finger0c817332010-12-08 11:12:31 -06001778 bool bootfromefuse;
1779 u16 max_physical_size;
Larry Finger0c817332010-12-08 11:12:31 -06001780
1781 u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
1782 u16 efuse_usedbytes;
1783 u8 efuse_usedpercentage;
Larry Fingere97b7752011-02-19 16:29:07 -06001784#ifdef EFUSE_REPG_WORKAROUND
1785 bool efuse_re_pg_sec1flag;
1786 u8 efuse_re_pg_data[8];
1787#endif
Larry Finger0c817332010-12-08 11:12:31 -06001788
1789 u8 autoload_failflag;
Larry Fingere97b7752011-02-19 16:29:07 -06001790 u8 autoload_status;
Larry Finger0c817332010-12-08 11:12:31 -06001791
1792 short epromtype;
1793 u16 eeprom_vid;
1794 u16 eeprom_did;
1795 u16 eeprom_svid;
1796 u16 eeprom_smid;
1797 u8 eeprom_oemid;
1798 u16 eeprom_channelplan;
1799 u8 eeprom_version;
George18d30062011-02-19 16:29:02 -06001800 u8 board_type;
1801 u8 external_pa;
Larry Finger0c817332010-12-08 11:12:31 -06001802
1803 u8 dev_addr[6];
Larry Fingere6deaf82013-03-24 22:06:55 -05001804 u8 wowlan_enable;
1805 u8 antenna_div_cfg;
1806 u8 antenna_div_type;
Larry Finger0c817332010-12-08 11:12:31 -06001807
Larry Finger7ea47242011-02-19 16:28:57 -06001808 bool txpwr_fromeprom;
Larry Fingere97b7752011-02-19 16:29:07 -06001809 u8 eeprom_crystalcap;
Larry Finger0c817332010-12-08 11:12:31 -06001810 u8 eeprom_tssi[2];
Larry Fingere97b7752011-02-19 16:29:07 -06001811 u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
1812 u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
1813 u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
Larry Finger2cddad32014-02-28 15:16:46 -06001814 u8 eeprom_chnlarea_txpwr_cck[MAX_RF_PATH][CHANNEL_GROUP_MAX_2G];
1815 u8 eeprom_chnlarea_txpwr_ht40_1s[MAX_RF_PATH][CHANNEL_GROUP_MAX];
1816 u8 eprom_chnl_txpwr_ht40_2sdf[MAX_RF_PATH][CHANNEL_GROUP_MAX];
Larry Fingere97b7752011-02-19 16:29:07 -06001817
1818 u8 internal_pa_5g[2]; /* pathA / pathB */
1819 u8 eeprom_c9;
1820 u8 eeprom_cc;
Larry Finger0c817332010-12-08 11:12:31 -06001821
1822 /*For power group */
Larry Fingere97b7752011-02-19 16:29:07 -06001823 u8 eeprom_pwrgroup[2][3];
1824 u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
1825 u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
Larry Finger0c817332010-12-08 11:12:31 -06001826
Larry Fingerf3355dd2014-03-04 16:53:47 -06001827 u8 txpwrlevel_cck[MAX_RF_PATH][CHANNEL_MAX_NUMBER_2G];
1828 /*For HT 40MHZ pwr */
1829 u8 txpwrlevel_ht40_1s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1830 /*For HT 40MHZ pwr */
1831 u8 txpwrlevel_ht40_2s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1832
1833 /*--------------------------------------------------------*
1834 * 8192CE\8192SE\8192DE\8723AE use the following 4 arrays,
1835 * other ICs (8188EE\8723BE\8192EE\8812AE...)
1836 * define new arrays in Windows code.
1837 * BUT, in linux code, we use the same array for all ICs.
1838 *
1839 * The Correspondance relation between two arrays is:
1840 * txpwr_cckdiff[][] == CCK_24G_Diff[][]
1841 * txpwr_ht20diff[][] == BW20_24G_Diff[][]
1842 * txpwr_ht40diff[][] == BW40_24G_Diff[][]
1843 * txpwr_legacyhtdiff[][] == OFDM_24G_Diff[][]
1844 *
1845 * Sizes of these arrays are decided by the larger ones.
1846 */
Arnd Bergmann08aba422016-06-15 23:30:43 +02001847 s8 txpwr_cckdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1848 s8 txpwr_ht20diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1849 s8 txpwr_ht40diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1850 s8 txpwr_legacyhtdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001851
1852 u8 txpwr_5g_bw40base[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1853 u8 txpwr_5g_bw80base[MAX_RF_PATH][CHANNEL_MAX_NUMBER_5G_80M];
Arnd Bergmann08aba422016-06-15 23:30:43 +02001854 s8 txpwr_5g_ofdmdiff[MAX_RF_PATH][MAX_TX_COUNT];
1855 s8 txpwr_5g_bw20diff[MAX_RF_PATH][MAX_TX_COUNT];
1856 s8 txpwr_5g_bw40diff[MAX_RF_PATH][MAX_TX_COUNT];
1857 s8 txpwr_5g_bw80diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001858
Larry Fingere97b7752011-02-19 16:29:07 -06001859 u8 txpwr_safetyflag; /* Band edge enable flag */
1860 u16 eeprom_txpowerdiff;
1861 u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
1862 u8 antenna_txpwdiff[3];
Larry Finger0c817332010-12-08 11:12:31 -06001863
1864 u8 eeprom_regulatory;
1865 u8 eeprom_thermalmeter;
Larry Fingere97b7752011-02-19 16:29:07 -06001866 u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
1867 u16 tssi_13dbm;
1868 u8 crystalcap; /* CrystalCap. */
1869 u8 delta_iqk;
1870 u8 delta_lck;
Larry Finger0c817332010-12-08 11:12:31 -06001871
1872 u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
Larry Finger7ea47242011-02-19 16:28:57 -06001873 bool apk_thermalmeterignore;
Larry Fingere97b7752011-02-19 16:29:07 -06001874
1875 bool b1x1_recvcombine;
1876 bool b1ss_support;
1877
1878 /*channel plan */
1879 u8 channel_plan;
Larry Finger0c817332010-12-08 11:12:31 -06001880};
1881
Ping-Ke Shih84795802017-06-18 11:12:44 -05001882struct rtl_tx_report {
1883 atomic_t sn;
1884 u16 last_sent_sn;
1885 unsigned long last_sent_time;
1886 u16 last_recv_sn;
1887};
1888
Larry Finger0c817332010-12-08 11:12:31 -06001889struct rtl_ps_ctl {
Larry Fingere97b7752011-02-19 16:29:07 -06001890 bool pwrdomain_protect;
Larry Finger7ea47242011-02-19 16:28:57 -06001891 bool in_powersavemode;
Larry Finger0c817332010-12-08 11:12:31 -06001892 bool rfchange_inprogress;
Larry Finger7ea47242011-02-19 16:28:57 -06001893 bool swrf_processing;
1894 bool hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06001895 /*
1896 * just for PCIE ASPM
1897 * If it supports ASPM, Offset[560h] = 0x40,
1898 * otherwise Offset[560h] = 0x00.
1899 * */
Larry Finger7ea47242011-02-19 16:28:57 -06001900 bool support_aspm;
1901 bool support_backdoor;
Larry Finger0c817332010-12-08 11:12:31 -06001902
1903 /*for LPS */
1904 enum rt_psmode dot11_psmode; /*Power save mode configured. */
Larry Fingere97b7752011-02-19 16:29:07 -06001905 bool swctrl_lps;
Larry Finger7ea47242011-02-19 16:28:57 -06001906 bool leisure_ps;
1907 bool fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001908 u8 fwctrl_psmode;
1909 /*For Fw control LPS mode */
Larry Finger7ea47242011-02-19 16:28:57 -06001910 u8 reg_fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001911 /*Record Fw PS mode status. */
Larry Finger7ea47242011-02-19 16:28:57 -06001912 bool fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -06001913 u8 reg_max_lps_awakeintvl;
1914 bool report_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001915 bool low_power_enable;/*for 32k*/
Larry Finger0c817332010-12-08 11:12:31 -06001916
1917 /*for IPS */
Larry Finger7ea47242011-02-19 16:28:57 -06001918 bool inactiveps;
Larry Finger0c817332010-12-08 11:12:31 -06001919
1920 u32 rfoff_reason;
1921
1922 /*RF OFF Level */
1923 u32 cur_ps_level;
1924 u32 reg_rfps_level;
1925
1926 /*just for PCIE ASPM */
1927 u8 const_amdpci_aspm;
George18d30062011-02-19 16:29:02 -06001928 bool pwrdown_mode;
Larry Fingere97b7752011-02-19 16:29:07 -06001929
Larry Finger0c817332010-12-08 11:12:31 -06001930 enum rf_pwrstate inactive_pwrstate;
1931 enum rf_pwrstate rfpwr_state; /*cur power state */
Larry Fingere97b7752011-02-19 16:29:07 -06001932
1933 /* for SW LPS*/
1934 bool sw_ps_enabled;
1935 bool state;
1936 bool state_inap;
1937 bool multi_buffered;
1938 u16 nullfunc_seq;
1939 unsigned int dtim_counter;
1940 unsigned int sleep_ms;
1941 unsigned long last_sleep_jiffies;
1942 unsigned long last_awake_jiffies;
1943 unsigned long last_delaylps_stamp_jiffies;
1944 unsigned long last_dtim;
1945 unsigned long last_beacon;
1946 unsigned long last_action;
1947 unsigned long last_slept;
Larry Finger26634c42013-03-24 22:06:33 -05001948
1949 /*For P2P PS */
1950 struct rtl_p2p_ps_info p2p_ps_info;
1951 u8 pwr_mode;
1952 u8 smart_ps;
Larry Fingerf7953b22014-09-22 09:39:20 -05001953
1954 /* wake up on line */
1955 u8 wo_wlan_mode;
1956 u8 arp_offload_enable;
1957 u8 gtk_offload_enable;
1958 /* Used for WOL, indicates the reason for waking event.*/
1959 u32 wakeup_reason;
1960 /* Record the last waking time for comparison with setting key. */
1961 u64 last_wakeup_time;
Larry Finger0c817332010-12-08 11:12:31 -06001962};
1963
1964struct rtl_stats {
Larry Finger0f015452012-10-25 13:46:46 -05001965 u8 psaddr[ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001966 u32 mac_time[2];
1967 s8 rssi;
1968 u8 signal;
1969 u8 noise;
Larry Fingere6deaf82013-03-24 22:06:55 -05001970 u8 rate; /* hw desc rate */
Larry Finger0c817332010-12-08 11:12:31 -06001971 u8 received_channel;
1972 u8 control;
1973 u8 mask;
1974 u8 freq;
1975 u16 len;
1976 u64 tsf;
1977 u32 beacon_time;
1978 u8 nic_type;
1979 u16 length;
1980 u8 signalquality; /*in 0-100 index. */
1981 /*
1982 * Real power in dBm for this packet,
1983 * no beautification and aggregation.
1984 * */
1985 s32 recvsignalpower;
1986 s8 rxpower; /*in dBm Translate from PWdB */
1987 u8 signalstrength; /*in 0-100 index. */
Larry Finger7ea47242011-02-19 16:28:57 -06001988 u16 hwerror:1;
1989 u16 crc:1;
1990 u16 icv:1;
1991 u16 shortpreamble:1;
Larry Finger0c817332010-12-08 11:12:31 -06001992 u16 antenna:1;
1993 u16 decrypted:1;
1994 u16 wakeup:1;
1995 u32 timestamp_low;
1996 u32 timestamp_high;
Larry Finger21e4b072014-09-22 09:39:26 -05001997 bool shift;
Larry Finger0c817332010-12-08 11:12:31 -06001998
1999 u8 rx_drvinfo_size;
2000 u8 rx_bufshift;
Larry Finger7ea47242011-02-19 16:28:57 -06002001 bool isampdu;
Larry Fingere97b7752011-02-19 16:29:07 -06002002 bool isfirst_ampdu;
Larry Finger0c817332010-12-08 11:12:31 -06002003 bool rx_is40Mhzpacket;
Larry Finger21e4b072014-09-22 09:39:26 -05002004 u8 rx_packet_bw;
Larry Finger0c817332010-12-08 11:12:31 -06002005 u32 rx_pwdb_all;
2006 u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
Larry Fingerc151aed2014-09-22 09:39:25 -05002007 s8 rx_mimo_signalquality[4];
Larry Fingerf3a97e92014-09-22 09:39:24 -05002008 u8 rx_mimo_evm_dbm[4];
2009 u16 cfo_short[4]; /* per-path's Cfo_short */
2010 u16 cfo_tail[4];
2011
Larry Fingerf3355dd2014-03-04 16:53:47 -06002012 s8 rx_mimo_sig_qual[4];
2013 u8 rx_pwr[4]; /* per-path's pwdb */
2014 u8 rx_snr[4]; /* per-path's SNR */
Larry Finger21e4b072014-09-22 09:39:26 -05002015 u8 bandwidth;
2016 u8 bt_coex_pwr_adjust;
Larry Finger7ea47242011-02-19 16:28:57 -06002017 bool packet_matchbssid;
2018 bool is_cck;
Chaoming Li5c079d82011-10-12 15:59:09 -05002019 bool is_ht;
Larry Finger7ea47242011-02-19 16:28:57 -06002020 bool packet_toself;
2021 bool packet_beacon; /*for rssi */
Arnd Bergmann08aba422016-06-15 23:30:43 +02002022 s8 cck_adc_pwdb[4]; /*for rx path selection */
Larry Fingere6deaf82013-03-24 22:06:55 -05002023
Larry Finger21e4b072014-09-22 09:39:26 -05002024 bool is_vht;
2025 bool is_short_gi;
2026 u8 vht_nss;
2027
Larry Fingere6deaf82013-03-24 22:06:55 -05002028 u8 packet_report_type;
2029
2030 u32 macid;
2031 u8 wake_match;
2032 u32 bt_rx_rssi_percentage;
2033 u32 macid_valid_entry[2];
Larry Finger0c817332010-12-08 11:12:31 -06002034};
2035
Larry Fingere6deaf82013-03-24 22:06:55 -05002036
Larry Finger0c817332010-12-08 11:12:31 -06002037struct rt_link_detect {
Larry Finger2461c7d2012-08-31 15:39:01 -05002038 /* count for roaming */
2039 u32 bcn_rx_inperiod;
2040 u32 roam_times;
2041
Larry Finger0c817332010-12-08 11:12:31 -06002042 u32 num_tx_in4period[4];
2043 u32 num_rx_in4period[4];
2044
2045 u32 num_tx_inperiod;
2046 u32 num_rx_inperiod;
2047
Larry Finger7ea47242011-02-19 16:28:57 -06002048 bool busytraffic;
Larry Finger2461c7d2012-08-31 15:39:01 -05002049 bool tx_busy_traffic;
2050 bool rx_busy_traffic;
Larry Finger7ea47242011-02-19 16:28:57 -06002051 bool higher_busytraffic;
2052 bool higher_busyrxtraffic;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002053
2054 u32 tidtx_in4period[MAX_TID_COUNT][4];
2055 u32 tidtx_inperiod[MAX_TID_COUNT];
2056 bool higher_busytxtraffic[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06002057};
2058
2059struct rtl_tcb_desc {
Larry Finger9afa2e42014-09-22 09:39:21 -05002060 u8 packet_bw:2;
Larry Finger7ea47242011-02-19 16:28:57 -06002061 u8 multicast:1;
2062 u8 broadcast:1;
Larry Finger0c817332010-12-08 11:12:31 -06002063
Larry Finger7ea47242011-02-19 16:28:57 -06002064 u8 rts_stbc:1;
2065 u8 rts_enable:1;
2066 u8 cts_enable:1;
2067 u8 rts_use_shortpreamble:1;
2068 u8 rts_use_shortgi:1;
Larry Finger0c817332010-12-08 11:12:31 -06002069 u8 rts_sc:1;
Larry Finger7ea47242011-02-19 16:28:57 -06002070 u8 rts_bw:1;
Larry Finger0c817332010-12-08 11:12:31 -06002071 u8 rts_rate;
2072
2073 u8 use_shortgi:1;
2074 u8 use_shortpreamble:1;
2075 u8 use_driver_rate:1;
2076 u8 disable_ratefallback:1;
2077
Ping-Ke Shih84795802017-06-18 11:12:44 -05002078 u8 use_spe_rpt:1;
2079
Larry Finger0c817332010-12-08 11:12:31 -06002080 u8 ratr_index;
2081 u8 mac_id;
2082 u8 hw_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06002083
2084 u8 last_inipkt:1;
2085 u8 cmd_or_init:1;
2086 u8 queue_index;
2087
2088 /* early mode */
2089 u8 empkt_num;
2090 /* The max value by HW */
Larry Fingere6deaf82013-03-24 22:06:55 -05002091 u32 empkt_len[10];
Larry Fingerc151aed2014-09-22 09:39:25 -05002092 bool tx_enable_sw_calc_duration;
Larry Finger0c817332010-12-08 11:12:31 -06002093};
2094
Larry Fingerf7953b22014-09-22 09:39:20 -05002095struct rtl_wow_pattern {
2096 u8 type;
2097 u16 crc;
2098 u32 mask[4];
2099};
2100
Larry Finger0c817332010-12-08 11:12:31 -06002101struct rtl_hal_ops {
2102 int (*init_sw_vars) (struct ieee80211_hw *hw);
2103 void (*deinit_sw_vars) (struct ieee80211_hw *hw);
Larry Finger62e63972011-02-11 14:27:46 -06002104 void (*read_chip_version)(struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002105 void (*read_eeprom_info) (struct ieee80211_hw *hw);
2106 void (*interrupt_recognized) (struct ieee80211_hw *hw,
2107 u32 *p_inta, u32 *p_intb);
2108 int (*hw_init) (struct ieee80211_hw *hw);
2109 void (*hw_disable) (struct ieee80211_hw *hw);
Larry Fingere97b7752011-02-19 16:29:07 -06002110 void (*hw_suspend) (struct ieee80211_hw *hw);
2111 void (*hw_resume) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002112 void (*enable_interrupt) (struct ieee80211_hw *hw);
2113 void (*disable_interrupt) (struct ieee80211_hw *hw);
2114 int (*set_network_type) (struct ieee80211_hw *hw,
2115 enum nl80211_iftype type);
George18d30062011-02-19 16:29:02 -06002116 void (*set_chk_bssid)(struct ieee80211_hw *hw,
2117 bool check_bssid);
Larry Finger0c817332010-12-08 11:12:31 -06002118 void (*set_bw_mode) (struct ieee80211_hw *hw,
2119 enum nl80211_channel_type ch_type);
Larry Fingere97b7752011-02-19 16:29:07 -06002120 u8(*switch_channel) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002121 void (*set_qos) (struct ieee80211_hw *hw, int aci);
2122 void (*set_bcn_reg) (struct ieee80211_hw *hw);
2123 void (*set_bcn_intv) (struct ieee80211_hw *hw);
2124 void (*update_interrupt_mask) (struct ieee80211_hw *hw,
2125 u32 add_msr, u32 rm_msr);
2126 void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
2127 void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002128 void (*update_rate_tbl) (struct ieee80211_hw *hw,
2129 struct ieee80211_sta *sta, u8 rssi_level);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002130 void (*pre_fill_tx_bd_desc)(struct ieee80211_hw *hw, u8 *tx_bd_desc,
2131 u8 *desc, u8 queue_index,
2132 struct sk_buff *skb, dma_addr_t addr);
Larry Finger0c817332010-12-08 11:12:31 -06002133 void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002134 u16 (*rx_desc_buff_remained_cnt)(struct ieee80211_hw *hw,
2135 u8 queue_index);
2136 void (*rx_check_dma_ok)(struct ieee80211_hw *hw, u8 *header_desc,
2137 u8 queue_index);
Larry Finger0c817332010-12-08 11:12:31 -06002138 void (*fill_tx_desc) (struct ieee80211_hw *hw,
2139 struct ieee80211_hdr *hdr, u8 *pdesc_tx,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002140 u8 *pbd_desc_tx,
Larry Finger0c817332010-12-08 11:12:31 -06002141 struct ieee80211_tx_info *info,
Thomas Huehn36323f82012-07-23 21:33:42 +02002142 struct ieee80211_sta *sta,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002143 struct sk_buff *skb, u8 hw_queue,
2144 struct rtl_tcb_desc *ptcb_desc);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002145 void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
George18d30062011-02-19 16:29:02 -06002146 u32 buffer_len, bool bIsPsPoll);
Larry Finger0c817332010-12-08 11:12:31 -06002147 void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
Larry Finger7ea47242011-02-19 16:28:57 -06002148 bool firstseg, bool lastseg,
Larry Finger0c817332010-12-08 11:12:31 -06002149 struct sk_buff *skb);
Larry Finger7ea47242011-02-19 16:28:57 -06002150 bool (*query_rx_desc) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002151 struct rtl_stats *stats,
2152 struct ieee80211_rx_status *rx_status,
2153 u8 *pdesc, struct sk_buff *skb);
2154 void (*set_channel_access) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002155 bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
Larry Finger0c817332010-12-08 11:12:31 -06002156 void (*dm_watchdog) (struct ieee80211_hw *hw);
2157 void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
Larry Finger7ea47242011-02-19 16:28:57 -06002158 bool (*set_rf_power_state) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002159 enum rf_pwrstate rfpwr_state);
2160 void (*led_control) (struct ieee80211_hw *hw,
2161 enum led_ctl_mode ledaction);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002162 void (*set_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2163 u8 desc_name, u8 *val);
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -05002164 u64 (*get_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2165 u8 desc_name);
Larry Finger2cddad32014-02-28 15:16:46 -06002166 bool (*is_tx_desc_closed) (struct ieee80211_hw *hw,
2167 u8 hw_queue, u16 index);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002168 void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
Larry Finger0c817332010-12-08 11:12:31 -06002169 void (*enable_hw_sec) (struct ieee80211_hw *hw);
2170 void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002171 u8 *macaddr, bool is_group, u8 enc_algo,
Larry Finger0c817332010-12-08 11:12:31 -06002172 bool is_wepkey, bool clear_all);
2173 void (*init_sw_leds) (struct ieee80211_hw *hw);
2174 void (*deinit_sw_leds) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002175 u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002176 void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
2177 u32 data);
Larry Finger7ea47242011-02-19 16:28:57 -06002178 u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
Larry Finger0c817332010-12-08 11:12:31 -06002179 u32 regaddr, u32 bitmask);
2180 void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
2181 u32 regaddr, u32 bitmask, u32 data);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002182 void (*linked_set_reg) (struct ieee80211_hw *hw);
Larry Finger26634c42013-03-24 22:06:33 -05002183 void (*chk_switch_dmdp) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002184 void (*dualmac_easy_concurrent) (struct ieee80211_hw *hw);
2185 void (*dualmac_switch_to_dmdp) (struct ieee80211_hw *hw);
Larry Finger1472d3a2011-02-23 10:24:58 -06002186 bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
2187 void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
2188 u8 *powerlevel);
2189 void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
2190 u8 *ppowerlevel, u8 channel);
2191 bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
2192 u8 configtype);
2193 bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
2194 u8 configtype);
2195 void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
2196 void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
2197 void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
Larry Finger0f015452012-10-25 13:46:46 -05002198 void (*c2h_command_handle) (struct ieee80211_hw *hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002199 void (*bt_wifi_media_status_notify) (struct ieee80211_hw *hw,
2200 bool mstate);
2201 void (*bt_coex_off_before_lps) (struct ieee80211_hw *hw);
Larry Finger5b8df242013-05-30 18:05:55 -05002202 void (*fill_h2c_cmd) (struct ieee80211_hw *hw, u8 element_id,
2203 u32 cmd_len, u8 *p_cmdbuffer);
Larry Finger2cddad32014-02-28 15:16:46 -06002204 bool (*get_btc_status) (void);
Larry Finger7c24d082015-08-03 15:56:12 -05002205 bool (*is_fw_header)(struct rtlwifi_firmware_header *hdr);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002206 u32 (*rx_command_packet)(struct ieee80211_hw *hw,
Colin Ian Kingce254242016-02-22 11:35:46 +00002207 const struct rtl_stats *status, struct sk_buff *skb);
Larry Fingerf7953b22014-09-22 09:39:20 -05002208 void (*add_wowlan_pattern)(struct ieee80211_hw *hw,
2209 struct rtl_wow_pattern *rtl_pattern,
2210 u8 index);
Troy Tand0311312015-02-03 11:15:17 -06002211 u16 (*get_available_desc)(struct ieee80211_hw *hw, u8 q_idx);
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002212 void (*c2h_content_parsing)(struct ieee80211_hw *hw, u8 tag, u8 len,
2213 u8 *val);
Larry Finger0c817332010-12-08 11:12:31 -06002214};
2215
2216struct rtl_intf_ops {
2217 /*com */
Larry Fingere97b7752011-02-19 16:29:07 -06002218 void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
Larry Finger0c817332010-12-08 11:12:31 -06002219 int (*adapter_start) (struct ieee80211_hw *hw);
2220 void (*adapter_stop) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002221 bool (*check_buddy_priv)(struct ieee80211_hw *hw,
2222 struct rtl_priv **buddy_priv);
Larry Finger0c817332010-12-08 11:12:31 -06002223
Thomas Huehn36323f82012-07-23 21:33:42 +02002224 int (*adapter_tx) (struct ieee80211_hw *hw,
2225 struct ieee80211_sta *sta,
2226 struct sk_buff *skb,
2227 struct rtl_tcb_desc *ptcb_desc);
Larry Finger38506ec2014-09-22 09:39:19 -05002228 void (*flush)(struct ieee80211_hw *hw, u32 queues, bool drop);
Larry Finger0c817332010-12-08 11:12:31 -06002229 int (*reset_trx_ring) (struct ieee80211_hw *hw);
Thomas Huehn36323f82012-07-23 21:33:42 +02002230 bool (*waitq_insert) (struct ieee80211_hw *hw,
2231 struct ieee80211_sta *sta,
2232 struct sk_buff *skb);
Larry Finger0c817332010-12-08 11:12:31 -06002233
2234 /*pci */
2235 void (*disable_aspm) (struct ieee80211_hw *hw);
2236 void (*enable_aspm) (struct ieee80211_hw *hw);
2237
2238 /*usb */
2239};
2240
2241struct rtl_mod_params {
Larry Fingerc34df312017-01-19 11:25:20 -06002242 /* default: 0,0 */
2243 u64 debug_mask;
Larry Finger0c817332010-12-08 11:12:31 -06002244 /* default: 0 = using hardware encryption */
Rusty Russelleb939922011-12-19 14:08:01 +00002245 bool sw_crypto;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002246
Larry Finger73a253c2011-10-07 11:27:33 -05002247 /* default: 0 = DBG_EMERG (0)*/
Larry Fingerc34df312017-01-19 11:25:20 -06002248 int debug_level;
Larry Finger73a253c2011-10-07 11:27:33 -05002249
Chaoming_Li3dad6182011-04-25 12:52:49 -05002250 /* default: 1 = using no linked power save */
2251 bool inactiveps;
2252
2253 /* default: 1 = using linked sw power save */
2254 bool swctrl_lps;
2255
2256 /* default: 1 = using linked fw power save */
2257 bool fwctrl_lps;
Adam Lee73070c42014-05-05 16:33:36 +08002258
Larry Finger9afa2e42014-09-22 09:39:21 -05002259 /* default: 0 = not using MSI interrupts mode
2260 * submodules should set their own default value
2261 */
Adam Lee73070c42014-05-05 16:33:36 +08002262 bool msi_support;
Larry Finger9afa2e42014-09-22 09:39:21 -05002263
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -05002264 /* default: 0 = dma 32 */
2265 bool dma64;
2266
Larry Finger9afa2e42014-09-22 09:39:21 -05002267 /* default 0: 1 means disable */
2268 bool disable_watchdog;
Larry Finger54328e62015-10-02 11:44:30 -05002269
2270 /* default 0: 1 means do not disable interrupts */
2271 bool int_clear;
Larry Fingerc18d8f52016-03-16 13:33:34 -05002272
2273 /* select antenna */
2274 int ant_sel;
Larry Finger0c817332010-12-08 11:12:31 -06002275};
2276
Larry Finger62e63972011-02-11 14:27:46 -06002277struct rtl_hal_usbint_cfg {
2278 /* data - rx */
2279 u32 in_ep_num;
2280 u32 rx_urb_num;
2281 u32 rx_max_size;
2282
2283 /* op - rx */
2284 void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
2285 void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
2286 struct sk_buff_head *);
2287
2288 /* tx */
2289 void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
2290 int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
2291 struct sk_buff *);
2292 struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
2293 struct sk_buff_head *);
2294
2295 /* endpoint mapping */
2296 int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
Larry Finger17c9ac62011-02-19 16:29:57 -06002297 u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
Larry Finger62e63972011-02-11 14:27:46 -06002298};
2299
Larry Finger0c817332010-12-08 11:12:31 -06002300struct rtl_hal_cfg {
Larry Fingere97b7752011-02-19 16:29:07 -06002301 u8 bar_id;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002302 bool write_readback;
Larry Finger0c817332010-12-08 11:12:31 -06002303 char *name;
Larry Finger62009b72013-11-18 11:11:26 -06002304 char *alt_fw_name;
Larry Finger0c817332010-12-08 11:12:31 -06002305 struct rtl_hal_ops *ops;
2306 struct rtl_mod_params *mod_params;
Larry Finger62e63972011-02-11 14:27:46 -06002307 struct rtl_hal_usbint_cfg *usb_interface_cfg;
Larry Finger0c817332010-12-08 11:12:31 -06002308
2309 /*this map used for some registers or vars
2310 defined int HAL but used in MAIN */
2311 u32 maps[RTL_VAR_MAP_MAX];
2312
2313};
2314
2315struct rtl_locks {
Larry Fingerd7043002010-12-17 19:36:25 -06002316 /* mutex */
Larry Finger8a09d6d2010-12-16 11:13:57 -06002317 struct mutex conf_mutex;
Stanislaw Gruszka65393062011-12-12 12:43:24 +01002318 struct mutex ps_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06002319
2320 /*spin lock */
Larry Fingerb9116b9a2011-12-16 21:17:16 -06002321 spinlock_t ips_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002322 spinlock_t irq_th_lock;
Larry Finger26634c42013-03-24 22:06:33 -05002323 spinlock_t irq_pci_lock;
2324 spinlock_t tx_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002325 spinlock_t h2c_lock;
2326 spinlock_t rf_ps_lock;
2327 spinlock_t rf_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002328 spinlock_t lps_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06002329 spinlock_t waitq_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002330 spinlock_t entry_list_lock;
Larry Finger3ce4d852012-07-11 14:37:28 -05002331 spinlock_t usb_lock;
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002332 spinlock_t c2hcmd_lock;
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002333 spinlock_t scan_list_lock; /* lock for the scan list */
Larry Fingere97b7752011-02-19 16:29:07 -06002334
Larry Finger26634c42013-03-24 22:06:33 -05002335 /*FW clock change */
2336 spinlock_t fw_ps_lock;
2337
Larry Fingere97b7752011-02-19 16:29:07 -06002338 /*Dual mac*/
2339 spinlock_t cck_and_rw_pagea_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002340
2341 /*Easy concurrent*/
2342 spinlock_t check_sendpkt_lock;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002343
2344 spinlock_t iqk_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002345};
2346
2347struct rtl_works {
2348 struct ieee80211_hw *hw;
2349
2350 /*timer */
2351 struct timer_list watchdog_timer;
Larry Finger2461c7d2012-08-31 15:39:01 -05002352 struct timer_list dualmac_easyconcurrent_retrytimer;
Larry Finger26634c42013-03-24 22:06:33 -05002353 struct timer_list fw_clockoff_timer;
2354 struct timer_list fast_antenna_training_timer;
Larry Finger0c817332010-12-08 11:12:31 -06002355 /*task */
2356 struct tasklet_struct irq_tasklet;
2357 struct tasklet_struct irq_prepare_bcn_tasklet;
2358
2359 /*work queue */
2360 struct workqueue_struct *rtl_wq;
2361 struct delayed_work watchdog_wq;
2362 struct delayed_work ips_nic_off_wq;
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002363 struct delayed_work c2hcmd_wq;
Larry Fingere97b7752011-02-19 16:29:07 -06002364
2365 /* For SW LPS */
2366 struct delayed_work ps_work;
2367 struct delayed_work ps_rfon_wq;
Larry Finger26634c42013-03-24 22:06:33 -05002368 struct delayed_work fwevt_wq;
Stanislaw Gruszka41affd52011-12-12 12:43:23 +01002369
Larry Fingera2699132013-03-24 22:06:41 -05002370 struct work_struct lps_change_work;
Larry Finger5b8df242013-05-30 18:05:55 -05002371 struct work_struct fill_h2c_cmd;
Larry Finger0c817332010-12-08 11:12:31 -06002372};
2373
Larry Finger2461c7d2012-08-31 15:39:01 -05002374#define MIMO_PS_STATIC 0
2375#define MIMO_PS_DYNAMIC 1
2376#define MIMO_PS_NOLIMIT 3
2377
2378struct rtl_dualmac_easy_concurrent_ctl {
2379 enum band_type currentbandtype_backfordmdp;
2380 bool close_bbandrf_for_dmsp;
2381 bool change_to_dmdp;
2382 bool change_to_dmsp;
2383 bool switch_in_process;
2384};
2385
2386struct rtl_dmsp_ctl {
2387 bool activescan_for_slaveofdmsp;
2388 bool scan_for_anothermac_fordmsp;
2389 bool scan_for_itself_fordmsp;
2390 bool writedig_for_anothermacofdmsp;
2391 u32 curdigvalue_for_anothermacofdmsp;
2392 bool changecckpdstate_for_anothermacofdmsp;
2393 u8 curcckpdstate_for_anothermacofdmsp;
2394 bool changetxhighpowerlvl_for_anothermacofdmsp;
2395 u8 curtxhighlvl_for_anothermacofdmsp;
2396 long rssivalmin_for_anothermacofdmsp;
2397};
2398
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002399struct ps_t {
2400 u8 pre_ccastate;
2401 u8 cur_ccasate;
2402 u8 pre_rfstate;
2403 u8 cur_rfstate;
Larry Finger2cddad32014-02-28 15:16:46 -06002404 u8 initialize;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002405 long rssi_val_min;
2406};
2407
2408struct dig_t {
2409 u32 rssi_lowthresh;
2410 u32 rssi_highthresh;
2411 u32 fa_lowthresh;
2412 u32 fa_highthresh;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002413 long last_min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002414 long rssi_highpower_lowthresh;
2415 long rssi_highpower_highthresh;
2416 u32 recover_cnt;
2417 u32 pre_igvalue;
2418 u32 cur_igvalue;
2419 long rssi_val;
2420 u8 dig_enable_flag;
2421 u8 dig_ext_port_stage;
2422 u8 dig_algorithm;
2423 u8 dig_twoport_algorithm;
2424 u8 dig_dbgmode;
2425 u8 dig_slgorithm_switch;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002426 u8 cursta_cstate;
2427 u8 presta_cstate;
2428 u8 curmultista_cstate;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002429 u8 stop_dig;
Arnd Bergmann08aba422016-06-15 23:30:43 +02002430 s8 back_val;
2431 s8 back_range_max;
2432 s8 back_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002433 u8 rx_gain_max;
2434 u8 rx_gain_min;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002435 u8 min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002436 u8 rssi_val_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002437 u8 pre_cck_cca_thres;
2438 u8 cur_cck_cca_thres;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002439 u8 pre_cck_pd_state;
2440 u8 cur_cck_pd_state;
2441 u8 pre_cck_fa_state;
2442 u8 cur_cck_fa_state;
2443 u8 pre_ccastate;
2444 u8 cur_ccasate;
2445 u8 large_fa_hit;
2446 u8 forbidden_igi;
2447 u8 dig_state;
2448 u8 dig_highpwrstate;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002449 u8 cur_sta_cstate;
2450 u8 pre_sta_cstate;
2451 u8 cur_ap_cstate;
2452 u8 pre_ap_cstate;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002453 u8 cur_pd_thstate;
2454 u8 pre_pd_thstate;
2455 u8 cur_cs_ratiostate;
2456 u8 pre_cs_ratiostate;
2457 u8 backoff_enable_flag;
Arnd Bergmann08aba422016-06-15 23:30:43 +02002458 s8 backoffval_range_max;
2459 s8 backoffval_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002460 u8 dig_min_0;
2461 u8 dig_min_1;
Larry Finger2cddad32014-02-28 15:16:46 -06002462 u8 bt30_cur_igi;
Larry Fingere6deaf82013-03-24 22:06:55 -05002463 bool media_connect_0;
2464 bool media_connect_1;
2465
2466 u32 antdiv_rssi_max;
2467 u32 rssi_max;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002468};
2469
Larry Finger2461c7d2012-08-31 15:39:01 -05002470struct rtl_global_var {
2471 /* from this list we can get
2472 * other adapter's rtl_priv */
2473 struct list_head glb_priv_list;
2474 spinlock_t glb_list_lock;
2475};
2476
Ping-Ke Shih11f35c92017-07-02 13:12:30 -05002477#define IN_4WAY_TIMEOUT_TIME (30 * MSEC_PER_SEC) /* 30 seconds */
2478
Larry Fingeraa45a672014-02-28 15:16:43 -06002479struct rtl_btc_info {
2480 u8 bt_type;
2481 u8 btcoexist;
2482 u8 ant_num;
Ping-Ke Shihdb8cb002017-02-06 21:30:03 -06002483 u8 single_ant_path;
Ping-Ke Shihf1cb27e2017-06-21 12:15:36 -05002484
2485 u8 ap_num;
Ping-Ke Shih76f146b2017-06-21 12:15:38 -05002486 bool in_4way;
Ping-Ke Shih11f35c92017-07-02 13:12:30 -05002487 unsigned long in_4way_ts;
Larry Fingeraa45a672014-02-28 15:16:43 -06002488};
2489
Larry Finger2cddad32014-02-28 15:16:46 -06002490struct bt_coexist_info {
Larry Fingeraa45a672014-02-28 15:16:43 -06002491 struct rtl_btc_ops *btc_ops;
2492 struct rtl_btc_info btc_info;
Larry Finger2cddad32014-02-28 15:16:46 -06002493 /* EEPROM BT info. */
2494 u8 eeprom_bt_coexist;
2495 u8 eeprom_bt_type;
2496 u8 eeprom_bt_ant_num;
2497 u8 eeprom_bt_ant_isol;
2498 u8 eeprom_bt_radio_shared;
2499
2500 u8 bt_coexistence;
2501 u8 bt_ant_num;
2502 u8 bt_coexist_type;
2503 u8 bt_state;
2504 u8 bt_cur_state; /* 0:on, 1:off */
2505 u8 bt_ant_isolation; /* 0:good, 1:bad */
2506 u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
2507 u8 bt_service;
2508 u8 bt_radio_shared_type;
2509 u8 bt_rfreg_origin_1e;
2510 u8 bt_rfreg_origin_1f;
2511 u8 bt_rssi_state;
2512 u32 ratio_tx;
2513 u32 ratio_pri;
2514 u32 bt_edca_ul;
2515 u32 bt_edca_dl;
2516
2517 bool init_set;
2518 bool bt_busy_traffic;
2519 bool bt_traffic_mode_set;
2520 bool bt_non_traffic_mode_set;
2521
2522 bool fw_coexist_all_off;
2523 bool sw_coexist_all_off;
2524 bool hw_coexist_all_off;
2525 u32 cstate;
2526 u32 previous_state;
2527 u32 cstate_h;
2528 u32 previous_state_h;
2529
2530 u8 bt_pre_rssi_state;
2531 u8 bt_pre_rssi_state1;
2532
2533 u8 reg_bt_iso;
2534 u8 reg_bt_sco;
2535 bool balance_on;
2536 u8 bt_active_zero_cnt;
2537 bool cur_bt_disabled;
2538 bool pre_bt_disabled;
2539
2540 u8 bt_profile_case;
2541 u8 bt_profile_action;
2542 bool bt_busy;
2543 bool hold_for_bt_operation;
2544 u8 lps_counter;
Larry Fingeraa45a672014-02-28 15:16:43 -06002545};
2546
2547struct rtl_btc_ops {
2548 void (*btc_init_variables) (struct rtl_priv *rtlpriv);
2549 void (*btc_init_hal_vars) (struct rtl_priv *rtlpriv);
2550 void (*btc_init_hw_config) (struct rtl_priv *rtlpriv);
2551 void (*btc_ips_notify) (struct rtl_priv *rtlpriv, u8 type);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002552 void (*btc_lps_notify)(struct rtl_priv *rtlpriv, u8 type);
Larry Fingeraa45a672014-02-28 15:16:43 -06002553 void (*btc_scan_notify) (struct rtl_priv *rtlpriv, u8 scantype);
2554 void (*btc_connect_notify) (struct rtl_priv *rtlpriv, u8 action);
2555 void (*btc_mediastatus_notify) (struct rtl_priv *rtlpriv,
Larry Fingered364ab2014-09-04 16:03:46 -05002556 enum rt_media_status mstatus);
Larry Fingeraa45a672014-02-28 15:16:43 -06002557 void (*btc_periodical) (struct rtl_priv *rtlpriv);
2558 void (*btc_halt_notify) (void);
2559 void (*btc_btinfo_notify) (struct rtl_priv *rtlpriv,
2560 u8 *tmp_buf, u8 length);
Ping-Ke Shih6aad6072017-07-02 13:12:31 -05002561 void (*btc_btmpinfo_notify)(struct rtl_priv *rtlpriv,
2562 u8 *tmp_buf, u8 length);
Larry Fingeraa45a672014-02-28 15:16:43 -06002563 bool (*btc_is_limited_dig) (struct rtl_priv *rtlpriv);
2564 bool (*btc_is_disable_edca_turbo) (struct rtl_priv *rtlpriv);
2565 bool (*btc_is_bt_disabled) (struct rtl_priv *rtlpriv);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002566 void (*btc_special_packet_notify)(struct rtl_priv *rtlpriv,
2567 u8 pkt_type);
Ping-Ke Shih54685f92017-06-18 11:12:46 -05002568 void (*btc_record_pwr_mode)(struct rtl_priv *rtlpriv, u8 *buf, u8 len);
Ping-Ke Shih42213f22017-06-18 11:12:49 -05002569 u8 (*btc_get_lps_val)(struct rtl_priv *rtlpriv);
2570 u8 (*btc_get_rpwm_val)(struct rtl_priv *rtlpriv);
2571 bool (*btc_is_bt_ctrl_lps)(struct rtl_priv *rtlpriv);
Ping-Ke Shih26356642017-06-18 11:12:47 -05002572 void (*btc_get_ampdu_cfg)(struct rtl_priv *rtlpriv, u8 *reject_agg,
2573 u8 *ctrl_agg_size, u8 *agg_size);
Ping-Ke Shihc6922052017-06-18 11:12:48 -05002574 bool (*btc_is_bt_lps_on)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002575};
2576
2577struct proxim {
2578 bool proxim_on;
2579
2580 void *proximity_priv;
2581 int (*proxim_rx)(struct ieee80211_hw *hw, struct rtl_stats *status,
2582 struct sk_buff *skb);
2583 u8 (*proxim_get_var)(struct ieee80211_hw *hw, u8 type);
2584};
2585
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002586struct rtl_c2hcmd {
2587 struct list_head list;
2588 u8 tag;
2589 u8 len;
2590 u8 *val;
2591};
2592
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002593struct rtl_bssid_entry {
2594 struct list_head list;
2595 u8 bssid[ETH_ALEN];
2596 u32 age;
2597};
2598
2599struct rtl_scan_list {
2600 int num;
2601 struct list_head list; /* sort by age */
2602};
2603
Larry Finger0c817332010-12-08 11:12:31 -06002604struct rtl_priv {
Larry Finger26634c42013-03-24 22:06:33 -05002605 struct ieee80211_hw *hw;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002606 struct completion firmware_loading_complete;
Larry Finger2461c7d2012-08-31 15:39:01 -05002607 struct list_head list;
2608 struct rtl_priv *buddy_priv;
2609 struct rtl_global_var *glb_var;
2610 struct rtl_dualmac_easy_concurrent_ctl easy_concurrent_ctl;
2611 struct rtl_dmsp_ctl dmsp_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06002612 struct rtl_locks locks;
2613 struct rtl_works works;
2614 struct rtl_mac mac80211;
2615 struct rtl_hal rtlhal;
2616 struct rtl_regulatory regd;
2617 struct rtl_rfkill rfkill;
2618 struct rtl_io io;
2619 struct rtl_phy phy;
2620 struct rtl_dm dm;
2621 struct rtl_security sec;
2622 struct rtl_efuse efuse;
Larry Fingerd5efe152017-02-07 09:14:21 -06002623 struct rtl_led_ctl ledctl;
Ping-Ke Shih84795802017-06-18 11:12:44 -05002624 struct rtl_tx_report tx_report;
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002625 struct rtl_scan_list scan_list;
Larry Finger0c817332010-12-08 11:12:31 -06002626
2627 struct rtl_ps_ctl psc;
2628 struct rate_adaptive ra;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002629 struct dynamic_primary_cca primarycca;
Larry Finger0c817332010-12-08 11:12:31 -06002630 struct wireless_stats stats;
2631 struct rt_link_detect link_info;
2632 struct false_alarm_statistics falsealm_cnt;
2633
2634 struct rtl_rate_priv *rate_priv;
2635
Larry Finger2461c7d2012-08-31 15:39:01 -05002636 /* sta entry list for ap adhoc or mesh */
2637 struct list_head entry_list;
2638
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002639 /* c2hcmd list for kthread level access */
2640 struct list_head c2hcmd_list;
2641
Larry Fingerb0302ab2012-01-30 09:54:49 -06002642 int max_fw_size;
Larry Finger0c817332010-12-08 11:12:31 -06002643
2644 /*
2645 *hal_cfg : for diff cards
2646 *intf_ops : for diff interrface usb/pcie
2647 */
2648 struct rtl_hal_cfg *cfg;
Julia Lawall1bfcfdc2016-05-01 21:57:44 +02002649 const struct rtl_intf_ops *intf_ops;
Larry Finger0c817332010-12-08 11:12:31 -06002650
2651 /*this var will be set by set_bit,
2652 and was used to indicate status of
2653 interface or hardware */
2654 unsigned long status;
2655
Larry Finger0985dfb2012-04-19 16:32:40 -05002656 /* tables for dm */
2657 struct dig_t dm_digtable;
2658 struct ps_t dm_pstable;
2659
Larry Fingerb9a758a2013-11-18 11:11:27 -06002660 u32 reg_874;
2661 u32 reg_c70;
2662 u32 reg_85c;
2663 u32 reg_a74;
2664 bool reg_init; /* true if regs saved */
2665 bool bt_operation_on;
2666 __le32 *usb_data;
2667 int usb_data_index;
2668 bool initialized;
Larry Fingera2699132013-03-24 22:06:41 -05002669 bool enter_ps; /* true when entering PS */
Larry Finger5b8df242013-05-30 18:05:55 -05002670 u8 rate_mask[5];
Larry Finger30899cc2012-03-19 15:44:31 -05002671
Larry Fingeraa45a672014-02-28 15:16:43 -06002672 /* intel Proximity, should be alloc mem
2673 * in intel Proximity module and can only
2674 * be used in intel Proximity mode
2675 */
2676 struct proxim proximity;
2677
2678 /*for bt coexist use*/
Larry Finger2cddad32014-02-28 15:16:46 -06002679 struct bt_coexist_info btcoexist;
Larry Fingeraa45a672014-02-28 15:16:43 -06002680
2681 /* separate 92ee from other ICs,
2682 * 92ee use new trx flow.
2683 */
2684 bool use_new_trx_flow;
2685
Larry Finger9afa2e42014-09-22 09:39:21 -05002686#ifdef CONFIG_PM
2687 struct wiphy_wowlan_support wowlan;
2688#endif
Larry Finger0c817332010-12-08 11:12:31 -06002689 /*This must be the last item so
2690 that it points to the data allocated
2691 beyond this structure like:
2692 rtl_pci_priv or rtl_usb_priv */
Larry Finger60ce3142013-09-18 21:21:35 -05002693 u8 priv[0] __aligned(sizeof(void *));
Larry Finger0c817332010-12-08 11:12:31 -06002694};
2695
2696#define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
2697#define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
2698#define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
2699#define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
2700#define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
2701
Larry Fingere97b7752011-02-19 16:29:07 -06002702
George18d30062011-02-19 16:29:02 -06002703/***************************************
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002704 Bluetooth Co-existence Related
George18d30062011-02-19 16:29:02 -06002705****************************************/
2706
2707enum bt_ant_num {
2708 ANT_X2 = 0,
2709 ANT_X1 = 1,
2710};
2711
2712enum bt_co_type {
2713 BT_2WIRE = 0,
2714 BT_ISSC_3WIRE = 1,
2715 BT_ACCEL = 2,
2716 BT_CSR_BC4 = 3,
2717 BT_CSR_BC8 = 4,
2718 BT_RTL8756 = 5,
Larry Finger0f015452012-10-25 13:46:46 -05002719 BT_RTL8723A = 6,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002720 BT_RTL8821A = 7,
Larry Fingeraa45a672014-02-28 15:16:43 -06002721 BT_RTL8723B = 8,
2722 BT_RTL8192E = 9,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002723 BT_RTL8812A = 11,
2724};
2725
2726enum bt_total_ant_num {
2727 ANT_TOTAL_X2 = 0,
2728 ANT_TOTAL_X1 = 1
George18d30062011-02-19 16:29:02 -06002729};
2730
2731enum bt_cur_state {
2732 BT_OFF = 0,
2733 BT_ON = 1,
2734};
2735
2736enum bt_service_type {
2737 BT_SCO = 0,
2738 BT_A2DP = 1,
2739 BT_HID = 2,
2740 BT_HID_IDLE = 3,
2741 BT_SCAN = 4,
2742 BT_IDLE = 5,
2743 BT_OTHER_ACTION = 6,
2744 BT_BUSY = 7,
2745 BT_OTHERBUSY = 8,
2746 BT_PAN = 9,
2747};
2748
2749enum bt_radio_shared {
2750 BT_RADIO_SHARED = 0,
2751 BT_RADIO_INDIVIDUAL = 1,
2752};
2753
Larry Fingere97b7752011-02-19 16:29:07 -06002754
Larry Finger0c817332010-12-08 11:12:31 -06002755/****************************************
2756 mem access macro define start
2757 Call endian free function when
2758 1. Read/write packet content.
2759 2. Before write integer to IO.
2760 3. After read integer from IO.
2761****************************************/
Larry Finger9e0bc672011-02-19 16:30:02 -06002762/* Convert little data endian to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002763#define EF1BYTE(_val) \
2764 ((u8)(_val))
2765#define EF2BYTE(_val) \
2766 (le16_to_cpu(_val))
2767#define EF4BYTE(_val) \
2768 (le32_to_cpu(_val))
2769
Chaoming_Li3dad6182011-04-25 12:52:49 -05002770/* Read data from memory */
Larry Finger106e0de2017-01-19 14:28:08 -06002771#define READEF1BYTE(_ptr) \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002772 EF1BYTE(*((u8 *)(_ptr)))
Larry Finger9e0bc672011-02-19 16:30:02 -06002773/* Read le16 data from memory and convert to host ordering */
Larry Finger106e0de2017-01-19 14:28:08 -06002774#define READEF2BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002775 EF2BYTE(*(_ptr))
Larry Finger106e0de2017-01-19 14:28:08 -06002776#define READEF4BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002777 EF4BYTE(*(_ptr))
Larry Finger0c817332010-12-08 11:12:31 -06002778
Larry Finger9e0bc672011-02-19 16:30:02 -06002779/* Create a bit mask
2780 * Examples:
2781 * BIT_LEN_MASK_32(0) => 0x00000000
2782 * BIT_LEN_MASK_32(1) => 0x00000001
2783 * BIT_LEN_MASK_32(2) => 0x00000003
2784 * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
2785 */
Larry Finger0c817332010-12-08 11:12:31 -06002786#define BIT_LEN_MASK_32(__bitlen) \
2787 (0xFFFFFFFF >> (32 - (__bitlen)))
2788#define BIT_LEN_MASK_16(__bitlen) \
2789 (0xFFFF >> (16 - (__bitlen)))
2790#define BIT_LEN_MASK_8(__bitlen) \
2791 (0xFF >> (8 - (__bitlen)))
2792
Larry Finger9e0bc672011-02-19 16:30:02 -06002793/* Create an offset bit mask
2794 * Examples:
2795 * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
2796 * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
2797 */
Larry Finger0c817332010-12-08 11:12:31 -06002798#define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
2799 (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
2800#define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
2801 (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
2802#define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
2803 (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
2804
2805/*Description:
Larry Finger9e0bc672011-02-19 16:30:02 -06002806 * Return 4-byte value in host byte ordering from
2807 * 4-byte pointer in little-endian system.
2808 */
Larry Finger0c817332010-12-08 11:12:31 -06002809#define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002810 (EF4BYTE(*((__le32 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002811#define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002812 (EF2BYTE(*((__le16 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002813#define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
2814 (EF1BYTE(*((u8 *)(__pstart))))
2815
Chaoming_Li3dad6182011-04-25 12:52:49 -05002816/*Description:
2817Translate subfield (continuous bits in little-endian) of 4-byte
2818value to host byte ordering.*/
2819#define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2820 ( \
2821 (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
2822 BIT_LEN_MASK_32(__bitlen) \
2823 )
2824#define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2825 ( \
2826 (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
2827 BIT_LEN_MASK_16(__bitlen) \
2828 )
2829#define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2830 ( \
2831 (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
2832 BIT_LEN_MASK_8(__bitlen) \
2833 )
2834
Larry Finger9e0bc672011-02-19 16:30:02 -06002835/* Description:
2836 * Mask subfield (continuous bits in little-endian) of 4-byte value
2837 * and return the result in 4-byte value in host byte ordering.
2838 */
Larry Finger0c817332010-12-08 11:12:31 -06002839#define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2840 ( \
2841 LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
2842 (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
2843 )
2844#define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2845 ( \
2846 LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
2847 (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
2848 )
2849#define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2850 ( \
2851 LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
2852 (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
2853 )
2854
Larry Finger9e0bc672011-02-19 16:30:02 -06002855/* Description:
2856 * Set subfield of little-endian 4-byte value to specified value.
2857 */
Chaoming_Li3dad6182011-04-25 12:52:49 -05002858#define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger106e0de2017-01-19 14:28:08 -06002859 *((__le32 *)(__pstart)) = \
2860 cpu_to_le32( \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002861 LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
2862 ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002863 )
Chaoming_Li3dad6182011-04-25 12:52:49 -05002864#define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger106e0de2017-01-19 14:28:08 -06002865 *((__le16 *)(__pstart)) = \
2866 cpu_to_le16( \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002867 LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
2868 ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002869 )
Larry Finger0c817332010-12-08 11:12:31 -06002870#define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
2871 *((u8 *)(__pstart)) = EF1BYTE \
2872 ( \
2873 LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
2874 ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002875 )
Larry Finger0c817332010-12-08 11:12:31 -06002876
Chaoming_Li3dad6182011-04-25 12:52:49 -05002877#define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
2878 (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
2879
Larry Finger0c817332010-12-08 11:12:31 -06002880/****************************************
2881 mem access macro define end
2882****************************************/
2883
Larry Fingere97b7752011-02-19 16:29:07 -06002884#define byte(x, n) ((x >> (8 * n)) & 0xff)
2885
Chaoming_Li3dad6182011-04-25 12:52:49 -05002886#define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
Larry Finger0c817332010-12-08 11:12:31 -06002887#define RTL_WATCH_DOG_TIME 2000
2888#define MSECS(t) msecs_to_jiffies(t)
Larry Finger17c9ac62011-02-19 16:29:57 -06002889#define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
2890#define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
2891#define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
2892#define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
Larry Fingere6deaf82013-03-24 22:06:55 -05002893#define rtl_dm(rtlpriv) (&((rtlpriv)->dm))
Larry Finger0c817332010-12-08 11:12:31 -06002894
2895#define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
2896#define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
2897#define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
2898/*NIC halt, re-initialize hw parameters*/
2899#define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
2900#define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
2901#define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
2902/*Always enable ASPM and Clock Req in initialization.*/
2903#define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
Larry Fingere97b7752011-02-19 16:29:07 -06002904/* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
2905#define RT_PS_LEVEL_ASPM BIT(7)
Larry Finger0c817332010-12-08 11:12:31 -06002906/*When LPS is on, disable 2R if no packet is received or transmittd.*/
2907#define RT_RF_LPS_DISALBE_2R BIT(30)
2908#define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
2909#define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
2910 ((ppsc->cur_ps_level & _ps_flg) ? true : false)
2911#define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
2912 (ppsc->cur_ps_level &= (~(_ps_flg)))
2913#define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
2914 (ppsc->cur_ps_level |= _ps_flg)
2915
2916#define container_of_dwork_rtl(x, y, z) \
Geliang Tang4679f412016-03-18 13:22:24 +11002917 container_of(to_delayed_work(x), y, z)
Larry Finger0c817332010-12-08 11:12:31 -06002918
Chaoming_Li3dad6182011-04-25 12:52:49 -05002919#define FILL_OCTET_STRING(_os, _octet, _len) \
2920 (_os).octet = (u8 *)(_octet); \
2921 (_os).length = (_len);
2922
2923#define CP_MACADDR(des, src) \
2924 ((des)[0] = (src)[0], (des)[1] = (src)[1],\
2925 (des)[2] = (src)[2], (des)[3] = (src)[3],\
2926 (des)[4] = (src)[4], (des)[5] = (src)[5])
2927
Larry Finger21e4b072014-09-22 09:39:26 -05002928#define LDPC_HT_ENABLE_RX BIT(0)
2929#define LDPC_HT_ENABLE_TX BIT(1)
2930#define LDPC_HT_TEST_TX_ENABLE BIT(2)
2931#define LDPC_HT_CAP_TX BIT(3)
2932
2933#define STBC_HT_ENABLE_RX BIT(0)
2934#define STBC_HT_ENABLE_TX BIT(1)
2935#define STBC_HT_TEST_TX_ENABLE BIT(2)
2936#define STBC_HT_CAP_TX BIT(3)
2937
2938#define LDPC_VHT_ENABLE_RX BIT(0)
2939#define LDPC_VHT_ENABLE_TX BIT(1)
2940#define LDPC_VHT_TEST_TX_ENABLE BIT(2)
2941#define LDPC_VHT_CAP_TX BIT(3)
2942
2943#define STBC_VHT_ENABLE_RX BIT(0)
2944#define STBC_VHT_ENABLE_TX BIT(1)
2945#define STBC_VHT_TEST_TX_ENABLE BIT(2)
2946#define STBC_VHT_CAP_TX BIT(3)
2947
Larry Finger9696a152016-02-11 10:53:09 -06002948extern u8 channel5g[CHANNEL_MAX_NUMBER_5G];
2949
2950extern u8 channel5g_80m[CHANNEL_MAX_NUMBER_5G_80M];
2951
Larry Finger0c817332010-12-08 11:12:31 -06002952static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
2953{
2954 return rtlpriv->io.read8_sync(rtlpriv, addr);
2955}
2956
2957static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
2958{
2959 return rtlpriv->io.read16_sync(rtlpriv, addr);
2960}
2961
2962static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
2963{
2964 return rtlpriv->io.read32_sync(rtlpriv, addr);
2965}
2966
2967static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
2968{
2969 rtlpriv->io.write8_async(rtlpriv, addr, val8);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002970
2971 if (rtlpriv->cfg->write_readback)
2972 rtlpriv->io.read8_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002973}
2974
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06002975static inline void rtl_write_byte_with_val32(struct ieee80211_hw *hw,
2976 u32 addr, u32 val8)
2977{
2978 struct rtl_priv *rtlpriv = rtl_priv(hw);
2979
2980 rtl_write_byte(rtlpriv, addr, (u8)val8);
2981}
2982
Larry Finger0c817332010-12-08 11:12:31 -06002983static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
2984{
2985 rtlpriv->io.write16_async(rtlpriv, addr, val16);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002986
2987 if (rtlpriv->cfg->write_readback)
2988 rtlpriv->io.read16_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002989}
2990
2991static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
2992 u32 addr, u32 val32)
2993{
2994 rtlpriv->io.write32_async(rtlpriv, addr, val32);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002995
2996 if (rtlpriv->cfg->write_readback)
2997 rtlpriv->io.read32_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002998}
2999
3000static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
3001 u32 regaddr, u32 bitmask)
3002{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003003 struct rtl_priv *rtlpriv = hw->priv;
3004
3005 return rtlpriv->cfg->ops->get_bbreg(hw, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06003006}
3007
3008static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
3009 u32 bitmask, u32 data)
3010{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003011 struct rtl_priv *rtlpriv = hw->priv;
Larry Finger0c817332010-12-08 11:12:31 -06003012
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003013 rtlpriv->cfg->ops->set_bbreg(hw, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06003014}
3015
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06003016static inline void rtl_set_bbreg_with_dwmask(struct ieee80211_hw *hw,
3017 u32 regaddr, u32 data)
3018{
3019 rtl_set_bbreg(hw, regaddr, 0xffffffff, data);
3020}
3021
Larry Finger0c817332010-12-08 11:12:31 -06003022static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
3023 enum radio_path rfpath, u32 regaddr,
3024 u32 bitmask)
3025{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003026 struct rtl_priv *rtlpriv = hw->priv;
3027
3028 return rtlpriv->cfg->ops->get_rfreg(hw, rfpath, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06003029}
3030
3031static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
3032 enum radio_path rfpath, u32 regaddr,
3033 u32 bitmask, u32 data)
3034{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003035 struct rtl_priv *rtlpriv = hw->priv;
3036
3037 rtlpriv->cfg->ops->set_rfreg(hw, rfpath, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06003038}
3039
3040static inline bool is_hal_stop(struct rtl_hal *rtlhal)
3041{
3042 return (_HAL_STATE_STOP == rtlhal->state);
3043}
3044
3045static inline void set_hal_start(struct rtl_hal *rtlhal)
3046{
3047 rtlhal->state = _HAL_STATE_START;
3048}
3049
3050static inline void set_hal_stop(struct rtl_hal *rtlhal)
3051{
3052 rtlhal->state = _HAL_STATE_STOP;
3053}
3054
3055static inline u8 get_rf_type(struct rtl_phy *rtlphy)
3056{
3057 return rtlphy->rf_type;
3058}
3059
Chaoming_Li3dad6182011-04-25 12:52:49 -05003060static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
3061{
3062 return (struct ieee80211_hdr *)(skb->data);
3063}
3064
Larry Fingerd3bb1422011-04-25 13:23:20 -05003065static inline __le16 rtl_get_fc(struct sk_buff *skb)
Chaoming_Li3dad6182011-04-25 12:52:49 -05003066{
Larry Fingerd3bb1422011-04-25 13:23:20 -05003067 return rtl_get_hdr(skb)->frame_control;
Chaoming_Li3dad6182011-04-25 12:52:49 -05003068}
3069
3070static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
3071{
3072 return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
3073}
3074
3075static inline u16 rtl_get_tid(struct sk_buff *skb)
3076{
3077 return rtl_get_tid_h(rtl_get_hdr(skb));
3078}
3079
3080static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
3081 struct ieee80211_vif *vif,
Larry Finger7101f402011-06-10 11:05:23 -05003082 const u8 *bssid)
Chaoming_Li3dad6182011-04-25 12:52:49 -05003083{
3084 return ieee80211_find_sta(vif, bssid);
3085}
3086
Larry Finger2461c7d2012-08-31 15:39:01 -05003087static inline struct ieee80211_sta *rtl_find_sta(struct ieee80211_hw *hw,
3088 u8 *mac_addr)
3089{
3090 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
3091 return ieee80211_find_sta(mac->vif, mac_addr);
3092}
3093
Larry Finger0c817332010-12-08 11:12:31 -06003094#endif