blob: 28d17b4b6e13ecd7c950182ac9ffd1c063acd352 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ATI Frame Buffer Device Driver Core
3 *
4 * Copyright (C) 2004 Alex Kern <alex.kern@gmx.de>
5 * Copyright (C) 1997-2001 Geert Uytterhoeven
6 * Copyright (C) 1998 Bernd Harries
7 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
8 *
9 * This driver supports the following ATI graphics chips:
10 * - ATI Mach64
11 *
12 * To do: add support for
13 * - ATI Rage128 (from aty128fb.c)
14 * - ATI Radeon (from radeonfb.c)
15 *
16 * This driver is partly based on the PowerMac console driver:
17 *
18 * Copyright (C) 1996 Paul Mackerras
19 *
20 * and on the PowerMac ATI/mach64 display driver:
21 *
22 * Copyright (C) 1997 Michael AK Tesch
23 *
24 * with work by Jon Howell
25 * Harry AC Eaton
26 * Anthony Tong <atong@uiuc.edu>
27 *
28 * Generic LCD support written by Daniel Mantione, ported from 2.4.20 by Alex Kern
29 * Many Thanks to Ville Syrjälä for patches and fixing nasting 16 bit color bug.
30 *
31 * This file is subject to the terms and conditions of the GNU General Public
32 * License. See the file COPYING in the main directory of this archive for
33 * more details.
34 *
35 * Many thanks to Nitya from ATI devrel for support and patience !
36 */
37
38/******************************************************************************
39
40 TODO:
41
42 - cursor support on all cards and all ramdacs.
43 - cursor parameters controlable via ioctl()s.
44 - guess PLL and MCLK based on the original PLL register values initialized
45 by Open Firmware (if they are initialized). BIOS is done
46
47 (Anyone with Mac to help with this?)
48
49******************************************************************************/
50
51
52#include <linux/config.h>
53#include <linux/module.h>
54#include <linux/moduleparam.h>
55#include <linux/kernel.h>
56#include <linux/errno.h>
57#include <linux/string.h>
58#include <linux/mm.h>
59#include <linux/slab.h>
60#include <linux/vmalloc.h>
61#include <linux/delay.h>
62#include <linux/console.h>
63#include <linux/fb.h>
64#include <linux/init.h>
65#include <linux/pci.h>
66#include <linux/interrupt.h>
67#include <linux/spinlock.h>
68#include <linux/wait.h>
69
70#include <asm/io.h>
71#include <asm/uaccess.h>
72
73#include <video/mach64.h>
74#include "atyfb.h"
75#include "ati_ids.h"
76
77#ifdef __powerpc__
78#include <asm/prom.h>
79#include "../macmodes.h"
80#endif
81#ifdef __sparc__
82#include <asm/pbm.h>
83#include <asm/fbio.h>
84#endif
85
86#ifdef CONFIG_ADB_PMU
87#include <linux/adb.h>
88#include <linux/pmu.h>
89#endif
90#ifdef CONFIG_BOOTX_TEXT
91#include <asm/btext.h>
92#endif
93#ifdef CONFIG_PMAC_BACKLIGHT
94#include <asm/backlight.h>
95#endif
96#ifdef CONFIG_MTRR
97#include <asm/mtrr.h>
98#endif
99
100/*
101 * Debug flags.
102 */
103#undef DEBUG
104/*#define DEBUG*/
105
106/* Make sure n * PAGE_SIZE is protected at end of Aperture for GUI-regs */
107/* - must be large enough to catch all GUI-Regs */
108/* - must be aligned to a PAGE boundary */
109#define GUI_RESERVE (1 * PAGE_SIZE)
110
111/* FIXME: remove the FAIL definition */
Ville Syrjälä866d84c2006-01-09 20:53:22 -0800112#define FAIL(msg) do { \
113 if (!(var->activate & FB_ACTIVATE_TEST)) \
114 printk(KERN_CRIT "atyfb: " msg "\n"); \
115 return -EINVAL; \
116} while (0)
117#define FAIL_MAX(msg, x, _max_) do { \
118 if (x > _max_) { \
119 if (!(var->activate & FB_ACTIVATE_TEST)) \
120 printk(KERN_CRIT "atyfb: " msg " %x(%x)\n", x, _max_); \
121 return -EINVAL; \
122 } \
123} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#ifdef DEBUG
125#define DPRINTK(fmt, args...) printk(KERN_DEBUG "atyfb: " fmt, ## args)
126#else
127#define DPRINTK(fmt, args...)
128#endif
129
130#define PRINTKI(fmt, args...) printk(KERN_INFO "atyfb: " fmt, ## args)
131#define PRINTKE(fmt, args...) printk(KERN_ERR "atyfb: " fmt, ## args)
132
133#if defined(CONFIG_PM) || defined(CONFIG_PMAC_BACKLIGHT) || defined (CONFIG_FB_ATY_GENERIC_LCD)
134static const u32 lt_lcd_regs[] = {
135 CONFIG_PANEL_LG,
136 LCD_GEN_CNTL_LG,
137 DSTN_CONTROL_LG,
138 HFB_PITCH_ADDR_LG,
139 HORZ_STRETCHING_LG,
140 VERT_STRETCHING_LG,
141 0, /* EXT_VERT_STRETCH */
142 LT_GIO_LG,
143 POWER_MANAGEMENT_LG
144};
145
146void aty_st_lcd(int index, u32 val, const struct atyfb_par *par)
147{
148 if (M64_HAS(LT_LCD_REGS)) {
149 aty_st_le32(lt_lcd_regs[index], val, par);
150 } else {
151 unsigned long temp;
152
153 /* write addr byte */
154 temp = aty_ld_le32(LCD_INDEX, par);
155 aty_st_le32(LCD_INDEX, (temp & ~LCD_INDEX_MASK) | index, par);
156 /* write the register value */
157 aty_st_le32(LCD_DATA, val, par);
158 }
159}
160
161u32 aty_ld_lcd(int index, const struct atyfb_par *par)
162{
163 if (M64_HAS(LT_LCD_REGS)) {
164 return aty_ld_le32(lt_lcd_regs[index], par);
165 } else {
166 unsigned long temp;
167
168 /* write addr byte */
169 temp = aty_ld_le32(LCD_INDEX, par);
170 aty_st_le32(LCD_INDEX, (temp & ~LCD_INDEX_MASK) | index, par);
171 /* read the register value */
172 return aty_ld_le32(LCD_DATA, par);
173 }
174}
175#endif /* defined(CONFIG_PM) || defined(CONFIG_PMAC_BACKLIGHT) || defined (CONFIG_FB_ATY_GENERIC_LCD) */
176
177#ifdef CONFIG_FB_ATY_GENERIC_LCD
178/*
179 * ATIReduceRatio --
180 *
181 * Reduce a fraction by factoring out the largest common divider of the
182 * fraction's numerator and denominator.
183 */
184static void ATIReduceRatio(int *Numerator, int *Denominator)
185{
186 int Multiplier, Divider, Remainder;
187
188 Multiplier = *Numerator;
189 Divider = *Denominator;
190
191 while ((Remainder = Multiplier % Divider))
192 {
193 Multiplier = Divider;
194 Divider = Remainder;
195 }
196
197 *Numerator /= Divider;
198 *Denominator /= Divider;
199}
200#endif
201 /*
202 * The Hardware parameters for each card
203 */
204
205struct aty_cmap_regs {
206 u8 windex;
207 u8 lut;
208 u8 mask;
209 u8 rindex;
210 u8 cntl;
211};
212
213struct pci_mmap_map {
214 unsigned long voff;
215 unsigned long poff;
216 unsigned long size;
217 unsigned long prot_flag;
218 unsigned long prot_mask;
219};
220
221static struct fb_fix_screeninfo atyfb_fix __devinitdata = {
222 .id = "ATY Mach64",
223 .type = FB_TYPE_PACKED_PIXELS,
224 .visual = FB_VISUAL_PSEUDOCOLOR,
225 .xpanstep = 8,
226 .ypanstep = 1,
227};
228
229 /*
230 * Frame buffer device API
231 */
232
233static int atyfb_open(struct fb_info *info, int user);
234static int atyfb_release(struct fb_info *info, int user);
235static int atyfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info);
236static int atyfb_set_par(struct fb_info *info);
237static int atyfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
238 u_int transp, struct fb_info *info);
239static int atyfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info);
240static int atyfb_blank(int blank, struct fb_info *info);
241static int atyfb_ioctl(struct inode *inode, struct file *file, u_int cmd,
242 u_long arg, struct fb_info *info);
243extern void atyfb_fillrect(struct fb_info *info, const struct fb_fillrect *rect);
244extern void atyfb_copyarea(struct fb_info *info, const struct fb_copyarea *area);
245extern void atyfb_imageblit(struct fb_info *info, const struct fb_image *image);
246#ifdef __sparc__
247static int atyfb_mmap(struct fb_info *info, struct file *file, struct vm_area_struct *vma);
248#endif
249static int atyfb_sync(struct fb_info *info);
250
251 /*
252 * Internal routines
253 */
254
255static int aty_init(struct fb_info *info, const char *name);
256#ifdef CONFIG_ATARI
257static int store_video_par(char *videopar, unsigned char m64_num);
258#endif
259
260static struct crtc saved_crtc;
261static union aty_pll saved_pll;
262static void aty_get_crtc(const struct atyfb_par *par, struct crtc *crtc);
263
264static void aty_set_crtc(const struct atyfb_par *par, const struct crtc *crtc);
265static int aty_var_to_crtc(const struct fb_info *info, const struct fb_var_screeninfo *var, struct crtc *crtc);
266static int aty_crtc_to_var(const struct crtc *crtc, struct fb_var_screeninfo *var);
267static void set_off_pitch(struct atyfb_par *par, const struct fb_info *info);
268#ifdef CONFIG_PPC
269static int read_aty_sense(const struct atyfb_par *par);
270#endif
271
272
273 /*
274 * Interface used by the world
275 */
276
277static struct fb_var_screeninfo default_var = {
278 /* 640x480, 60 Hz, Non-Interlaced (25.175 MHz dotclock) */
279 640, 480, 640, 480, 0, 0, 8, 0,
280 {0, 8, 0}, {0, 8, 0}, {0, 8, 0}, {0, 0, 0},
281 0, 0, -1, -1, 0, 39722, 48, 16, 33, 10, 96, 2,
282 0, FB_VMODE_NONINTERLACED
283};
284
285static struct fb_videomode defmode = {
286 /* 640x480 @ 60 Hz, 31.5 kHz hsync */
287 NULL, 60, 640, 480, 39721, 40, 24, 32, 11, 96, 2,
288 0, FB_VMODE_NONINTERLACED
289};
290
291static struct fb_ops atyfb_ops = {
292 .owner = THIS_MODULE,
293 .fb_open = atyfb_open,
294 .fb_release = atyfb_release,
295 .fb_check_var = atyfb_check_var,
296 .fb_set_par = atyfb_set_par,
297 .fb_setcolreg = atyfb_setcolreg,
298 .fb_pan_display = atyfb_pan_display,
299 .fb_blank = atyfb_blank,
300 .fb_ioctl = atyfb_ioctl,
301 .fb_fillrect = atyfb_fillrect,
302 .fb_copyarea = atyfb_copyarea,
303 .fb_imageblit = atyfb_imageblit,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304#ifdef __sparc__
305 .fb_mmap = atyfb_mmap,
306#endif
307 .fb_sync = atyfb_sync,
308};
309
310static int noaccel;
311#ifdef CONFIG_MTRR
312static int nomtrr;
313#endif
314static int vram;
315static int pll;
316static int mclk;
317static int xclk;
318static int comp_sync __initdata = -1;
319static char *mode;
320
321#ifdef CONFIG_PPC
322static int default_vmode __initdata = VMODE_CHOOSE;
323static int default_cmode __initdata = CMODE_CHOOSE;
324
325module_param_named(vmode, default_vmode, int, 0);
326MODULE_PARM_DESC(vmode, "int: video mode for mac");
327module_param_named(cmode, default_cmode, int, 0);
328MODULE_PARM_DESC(cmode, "int: color mode for mac");
329#endif
330
331#ifdef CONFIG_ATARI
332static unsigned int mach64_count __initdata = 0;
333static unsigned long phys_vmembase[FB_MAX] __initdata = { 0, };
334static unsigned long phys_size[FB_MAX] __initdata = { 0, };
335static unsigned long phys_guiregbase[FB_MAX] __initdata = { 0, };
336#endif
337
338/* top -> down is an evolution of mach64 chipset, any corrections? */
339#define ATI_CHIP_88800GX (M64F_GX)
340#define ATI_CHIP_88800CX (M64F_GX)
341
342#define ATI_CHIP_264CT (M64F_CT | M64F_INTEGRATED | M64F_CT_BUS | M64F_MAGIC_FIFO)
343#define ATI_CHIP_264ET (M64F_CT | M64F_INTEGRATED | M64F_CT_BUS | M64F_MAGIC_FIFO)
344
345#define ATI_CHIP_264VT (M64F_VT | M64F_INTEGRATED | M64F_VT_BUS | M64F_MAGIC_FIFO)
346#define ATI_CHIP_264GT (M64F_GT | M64F_INTEGRATED | M64F_MAGIC_FIFO | M64F_EXTRA_BRIGHT)
347
348#define ATI_CHIP_264VTB (M64F_VT | M64F_INTEGRATED | M64F_VT_BUS | M64F_GTB_DSP)
349#define ATI_CHIP_264VT3 (M64F_VT | M64F_INTEGRATED | M64F_VT_BUS | M64F_GTB_DSP | M64F_SDRAM_MAGIC_PLL)
350#define ATI_CHIP_264VT4 (M64F_VT | M64F_INTEGRATED | M64F_GTB_DSP)
351
352#define ATI_CHIP_264LT (M64F_GT | M64F_INTEGRATED | M64F_GTB_DSP)
353
354/* make sets shorter */
355#define ATI_MODERN_SET (M64F_GT | M64F_INTEGRATED | M64F_GTB_DSP | M64F_EXTRA_BRIGHT)
356
357#define ATI_CHIP_264GTB (ATI_MODERN_SET | M64F_SDRAM_MAGIC_PLL)
358/*#define ATI_CHIP_264GTDVD ?*/
359#define ATI_CHIP_264LTG (ATI_MODERN_SET | M64F_SDRAM_MAGIC_PLL)
360
361#define ATI_CHIP_264GT2C (ATI_MODERN_SET | M64F_SDRAM_MAGIC_PLL | M64F_HW_TRIPLE)
362#define ATI_CHIP_264GTPRO (ATI_MODERN_SET | M64F_SDRAM_MAGIC_PLL | M64F_HW_TRIPLE | M64F_FIFO_32 | M64F_RESET_3D)
363#define ATI_CHIP_264LTPRO (ATI_MODERN_SET | M64F_HW_TRIPLE | M64F_FIFO_32 | M64F_RESET_3D)
364
365#define ATI_CHIP_264XL (ATI_MODERN_SET | M64F_HW_TRIPLE | M64F_FIFO_32 | M64F_RESET_3D | M64F_XL_DLL | M64F_MFB_FORCE_4)
366#define ATI_CHIP_MOBILITY (ATI_MODERN_SET | M64F_HW_TRIPLE | M64F_FIFO_32 | M64F_RESET_3D | M64F_XL_DLL | M64F_MFB_FORCE_4 | M64F_MOBIL_BUS)
367
368static struct {
369 u16 pci_id;
370 const char *name;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800371 int pll, mclk, xclk, ecp_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 u32 features;
373} aty_chips[] __devinitdata = {
374#ifdef CONFIG_FB_ATY_GX
375 /* Mach64 GX */
Ville Syrjälä25163c52006-01-09 20:53:27 -0800376 { PCI_CHIP_MACH64GX, "ATI888GX00 (Mach64 GX)", 135, 50, 50, 0, ATI_CHIP_88800GX },
377 { PCI_CHIP_MACH64CX, "ATI888CX00 (Mach64 CX)", 135, 50, 50, 0, ATI_CHIP_88800CX },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378#endif /* CONFIG_FB_ATY_GX */
379
380#ifdef CONFIG_FB_ATY_CT
Ville Syrjälä25163c52006-01-09 20:53:27 -0800381 { PCI_CHIP_MACH64CT, "ATI264CT (Mach64 CT)", 135, 60, 60, 0, ATI_CHIP_264CT },
382 { PCI_CHIP_MACH64ET, "ATI264ET (Mach64 ET)", 135, 60, 60, 0, ATI_CHIP_264ET },
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800383
384 { PCI_CHIP_MACH64VT, "ATI264VT (Mach64 VT)", 170, 67, 67, 80, ATI_CHIP_264VT },
Ville Syrjälä25163c52006-01-09 20:53:27 -0800385 { PCI_CHIP_MACH64GT, "3D RAGE (Mach64 GT)", 135, 63, 63, 80, ATI_CHIP_264GT },
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800386
387 { PCI_CHIP_MACH64VU, "ATI264VT3 (Mach64 VU)", 200, 67, 67, 80, ATI_CHIP_264VT3 },
388 { PCI_CHIP_MACH64GU, "3D RAGE II+ (Mach64 GU)", 200, 67, 67, 100, ATI_CHIP_264GTB },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
Ville Syrjälä25163c52006-01-09 20:53:27 -0800390 { PCI_CHIP_MACH64LT, "3D RAGE LT (Mach64 LT)", 135, 63, 63, 0, ATI_CHIP_264LT },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 /* FIXME chipset maybe ATI_CHIP_264LTPRO ? */
Ville Syrjälä25163c52006-01-09 20:53:27 -0800392 { PCI_CHIP_MACH64LG, "3D RAGE LT-G (Mach64 LG)", 230, 63, 63, 100, ATI_CHIP_264LTG | M64F_LT_LCD_REGS | M64F_G3_PB_1024x768 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
Ville Syrjälä25163c52006-01-09 20:53:27 -0800394 { PCI_CHIP_MACH64VV, "ATI264VT4 (Mach64 VV)", 230, 83, 83, 100, ATI_CHIP_264VT4 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
Ville Syrjälä25163c52006-01-09 20:53:27 -0800396 { PCI_CHIP_MACH64GV, "3D RAGE IIC (Mach64 GV, PCI)", 230, 83, 83, 100, ATI_CHIP_264GT2C },
397 { PCI_CHIP_MACH64GW, "3D RAGE IIC (Mach64 GW, AGP)", 230, 83, 83, 100, ATI_CHIP_264GT2C },
398 { PCI_CHIP_MACH64GY, "3D RAGE IIC (Mach64 GY, PCI)", 230, 83, 83, 100, ATI_CHIP_264GT2C },
399 { PCI_CHIP_MACH64GZ, "3D RAGE IIC (Mach64 GZ, AGP)", 230, 83, 83, 100, ATI_CHIP_264GT2C },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Ville Syrjälä25163c52006-01-09 20:53:27 -0800401 { PCI_CHIP_MACH64GB, "3D RAGE PRO (Mach64 GB, BGA, AGP)", 230, 100, 100, 125, ATI_CHIP_264GTPRO },
402 { PCI_CHIP_MACH64GD, "3D RAGE PRO (Mach64 GD, BGA, AGP 1x)", 230, 100, 100, 125, ATI_CHIP_264GTPRO },
403 { PCI_CHIP_MACH64GI, "3D RAGE PRO (Mach64 GI, BGA, PCI)", 230, 100, 100, 125, ATI_CHIP_264GTPRO | M64F_MAGIC_VRAM_SIZE },
404 { PCI_CHIP_MACH64GP, "3D RAGE PRO (Mach64 GP, PQFP, PCI)", 230, 100, 100, 125, ATI_CHIP_264GTPRO },
405 { PCI_CHIP_MACH64GQ, "3D RAGE PRO (Mach64 GQ, PQFP, PCI, limited 3D)", 230, 100, 100, 125, ATI_CHIP_264GTPRO },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Ville Syrjälä25163c52006-01-09 20:53:27 -0800407 { PCI_CHIP_MACH64LB, "3D RAGE LT PRO (Mach64 LB, AGP)", 236, 75, 100, 135, ATI_CHIP_264LTPRO },
408 { PCI_CHIP_MACH64LD, "3D RAGE LT PRO (Mach64 LD, AGP)", 230, 100, 100, 135, ATI_CHIP_264LTPRO },
409 { PCI_CHIP_MACH64LI, "3D RAGE LT PRO (Mach64 LI, PCI)", 230, 100, 100, 135, ATI_CHIP_264LTPRO | M64F_G3_PB_1_1 | M64F_G3_PB_1024x768 },
410 { PCI_CHIP_MACH64LP, "3D RAGE LT PRO (Mach64 LP, PCI)", 230, 100, 100, 135, ATI_CHIP_264LTPRO },
411 { PCI_CHIP_MACH64LQ, "3D RAGE LT PRO (Mach64 LQ, PCI)", 230, 100, 100, 135, ATI_CHIP_264LTPRO },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Ville Syrjälä69b569f2006-01-09 20:53:30 -0800413 { PCI_CHIP_MACH64GM, "3D RAGE XL (Mach64 GM, AGP 2x)", 230, 83, 63, 135, ATI_CHIP_264XL },
414 { PCI_CHIP_MACH64GN, "3D RAGE XC (Mach64 GN, AGP 2x)", 230, 83, 63, 135, ATI_CHIP_264XL },
415 { PCI_CHIP_MACH64GO, "3D RAGE XL (Mach64 GO, PCI-66)", 230, 83, 63, 135, ATI_CHIP_264XL },
416 { PCI_CHIP_MACH64GL, "3D RAGE XC (Mach64 GL, PCI-66)", 230, 83, 63, 135, ATI_CHIP_264XL },
417 { PCI_CHIP_MACH64GR, "3D RAGE XL (Mach64 GR, PCI-33)", 230, 83, 63, 135, ATI_CHIP_264XL | M64F_SDRAM_MAGIC_PLL },
418 { PCI_CHIP_MACH64GS, "3D RAGE XC (Mach64 GS, PCI-33)", 230, 83, 63, 135, ATI_CHIP_264XL },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
Ville Syrjälä25163c52006-01-09 20:53:27 -0800420 { PCI_CHIP_MACH64LM, "3D RAGE Mobility P/M (Mach64 LM, AGP 2x)", 230, 83, 125, 135, ATI_CHIP_MOBILITY },
421 { PCI_CHIP_MACH64LN, "3D RAGE Mobility L (Mach64 LN, AGP 2x)", 230, 83, 125, 135, ATI_CHIP_MOBILITY },
422 { PCI_CHIP_MACH64LR, "3D RAGE Mobility P/M (Mach64 LR, PCI)", 230, 83, 125, 135, ATI_CHIP_MOBILITY },
423 { PCI_CHIP_MACH64LS, "3D RAGE Mobility L (Mach64 LS, PCI)", 230, 83, 125, 135, ATI_CHIP_MOBILITY },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424#endif /* CONFIG_FB_ATY_CT */
425};
426
427/* can not fail */
428static int __devinit correct_chipset(struct atyfb_par *par)
429{
430 u8 rev;
431 u16 type;
432 u32 chip_id;
433 const char *name;
434 int i;
435
436 for (i = sizeof(aty_chips) / sizeof(*aty_chips) - 1; i >= 0; i--)
437 if (par->pci_id == aty_chips[i].pci_id)
438 break;
439
440 name = aty_chips[i].name;
441 par->pll_limits.pll_max = aty_chips[i].pll;
442 par->pll_limits.mclk = aty_chips[i].mclk;
443 par->pll_limits.xclk = aty_chips[i].xclk;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800444 par->pll_limits.ecp_max = aty_chips[i].ecp_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 par->features = aty_chips[i].features;
446
447 chip_id = aty_ld_le32(CONFIG_CHIP_ID, par);
448 type = chip_id & CFG_CHIP_TYPE;
449 rev = (chip_id & CFG_CHIP_REV) >> 24;
450
451 switch(par->pci_id) {
452#ifdef CONFIG_FB_ATY_GX
453 case PCI_CHIP_MACH64GX:
454 if(type != 0x00d7)
455 return -ENODEV;
456 break;
457 case PCI_CHIP_MACH64CX:
458 if(type != 0x0057)
459 return -ENODEV;
460 break;
461#endif
462#ifdef CONFIG_FB_ATY_CT
463 case PCI_CHIP_MACH64VT:
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800464 switch (rev & 0x07) {
465 case 0x00:
466 switch (rev & 0xc0) {
467 case 0x00:
468 name = "ATI264VT (A3) (Mach64 VT)";
469 par->pll_limits.pll_max = 170;
470 par->pll_limits.mclk = 67;
471 par->pll_limits.xclk = 67;
472 par->pll_limits.ecp_max = 80;
473 par->features = ATI_CHIP_264VT;
474 break;
475 case 0x40:
476 name = "ATI264VT2 (A4) (Mach64 VT)";
477 par->pll_limits.pll_max = 200;
478 par->pll_limits.mclk = 67;
479 par->pll_limits.xclk = 67;
480 par->pll_limits.ecp_max = 80;
481 par->features = ATI_CHIP_264VT | M64F_MAGIC_POSTDIV;
482 break;
483 }
484 break;
485 case 0x01:
486 name = "ATI264VT3 (B1) (Mach64 VT)";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 par->pll_limits.pll_max = 200;
488 par->pll_limits.mclk = 67;
489 par->pll_limits.xclk = 67;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800490 par->pll_limits.ecp_max = 80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 par->features = ATI_CHIP_264VTB;
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800492 break;
493 case 0x02:
494 name = "ATI264VT3 (B2) (Mach64 VT)";
495 par->pll_limits.pll_max = 200;
496 par->pll_limits.mclk = 67;
497 par->pll_limits.xclk = 67;
498 par->pll_limits.ecp_max = 80;
499 par->features = ATI_CHIP_264VT3;
500 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 }
502 break;
503 case PCI_CHIP_MACH64GT:
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800504 switch (rev & 0x07) {
505 case 0x01:
506 name = "3D RAGE II (Mach64 GT)";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 par->pll_limits.pll_max = 170;
508 par->pll_limits.mclk = 67;
509 par->pll_limits.xclk = 67;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800510 par->pll_limits.ecp_max = 80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 par->features = ATI_CHIP_264GTB;
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800512 break;
513 case 0x02:
514 name = "3D RAGE II+ (Mach64 GT)";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 par->pll_limits.pll_max = 200;
516 par->pll_limits.mclk = 67;
517 par->pll_limits.xclk = 67;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800518 par->pll_limits.ecp_max = 100;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 par->features = ATI_CHIP_264GTB;
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800520 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 }
522 break;
523#endif
524 }
525
526 PRINTKI("%s [0x%04x rev 0x%02x]\n", name, type, rev);
527 return 0;
528}
529
530static char ram_dram[] __devinitdata = "DRAM";
531static char ram_resv[] __devinitdata = "RESV";
532#ifdef CONFIG_FB_ATY_GX
533static char ram_vram[] __devinitdata = "VRAM";
534#endif /* CONFIG_FB_ATY_GX */
535#ifdef CONFIG_FB_ATY_CT
536static char ram_edo[] __devinitdata = "EDO";
537static char ram_sdram[] __devinitdata = "SDRAM (1:1)";
538static char ram_sgram[] __devinitdata = "SGRAM (1:1)";
539static char ram_sdram32[] __devinitdata = "SDRAM (2:1) (32-bit)";
540static char ram_off[] __devinitdata = "OFF";
541#endif /* CONFIG_FB_ATY_CT */
542
543
544static u32 pseudo_palette[17];
545
546#ifdef CONFIG_FB_ATY_GX
547static char *aty_gx_ram[8] __devinitdata = {
548 ram_dram, ram_vram, ram_vram, ram_dram,
549 ram_dram, ram_vram, ram_vram, ram_resv
550};
551#endif /* CONFIG_FB_ATY_GX */
552
553#ifdef CONFIG_FB_ATY_CT
554static char *aty_ct_ram[8] __devinitdata = {
555 ram_off, ram_dram, ram_edo, ram_edo,
556 ram_sdram, ram_sgram, ram_sdram32, ram_resv
557};
558#endif /* CONFIG_FB_ATY_CT */
559
560static u32 atyfb_get_pixclock(struct fb_var_screeninfo *var, struct atyfb_par *par)
561{
562 u32 pixclock = var->pixclock;
563#ifdef CONFIG_FB_ATY_GENERIC_LCD
564 u32 lcd_on_off;
565 par->pll.ct.xres = 0;
566 if (par->lcd_table != 0) {
567 lcd_on_off = aty_ld_lcd(LCD_GEN_CNTL, par);
568 if(lcd_on_off & LCD_ON) {
569 par->pll.ct.xres = var->xres;
570 pixclock = par->lcd_pixclock;
571 }
572 }
573#endif
574 return pixclock;
575}
576
577#if defined(CONFIG_PPC)
578
579/*
580 * Apple monitor sense
581 */
582
583static int __init read_aty_sense(const struct atyfb_par *par)
584{
585 int sense, i;
586
587 aty_st_le32(GP_IO, 0x31003100, par); /* drive outputs high */
588 __delay(200);
589 aty_st_le32(GP_IO, 0, par); /* turn off outputs */
590 __delay(2000);
591 i = aty_ld_le32(GP_IO, par); /* get primary sense value */
592 sense = ((i & 0x3000) >> 3) | (i & 0x100);
593
594 /* drive each sense line low in turn and collect the other 2 */
595 aty_st_le32(GP_IO, 0x20000000, par); /* drive A low */
596 __delay(2000);
597 i = aty_ld_le32(GP_IO, par);
598 sense |= ((i & 0x1000) >> 7) | ((i & 0x100) >> 4);
599 aty_st_le32(GP_IO, 0x20002000, par); /* drive A high again */
600 __delay(200);
601
602 aty_st_le32(GP_IO, 0x10000000, par); /* drive B low */
603 __delay(2000);
604 i = aty_ld_le32(GP_IO, par);
605 sense |= ((i & 0x2000) >> 10) | ((i & 0x100) >> 6);
606 aty_st_le32(GP_IO, 0x10001000, par); /* drive B high again */
607 __delay(200);
608
609 aty_st_le32(GP_IO, 0x01000000, par); /* drive C low */
610 __delay(2000);
611 sense |= (aty_ld_le32(GP_IO, par) & 0x3000) >> 12;
612 aty_st_le32(GP_IO, 0, par); /* turn off outputs */
613 return sense;
614}
615
616#endif /* defined(CONFIG_PPC) */
617
618/* ------------------------------------------------------------------------- */
619
620/*
621 * CRTC programming
622 */
623
624static void aty_get_crtc(const struct atyfb_par *par, struct crtc *crtc)
625{
626#ifdef CONFIG_FB_ATY_GENERIC_LCD
627 if (par->lcd_table != 0) {
628 if(!M64_HAS(LT_LCD_REGS)) {
629 crtc->lcd_index = aty_ld_le32(LCD_INDEX, par);
630 aty_st_le32(LCD_INDEX, crtc->lcd_index, par);
631 }
632 crtc->lcd_config_panel = aty_ld_lcd(CONFIG_PANEL, par);
633 crtc->lcd_gen_cntl = aty_ld_lcd(LCD_GEN_CNTL, par);
634
635
636 /* switch to non shadow registers */
637 aty_st_lcd(LCD_GEN_CNTL, crtc->lcd_gen_cntl &
638 ~(CRTC_RW_SELECT | SHADOW_EN | SHADOW_RW_EN), par);
639
640 /* save stretching */
641 crtc->horz_stretching = aty_ld_lcd(HORZ_STRETCHING, par);
642 crtc->vert_stretching = aty_ld_lcd(VERT_STRETCHING, par);
643 if (!M64_HAS(LT_LCD_REGS))
644 crtc->ext_vert_stretch = aty_ld_lcd(EXT_VERT_STRETCH, par);
645 }
646#endif
647 crtc->h_tot_disp = aty_ld_le32(CRTC_H_TOTAL_DISP, par);
648 crtc->h_sync_strt_wid = aty_ld_le32(CRTC_H_SYNC_STRT_WID, par);
649 crtc->v_tot_disp = aty_ld_le32(CRTC_V_TOTAL_DISP, par);
650 crtc->v_sync_strt_wid = aty_ld_le32(CRTC_V_SYNC_STRT_WID, par);
651 crtc->vline_crnt_vline = aty_ld_le32(CRTC_VLINE_CRNT_VLINE, par);
652 crtc->off_pitch = aty_ld_le32(CRTC_OFF_PITCH, par);
653 crtc->gen_cntl = aty_ld_le32(CRTC_GEN_CNTL, par);
654
655#ifdef CONFIG_FB_ATY_GENERIC_LCD
656 if (par->lcd_table != 0) {
657 /* switch to shadow registers */
658 aty_st_lcd(LCD_GEN_CNTL, (crtc->lcd_gen_cntl & ~CRTC_RW_SELECT) |
659 SHADOW_EN | SHADOW_RW_EN, par);
660
661 crtc->shadow_h_tot_disp = aty_ld_le32(CRTC_H_TOTAL_DISP, par);
662 crtc->shadow_h_sync_strt_wid = aty_ld_le32(CRTC_H_SYNC_STRT_WID, par);
663 crtc->shadow_v_tot_disp = aty_ld_le32(CRTC_V_TOTAL_DISP, par);
664 crtc->shadow_v_sync_strt_wid = aty_ld_le32(CRTC_V_SYNC_STRT_WID, par);
665
666 aty_st_le32(LCD_GEN_CNTL, crtc->lcd_gen_cntl, par);
667 }
668#endif /* CONFIG_FB_ATY_GENERIC_LCD */
669}
670
671static void aty_set_crtc(const struct atyfb_par *par, const struct crtc *crtc)
672{
673#ifdef CONFIG_FB_ATY_GENERIC_LCD
674 if (par->lcd_table != 0) {
675 /* stop CRTC */
676 aty_st_le32(CRTC_GEN_CNTL, crtc->gen_cntl & ~(CRTC_EXT_DISP_EN | CRTC_EN), par);
677
678 /* update non-shadow registers first */
679 aty_st_lcd(CONFIG_PANEL, crtc->lcd_config_panel, par);
680 aty_st_lcd(LCD_GEN_CNTL, crtc->lcd_gen_cntl &
681 ~(CRTC_RW_SELECT | SHADOW_EN | SHADOW_RW_EN), par);
682
683 /* temporarily disable stretching */
684 aty_st_lcd(HORZ_STRETCHING,
685 crtc->horz_stretching &
686 ~(HORZ_STRETCH_MODE | HORZ_STRETCH_EN), par);
687 aty_st_lcd(VERT_STRETCHING,
688 crtc->vert_stretching &
689 ~(VERT_STRETCH_RATIO1 | VERT_STRETCH_RATIO2 |
690 VERT_STRETCH_USE0 | VERT_STRETCH_EN), par);
691 }
692#endif
693 /* turn off CRT */
694 aty_st_le32(CRTC_GEN_CNTL, crtc->gen_cntl & ~CRTC_EN, par);
695
696 DPRINTK("setting up CRTC\n");
697 DPRINTK("set primary CRT to %ix%i %c%c composite %c\n",
698 ((((crtc->h_tot_disp>>16) & 0xff) + 1)<<3), (((crtc->v_tot_disp>>16) & 0x7ff) + 1),
699 (crtc->h_sync_strt_wid & 0x200000)?'N':'P', (crtc->v_sync_strt_wid & 0x200000)?'N':'P',
700 (crtc->gen_cntl & CRTC_CSYNC_EN)?'P':'N');
701
702 DPRINTK("CRTC_H_TOTAL_DISP: %x\n",crtc->h_tot_disp);
703 DPRINTK("CRTC_H_SYNC_STRT_WID: %x\n",crtc->h_sync_strt_wid);
704 DPRINTK("CRTC_V_TOTAL_DISP: %x\n",crtc->v_tot_disp);
705 DPRINTK("CRTC_V_SYNC_STRT_WID: %x\n",crtc->v_sync_strt_wid);
706 DPRINTK("CRTC_OFF_PITCH: %x\n", crtc->off_pitch);
707 DPRINTK("CRTC_VLINE_CRNT_VLINE: %x\n", crtc->vline_crnt_vline);
708 DPRINTK("CRTC_GEN_CNTL: %x\n",crtc->gen_cntl);
709
710 aty_st_le32(CRTC_H_TOTAL_DISP, crtc->h_tot_disp, par);
711 aty_st_le32(CRTC_H_SYNC_STRT_WID, crtc->h_sync_strt_wid, par);
712 aty_st_le32(CRTC_V_TOTAL_DISP, crtc->v_tot_disp, par);
713 aty_st_le32(CRTC_V_SYNC_STRT_WID, crtc->v_sync_strt_wid, par);
714 aty_st_le32(CRTC_OFF_PITCH, crtc->off_pitch, par);
715 aty_st_le32(CRTC_VLINE_CRNT_VLINE, crtc->vline_crnt_vline, par);
716
717 aty_st_le32(CRTC_GEN_CNTL, crtc->gen_cntl, par);
718#if 0
719 FIXME
720 if (par->accel_flags & FB_ACCELF_TEXT)
721 aty_init_engine(par, info);
722#endif
723#ifdef CONFIG_FB_ATY_GENERIC_LCD
724 /* after setting the CRTC registers we should set the LCD registers. */
725 if (par->lcd_table != 0) {
726 /* switch to shadow registers */
727 aty_st_lcd(LCD_GEN_CNTL, (crtc->lcd_gen_cntl & ~CRTC_RW_SELECT) |
728 (SHADOW_EN | SHADOW_RW_EN), par);
729
Ville Syrjäläcd4617b2006-01-09 20:53:21 -0800730 DPRINTK("set shadow CRT to %ix%i %c%c\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 ((((crtc->shadow_h_tot_disp>>16) & 0xff) + 1)<<3), (((crtc->shadow_v_tot_disp>>16) & 0x7ff) + 1),
732 (crtc->shadow_h_sync_strt_wid & 0x200000)?'N':'P', (crtc->shadow_v_sync_strt_wid & 0x200000)?'N':'P');
733
734 DPRINTK("SHADOW CRTC_H_TOTAL_DISP: %x\n", crtc->shadow_h_tot_disp);
735 DPRINTK("SHADOW CRTC_H_SYNC_STRT_WID: %x\n", crtc->shadow_h_sync_strt_wid);
736 DPRINTK("SHADOW CRTC_V_TOTAL_DISP: %x\n", crtc->shadow_v_tot_disp);
737 DPRINTK("SHADOW CRTC_V_SYNC_STRT_WID: %x\n", crtc->shadow_v_sync_strt_wid);
738
739 aty_st_le32(CRTC_H_TOTAL_DISP, crtc->shadow_h_tot_disp, par);
740 aty_st_le32(CRTC_H_SYNC_STRT_WID, crtc->shadow_h_sync_strt_wid, par);
741 aty_st_le32(CRTC_V_TOTAL_DISP, crtc->shadow_v_tot_disp, par);
742 aty_st_le32(CRTC_V_SYNC_STRT_WID, crtc->shadow_v_sync_strt_wid, par);
743
744 /* restore CRTC selection & shadow state and enable stretching */
745 DPRINTK("LCD_GEN_CNTL: %x\n", crtc->lcd_gen_cntl);
746 DPRINTK("HORZ_STRETCHING: %x\n", crtc->horz_stretching);
747 DPRINTK("VERT_STRETCHING: %x\n", crtc->vert_stretching);
748 if(!M64_HAS(LT_LCD_REGS))
749 DPRINTK("EXT_VERT_STRETCH: %x\n", crtc->ext_vert_stretch);
750
751 aty_st_lcd(LCD_GEN_CNTL, crtc->lcd_gen_cntl, par);
752 aty_st_lcd(HORZ_STRETCHING, crtc->horz_stretching, par);
753 aty_st_lcd(VERT_STRETCHING, crtc->vert_stretching, par);
754 if(!M64_HAS(LT_LCD_REGS)) {
755 aty_st_lcd(EXT_VERT_STRETCH, crtc->ext_vert_stretch, par);
756 aty_ld_le32(LCD_INDEX, par);
757 aty_st_le32(LCD_INDEX, crtc->lcd_index, par);
758 }
759 }
760#endif /* CONFIG_FB_ATY_GENERIC_LCD */
761}
762
763static int aty_var_to_crtc(const struct fb_info *info,
764 const struct fb_var_screeninfo *var, struct crtc *crtc)
765{
766 struct atyfb_par *par = (struct atyfb_par *) info->par;
767 u32 xres, yres, vxres, vyres, xoffset, yoffset, bpp;
768 u32 sync, vmode, vdisplay;
769 u32 h_total, h_disp, h_sync_strt, h_sync_end, h_sync_dly, h_sync_wid, h_sync_pol;
770 u32 v_total, v_disp, v_sync_strt, v_sync_end, v_sync_wid, v_sync_pol, c_sync;
771 u32 pix_width, dp_pix_width, dp_chain_mask;
772
773 /* input */
774 xres = var->xres;
775 yres = var->yres;
776 vxres = var->xres_virtual;
777 vyres = var->yres_virtual;
778 xoffset = var->xoffset;
779 yoffset = var->yoffset;
780 bpp = var->bits_per_pixel;
781 if (bpp == 16)
782 bpp = (var->green.length == 5) ? 15 : 16;
783 sync = var->sync;
784 vmode = var->vmode;
785
786 /* convert (and round up) and validate */
787 if (vxres < xres + xoffset)
788 vxres = xres + xoffset;
789 h_disp = xres;
790
791 if (vyres < yres + yoffset)
792 vyres = yres + yoffset;
793 v_disp = yres;
794
795 if (bpp <= 8) {
796 bpp = 8;
797 pix_width = CRTC_PIX_WIDTH_8BPP;
798 dp_pix_width =
799 HOST_8BPP | SRC_8BPP | DST_8BPP |
800 BYTE_ORDER_LSB_TO_MSB;
801 dp_chain_mask = DP_CHAIN_8BPP;
802 } else if (bpp <= 15) {
803 bpp = 16;
804 pix_width = CRTC_PIX_WIDTH_15BPP;
805 dp_pix_width = HOST_15BPP | SRC_15BPP | DST_15BPP |
806 BYTE_ORDER_LSB_TO_MSB;
807 dp_chain_mask = DP_CHAIN_15BPP;
808 } else if (bpp <= 16) {
809 bpp = 16;
810 pix_width = CRTC_PIX_WIDTH_16BPP;
811 dp_pix_width = HOST_16BPP | SRC_16BPP | DST_16BPP |
812 BYTE_ORDER_LSB_TO_MSB;
813 dp_chain_mask = DP_CHAIN_16BPP;
814 } else if (bpp <= 24 && M64_HAS(INTEGRATED)) {
815 bpp = 24;
816 pix_width = CRTC_PIX_WIDTH_24BPP;
817 dp_pix_width =
818 HOST_8BPP | SRC_8BPP | DST_8BPP |
819 BYTE_ORDER_LSB_TO_MSB;
820 dp_chain_mask = DP_CHAIN_24BPP;
821 } else if (bpp <= 32) {
822 bpp = 32;
823 pix_width = CRTC_PIX_WIDTH_32BPP;
824 dp_pix_width = HOST_32BPP | SRC_32BPP | DST_32BPP |
825 BYTE_ORDER_LSB_TO_MSB;
826 dp_chain_mask = DP_CHAIN_32BPP;
827 } else
828 FAIL("invalid bpp");
829
830 if (vxres * vyres * bpp / 8 > info->fix.smem_len)
831 FAIL("not enough video RAM");
832
833 h_sync_pol = sync & FB_SYNC_HOR_HIGH_ACT ? 0 : 1;
834 v_sync_pol = sync & FB_SYNC_VERT_HIGH_ACT ? 0 : 1;
835
836 if((xres > 1600) || (yres > 1200)) {
837 FAIL("MACH64 chips are designed for max 1600x1200\n"
838 "select anoter resolution.");
839 }
840 h_sync_strt = h_disp + var->right_margin;
841 h_sync_end = h_sync_strt + var->hsync_len;
842 h_sync_dly = var->right_margin & 7;
843 h_total = h_sync_end + h_sync_dly + var->left_margin;
844
845 v_sync_strt = v_disp + var->lower_margin;
846 v_sync_end = v_sync_strt + var->vsync_len;
847 v_total = v_sync_end + var->upper_margin;
848
849#ifdef CONFIG_FB_ATY_GENERIC_LCD
850 if (par->lcd_table != 0) {
851 if(!M64_HAS(LT_LCD_REGS)) {
852 u32 lcd_index = aty_ld_le32(LCD_INDEX, par);
853 crtc->lcd_index = lcd_index &
854 ~(LCD_INDEX_MASK | LCD_DISPLAY_DIS | LCD_SRC_SEL | CRTC2_DISPLAY_DIS);
855 aty_st_le32(LCD_INDEX, lcd_index, par);
856 }
857
858 if (!M64_HAS(MOBIL_BUS))
859 crtc->lcd_index |= CRTC2_DISPLAY_DIS;
860
861 crtc->lcd_config_panel = aty_ld_lcd(CONFIG_PANEL, par) | 0x4000;
862 crtc->lcd_gen_cntl = aty_ld_lcd(LCD_GEN_CNTL, par) & ~CRTC_RW_SELECT;
863
864 crtc->lcd_gen_cntl &=
865 ~(HORZ_DIVBY2_EN | DIS_HOR_CRT_DIVBY2 | TVCLK_PM_EN |
866 /*VCLK_DAC_PM_EN | USE_SHADOWED_VEND |*/
867 USE_SHADOWED_ROWCUR | SHADOW_EN | SHADOW_RW_EN);
868 crtc->lcd_gen_cntl |= DONT_SHADOW_VPAR | LOCK_8DOT;
869
870 if((crtc->lcd_gen_cntl & LCD_ON) &&
871 ((xres > par->lcd_width) || (yres > par->lcd_height))) {
872 /* We cannot display the mode on the LCD. If the CRT is enabled
873 we can turn off the LCD.
874 If the CRT is off, it isn't a good idea to switch it on; we don't
875 know if one is connected. So it's better to fail then.
876 */
877 if (crtc->lcd_gen_cntl & CRT_ON) {
Ville Syrjälä866d84c2006-01-09 20:53:22 -0800878 if (!(var->activate & FB_ACTIVATE_TEST))
879 PRINTKI("Disable LCD panel, because video mode does not fit.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 crtc->lcd_gen_cntl &= ~LCD_ON;
881 /*aty_st_lcd(LCD_GEN_CNTL, crtc->lcd_gen_cntl, par);*/
882 } else {
Ville Syrjälä866d84c2006-01-09 20:53:22 -0800883 if (!(var->activate & FB_ACTIVATE_TEST))
884 PRINTKE("Video mode exceeds size of LCD panel.\nConnect this computer to a conventional monitor if you really need this mode.\n");
885 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 }
887 }
888 }
889
890 if ((par->lcd_table != 0) && (crtc->lcd_gen_cntl & LCD_ON)) {
891 int VScan = 1;
892 /* bpp -> bytespp, 1,4 -> 0; 8 -> 2; 15,16 -> 1; 24 -> 6; 32 -> 5
893 const u8 DFP_h_sync_dly_LT[] = { 0, 2, 1, 6, 5 };
894 const u8 ADD_to_strt_wid_and_dly_LT_DAC[] = { 0, 5, 6, 9, 9, 12, 12 }; */
895
896 vmode &= ~(FB_VMODE_DOUBLE | FB_VMODE_INTERLACED);
897
898 /* This is horror! When we simulate, say 640x480 on an 800x600
Ville Syrjäläcd4617b2006-01-09 20:53:21 -0800899 LCD monitor, the CRTC should be programmed 800x600 values for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 the non visible part, but 640x480 for the visible part.
Ville Syrjäläcd4617b2006-01-09 20:53:21 -0800901 This code has been tested on a laptop with it's 1400x1050 LCD
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 monitor and a conventional monitor both switched on.
903 Tested modes: 1280x1024, 1152x864, 1024x768, 800x600,
904 works with little glitches also with DOUBLESCAN modes
905 */
906 if (yres < par->lcd_height) {
907 VScan = par->lcd_height / yres;
908 if(VScan > 1) {
909 VScan = 2;
910 vmode |= FB_VMODE_DOUBLE;
911 }
912 }
913
914 h_sync_strt = h_disp + par->lcd_right_margin;
915 h_sync_end = h_sync_strt + par->lcd_hsync_len;
916 h_sync_dly = /*DFP_h_sync_dly[ ( bpp + 1 ) / 3 ]; */par->lcd_hsync_dly;
917 h_total = h_disp + par->lcd_hblank_len;
918
919 v_sync_strt = v_disp + par->lcd_lower_margin / VScan;
920 v_sync_end = v_sync_strt + par->lcd_vsync_len / VScan;
921 v_total = v_disp + par->lcd_vblank_len / VScan;
922 }
923#endif /* CONFIG_FB_ATY_GENERIC_LCD */
924
925 h_disp = (h_disp >> 3) - 1;
926 h_sync_strt = (h_sync_strt >> 3) - 1;
927 h_sync_end = (h_sync_end >> 3) - 1;
928 h_total = (h_total >> 3) - 1;
929 h_sync_wid = h_sync_end - h_sync_strt;
930
931 FAIL_MAX("h_disp too large", h_disp, 0xff);
932 FAIL_MAX("h_sync_strt too large", h_sync_strt, 0x1ff);
933 /*FAIL_MAX("h_sync_wid too large", h_sync_wid, 0x1f);*/
934 if(h_sync_wid > 0x1f)
935 h_sync_wid = 0x1f;
936 FAIL_MAX("h_total too large", h_total, 0x1ff);
937
938 if (vmode & FB_VMODE_DOUBLE) {
939 v_disp <<= 1;
940 v_sync_strt <<= 1;
941 v_sync_end <<= 1;
942 v_total <<= 1;
943 }
944
945 vdisplay = yres;
946#ifdef CONFIG_FB_ATY_GENERIC_LCD
947 if ((par->lcd_table != 0) && (crtc->lcd_gen_cntl & LCD_ON))
948 vdisplay = par->lcd_height;
949#endif
950
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 v_disp--;
952 v_sync_strt--;
953 v_sync_end--;
954 v_total--;
955 v_sync_wid = v_sync_end - v_sync_strt;
956
957 FAIL_MAX("v_disp too large", v_disp, 0x7ff);
958 FAIL_MAX("v_sync_stsrt too large", v_sync_strt, 0x7ff);
959 /*FAIL_MAX("v_sync_wid too large", v_sync_wid, 0x1f);*/
960 if(v_sync_wid > 0x1f)
961 v_sync_wid = 0x1f;
962 FAIL_MAX("v_total too large", v_total, 0x7ff);
963
964 c_sync = sync & FB_SYNC_COMP_HIGH_ACT ? CRTC_CSYNC_EN : 0;
965
966 /* output */
967 crtc->vxres = vxres;
968 crtc->vyres = vyres;
969 crtc->xoffset = xoffset;
970 crtc->yoffset = yoffset;
971 crtc->bpp = bpp;
972 crtc->off_pitch = ((yoffset*vxres+xoffset)*bpp/64) | (vxres<<19);
973 crtc->vline_crnt_vline = 0;
974
975 crtc->h_tot_disp = h_total | (h_disp<<16);
976 crtc->h_sync_strt_wid = (h_sync_strt & 0xff) | (h_sync_dly<<8) |
977 ((h_sync_strt & 0x100)<<4) | (h_sync_wid<<16) | (h_sync_pol<<21);
978 crtc->v_tot_disp = v_total | (v_disp<<16);
979 crtc->v_sync_strt_wid = v_sync_strt | (v_sync_wid<<16) | (v_sync_pol<<21);
980
981 /* crtc->gen_cntl = aty_ld_le32(CRTC_GEN_CNTL, par) & CRTC_PRESERVED_MASK; */
982 crtc->gen_cntl = CRTC_EXT_DISP_EN | CRTC_EN | pix_width | c_sync;
983 crtc->gen_cntl |= CRTC_VGA_LINEAR;
984
985 /* Enable doublescan mode if requested */
986 if (vmode & FB_VMODE_DOUBLE)
987 crtc->gen_cntl |= CRTC_DBL_SCAN_EN;
988 /* Enable interlaced mode if requested */
989 if (vmode & FB_VMODE_INTERLACED)
990 crtc->gen_cntl |= CRTC_INTERLACE_EN;
991#ifdef CONFIG_FB_ATY_GENERIC_LCD
992 if (par->lcd_table != 0) {
993 vdisplay = yres;
994 if(vmode & FB_VMODE_DOUBLE)
995 vdisplay <<= 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 crtc->gen_cntl &= ~(CRTC2_EN | CRTC2_PIX_WIDTH);
997 crtc->lcd_gen_cntl &= ~(HORZ_DIVBY2_EN | DIS_HOR_CRT_DIVBY2 |
998 /*TVCLK_PM_EN | VCLK_DAC_PM_EN |*/
999 USE_SHADOWED_VEND | USE_SHADOWED_ROWCUR | SHADOW_EN | SHADOW_RW_EN);
1000 crtc->lcd_gen_cntl |= (DONT_SHADOW_VPAR/* | LOCK_8DOT*/);
1001
1002 /* MOBILITY M1 tested, FIXME: LT */
1003 crtc->horz_stretching = aty_ld_lcd(HORZ_STRETCHING, par);
1004 if (!M64_HAS(LT_LCD_REGS))
1005 crtc->ext_vert_stretch = aty_ld_lcd(EXT_VERT_STRETCH, par) &
1006 ~(AUTO_VERT_RATIO | VERT_STRETCH_MODE | VERT_STRETCH_RATIO3);
1007
1008 crtc->horz_stretching &=
1009 ~(HORZ_STRETCH_RATIO | HORZ_STRETCH_LOOP | AUTO_HORZ_RATIO |
1010 HORZ_STRETCH_MODE | HORZ_STRETCH_EN);
Ville Syrjäläe98cef12006-01-09 20:53:26 -08001011 if (xres < par->lcd_width && crtc->lcd_gen_cntl & LCD_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 do {
1013 /*
1014 * The horizontal blender misbehaves when HDisplay is less than a
1015 * a certain threshold (440 for a 1024-wide panel). It doesn't
1016 * stretch such modes enough. Use pixel replication instead of
1017 * blending to stretch modes that can be made to exactly fit the
1018 * panel width. The undocumented "NoLCDBlend" option allows the
1019 * pixel-replicated mode to be slightly wider or narrower than the
1020 * panel width. It also causes a mode that is exactly half as wide
1021 * as the panel to be pixel-replicated, rather than blended.
1022 */
1023 int HDisplay = xres & ~7;
1024 int nStretch = par->lcd_width / HDisplay;
1025 int Remainder = par->lcd_width % HDisplay;
1026
1027 if ((!Remainder && ((nStretch > 2))) ||
1028 (((HDisplay * 16) / par->lcd_width) < 7)) {
1029 static const char StretchLoops[] = {10, 12, 13, 15, 16};
1030 int horz_stretch_loop = -1, BestRemainder;
1031 int Numerator = HDisplay, Denominator = par->lcd_width;
1032 int Index = 5;
1033 ATIReduceRatio(&Numerator, &Denominator);
1034
1035 BestRemainder = (Numerator * 16) / Denominator;
1036 while (--Index >= 0) {
1037 Remainder = ((Denominator - Numerator) * StretchLoops[Index]) %
1038 Denominator;
1039 if (Remainder < BestRemainder) {
1040 horz_stretch_loop = Index;
1041 if (!(BestRemainder = Remainder))
1042 break;
1043 }
1044 }
1045
1046 if ((horz_stretch_loop >= 0) && !BestRemainder) {
1047 int horz_stretch_ratio = 0, Accumulator = 0;
1048 int reuse_previous = 1;
1049
1050 Index = StretchLoops[horz_stretch_loop];
1051
1052 while (--Index >= 0) {
1053 if (Accumulator > 0)
1054 horz_stretch_ratio |= reuse_previous;
1055 else
1056 Accumulator += Denominator;
1057 Accumulator -= Numerator;
1058 reuse_previous <<= 1;
1059 }
1060
1061 crtc->horz_stretching |= (HORZ_STRETCH_EN |
1062 ((horz_stretch_loop & HORZ_STRETCH_LOOP) << 16) |
1063 (horz_stretch_ratio & HORZ_STRETCH_RATIO));
1064 break; /* Out of the do { ... } while (0) */
1065 }
1066 }
1067
1068 crtc->horz_stretching |= (HORZ_STRETCH_MODE | HORZ_STRETCH_EN |
1069 (((HDisplay * (HORZ_STRETCH_BLEND + 1)) / par->lcd_width) & HORZ_STRETCH_BLEND));
1070 } while (0);
1071 }
1072
Ville Syrjäläe98cef12006-01-09 20:53:26 -08001073 if (vdisplay < par->lcd_height && crtc->lcd_gen_cntl & LCD_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 crtc->vert_stretching = (VERT_STRETCH_USE0 | VERT_STRETCH_EN |
1075 (((vdisplay * (VERT_STRETCH_RATIO0 + 1)) / par->lcd_height) & VERT_STRETCH_RATIO0));
1076
1077 if (!M64_HAS(LT_LCD_REGS) &&
1078 xres <= (M64_HAS(MOBIL_BUS)?1024:800))
1079 crtc->ext_vert_stretch |= VERT_STRETCH_MODE;
1080 } else {
1081 /*
1082 * Don't use vertical blending if the mode is too wide or not
1083 * vertically stretched.
1084 */
1085 crtc->vert_stretching = 0;
1086 }
1087 /* copy to shadow crtc */
1088 crtc->shadow_h_tot_disp = crtc->h_tot_disp;
1089 crtc->shadow_h_sync_strt_wid = crtc->h_sync_strt_wid;
1090 crtc->shadow_v_tot_disp = crtc->v_tot_disp;
1091 crtc->shadow_v_sync_strt_wid = crtc->v_sync_strt_wid;
1092 }
1093#endif /* CONFIG_FB_ATY_GENERIC_LCD */
1094
1095 if (M64_HAS(MAGIC_FIFO)) {
Ville Syrjälä50c839c2006-01-09 20:53:23 -08001096 /* FIXME: display FIFO low watermark values */
1097 crtc->gen_cntl |= (aty_ld_le32(CRTC_GEN_CNTL, par) & CRTC_FIFO_LWM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 }
1099 crtc->dp_pix_width = dp_pix_width;
1100 crtc->dp_chain_mask = dp_chain_mask;
1101
1102 return 0;
1103}
1104
1105static int aty_crtc_to_var(const struct crtc *crtc, struct fb_var_screeninfo *var)
1106{
1107 u32 xres, yres, bpp, left, right, upper, lower, hslen, vslen, sync;
1108 u32 h_total, h_disp, h_sync_strt, h_sync_dly, h_sync_wid,
1109 h_sync_pol;
1110 u32 v_total, v_disp, v_sync_strt, v_sync_wid, v_sync_pol, c_sync;
1111 u32 pix_width;
1112 u32 double_scan, interlace;
1113
1114 /* input */
1115 h_total = crtc->h_tot_disp & 0x1ff;
1116 h_disp = (crtc->h_tot_disp >> 16) & 0xff;
1117 h_sync_strt = (crtc->h_sync_strt_wid & 0xff) | ((crtc->h_sync_strt_wid >> 4) & 0x100);
1118 h_sync_dly = (crtc->h_sync_strt_wid >> 8) & 0x7;
1119 h_sync_wid = (crtc->h_sync_strt_wid >> 16) & 0x1f;
1120 h_sync_pol = (crtc->h_sync_strt_wid >> 21) & 0x1;
1121 v_total = crtc->v_tot_disp & 0x7ff;
1122 v_disp = (crtc->v_tot_disp >> 16) & 0x7ff;
1123 v_sync_strt = crtc->v_sync_strt_wid & 0x7ff;
1124 v_sync_wid = (crtc->v_sync_strt_wid >> 16) & 0x1f;
1125 v_sync_pol = (crtc->v_sync_strt_wid >> 21) & 0x1;
1126 c_sync = crtc->gen_cntl & CRTC_CSYNC_EN ? 1 : 0;
1127 pix_width = crtc->gen_cntl & CRTC_PIX_WIDTH_MASK;
1128 double_scan = crtc->gen_cntl & CRTC_DBL_SCAN_EN;
1129 interlace = crtc->gen_cntl & CRTC_INTERLACE_EN;
1130
1131 /* convert */
1132 xres = (h_disp + 1) * 8;
1133 yres = v_disp + 1;
1134 left = (h_total - h_sync_strt - h_sync_wid) * 8 - h_sync_dly;
1135 right = (h_sync_strt - h_disp) * 8 + h_sync_dly;
1136 hslen = h_sync_wid * 8;
1137 upper = v_total - v_sync_strt - v_sync_wid;
1138 lower = v_sync_strt - v_disp;
1139 vslen = v_sync_wid;
1140 sync = (h_sync_pol ? 0 : FB_SYNC_HOR_HIGH_ACT) |
1141 (v_sync_pol ? 0 : FB_SYNC_VERT_HIGH_ACT) |
1142 (c_sync ? FB_SYNC_COMP_HIGH_ACT : 0);
1143
1144 switch (pix_width) {
1145#if 0
1146 case CRTC_PIX_WIDTH_4BPP:
1147 bpp = 4;
1148 var->red.offset = 0;
1149 var->red.length = 8;
1150 var->green.offset = 0;
1151 var->green.length = 8;
1152 var->blue.offset = 0;
1153 var->blue.length = 8;
1154 var->transp.offset = 0;
1155 var->transp.length = 0;
1156 break;
1157#endif
1158 case CRTC_PIX_WIDTH_8BPP:
1159 bpp = 8;
1160 var->red.offset = 0;
1161 var->red.length = 8;
1162 var->green.offset = 0;
1163 var->green.length = 8;
1164 var->blue.offset = 0;
1165 var->blue.length = 8;
1166 var->transp.offset = 0;
1167 var->transp.length = 0;
1168 break;
1169 case CRTC_PIX_WIDTH_15BPP: /* RGB 555 */
1170 bpp = 16;
1171 var->red.offset = 10;
1172 var->red.length = 5;
1173 var->green.offset = 5;
1174 var->green.length = 5;
1175 var->blue.offset = 0;
1176 var->blue.length = 5;
1177 var->transp.offset = 0;
1178 var->transp.length = 0;
1179 break;
1180 case CRTC_PIX_WIDTH_16BPP: /* RGB 565 */
1181 bpp = 16;
1182 var->red.offset = 11;
1183 var->red.length = 5;
1184 var->green.offset = 5;
1185 var->green.length = 6;
1186 var->blue.offset = 0;
1187 var->blue.length = 5;
1188 var->transp.offset = 0;
1189 var->transp.length = 0;
1190 break;
1191 case CRTC_PIX_WIDTH_24BPP: /* RGB 888 */
1192 bpp = 24;
1193 var->red.offset = 16;
1194 var->red.length = 8;
1195 var->green.offset = 8;
1196 var->green.length = 8;
1197 var->blue.offset = 0;
1198 var->blue.length = 8;
1199 var->transp.offset = 0;
1200 var->transp.length = 0;
1201 break;
1202 case CRTC_PIX_WIDTH_32BPP: /* ARGB 8888 */
1203 bpp = 32;
1204 var->red.offset = 16;
1205 var->red.length = 8;
1206 var->green.offset = 8;
1207 var->green.length = 8;
1208 var->blue.offset = 0;
1209 var->blue.length = 8;
1210 var->transp.offset = 24;
1211 var->transp.length = 8;
1212 break;
1213 default:
Ville Syrjälä866d84c2006-01-09 20:53:22 -08001214 PRINTKE("Invalid pixel width\n");
1215 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 }
1217
1218 /* output */
1219 var->xres = xres;
1220 var->yres = yres;
1221 var->xres_virtual = crtc->vxres;
1222 var->yres_virtual = crtc->vyres;
1223 var->bits_per_pixel = bpp;
1224 var->left_margin = left;
1225 var->right_margin = right;
1226 var->upper_margin = upper;
1227 var->lower_margin = lower;
1228 var->hsync_len = hslen;
1229 var->vsync_len = vslen;
1230 var->sync = sync;
1231 var->vmode = FB_VMODE_NONINTERLACED;
1232 /* In double scan mode, the vertical parameters are doubled, so we need to
1233 half them to get the right values.
1234 In interlaced mode the values are already correct, so no correction is
1235 necessary.
1236 */
1237 if (interlace)
1238 var->vmode = FB_VMODE_INTERLACED;
1239
1240 if (double_scan) {
1241 var->vmode = FB_VMODE_DOUBLE;
1242 var->yres>>=1;
1243 var->upper_margin>>=1;
1244 var->lower_margin>>=1;
1245 var->vsync_len>>=1;
1246 }
1247
1248 return 0;
1249}
1250
1251/* ------------------------------------------------------------------------- */
1252
1253static int atyfb_set_par(struct fb_info *info)
1254{
1255 struct atyfb_par *par = (struct atyfb_par *) info->par;
1256 struct fb_var_screeninfo *var = &info->var;
1257 u32 tmp, pixclock;
1258 int err;
1259#ifdef DEBUG
1260 struct fb_var_screeninfo debug;
1261 u32 pixclock_in_ps;
1262#endif
1263 if (par->asleep)
1264 return 0;
1265
1266 if ((err = aty_var_to_crtc(info, var, &par->crtc)))
1267 return err;
1268
1269 pixclock = atyfb_get_pixclock(var, par);
1270
1271 if (pixclock == 0) {
Ville Syrjälä866d84c2006-01-09 20:53:22 -08001272 PRINTKE("Invalid pixclock\n");
1273 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 } else {
1275 if((err = par->pll_ops->var_to_pll(info, pixclock, var->bits_per_pixel, &par->pll)))
1276 return err;
1277 }
1278
1279 par->accel_flags = var->accel_flags; /* hack */
1280
1281 if (par->blitter_may_be_busy)
1282 wait_for_idle(par);
1283
1284 aty_set_crtc(par, &par->crtc);
1285 par->dac_ops->set_dac(info, &par->pll, var->bits_per_pixel, par->accel_flags);
1286 par->pll_ops->set_pll(info, &par->pll);
1287
1288#ifdef DEBUG
1289 if(par->pll_ops && par->pll_ops->pll_to_var)
1290 pixclock_in_ps = par->pll_ops->pll_to_var(info, &(par->pll));
1291 else
1292 pixclock_in_ps = 0;
1293
1294 if(0 == pixclock_in_ps) {
1295 PRINTKE("ALERT ops->pll_to_var get 0\n");
1296 pixclock_in_ps = pixclock;
1297 }
1298
1299 memset(&debug, 0, sizeof(debug));
1300 if(!aty_crtc_to_var(&(par->crtc), &debug)) {
1301 u32 hSync, vRefresh;
1302 u32 h_disp, h_sync_strt, h_sync_end, h_total;
1303 u32 v_disp, v_sync_strt, v_sync_end, v_total;
1304
1305 h_disp = debug.xres;
1306 h_sync_strt = h_disp + debug.right_margin;
1307 h_sync_end = h_sync_strt + debug.hsync_len;
1308 h_total = h_sync_end + debug.left_margin;
1309 v_disp = debug.yres;
1310 v_sync_strt = v_disp + debug.lower_margin;
1311 v_sync_end = v_sync_strt + debug.vsync_len;
1312 v_total = v_sync_end + debug.upper_margin;
1313
1314 hSync = 1000000000 / (pixclock_in_ps * h_total);
1315 vRefresh = (hSync * 1000) / v_total;
1316 if (par->crtc.gen_cntl & CRTC_INTERLACE_EN)
1317 vRefresh *= 2;
1318 if (par->crtc.gen_cntl & CRTC_DBL_SCAN_EN)
1319 vRefresh /= 2;
1320
1321 DPRINTK("atyfb_set_par\n");
1322 DPRINTK(" Set Visible Mode to %ix%i-%i\n", var->xres, var->yres, var->bits_per_pixel);
1323 DPRINTK(" Virtual resolution %ix%i, pixclock_in_ps %i (calculated %i)\n",
1324 var->xres_virtual, var->yres_virtual, pixclock, pixclock_in_ps);
1325 DPRINTK(" Dot clock: %i MHz\n", 1000000 / pixclock_in_ps);
1326 DPRINTK(" Horizontal sync: %i kHz\n", hSync);
1327 DPRINTK(" Vertical refresh: %i Hz\n", vRefresh);
1328 DPRINTK(" x style: %i.%03i %i %i %i %i %i %i %i %i\n",
1329 1000000 / pixclock_in_ps, 1000000 % pixclock_in_ps,
1330 h_disp, h_sync_strt, h_sync_end, h_total,
1331 v_disp, v_sync_strt, v_sync_end, v_total);
1332 DPRINTK(" fb style: %i %i %i %i %i %i %i %i %i\n",
1333 pixclock_in_ps,
1334 debug.left_margin, h_disp, debug.right_margin, debug.hsync_len,
1335 debug.upper_margin, v_disp, debug.lower_margin, debug.vsync_len);
1336 }
1337#endif /* DEBUG */
1338
1339 if (!M64_HAS(INTEGRATED)) {
1340 /* Don't forget MEM_CNTL */
1341 tmp = aty_ld_le32(MEM_CNTL, par) & 0xf0ffffff;
1342 switch (var->bits_per_pixel) {
1343 case 8:
1344 tmp |= 0x02000000;
1345 break;
1346 case 16:
1347 tmp |= 0x03000000;
1348 break;
1349 case 32:
1350 tmp |= 0x06000000;
1351 break;
1352 }
1353 aty_st_le32(MEM_CNTL, tmp, par);
1354 } else {
1355 tmp = aty_ld_le32(MEM_CNTL, par) & 0xf00fffff;
1356 if (!M64_HAS(MAGIC_POSTDIV))
1357 tmp |= par->mem_refresh_rate << 20;
1358 switch (var->bits_per_pixel) {
1359 case 8:
1360 case 24:
1361 tmp |= 0x00000000;
1362 break;
1363 case 16:
1364 tmp |= 0x04000000;
1365 break;
1366 case 32:
1367 tmp |= 0x08000000;
1368 break;
1369 }
1370 if (M64_HAS(CT_BUS)) {
1371 aty_st_le32(DAC_CNTL, 0x87010184, par);
1372 aty_st_le32(BUS_CNTL, 0x680000f9, par);
1373 } else if (M64_HAS(VT_BUS)) {
1374 aty_st_le32(DAC_CNTL, 0x87010184, par);
1375 aty_st_le32(BUS_CNTL, 0x680000f9, par);
1376 } else if (M64_HAS(MOBIL_BUS)) {
1377 aty_st_le32(DAC_CNTL, 0x80010102, par);
1378 aty_st_le32(BUS_CNTL, 0x7b33a040 | (par->aux_start ? BUS_APER_REG_DIS : 0), par);
1379 } else {
1380 /* GT */
1381 aty_st_le32(DAC_CNTL, 0x86010102, par);
1382 aty_st_le32(BUS_CNTL, 0x7b23a040 | (par->aux_start ? BUS_APER_REG_DIS : 0), par);
1383 aty_st_le32(EXT_MEM_CNTL, aty_ld_le32(EXT_MEM_CNTL, par) | 0x5000001, par);
1384 }
1385 aty_st_le32(MEM_CNTL, tmp, par);
1386 }
1387 aty_st_8(DAC_MASK, 0xff, par);
1388
1389 info->fix.line_length = var->xres_virtual * var->bits_per_pixel/8;
1390 info->fix.visual = var->bits_per_pixel <= 8 ?
1391 FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_DIRECTCOLOR;
1392
1393 /* Initialize the graphics engine */
1394 if (par->accel_flags & FB_ACCELF_TEXT)
1395 aty_init_engine(par, info);
1396
1397#ifdef CONFIG_BOOTX_TEXT
1398 btext_update_display(info->fix.smem_start,
1399 (((par->crtc.h_tot_disp >> 16) & 0xff) + 1) * 8,
1400 ((par->crtc.v_tot_disp >> 16) & 0x7ff) + 1,
1401 var->bits_per_pixel,
1402 par->crtc.vxres * var->bits_per_pixel / 8);
1403#endif /* CONFIG_BOOTX_TEXT */
1404#if 0
1405 /* switch to accelerator mode */
1406 if (!(par->crtc.gen_cntl & CRTC_EXT_DISP_EN))
1407 aty_st_le32(CRTC_GEN_CNTL, par->crtc.gen_cntl | CRTC_EXT_DISP_EN, par);
1408#endif
1409#ifdef DEBUG
1410{
1411 /* dump non shadow CRTC, pll, LCD registers */
1412 int i; u32 base;
1413
1414 /* CRTC registers */
1415 base = 0x2000;
1416 printk("debug atyfb: Mach64 non-shadow register values:");
1417 for (i = 0; i < 256; i = i+4) {
1418 if(i%16 == 0) printk("\ndebug atyfb: 0x%04X: ", base + i);
1419 printk(" %08X", aty_ld_le32(i, par));
1420 }
1421 printk("\n\n");
1422
1423#ifdef CONFIG_FB_ATY_CT
1424 /* PLL registers */
1425 base = 0x00;
1426 printk("debug atyfb: Mach64 PLL register values:");
1427 for (i = 0; i < 64; i++) {
1428 if(i%16 == 0) printk("\ndebug atyfb: 0x%02X: ", base + i);
1429 if(i%4 == 0) printk(" ");
1430 printk("%02X", aty_ld_pll_ct(i, par));
1431 }
1432 printk("\n\n");
1433#endif /* CONFIG_FB_ATY_CT */
1434
1435#ifdef CONFIG_FB_ATY_GENERIC_LCD
1436 if (par->lcd_table != 0) {
1437 /* LCD registers */
1438 base = 0x00;
1439 printk("debug atyfb: LCD register values:");
1440 if(M64_HAS(LT_LCD_REGS)) {
1441 for(i = 0; i <= POWER_MANAGEMENT; i++) {
1442 if(i == EXT_VERT_STRETCH)
1443 continue;
1444 printk("\ndebug atyfb: 0x%04X: ", lt_lcd_regs[i]);
1445 printk(" %08X", aty_ld_lcd(i, par));
1446 }
1447
1448 } else {
1449 for (i = 0; i < 64; i++) {
1450 if(i%4 == 0) printk("\ndebug atyfb: 0x%02X: ", base + i);
1451 printk(" %08X", aty_ld_lcd(i, par));
1452 }
1453 }
1454 printk("\n\n");
1455 }
1456#endif /* CONFIG_FB_ATY_GENERIC_LCD */
1457}
1458#endif /* DEBUG */
1459 return 0;
1460}
1461
1462static int atyfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
1463{
1464 struct atyfb_par *par = (struct atyfb_par *) info->par;
1465 int err;
1466 struct crtc crtc;
1467 union aty_pll pll;
1468 u32 pixclock;
1469
1470 memcpy(&pll, &(par->pll), sizeof(pll));
1471
1472 if((err = aty_var_to_crtc(info, var, &crtc)))
1473 return err;
1474
1475 pixclock = atyfb_get_pixclock(var, par);
1476
1477 if (pixclock == 0) {
Ville Syrjälä866d84c2006-01-09 20:53:22 -08001478 if (!(var->activate & FB_ACTIVATE_TEST))
1479 PRINTKE("Invalid pixclock\n");
1480 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 } else {
1482 if((err = par->pll_ops->var_to_pll(info, pixclock, var->bits_per_pixel, &pll)))
1483 return err;
1484 }
1485
1486 if (var->accel_flags & FB_ACCELF_TEXT)
1487 info->var.accel_flags = FB_ACCELF_TEXT;
1488 else
1489 info->var.accel_flags = 0;
1490
1491#if 0 /* fbmon is not done. uncomment for 2.5.x -brad */
1492 if (!fbmon_valid_timings(pixclock, htotal, vtotal, info))
1493 return -EINVAL;
1494#endif
1495 aty_crtc_to_var(&crtc, var);
1496 var->pixclock = par->pll_ops->pll_to_var(info, &pll);
1497 return 0;
1498}
1499
1500static void set_off_pitch(struct atyfb_par *par, const struct fb_info *info)
1501{
1502 u32 xoffset = info->var.xoffset;
1503 u32 yoffset = info->var.yoffset;
1504 u32 vxres = par->crtc.vxres;
1505 u32 bpp = info->var.bits_per_pixel;
1506
1507 par->crtc.off_pitch = ((yoffset * vxres + xoffset) * bpp / 64) | (vxres << 19);
1508}
1509
1510
1511 /*
1512 * Open/Release the frame buffer device
1513 */
1514
1515static int atyfb_open(struct fb_info *info, int user)
1516{
1517 struct atyfb_par *par = (struct atyfb_par *) info->par;
1518
1519 if (user) {
1520 par->open++;
1521#ifdef __sparc__
1522 par->mmaped = 0;
1523#endif
1524 }
1525 return (0);
1526}
1527
1528static irqreturn_t aty_irq(int irq, void *dev_id, struct pt_regs *fp)
1529{
1530 struct atyfb_par *par = dev_id;
1531 int handled = 0;
1532 u32 int_cntl;
1533
1534 spin_lock(&par->int_lock);
1535
1536 int_cntl = aty_ld_le32(CRTC_INT_CNTL, par);
1537
1538 if (int_cntl & CRTC_VBLANK_INT) {
1539 /* clear interrupt */
1540 aty_st_le32(CRTC_INT_CNTL, (int_cntl & CRTC_INT_EN_MASK) | CRTC_VBLANK_INT_AK, par);
1541 par->vblank.count++;
1542 if (par->vblank.pan_display) {
1543 par->vblank.pan_display = 0;
1544 aty_st_le32(CRTC_OFF_PITCH, par->crtc.off_pitch, par);
1545 }
1546 wake_up_interruptible(&par->vblank.wait);
1547 handled = 1;
1548 }
1549
1550 spin_unlock(&par->int_lock);
1551
1552 return IRQ_RETVAL(handled);
1553}
1554
1555static int aty_enable_irq(struct atyfb_par *par, int reenable)
1556{
1557 u32 int_cntl;
1558
1559 if (!test_and_set_bit(0, &par->irq_flags)) {
1560 if (request_irq(par->irq, aty_irq, SA_SHIRQ, "atyfb", par)) {
1561 clear_bit(0, &par->irq_flags);
1562 return -EINVAL;
1563 }
1564 spin_lock_irq(&par->int_lock);
1565 int_cntl = aty_ld_le32(CRTC_INT_CNTL, par) & CRTC_INT_EN_MASK;
1566 /* clear interrupt */
1567 aty_st_le32(CRTC_INT_CNTL, int_cntl | CRTC_VBLANK_INT_AK, par);
1568 /* enable interrupt */
1569 aty_st_le32(CRTC_INT_CNTL, int_cntl | CRTC_VBLANK_INT_EN, par);
1570 spin_unlock_irq(&par->int_lock);
1571 } else if (reenable) {
1572 spin_lock_irq(&par->int_lock);
1573 int_cntl = aty_ld_le32(CRTC_INT_CNTL, par) & CRTC_INT_EN_MASK;
1574 if (!(int_cntl & CRTC_VBLANK_INT_EN)) {
1575 printk("atyfb: someone disabled IRQ [%08x]\n", int_cntl);
1576 /* re-enable interrupt */
1577 aty_st_le32(CRTC_INT_CNTL, int_cntl | CRTC_VBLANK_INT_EN, par );
1578 }
1579 spin_unlock_irq(&par->int_lock);
1580 }
1581
1582 return 0;
1583}
1584
1585static int aty_disable_irq(struct atyfb_par *par)
1586{
1587 u32 int_cntl;
1588
1589 if (test_and_clear_bit(0, &par->irq_flags)) {
1590 if (par->vblank.pan_display) {
1591 par->vblank.pan_display = 0;
1592 aty_st_le32(CRTC_OFF_PITCH, par->crtc.off_pitch, par);
1593 }
1594 spin_lock_irq(&par->int_lock);
1595 int_cntl = aty_ld_le32(CRTC_INT_CNTL, par) & CRTC_INT_EN_MASK;
1596 /* disable interrupt */
1597 aty_st_le32(CRTC_INT_CNTL, int_cntl & ~CRTC_VBLANK_INT_EN, par );
1598 spin_unlock_irq(&par->int_lock);
1599 free_irq(par->irq, par);
1600 }
1601
1602 return 0;
1603}
1604
1605static int atyfb_release(struct fb_info *info, int user)
1606{
1607 struct atyfb_par *par = (struct atyfb_par *) info->par;
1608 if (user) {
1609 par->open--;
1610 mdelay(1);
1611 wait_for_idle(par);
1612 if (!par->open) {
1613#ifdef __sparc__
1614 int was_mmaped = par->mmaped;
1615
1616 par->mmaped = 0;
1617
1618 if (was_mmaped) {
1619 struct fb_var_screeninfo var;
1620
1621 /* Now reset the default display config, we have no
1622 * idea what the program(s) which mmap'd the chip did
1623 * to the configuration, nor whether it restored it
1624 * correctly.
1625 */
1626 var = default_var;
1627 if (noaccel)
1628 var.accel_flags &= ~FB_ACCELF_TEXT;
1629 else
1630 var.accel_flags |= FB_ACCELF_TEXT;
1631 if (var.yres == var.yres_virtual) {
1632 u32 videoram = (info->fix.smem_len - (PAGE_SIZE << 2));
1633 var.yres_virtual = ((videoram * 8) / var.bits_per_pixel) / var.xres_virtual;
1634 if (var.yres_virtual < var.yres)
1635 var.yres_virtual = var.yres;
1636 }
1637 }
1638#endif
1639 aty_disable_irq(par);
1640 }
1641 }
1642 return (0);
1643}
1644
1645 /*
1646 * Pan or Wrap the Display
1647 *
1648 * This call looks only at xoffset, yoffset and the FB_VMODE_YWRAP flag
1649 */
1650
1651static int atyfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
1652{
1653 struct atyfb_par *par = (struct atyfb_par *) info->par;
1654 u32 xres, yres, xoffset, yoffset;
1655
1656 xres = (((par->crtc.h_tot_disp >> 16) & 0xff) + 1) * 8;
1657 yres = ((par->crtc.v_tot_disp >> 16) & 0x7ff) + 1;
1658 if (par->crtc.gen_cntl & CRTC_DBL_SCAN_EN)
1659 yres >>= 1;
1660 xoffset = (var->xoffset + 7) & ~7;
1661 yoffset = var->yoffset;
1662 if (xoffset + xres > par->crtc.vxres || yoffset + yres > par->crtc.vyres)
1663 return -EINVAL;
1664 info->var.xoffset = xoffset;
1665 info->var.yoffset = yoffset;
1666 if (par->asleep)
1667 return 0;
1668
1669 set_off_pitch(par, info);
1670 if ((var->activate & FB_ACTIVATE_VBL) && !aty_enable_irq(par, 0)) {
1671 par->vblank.pan_display = 1;
1672 } else {
1673 par->vblank.pan_display = 0;
1674 aty_st_le32(CRTC_OFF_PITCH, par->crtc.off_pitch, par);
1675 }
1676
1677 return 0;
1678}
1679
1680static int aty_waitforvblank(struct atyfb_par *par, u32 crtc)
1681{
1682 struct aty_interrupt *vbl;
1683 unsigned int count;
1684 int ret;
1685
1686 switch (crtc) {
1687 case 0:
1688 vbl = &par->vblank;
1689 break;
1690 default:
1691 return -ENODEV;
1692 }
1693
1694 ret = aty_enable_irq(par, 0);
1695 if (ret)
1696 return ret;
1697
1698 count = vbl->count;
1699 ret = wait_event_interruptible_timeout(vbl->wait, count != vbl->count, HZ/10);
1700 if (ret < 0) {
1701 return ret;
1702 }
1703 if (ret == 0) {
1704 aty_enable_irq(par, 1);
1705 return -ETIMEDOUT;
1706 }
1707
1708 return 0;
1709}
1710
1711
1712#ifdef DEBUG
1713#define ATYIO_CLKR 0x41545900 /* ATY\00 */
1714#define ATYIO_CLKW 0x41545901 /* ATY\01 */
1715
1716struct atyclk {
1717 u32 ref_clk_per;
1718 u8 pll_ref_div;
1719 u8 mclk_fb_div;
1720 u8 mclk_post_div; /* 1,2,3,4,8 */
1721 u8 mclk_fb_mult; /* 2 or 4 */
1722 u8 xclk_post_div; /* 1,2,3,4,8 */
1723 u8 vclk_fb_div;
1724 u8 vclk_post_div; /* 1,2,3,4,6,8,12 */
1725 u32 dsp_xclks_per_row; /* 0-16383 */
1726 u32 dsp_loop_latency; /* 0-15 */
1727 u32 dsp_precision; /* 0-7 */
1728 u32 dsp_on; /* 0-2047 */
1729 u32 dsp_off; /* 0-2047 */
1730};
1731
1732#define ATYIO_FEATR 0x41545902 /* ATY\02 */
1733#define ATYIO_FEATW 0x41545903 /* ATY\03 */
1734#endif
1735
1736#ifndef FBIO_WAITFORVSYNC
1737#define FBIO_WAITFORVSYNC _IOW('F', 0x20, __u32)
1738#endif
1739
1740static int atyfb_ioctl(struct inode *inode, struct file *file, u_int cmd,
1741 u_long arg, struct fb_info *info)
1742{
1743 struct atyfb_par *par = (struct atyfb_par *) info->par;
1744#ifdef __sparc__
1745 struct fbtype fbtyp;
1746#endif
1747
1748 switch (cmd) {
1749#ifdef __sparc__
1750 case FBIOGTYPE:
1751 fbtyp.fb_type = FBTYPE_PCI_GENERIC;
1752 fbtyp.fb_width = par->crtc.vxres;
1753 fbtyp.fb_height = par->crtc.vyres;
1754 fbtyp.fb_depth = info->var.bits_per_pixel;
1755 fbtyp.fb_cmsize = info->cmap.len;
1756 fbtyp.fb_size = info->fix.smem_len;
1757 if (copy_to_user((struct fbtype __user *) arg, &fbtyp, sizeof(fbtyp)))
1758 return -EFAULT;
1759 break;
1760#endif /* __sparc__ */
1761
1762 case FBIO_WAITFORVSYNC:
1763 {
1764 u32 crtc;
1765
1766 if (get_user(crtc, (__u32 __user *) arg))
1767 return -EFAULT;
1768
1769 return aty_waitforvblank(par, crtc);
1770 }
1771 break;
1772
1773#if defined(DEBUG) && defined(CONFIG_FB_ATY_CT)
1774 case ATYIO_CLKR:
1775 if (M64_HAS(INTEGRATED)) {
1776 struct atyclk clk;
1777 union aty_pll *pll = &(par->pll);
1778 u32 dsp_config = pll->ct.dsp_config;
1779 u32 dsp_on_off = pll->ct.dsp_on_off;
1780 clk.ref_clk_per = par->ref_clk_per;
1781 clk.pll_ref_div = pll->ct.pll_ref_div;
1782 clk.mclk_fb_div = pll->ct.mclk_fb_div;
1783 clk.mclk_post_div = pll->ct.mclk_post_div_real;
1784 clk.mclk_fb_mult = pll->ct.mclk_fb_mult;
1785 clk.xclk_post_div = pll->ct.xclk_post_div_real;
1786 clk.vclk_fb_div = pll->ct.vclk_fb_div;
1787 clk.vclk_post_div = pll->ct.vclk_post_div_real;
1788 clk.dsp_xclks_per_row = dsp_config & 0x3fff;
1789 clk.dsp_loop_latency = (dsp_config >> 16) & 0xf;
1790 clk.dsp_precision = (dsp_config >> 20) & 7;
1791 clk.dsp_off = dsp_on_off & 0x7ff;
1792 clk.dsp_on = (dsp_on_off >> 16) & 0x7ff;
1793 if (copy_to_user((struct atyclk __user *) arg, &clk,
1794 sizeof(clk)))
1795 return -EFAULT;
1796 } else
1797 return -EINVAL;
1798 break;
1799 case ATYIO_CLKW:
1800 if (M64_HAS(INTEGRATED)) {
1801 struct atyclk clk;
1802 union aty_pll *pll = &(par->pll);
1803 if (copy_from_user(&clk, (struct atyclk __user *) arg, sizeof(clk)))
1804 return -EFAULT;
1805 par->ref_clk_per = clk.ref_clk_per;
1806 pll->ct.pll_ref_div = clk.pll_ref_div;
1807 pll->ct.mclk_fb_div = clk.mclk_fb_div;
1808 pll->ct.mclk_post_div_real = clk.mclk_post_div;
1809 pll->ct.mclk_fb_mult = clk.mclk_fb_mult;
1810 pll->ct.xclk_post_div_real = clk.xclk_post_div;
1811 pll->ct.vclk_fb_div = clk.vclk_fb_div;
1812 pll->ct.vclk_post_div_real = clk.vclk_post_div;
1813 pll->ct.dsp_config = (clk.dsp_xclks_per_row & 0x3fff) |
1814 ((clk.dsp_loop_latency & 0xf)<<16)| ((clk.dsp_precision & 7)<<20);
1815 pll->ct.dsp_on_off = (clk.dsp_off & 0x7ff) | ((clk.dsp_on & 0x7ff)<<16);
1816 /*aty_calc_pll_ct(info, &pll->ct);*/
1817 aty_set_pll_ct(info, pll);
1818 } else
1819 return -EINVAL;
1820 break;
1821 case ATYIO_FEATR:
1822 if (get_user(par->features, (u32 __user *) arg))
1823 return -EFAULT;
1824 break;
1825 case ATYIO_FEATW:
1826 if (put_user(par->features, (u32 __user *) arg))
1827 return -EFAULT;
1828 break;
1829#endif /* DEBUG && CONFIG_FB_ATY_CT */
1830 default:
1831 return -EINVAL;
1832 }
1833 return 0;
1834}
1835
1836static int atyfb_sync(struct fb_info *info)
1837{
1838 struct atyfb_par *par = (struct atyfb_par *) info->par;
1839
1840 if (par->blitter_may_be_busy)
1841 wait_for_idle(par);
1842 return 0;
1843}
1844
1845#ifdef __sparc__
1846static int atyfb_mmap(struct fb_info *info, struct file *file, struct vm_area_struct *vma)
1847{
1848 struct atyfb_par *par = (struct atyfb_par *) info->par;
1849 unsigned int size, page, map_size = 0;
1850 unsigned long map_offset = 0;
1851 unsigned long off;
1852 int i;
1853
1854 if (!par->mmap_map)
1855 return -ENXIO;
1856
1857 if (vma->vm_pgoff > (~0UL >> PAGE_SHIFT))
1858 return -EINVAL;
1859
1860 off = vma->vm_pgoff << PAGE_SHIFT;
1861 size = vma->vm_end - vma->vm_start;
1862
1863 /* To stop the swapper from even considering these pages. */
1864 vma->vm_flags |= (VM_IO | VM_RESERVED);
1865
1866 if (((vma->vm_pgoff == 0) && (size == info->fix.smem_len)) ||
1867 ((off == info->fix.smem_len) && (size == PAGE_SIZE)))
1868 off += 0x8000000000000000UL;
1869
1870 vma->vm_pgoff = off >> PAGE_SHIFT; /* propagate off changes */
1871
1872 /* Each page, see which map applies */
1873 for (page = 0; page < size;) {
1874 map_size = 0;
1875 for (i = 0; par->mmap_map[i].size; i++) {
1876 unsigned long start = par->mmap_map[i].voff;
1877 unsigned long end = start + par->mmap_map[i].size;
1878 unsigned long offset = off + page;
1879
1880 if (start > offset)
1881 continue;
1882 if (offset >= end)
1883 continue;
1884
1885 map_size = par->mmap_map[i].size - (offset - start);
1886 map_offset =
1887 par->mmap_map[i].poff + (offset - start);
1888 break;
1889 }
1890 if (!map_size) {
1891 page += PAGE_SIZE;
1892 continue;
1893 }
1894 if (page + map_size > size)
1895 map_size = size - page;
1896
1897 pgprot_val(vma->vm_page_prot) &=
1898 ~(par->mmap_map[i].prot_mask);
1899 pgprot_val(vma->vm_page_prot) |= par->mmap_map[i].prot_flag;
1900
1901 if (remap_pfn_range(vma, vma->vm_start + page,
1902 map_offset >> PAGE_SHIFT, map_size, vma->vm_page_prot))
1903 return -EAGAIN;
1904
1905 page += map_size;
1906 }
1907
1908 if (!map_size)
1909 return -EINVAL;
1910
1911 if (!par->mmaped)
1912 par->mmaped = 1;
1913 return 0;
1914}
1915
1916static struct {
1917 u32 yoffset;
1918 u8 r[2][256];
1919 u8 g[2][256];
1920 u8 b[2][256];
1921} atyfb_save;
1922
1923static void atyfb_save_palette(struct atyfb_par *par, int enter)
1924{
1925 int i, tmp;
1926
1927 for (i = 0; i < 256; i++) {
1928 tmp = aty_ld_8(DAC_CNTL, par) & 0xfc;
1929 if (M64_HAS(EXTRA_BRIGHT))
1930 tmp |= 0x2;
1931 aty_st_8(DAC_CNTL, tmp, par);
1932 aty_st_8(DAC_MASK, 0xff, par);
1933
1934 writeb(i, &par->aty_cmap_regs->rindex);
1935 atyfb_save.r[enter][i] = readb(&par->aty_cmap_regs->lut);
1936 atyfb_save.g[enter][i] = readb(&par->aty_cmap_regs->lut);
1937 atyfb_save.b[enter][i] = readb(&par->aty_cmap_regs->lut);
1938 writeb(i, &par->aty_cmap_regs->windex);
1939 writeb(atyfb_save.r[1 - enter][i],
1940 &par->aty_cmap_regs->lut);
1941 writeb(atyfb_save.g[1 - enter][i],
1942 &par->aty_cmap_regs->lut);
1943 writeb(atyfb_save.b[1 - enter][i],
1944 &par->aty_cmap_regs->lut);
1945 }
1946}
1947
1948static void atyfb_palette(int enter)
1949{
1950 struct atyfb_par *par;
1951 struct fb_info *info;
1952 int i;
1953
1954 for (i = 0; i < FB_MAX; i++) {
1955 info = registered_fb[i];
1956 if (info && info->fbops == &atyfb_ops) {
1957 par = (struct atyfb_par *) info->par;
1958
1959 atyfb_save_palette(par, enter);
1960 if (enter) {
1961 atyfb_save.yoffset = info->var.yoffset;
1962 info->var.yoffset = 0;
1963 set_off_pitch(par, info);
1964 } else {
1965 info->var.yoffset = atyfb_save.yoffset;
1966 set_off_pitch(par, info);
1967 }
1968 aty_st_le32(CRTC_OFF_PITCH, par->crtc.off_pitch, par);
1969 break;
1970 }
1971 }
1972}
1973#endif /* __sparc__ */
1974
1975
1976
1977#if defined(CONFIG_PM) && defined(CONFIG_PCI)
1978
1979/* Power management routines. Those are used for PowerBook sleep.
1980 */
1981static int aty_power_mgmt(int sleep, struct atyfb_par *par)
1982{
1983 u32 pm;
1984 int timeout;
1985
1986 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
1987 pm = (pm & ~PWR_MGT_MODE_MASK) | PWR_MGT_MODE_REG;
1988 aty_st_lcd(POWER_MANAGEMENT, pm, par);
1989 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
1990
1991 timeout = 2000;
1992 if (sleep) {
1993 /* Sleep */
1994 pm &= ~PWR_MGT_ON;
1995 aty_st_lcd(POWER_MANAGEMENT, pm, par);
1996 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
1997 udelay(10);
1998 pm &= ~(PWR_BLON | AUTO_PWR_UP);
1999 pm |= SUSPEND_NOW;
2000 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2001 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2002 udelay(10);
2003 pm |= PWR_MGT_ON;
2004 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2005 do {
2006 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2007 mdelay(1);
2008 if ((--timeout) == 0)
2009 break;
2010 } while ((pm & PWR_MGT_STATUS_MASK) != PWR_MGT_STATUS_SUSPEND);
2011 } else {
2012 /* Wakeup */
2013 pm &= ~PWR_MGT_ON;
2014 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2015 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2016 udelay(10);
2017 pm &= ~SUSPEND_NOW;
2018 pm |= (PWR_BLON | AUTO_PWR_UP);
2019 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2020 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2021 udelay(10);
2022 pm |= PWR_MGT_ON;
2023 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2024 do {
2025 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2026 mdelay(1);
2027 if ((--timeout) == 0)
2028 break;
2029 } while ((pm & PWR_MGT_STATUS_MASK) != 0);
2030 }
2031 mdelay(500);
2032
2033 return timeout ? 0 : -EIO;
2034}
2035
2036static int atyfb_pci_suspend(struct pci_dev *pdev, pm_message_t state)
2037{
2038 struct fb_info *info = pci_get_drvdata(pdev);
2039 struct atyfb_par *par = (struct atyfb_par *) info->par;
2040
Pavel Machekca078ba2005-09-03 15:56:57 -07002041#ifndef CONFIG_PPC_PMAC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 /* HACK ALERT ! Once I find a proper way to say to each driver
2043 * individually what will happen with it's PCI slot, I'll change
2044 * that. On laptops, the AGP slot is just unclocked, so D2 is
2045 * expected, while on desktops, the card is powered off
2046 */
Pavel Machekca078ba2005-09-03 15:56:57 -07002047 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048#endif /* CONFIG_PPC_PMAC */
2049
Pavel Machekca078ba2005-09-03 15:56:57 -07002050 if (state.event == pdev->dev.power.power_state.event)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051 return 0;
2052
2053 acquire_console_sem();
2054
2055 fb_set_suspend(info, 1);
2056
2057 /* Idle & reset engine */
2058 wait_for_idle(par);
2059 aty_reset_engine(par);
2060
2061 /* Blank display and LCD */
2062 atyfb_blank(FB_BLANK_POWERDOWN, info);
2063
2064 par->asleep = 1;
2065 par->lock_blank = 1;
2066
2067 /* Set chip to "suspend" mode */
2068 if (aty_power_mgmt(1, par)) {
2069 par->asleep = 0;
2070 par->lock_blank = 0;
2071 atyfb_blank(FB_BLANK_UNBLANK, info);
2072 fb_set_suspend(info, 0);
2073 release_console_sem();
2074 return -EIO;
2075 }
2076
2077 release_console_sem();
2078
2079 pdev->dev.power.power_state = state;
2080
2081 return 0;
2082}
2083
2084static int atyfb_pci_resume(struct pci_dev *pdev)
2085{
2086 struct fb_info *info = pci_get_drvdata(pdev);
2087 struct atyfb_par *par = (struct atyfb_par *) info->par;
2088
Pavel Machekca078ba2005-09-03 15:56:57 -07002089 if (pdev->dev.power.power_state.event == PM_EVENT_ON)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 return 0;
2091
2092 acquire_console_sem();
2093
Pavel Machekca078ba2005-09-03 15:56:57 -07002094 if (pdev->dev.power.power_state.event == 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095 aty_power_mgmt(0, par);
2096 par->asleep = 0;
2097
2098 /* Restore display */
2099 atyfb_set_par(info);
2100
2101 /* Refresh */
2102 fb_set_suspend(info, 0);
2103
2104 /* Unblank */
2105 par->lock_blank = 0;
2106 atyfb_blank(FB_BLANK_UNBLANK, info);
2107
2108 release_console_sem();
2109
2110 pdev->dev.power.power_state = PMSG_ON;
2111
2112 return 0;
2113}
2114
2115#endif /* defined(CONFIG_PM) && defined(CONFIG_PCI) */
2116
2117#ifdef CONFIG_PMAC_BACKLIGHT
2118
2119 /*
2120 * LCD backlight control
2121 */
2122
2123static int backlight_conv[] = {
2124 0x00, 0x3f, 0x4c, 0x59, 0x66, 0x73, 0x80, 0x8d,
2125 0x9a, 0xa7, 0xb4, 0xc1, 0xcf, 0xdc, 0xe9, 0xff
2126};
2127
2128static int aty_set_backlight_enable(int on, int level, void *data)
2129{
2130 struct fb_info *info = (struct fb_info *) data;
2131 struct atyfb_par *par = (struct atyfb_par *) info->par;
2132 unsigned int reg = aty_ld_lcd(LCD_MISC_CNTL, par);
2133
2134 reg |= (BLMOD_EN | BIASMOD_EN);
2135 if (on && level > BACKLIGHT_OFF) {
2136 reg &= ~BIAS_MOD_LEVEL_MASK;
2137 reg |= (backlight_conv[level] << BIAS_MOD_LEVEL_SHIFT);
2138 } else {
2139 reg &= ~BIAS_MOD_LEVEL_MASK;
2140 reg |= (backlight_conv[0] << BIAS_MOD_LEVEL_SHIFT);
2141 }
2142 aty_st_lcd(LCD_MISC_CNTL, reg, par);
2143 return 0;
2144}
2145
2146static int aty_set_backlight_level(int level, void *data)
2147{
2148 return aty_set_backlight_enable(1, level, data);
2149}
2150
2151static struct backlight_controller aty_backlight_controller = {
2152 aty_set_backlight_enable,
2153 aty_set_backlight_level
2154};
2155#endif /* CONFIG_PMAC_BACKLIGHT */
2156
2157static void __init aty_calc_mem_refresh(struct atyfb_par *par, int xclk)
2158{
2159 const int ragepro_tbl[] = {
2160 44, 50, 55, 66, 75, 80, 100
2161 };
2162 const int ragexl_tbl[] = {
2163 50, 66, 75, 83, 90, 95, 100, 105,
2164 110, 115, 120, 125, 133, 143, 166
2165 };
2166 const int *refresh_tbl;
2167 int i, size;
2168
2169 if (IS_XL(par->pci_id) || IS_MOBILITY(par->pci_id)) {
2170 refresh_tbl = ragexl_tbl;
2171 size = sizeof(ragexl_tbl)/sizeof(int);
2172 } else {
2173 refresh_tbl = ragepro_tbl;
2174 size = sizeof(ragepro_tbl)/sizeof(int);
2175 }
2176
2177 for (i=0; i < size; i++) {
2178 if (xclk < refresh_tbl[i])
2179 break;
2180 }
2181 par->mem_refresh_rate = i;
2182}
2183
2184 /*
2185 * Initialisation
2186 */
2187
2188static struct fb_info *fb_list = NULL;
2189
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002190#if defined(__i386__) && defined(CONFIG_FB_ATY_GENERIC_LCD)
2191static int __devinit atyfb_get_timings_from_lcd(struct atyfb_par *par,
2192 struct fb_var_screeninfo *var)
2193{
2194 int ret = -EINVAL;
2195
2196 if (par->lcd_table != 0 && (aty_ld_lcd(LCD_GEN_CNTL, par) & LCD_ON)) {
2197 *var = default_var;
2198 var->xres = var->xres_virtual = par->lcd_hdisp;
2199 var->right_margin = par->lcd_right_margin;
2200 var->left_margin = par->lcd_hblank_len -
2201 (par->lcd_right_margin + par->lcd_hsync_dly +
2202 par->lcd_hsync_len);
2203 var->hsync_len = par->lcd_hsync_len + par->lcd_hsync_dly;
2204 var->yres = var->yres_virtual = par->lcd_vdisp;
2205 var->lower_margin = par->lcd_lower_margin;
2206 var->upper_margin = par->lcd_vblank_len -
2207 (par->lcd_lower_margin + par->lcd_vsync_len);
2208 var->vsync_len = par->lcd_vsync_len;
2209 var->pixclock = par->lcd_pixclock;
2210 ret = 0;
2211 }
2212
2213 return ret;
2214}
2215#endif /* defined(__i386__) && defined(CONFIG_FB_ATY_GENERIC_LCD) */
2216
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217static int __init aty_init(struct fb_info *info, const char *name)
2218{
2219 struct atyfb_par *par = (struct atyfb_par *) info->par;
2220 const char *ramname = NULL, *xtal;
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002221 int gtb_memsize, has_var = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 struct fb_var_screeninfo var;
2223 u8 pll_ref_div;
2224 u32 i;
2225#if defined(CONFIG_PPC)
2226 int sense;
2227#endif
2228
2229 init_waitqueue_head(&par->vblank.wait);
2230 spin_lock_init(&par->int_lock);
2231
2232 par->aty_cmap_regs =
2233 (struct aty_cmap_regs __iomem *) (par->ati_regbase + 0xc0);
2234
2235#ifdef CONFIG_PPC_PMAC
2236 /* The Apple iBook1 uses non-standard memory frequencies. We detect it
2237 * and set the frequency manually. */
2238 if (machine_is_compatible("PowerBook2,1")) {
2239 par->pll_limits.mclk = 70;
2240 par->pll_limits.xclk = 53;
2241 }
2242#endif
2243 if (pll)
2244 par->pll_limits.pll_max = pll;
2245 if (mclk)
2246 par->pll_limits.mclk = mclk;
2247 if (xclk)
2248 par->pll_limits.xclk = xclk;
2249
2250 aty_calc_mem_refresh(par, par->pll_limits.xclk);
2251 par->pll_per = 1000000/par->pll_limits.pll_max;
2252 par->mclk_per = 1000000/par->pll_limits.mclk;
2253 par->xclk_per = 1000000/par->pll_limits.xclk;
2254
2255 par->ref_clk_per = 1000000000000ULL / 14318180;
2256 xtal = "14.31818";
2257
2258#ifdef CONFIG_FB_ATY_GX
2259 if (!M64_HAS(INTEGRATED)) {
2260 u32 stat0;
2261 u8 dac_type, dac_subtype, clk_type;
2262 stat0 = aty_ld_le32(CONFIG_STAT0, par);
2263 par->bus_type = (stat0 >> 0) & 0x07;
2264 par->ram_type = (stat0 >> 3) & 0x07;
2265 ramname = aty_gx_ram[par->ram_type];
2266 /* FIXME: clockchip/RAMDAC probing? */
2267 dac_type = (aty_ld_le32(DAC_CNTL, par) >> 16) & 0x07;
2268#ifdef CONFIG_ATARI
2269 clk_type = CLK_ATI18818_1;
2270 dac_type = (stat0 >> 9) & 0x07;
2271 if (dac_type == 0x07)
2272 dac_subtype = DAC_ATT20C408;
2273 else
2274 dac_subtype = (aty_ld_8(SCRATCH_REG1 + 1, par) & 0xF0) | dac_type;
2275#else
2276 dac_type = DAC_IBMRGB514;
2277 dac_subtype = DAC_IBMRGB514;
2278 clk_type = CLK_IBMRGB514;
2279#endif
2280 switch (dac_subtype) {
2281 case DAC_IBMRGB514:
2282 par->dac_ops = &aty_dac_ibm514;
2283 break;
2284 case DAC_ATI68860_B:
2285 case DAC_ATI68860_C:
2286 par->dac_ops = &aty_dac_ati68860b;
2287 break;
2288 case DAC_ATT20C408:
2289 case DAC_ATT21C498:
2290 par->dac_ops = &aty_dac_att21c498;
2291 break;
2292 default:
2293 PRINTKI("aty_init: DAC type not implemented yet!\n");
2294 par->dac_ops = &aty_dac_unsupported;
2295 break;
2296 }
2297 switch (clk_type) {
2298 case CLK_ATI18818_1:
2299 par->pll_ops = &aty_pll_ati18818_1;
2300 break;
2301 case CLK_STG1703:
2302 par->pll_ops = &aty_pll_stg1703;
2303 break;
2304 case CLK_CH8398:
2305 par->pll_ops = &aty_pll_ch8398;
2306 break;
2307 case CLK_ATT20C408:
2308 par->pll_ops = &aty_pll_att20c408;
2309 break;
2310 case CLK_IBMRGB514:
2311 par->pll_ops = &aty_pll_ibm514;
2312 break;
2313 default:
2314 PRINTKI("aty_init: CLK type not implemented yet!");
2315 par->pll_ops = &aty_pll_unsupported;
2316 break;
2317 }
2318 }
2319#endif /* CONFIG_FB_ATY_GX */
2320#ifdef CONFIG_FB_ATY_CT
2321 if (M64_HAS(INTEGRATED)) {
2322 par->dac_ops = &aty_dac_ct;
2323 par->pll_ops = &aty_pll_ct;
2324 par->bus_type = PCI;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325 par->ram_type = (aty_ld_le32(CONFIG_STAT0, par) & 0x07);
2326 ramname = aty_ct_ram[par->ram_type];
2327 /* for many chips, the mclk is 67 MHz for SDRAM, 63 MHz otherwise */
2328 if (par->pll_limits.mclk == 67 && par->ram_type < SDRAM)
2329 par->pll_limits.mclk = 63;
2330 }
2331
2332 if (M64_HAS(GTB_DSP)
2333 && (pll_ref_div = aty_ld_pll_ct(PLL_REF_DIV, par))) {
2334 int diff1, diff2;
2335 diff1 = 510 * 14 / pll_ref_div - par->pll_limits.pll_max;
2336 diff2 = 510 * 29 / pll_ref_div - par->pll_limits.pll_max;
2337 if (diff1 < 0)
2338 diff1 = -diff1;
2339 if (diff2 < 0)
2340 diff2 = -diff2;
2341 if (diff2 < diff1) {
2342 par->ref_clk_per = 1000000000000ULL / 29498928;
2343 xtal = "29.498928";
2344 }
2345 }
2346#endif /* CONFIG_FB_ATY_CT */
2347
2348 /* save previous video mode */
2349 aty_get_crtc(par, &saved_crtc);
2350 if(par->pll_ops->get_pll)
2351 par->pll_ops->get_pll(info, &saved_pll);
2352
2353 i = aty_ld_le32(MEM_CNTL, par);
2354 gtb_memsize = M64_HAS(GTB_DSP);
2355 if (gtb_memsize)
2356 switch (i & 0xF) { /* 0xF used instead of MEM_SIZE_ALIAS */
2357 case MEM_SIZE_512K:
2358 info->fix.smem_len = 0x80000;
2359 break;
2360 case MEM_SIZE_1M:
2361 info->fix.smem_len = 0x100000;
2362 break;
2363 case MEM_SIZE_2M_GTB:
2364 info->fix.smem_len = 0x200000;
2365 break;
2366 case MEM_SIZE_4M_GTB:
2367 info->fix.smem_len = 0x400000;
2368 break;
2369 case MEM_SIZE_6M_GTB:
2370 info->fix.smem_len = 0x600000;
2371 break;
2372 case MEM_SIZE_8M_GTB:
2373 info->fix.smem_len = 0x800000;
2374 break;
2375 default:
2376 info->fix.smem_len = 0x80000;
2377 } else
2378 switch (i & MEM_SIZE_ALIAS) {
2379 case MEM_SIZE_512K:
2380 info->fix.smem_len = 0x80000;
2381 break;
2382 case MEM_SIZE_1M:
2383 info->fix.smem_len = 0x100000;
2384 break;
2385 case MEM_SIZE_2M:
2386 info->fix.smem_len = 0x200000;
2387 break;
2388 case MEM_SIZE_4M:
2389 info->fix.smem_len = 0x400000;
2390 break;
2391 case MEM_SIZE_6M:
2392 info->fix.smem_len = 0x600000;
2393 break;
2394 case MEM_SIZE_8M:
2395 info->fix.smem_len = 0x800000;
2396 break;
2397 default:
2398 info->fix.smem_len = 0x80000;
2399 }
2400
2401 if (M64_HAS(MAGIC_VRAM_SIZE)) {
2402 if (aty_ld_le32(CONFIG_STAT1, par) & 0x40000000)
2403 info->fix.smem_len += 0x400000;
2404 }
2405
2406 if (vram) {
2407 info->fix.smem_len = vram * 1024;
2408 i = i & ~(gtb_memsize ? 0xF : MEM_SIZE_ALIAS);
2409 if (info->fix.smem_len <= 0x80000)
2410 i |= MEM_SIZE_512K;
2411 else if (info->fix.smem_len <= 0x100000)
2412 i |= MEM_SIZE_1M;
2413 else if (info->fix.smem_len <= 0x200000)
2414 i |= gtb_memsize ? MEM_SIZE_2M_GTB : MEM_SIZE_2M;
2415 else if (info->fix.smem_len <= 0x400000)
2416 i |= gtb_memsize ? MEM_SIZE_4M_GTB : MEM_SIZE_4M;
2417 else if (info->fix.smem_len <= 0x600000)
2418 i |= gtb_memsize ? MEM_SIZE_6M_GTB : MEM_SIZE_6M;
2419 else
2420 i |= gtb_memsize ? MEM_SIZE_8M_GTB : MEM_SIZE_8M;
2421 aty_st_le32(MEM_CNTL, i, par);
2422 }
2423
2424 /*
2425 * Reg Block 0 (CT-compatible block) is at mmio_start
2426 * Reg Block 1 (multimedia extensions) is at mmio_start - 0x400
2427 */
2428 if (M64_HAS(GX)) {
2429 info->fix.mmio_len = 0x400;
2430 info->fix.accel = FB_ACCEL_ATI_MACH64GX;
2431 } else if (M64_HAS(CT)) {
2432 info->fix.mmio_len = 0x400;
2433 info->fix.accel = FB_ACCEL_ATI_MACH64CT;
2434 } else if (M64_HAS(VT)) {
2435 info->fix.mmio_start -= 0x400;
2436 info->fix.mmio_len = 0x800;
2437 info->fix.accel = FB_ACCEL_ATI_MACH64VT;
2438 } else {/* GT */
2439 info->fix.mmio_start -= 0x400;
2440 info->fix.mmio_len = 0x800;
2441 info->fix.accel = FB_ACCEL_ATI_MACH64GT;
2442 }
2443
2444 PRINTKI("%d%c %s, %s MHz XTAL, %d MHz PLL, %d Mhz MCLK, %d MHz XCLK\n",
2445 info->fix.smem_len == 0x80000 ? 512 : (info->fix.smem_len >> 20),
2446 info->fix.smem_len == 0x80000 ? 'K' : 'M', ramname, xtal, par->pll_limits.pll_max,
2447 par->pll_limits.mclk, par->pll_limits.xclk);
2448
2449#if defined(DEBUG) && defined(CONFIG_ATY_CT)
2450 if (M64_HAS(INTEGRATED)) {
2451 int i;
2452 printk("debug atyfb: BUS_CNTL DAC_CNTL MEM_CNTL EXT_MEM_CNTL CRTC_GEN_CNTL "
2453 "DSP_CONFIG DSP_ON_OFF CLOCK_CNTL\n"
2454 "debug atyfb: %08x %08x %08x %08x %08x %08x %08x %08x\n"
2455 "debug atyfb: PLL",
2456 aty_ld_le32(BUS_CNTL, par), aty_ld_le32(DAC_CNTL, par),
2457 aty_ld_le32(MEM_CNTL, par), aty_ld_le32(EXT_MEM_CNTL, par),
2458 aty_ld_le32(CRTC_GEN_CNTL, par), aty_ld_le32(DSP_CONFIG, par),
2459 aty_ld_le32(DSP_ON_OFF, par), aty_ld_le32(CLOCK_CNTL, par));
2460 for (i = 0; i < 40; i++)
2461 printk(" %02x", aty_ld_pll_ct(i, par));
2462 printk("\n");
2463 }
2464#endif
2465 if(par->pll_ops->init_pll)
2466 par->pll_ops->init_pll(info, &par->pll);
2467
2468 /*
2469 * Last page of 8 MB (4 MB on ISA) aperture is MMIO
2470 * FIXME: we should use the auxiliary aperture instead so we can access
2471 * the full 8 MB of video RAM on 8 MB boards
2472 */
2473
2474 if (!par->aux_start &&
2475 (info->fix.smem_len == 0x800000 || (par->bus_type == ISA && info->fix.smem_len == 0x400000)))
2476 info->fix.smem_len -= GUI_RESERVE;
2477
2478 /*
2479 * Disable register access through the linear aperture
2480 * if the auxiliary aperture is used so we can access
2481 * the full 8 MB of video RAM on 8 MB boards.
2482 */
2483 if (par->aux_start)
2484 aty_st_le32(BUS_CNTL, aty_ld_le32(BUS_CNTL, par) | BUS_APER_REG_DIS, par);
2485
2486#ifdef CONFIG_MTRR
2487 par->mtrr_aper = -1;
2488 par->mtrr_reg = -1;
2489 if (!nomtrr) {
2490 /* Cover the whole resource. */
2491 par->mtrr_aper = mtrr_add(par->res_start, par->res_size, MTRR_TYPE_WRCOMB, 1);
2492 if (par->mtrr_aper >= 0 && !par->aux_start) {
2493 /* Make a hole for mmio. */
2494 par->mtrr_reg = mtrr_add(par->res_start + 0x800000 - GUI_RESERVE,
2495 GUI_RESERVE, MTRR_TYPE_UNCACHABLE, 1);
2496 if (par->mtrr_reg < 0) {
2497 mtrr_del(par->mtrr_aper, 0, 0);
2498 par->mtrr_aper = -1;
2499 }
2500 }
2501 }
2502#endif
2503
2504 info->fbops = &atyfb_ops;
2505 info->pseudo_palette = pseudo_palette;
2506 info->flags = FBINFO_FLAG_DEFAULT;
2507
2508#ifdef CONFIG_PMAC_BACKLIGHT
2509 if (M64_HAS(G3_PB_1_1) && machine_is_compatible("PowerBook1,1")) {
2510 /* these bits let the 101 powerbook wake up from sleep -- paulus */
2511 aty_st_lcd(POWER_MANAGEMENT, aty_ld_lcd(POWER_MANAGEMENT, par)
2512 | (USE_F32KHZ | TRISTATE_MEM_EN), par);
2513 } else if (M64_HAS(MOBIL_BUS))
2514 register_backlight_controller(&aty_backlight_controller, info, "ati");
2515#endif /* CONFIG_PMAC_BACKLIGHT */
2516
2517 memset(&var, 0, sizeof(var));
2518#ifdef CONFIG_PPC
2519 if (_machine == _MACH_Pmac) {
2520 /*
2521 * FIXME: The NVRAM stuff should be put in a Mac-specific file, as it
2522 * applies to all Mac video cards
2523 */
2524 if (mode) {
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002525 if (mac_find_mode(&var, info, mode, 8))
2526 has_var = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 } else {
2528 if (default_vmode == VMODE_CHOOSE) {
2529 if (M64_HAS(G3_PB_1024x768))
2530 /* G3 PowerBook with 1024x768 LCD */
2531 default_vmode = VMODE_1024_768_60;
2532 else if (machine_is_compatible("iMac"))
2533 default_vmode = VMODE_1024_768_75;
2534 else if (machine_is_compatible
2535 ("PowerBook2,1"))
2536 /* iBook with 800x600 LCD */
2537 default_vmode = VMODE_800_600_60;
2538 else
2539 default_vmode = VMODE_640_480_67;
2540 sense = read_aty_sense(par);
2541 PRINTKI("monitor sense=%x, mode %d\n",
2542 sense, mac_map_monitor_sense(sense));
2543 }
2544 if (default_vmode <= 0 || default_vmode > VMODE_MAX)
2545 default_vmode = VMODE_640_480_60;
2546 if (default_cmode < CMODE_8 || default_cmode > CMODE_32)
2547 default_cmode = CMODE_8;
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002548 if (!mac_vmode_to_var(default_vmode, default_cmode,
2549 &var))
2550 has_var = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551 }
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002552 }
2553
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554#endif /* !CONFIG_PPC */
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002555
2556#if defined(__i386__) && defined(CONFIG_FB_ATY_GENERIC_LCD)
2557 if (!atyfb_get_timings_from_lcd(par, &var))
2558 has_var = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559#endif
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002560
2561 if (mode && fb_find_mode(&var, info, mode, NULL, 0, &defmode, 8))
2562 has_var = 1;
2563
2564 if (!has_var)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002565 var = default_var;
2566
2567 if (noaccel)
2568 var.accel_flags &= ~FB_ACCELF_TEXT;
2569 else
2570 var.accel_flags |= FB_ACCELF_TEXT;
2571
2572 if (comp_sync != -1) {
2573 if (!comp_sync)
2574 var.sync &= ~FB_SYNC_COMP_HIGH_ACT;
2575 else
2576 var.sync |= FB_SYNC_COMP_HIGH_ACT;
2577 }
2578
2579 if (var.yres == var.yres_virtual) {
2580 u32 videoram = (info->fix.smem_len - (PAGE_SIZE << 2));
2581 var.yres_virtual = ((videoram * 8) / var.bits_per_pixel) / var.xres_virtual;
2582 if (var.yres_virtual < var.yres)
2583 var.yres_virtual = var.yres;
2584 }
2585
2586 if (atyfb_check_var(&var, info)) {
2587 PRINTKE("can't set default video mode\n");
2588 goto aty_init_exit;
2589 }
2590
2591#ifdef __sparc__
2592 atyfb_save_palette(par, 0);
2593#endif
2594
2595#ifdef CONFIG_FB_ATY_CT
2596 if (!noaccel && M64_HAS(INTEGRATED))
2597 aty_init_cursor(info);
2598#endif /* CONFIG_FB_ATY_CT */
2599 info->var = var;
2600
2601 fb_alloc_cmap(&info->cmap, 256, 0);
2602
2603 if (register_framebuffer(info) < 0)
2604 goto aty_init_exit;
2605
2606 fb_list = info;
2607
2608 PRINTKI("fb%d: %s frame buffer device on %s\n",
2609 info->node, info->fix.id, name);
2610 return 0;
2611
2612aty_init_exit:
2613 /* restore video mode */
2614 aty_set_crtc(par, &saved_crtc);
2615 par->pll_ops->set_pll(info, &saved_pll);
2616
2617#ifdef CONFIG_MTRR
2618 if (par->mtrr_reg >= 0) {
2619 mtrr_del(par->mtrr_reg, 0, 0);
2620 par->mtrr_reg = -1;
2621 }
2622 if (par->mtrr_aper >= 0) {
2623 mtrr_del(par->mtrr_aper, 0, 0);
2624 par->mtrr_aper = -1;
2625 }
2626#endif
2627 return -1;
2628}
2629
2630#ifdef CONFIG_ATARI
2631static int __init store_video_par(char *video_str, unsigned char m64_num)
2632{
2633 char *p;
2634 unsigned long vmembase, size, guiregbase;
2635
2636 PRINTKI("store_video_par() '%s' \n", video_str);
2637
2638 if (!(p = strsep(&video_str, ";")) || !*p)
2639 goto mach64_invalid;
2640 vmembase = simple_strtoul(p, NULL, 0);
2641 if (!(p = strsep(&video_str, ";")) || !*p)
2642 goto mach64_invalid;
2643 size = simple_strtoul(p, NULL, 0);
2644 if (!(p = strsep(&video_str, ";")) || !*p)
2645 goto mach64_invalid;
2646 guiregbase = simple_strtoul(p, NULL, 0);
2647
2648 phys_vmembase[m64_num] = vmembase;
2649 phys_size[m64_num] = size;
2650 phys_guiregbase[m64_num] = guiregbase;
2651 PRINTKI("stored them all: $%08lX $%08lX $%08lX \n", vmembase, size,
2652 guiregbase);
2653 return 0;
2654
2655 mach64_invalid:
2656 phys_vmembase[m64_num] = 0;
2657 return -1;
2658}
2659#endif /* CONFIG_ATARI */
2660
2661 /*
2662 * Blank the display.
2663 */
2664
2665static int atyfb_blank(int blank, struct fb_info *info)
2666{
2667 struct atyfb_par *par = (struct atyfb_par *) info->par;
Ville Syrjälä480913f2006-01-09 20:53:28 -08002668 u32 gen_cntl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669
2670 if (par->lock_blank || par->asleep)
2671 return 0;
2672
2673#ifdef CONFIG_PMAC_BACKLIGHT
Ville Syrjälä480913f2006-01-09 20:53:28 -08002674 if ((_machine == _MACH_Pmac) && blank > FB_BLANK_NORMAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675 set_backlight_enable(0);
2676#elif defined(CONFIG_FB_ATY_GENERIC_LCD)
Ville Syrjälä480913f2006-01-09 20:53:28 -08002677 if (par->lcd_table && blank > FB_BLANK_NORMAL &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678 (aty_ld_lcd(LCD_GEN_CNTL, par) & LCD_ON)) {
2679 u32 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2680 pm &= ~PWR_BLON;
2681 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2682 }
2683#endif
2684
Ville Syrjälä480913f2006-01-09 20:53:28 -08002685 gen_cntl = aty_ld_le32(CRTC_GEN_CNTL, par);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002686 switch (blank) {
2687 case FB_BLANK_UNBLANK:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002688 gen_cntl &= ~0x400004c;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689 break;
2690 case FB_BLANK_NORMAL:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002691 gen_cntl |= 0x4000040;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692 break;
2693 case FB_BLANK_VSYNC_SUSPEND:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002694 gen_cntl |= 0x4000048;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695 break;
2696 case FB_BLANK_HSYNC_SUSPEND:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002697 gen_cntl |= 0x4000044;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698 break;
2699 case FB_BLANK_POWERDOWN:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002700 gen_cntl |= 0x400004c;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701 break;
2702 }
Ville Syrjälä480913f2006-01-09 20:53:28 -08002703 aty_st_le32(CRTC_GEN_CNTL, gen_cntl, par);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002704
2705#ifdef CONFIG_PMAC_BACKLIGHT
Ville Syrjälä480913f2006-01-09 20:53:28 -08002706 if ((_machine == _MACH_Pmac) && blank <= FB_BLANK_NORMAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 set_backlight_enable(1);
2708#elif defined(CONFIG_FB_ATY_GENERIC_LCD)
Ville Syrjälä480913f2006-01-09 20:53:28 -08002709 if (par->lcd_table && blank <= FB_BLANK_NORMAL &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002710 (aty_ld_lcd(LCD_GEN_CNTL, par) & LCD_ON)) {
2711 u32 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2712 pm |= PWR_BLON;
2713 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2714 }
2715#endif
2716
2717 return 0;
2718}
2719
2720static void aty_st_pal(u_int regno, u_int red, u_int green, u_int blue,
2721 const struct atyfb_par *par)
2722{
2723#ifdef CONFIG_ATARI
2724 out_8(&par->aty_cmap_regs->windex, regno);
2725 out_8(&par->aty_cmap_regs->lut, red);
2726 out_8(&par->aty_cmap_regs->lut, green);
2727 out_8(&par->aty_cmap_regs->lut, blue);
2728#else
2729 writeb(regno, &par->aty_cmap_regs->windex);
2730 writeb(red, &par->aty_cmap_regs->lut);
2731 writeb(green, &par->aty_cmap_regs->lut);
2732 writeb(blue, &par->aty_cmap_regs->lut);
2733#endif
2734}
2735
2736 /*
2737 * Set a single color register. The values supplied are already
2738 * rounded down to the hardware's capabilities (according to the
2739 * entries in the var structure). Return != 0 for invalid regno.
2740 * !! 4 & 8 = PSEUDO, > 8 = DIRECTCOLOR
2741 */
2742
2743static int atyfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
2744 u_int transp, struct fb_info *info)
2745{
2746 struct atyfb_par *par = (struct atyfb_par *) info->par;
2747 int i, depth;
2748 u32 *pal = info->pseudo_palette;
2749
2750 depth = info->var.bits_per_pixel;
2751 if (depth == 16)
2752 depth = (info->var.green.length == 5) ? 15 : 16;
2753
2754 if (par->asleep)
2755 return 0;
2756
2757 if (regno > 255 ||
2758 (depth == 16 && regno > 63) ||
2759 (depth == 15 && regno > 31))
2760 return 1;
2761
2762 red >>= 8;
2763 green >>= 8;
2764 blue >>= 8;
2765
2766 par->palette[regno].red = red;
2767 par->palette[regno].green = green;
2768 par->palette[regno].blue = blue;
2769
2770 if (regno < 16) {
2771 switch (depth) {
2772 case 15:
2773 pal[regno] = (regno << 10) | (regno << 5) | regno;
2774 break;
2775 case 16:
2776 pal[regno] = (regno << 11) | (regno << 5) | regno;
2777 break;
2778 case 24:
2779 pal[regno] = (regno << 16) | (regno << 8) | regno;
2780 break;
2781 case 32:
2782 i = (regno << 8) | regno;
2783 pal[regno] = (i << 16) | i;
2784 break;
2785 }
2786 }
2787
2788 i = aty_ld_8(DAC_CNTL, par) & 0xfc;
2789 if (M64_HAS(EXTRA_BRIGHT))
2790 i |= 0x2; /* DAC_CNTL | 0x2 turns off the extra brightness for gt */
2791 aty_st_8(DAC_CNTL, i, par);
2792 aty_st_8(DAC_MASK, 0xff, par);
2793
2794 if (M64_HAS(INTEGRATED)) {
2795 if (depth == 16) {
2796 if (regno < 32)
2797 aty_st_pal(regno << 3, red,
2798 par->palette[regno<<1].green,
2799 blue, par);
2800 red = par->palette[regno>>1].red;
2801 blue = par->palette[regno>>1].blue;
2802 regno <<= 2;
2803 } else if (depth == 15) {
2804 regno <<= 3;
2805 for(i = 0; i < 8; i++) {
2806 aty_st_pal(regno + i, red, green, blue, par);
2807 }
2808 }
2809 }
2810 aty_st_pal(regno, red, green, blue, par);
2811
2812 return 0;
2813}
2814
2815#ifdef CONFIG_PCI
2816
2817#ifdef __sparc__
2818
2819extern void (*prom_palette) (int);
2820
2821static int __devinit atyfb_setup_sparc(struct pci_dev *pdev,
2822 struct fb_info *info, unsigned long addr)
2823{
2824 extern int con_is_present(void);
2825
2826 struct atyfb_par *par = info->par;
2827 struct pcidev_cookie *pcp;
2828 char prop[128];
2829 int node, len, i, j, ret;
2830 u32 mem, chip_id;
2831
2832 /* Do not attach when we have a serial console. */
2833 if (!con_is_present())
2834 return -ENXIO;
2835
2836 /*
2837 * Map memory-mapped registers.
2838 */
2839 par->ati_regbase = (void *)addr + 0x7ffc00UL;
2840 info->fix.mmio_start = addr + 0x7ffc00UL;
2841
2842 /*
2843 * Map in big-endian aperture.
2844 */
2845 info->screen_base = (char *) (addr + 0x800000UL);
2846 info->fix.smem_start = addr + 0x800000UL;
2847
2848 /*
2849 * Figure mmap addresses from PCI config space.
2850 * Split Framebuffer in big- and little-endian halfs.
2851 */
2852 for (i = 0; i < 6 && pdev->resource[i].start; i++)
2853 /* nothing */ ;
2854 j = i + 4;
2855
2856 par->mmap_map = kmalloc(j * sizeof(*par->mmap_map), GFP_ATOMIC);
2857 if (!par->mmap_map) {
2858 PRINTKE("atyfb_setup_sparc() can't alloc mmap_map\n");
2859 return -ENOMEM;
2860 }
2861 memset(par->mmap_map, 0, j * sizeof(*par->mmap_map));
2862
2863 for (i = 0, j = 2; i < 6 && pdev->resource[i].start; i++) {
2864 struct resource *rp = &pdev->resource[i];
2865 int io, breg = PCI_BASE_ADDRESS_0 + (i << 2);
2866 unsigned long base;
2867 u32 size, pbase;
2868
2869 base = rp->start;
2870
2871 io = (rp->flags & IORESOURCE_IO);
2872
2873 size = rp->end - base + 1;
2874
2875 pci_read_config_dword(pdev, breg, &pbase);
2876
2877 if (io)
2878 size &= ~1;
2879
2880 /*
2881 * Map the framebuffer a second time, this time without
2882 * the braindead _PAGE_IE setting. This is used by the
2883 * fixed Xserver, but we need to maintain the old mapping
2884 * to stay compatible with older ones...
2885 */
2886 if (base == addr) {
2887 par->mmap_map[j].voff = (pbase + 0x10000000) & PAGE_MASK;
2888 par->mmap_map[j].poff = base & PAGE_MASK;
2889 par->mmap_map[j].size = (size + ~PAGE_MASK) & PAGE_MASK;
2890 par->mmap_map[j].prot_mask = _PAGE_CACHE;
2891 par->mmap_map[j].prot_flag = _PAGE_E;
2892 j++;
2893 }
2894
2895 /*
2896 * Here comes the old framebuffer mapping with _PAGE_IE
2897 * set for the big endian half of the framebuffer...
2898 */
2899 if (base == addr) {
2900 par->mmap_map[j].voff = (pbase + 0x800000) & PAGE_MASK;
2901 par->mmap_map[j].poff = (base + 0x800000) & PAGE_MASK;
2902 par->mmap_map[j].size = 0x800000;
2903 par->mmap_map[j].prot_mask = _PAGE_CACHE;
2904 par->mmap_map[j].prot_flag = _PAGE_E | _PAGE_IE;
2905 size -= 0x800000;
2906 j++;
2907 }
2908
2909 par->mmap_map[j].voff = pbase & PAGE_MASK;
2910 par->mmap_map[j].poff = base & PAGE_MASK;
2911 par->mmap_map[j].size = (size + ~PAGE_MASK) & PAGE_MASK;
2912 par->mmap_map[j].prot_mask = _PAGE_CACHE;
2913 par->mmap_map[j].prot_flag = _PAGE_E;
2914 j++;
2915 }
2916
2917 if((ret = correct_chipset(par)))
2918 return ret;
2919
2920 if (IS_XL(pdev->device)) {
2921 /*
2922 * Fix PROMs idea of MEM_CNTL settings...
2923 */
2924 mem = aty_ld_le32(MEM_CNTL, par);
2925 chip_id = aty_ld_le32(CONFIG_CHIP_ID, par);
2926 if (((chip_id & CFG_CHIP_TYPE) == VT_CHIP_ID) && !((chip_id >> 24) & 1)) {
2927 switch (mem & 0x0f) {
2928 case 3:
2929 mem = (mem & ~(0x0f)) | 2;
2930 break;
2931 case 7:
2932 mem = (mem & ~(0x0f)) | 3;
2933 break;
2934 case 9:
2935 mem = (mem & ~(0x0f)) | 4;
2936 break;
2937 case 11:
2938 mem = (mem & ~(0x0f)) | 5;
2939 break;
2940 default:
2941 break;
2942 }
2943 if ((aty_ld_le32(CONFIG_STAT0, par) & 7) >= SDRAM)
2944 mem &= ~(0x00700000);
2945 }
2946 mem &= ~(0xcf80e000); /* Turn off all undocumented bits. */
2947 aty_st_le32(MEM_CNTL, mem, par);
2948 }
2949
2950 /*
2951 * If this is the console device, we will set default video
2952 * settings to what the PROM left us with.
2953 */
2954 node = prom_getchild(prom_root_node);
2955 node = prom_searchsiblings(node, "aliases");
2956 if (node) {
2957 len = prom_getproperty(node, "screen", prop, sizeof(prop));
2958 if (len > 0) {
2959 prop[len] = '\0';
2960 node = prom_finddevice(prop);
2961 } else
2962 node = 0;
2963 }
2964
2965 pcp = pdev->sysdata;
2966 if (node == pcp->prom_node) {
2967 struct fb_var_screeninfo *var = &default_var;
2968 unsigned int N, P, Q, M, T, R;
2969 u32 v_total, h_total;
2970 struct crtc crtc;
2971 u8 pll_regs[16];
2972 u8 clock_cntl;
2973
2974 crtc.vxres = prom_getintdefault(node, "width", 1024);
2975 crtc.vyres = prom_getintdefault(node, "height", 768);
2976 var->bits_per_pixel = prom_getintdefault(node, "depth", 8);
2977 var->xoffset = var->yoffset = 0;
2978 crtc.h_tot_disp = aty_ld_le32(CRTC_H_TOTAL_DISP, par);
2979 crtc.h_sync_strt_wid = aty_ld_le32(CRTC_H_SYNC_STRT_WID, par);
2980 crtc.v_tot_disp = aty_ld_le32(CRTC_V_TOTAL_DISP, par);
2981 crtc.v_sync_strt_wid = aty_ld_le32(CRTC_V_SYNC_STRT_WID, par);
2982 crtc.gen_cntl = aty_ld_le32(CRTC_GEN_CNTL, par);
2983 aty_crtc_to_var(&crtc, var);
2984
2985 h_total = var->xres + var->right_margin + var->hsync_len + var->left_margin;
2986 v_total = var->yres + var->lower_margin + var->vsync_len + var->upper_margin;
2987
2988 /*
2989 * Read the PLL to figure actual Refresh Rate.
2990 */
2991 clock_cntl = aty_ld_8(CLOCK_CNTL, par);
2992 /* DPRINTK("CLOCK_CNTL %02x\n", clock_cntl); */
2993 for (i = 0; i < 16; i++)
2994 pll_regs[i] = aty_ld_pll_ct(i, par);
2995
2996 /*
2997 * PLL Reference Divider M:
2998 */
2999 M = pll_regs[2];
3000
3001 /*
3002 * PLL Feedback Divider N (Dependant on CLOCK_CNTL):
3003 */
3004 N = pll_regs[7 + (clock_cntl & 3)];
3005
3006 /*
3007 * PLL Post Divider P (Dependant on CLOCK_CNTL):
3008 */
3009 P = 1 << (pll_regs[6] >> ((clock_cntl & 3) << 1));
3010
3011 /*
3012 * PLL Divider Q:
3013 */
3014 Q = N / P;
3015
3016 /*
3017 * Target Frequency:
3018 *
3019 * T * M
3020 * Q = -------
3021 * 2 * R
3022 *
3023 * where R is XTALIN (= 14318 or 29498 kHz).
3024 */
3025 if (IS_XL(pdev->device))
3026 R = 29498;
3027 else
3028 R = 14318;
3029
3030 T = 2 * Q * R / M;
3031
3032 default_var.pixclock = 1000000000 / T;
3033 }
3034
3035 return 0;
3036}
3037
3038#else /* __sparc__ */
3039
3040#ifdef __i386__
3041#ifdef CONFIG_FB_ATY_GENERIC_LCD
3042static void aty_init_lcd(struct atyfb_par *par, u32 bios_base)
3043{
3044 u32 driv_inf_tab, sig;
3045 u16 lcd_ofs;
3046
3047 /* To support an LCD panel, we should know it's dimensions and
3048 * it's desired pixel clock.
3049 * There are two ways to do it:
3050 * - Check the startup video mode and calculate the panel
3051 * size from it. This is unreliable.
3052 * - Read it from the driver information table in the video BIOS.
3053 */
3054 /* Address of driver information table is at offset 0x78. */
3055 driv_inf_tab = bios_base + *((u16 *)(bios_base+0x78));
3056
3057 /* Check for the driver information table signature. */
3058 sig = (*(u32 *)driv_inf_tab);
3059 if ((sig == 0x54504c24) || /* Rage LT pro */
3060 (sig == 0x544d5224) || /* Rage mobility */
3061 (sig == 0x54435824) || /* Rage XC */
3062 (sig == 0x544c5824)) { /* Rage XL */
3063 PRINTKI("BIOS contains driver information table.\n");
3064 lcd_ofs = (*(u16 *)(driv_inf_tab + 10));
3065 par->lcd_table = 0;
3066 if (lcd_ofs != 0) {
3067 par->lcd_table = bios_base + lcd_ofs;
3068 }
3069 }
3070
3071 if (par->lcd_table != 0) {
3072 char model[24];
3073 char strbuf[16];
3074 char refresh_rates_buf[100];
3075 int id, tech, f, i, m, default_refresh_rate;
3076 char *txtcolour;
3077 char *txtmonitor;
3078 char *txtdual;
3079 char *txtformat;
3080 u16 width, height, panel_type, refresh_rates;
3081 u16 *lcdmodeptr;
3082 u32 format;
3083 u8 lcd_refresh_rates[16] = {50,56,60,67,70,72,75,76,85,90,100,120,140,150,160,200};
3084 /* The most important information is the panel size at
3085 * offset 25 and 27, but there's some other nice information
3086 * which we print to the screen.
3087 */
3088 id = *(u8 *)par->lcd_table;
3089 strncpy(model,(char *)par->lcd_table+1,24);
3090 model[23]=0;
3091
3092 width = par->lcd_width = *(u16 *)(par->lcd_table+25);
3093 height = par->lcd_height = *(u16 *)(par->lcd_table+27);
3094 panel_type = *(u16 *)(par->lcd_table+29);
3095 if (panel_type & 1)
3096 txtcolour = "colour";
3097 else
3098 txtcolour = "monochrome";
3099 if (panel_type & 2)
3100 txtdual = "dual (split) ";
3101 else
3102 txtdual = "";
3103 tech = (panel_type>>2) & 63;
3104 switch (tech) {
3105 case 0:
3106 txtmonitor = "passive matrix";
3107 break;
3108 case 1:
3109 txtmonitor = "active matrix";
3110 break;
3111 case 2:
3112 txtmonitor = "active addressed STN";
3113 break;
3114 case 3:
3115 txtmonitor = "EL";
3116 break;
3117 case 4:
3118 txtmonitor = "plasma";
3119 break;
3120 default:
3121 txtmonitor = "unknown";
3122 }
3123 format = *(u32 *)(par->lcd_table+57);
3124 if (tech == 0 || tech == 2) {
3125 switch (format & 7) {
3126 case 0:
3127 txtformat = "12 bit interface";
3128 break;
3129 case 1:
3130 txtformat = "16 bit interface";
3131 break;
3132 case 2:
3133 txtformat = "24 bit interface";
3134 break;
3135 default:
3136 txtformat = "unkown format";
3137 }
3138 } else {
3139 switch (format & 7) {
3140 case 0:
3141 txtformat = "8 colours";
3142 break;
3143 case 1:
3144 txtformat = "512 colours";
3145 break;
3146 case 2:
3147 txtformat = "4096 colours";
3148 break;
3149 case 4:
3150 txtformat = "262144 colours (LT mode)";
3151 break;
3152 case 5:
3153 txtformat = "16777216 colours";
3154 break;
3155 case 6:
3156 txtformat = "262144 colours (FDPI-2 mode)";
3157 break;
3158 default:
3159 txtformat = "unkown format";
3160 }
3161 }
3162 PRINTKI("%s%s %s monitor detected: %s\n",
3163 txtdual ,txtcolour, txtmonitor, model);
3164 PRINTKI(" id=%d, %dx%d pixels, %s\n",
3165 id, width, height, txtformat);
3166 refresh_rates_buf[0] = 0;
3167 refresh_rates = *(u16 *)(par->lcd_table+62);
3168 m = 1;
3169 f = 0;
3170 for (i=0;i<16;i++) {
3171 if (refresh_rates & m) {
3172 if (f == 0) {
3173 sprintf(strbuf, "%d", lcd_refresh_rates[i]);
3174 f++;
3175 } else {
3176 sprintf(strbuf, ",%d", lcd_refresh_rates[i]);
3177 }
3178 strcat(refresh_rates_buf,strbuf);
3179 }
3180 m = m << 1;
3181 }
3182 default_refresh_rate = (*(u8 *)(par->lcd_table+61) & 0xf0) >> 4;
3183 PRINTKI(" supports refresh rates [%s], default %d Hz\n",
3184 refresh_rates_buf, lcd_refresh_rates[default_refresh_rate]);
3185 par->lcd_refreshrate = lcd_refresh_rates[default_refresh_rate];
3186 /* We now need to determine the crtc parameters for the
Ville Syrjäläcd4617b2006-01-09 20:53:21 -08003187 * LCD monitor. This is tricky, because they are not stored
Linus Torvalds1da177e2005-04-16 15:20:36 -07003188 * individually in the BIOS. Instead, the BIOS contains a
3189 * table of display modes that work for this monitor.
3190 *
3191 * The idea is that we search for a mode of the same dimensions
Ville Syrjäläcd4617b2006-01-09 20:53:21 -08003192 * as the dimensions of the LCD monitor. Say our LCD monitor
Linus Torvalds1da177e2005-04-16 15:20:36 -07003193 * is 800x600 pixels, we search for a 800x600 monitor.
3194 * The CRTC parameters we find here are the ones that we need
Ville Syrjäläcd4617b2006-01-09 20:53:21 -08003195 * to use to simulate other resolutions on the LCD screen.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003196 */
3197 lcdmodeptr = (u16 *)(par->lcd_table + 64);
3198 while (*lcdmodeptr != 0) {
3199 u32 modeptr;
3200 u16 mwidth, mheight, lcd_hsync_start, lcd_vsync_start;
3201 modeptr = bios_base + *lcdmodeptr;
3202
3203 mwidth = *((u16 *)(modeptr+0));
3204 mheight = *((u16 *)(modeptr+2));
3205
3206 if (mwidth == width && mheight == height) {
3207 par->lcd_pixclock = 100000000 / *((u16 *)(modeptr+9));
3208 par->lcd_htotal = *((u16 *)(modeptr+17)) & 511;
3209 par->lcd_hdisp = *((u16 *)(modeptr+19)) & 511;
3210 lcd_hsync_start = *((u16 *)(modeptr+21)) & 511;
3211 par->lcd_hsync_dly = (*((u16 *)(modeptr+21)) >> 9) & 7;
3212 par->lcd_hsync_len = *((u8 *)(modeptr+23)) & 63;
3213
3214 par->lcd_vtotal = *((u16 *)(modeptr+24)) & 2047;
3215 par->lcd_vdisp = *((u16 *)(modeptr+26)) & 2047;
3216 lcd_vsync_start = *((u16 *)(modeptr+28)) & 2047;
3217 par->lcd_vsync_len = (*((u16 *)(modeptr+28)) >> 11) & 31;
3218
3219 par->lcd_htotal = (par->lcd_htotal + 1) * 8;
3220 par->lcd_hdisp = (par->lcd_hdisp + 1) * 8;
3221 lcd_hsync_start = (lcd_hsync_start + 1) * 8;
3222 par->lcd_hsync_len = par->lcd_hsync_len * 8;
3223
3224 par->lcd_vtotal++;
3225 par->lcd_vdisp++;
3226 lcd_vsync_start++;
3227
3228 par->lcd_right_margin = lcd_hsync_start - par->lcd_hdisp;
3229 par->lcd_lower_margin = lcd_vsync_start - par->lcd_vdisp;
3230 par->lcd_hblank_len = par->lcd_htotal - par->lcd_hdisp;
3231 par->lcd_vblank_len = par->lcd_vtotal - par->lcd_vdisp;
3232 break;
3233 }
3234
3235 lcdmodeptr++;
3236 }
3237 if (*lcdmodeptr == 0) {
3238 PRINTKE("LCD monitor CRTC parameters not found!!!\n");
3239 /* To do: Switch to CRT if possible. */
3240 } else {
3241 PRINTKI(" LCD CRTC parameters: %d.%d %d %d %d %d %d %d %d %d\n",
3242 1000000 / par->lcd_pixclock, 1000000 % par->lcd_pixclock,
3243 par->lcd_hdisp,
3244 par->lcd_hdisp + par->lcd_right_margin,
3245 par->lcd_hdisp + par->lcd_right_margin
3246 + par->lcd_hsync_dly + par->lcd_hsync_len,
3247 par->lcd_htotal,
3248 par->lcd_vdisp,
3249 par->lcd_vdisp + par->lcd_lower_margin,
3250 par->lcd_vdisp + par->lcd_lower_margin + par->lcd_vsync_len,
3251 par->lcd_vtotal);
3252 PRINTKI(" : %d %d %d %d %d %d %d %d %d\n",
3253 par->lcd_pixclock,
3254 par->lcd_hblank_len - (par->lcd_right_margin +
3255 par->lcd_hsync_dly + par->lcd_hsync_len),
3256 par->lcd_hdisp,
3257 par->lcd_right_margin,
3258 par->lcd_hsync_len,
3259 par->lcd_vblank_len - (par->lcd_lower_margin + par->lcd_vsync_len),
3260 par->lcd_vdisp,
3261 par->lcd_lower_margin,
3262 par->lcd_vsync_len);
3263 }
3264 }
3265}
3266#endif /* CONFIG_FB_ATY_GENERIC_LCD */
3267
3268static int __devinit init_from_bios(struct atyfb_par *par)
3269{
3270 u32 bios_base, rom_addr;
3271 int ret;
3272
3273 rom_addr = 0xc0000 + ((aty_ld_le32(SCRATCH_REG1, par) & 0x7f) << 11);
3274 bios_base = (unsigned long)ioremap(rom_addr, 0x10000);
3275
3276 /* The BIOS starts with 0xaa55. */
3277 if (*((u16 *)bios_base) == 0xaa55) {
3278
3279 u8 *bios_ptr;
3280 u16 rom_table_offset, freq_table_offset;
3281 PLL_BLOCK_MACH64 pll_block;
3282
3283 PRINTKI("Mach64 BIOS is located at %x, mapped at %x.\n", rom_addr, bios_base);
3284
3285 /* check for frequncy table */
3286 bios_ptr = (u8*)bios_base;
3287 rom_table_offset = (u16)(bios_ptr[0x48] | (bios_ptr[0x49] << 8));
3288 freq_table_offset = bios_ptr[rom_table_offset + 16] | (bios_ptr[rom_table_offset + 17] << 8);
3289 memcpy(&pll_block, bios_ptr + freq_table_offset, sizeof(PLL_BLOCK_MACH64));
3290
3291 PRINTKI("BIOS frequency table:\n");
3292 PRINTKI("PCLK_min_freq %d, PCLK_max_freq %d, ref_freq %d, ref_divider %d\n",
3293 pll_block.PCLK_min_freq, pll_block.PCLK_max_freq,
3294 pll_block.ref_freq, pll_block.ref_divider);
3295 PRINTKI("MCLK_pwd %d, MCLK_max_freq %d, XCLK_max_freq %d, SCLK_freq %d\n",
3296 pll_block.MCLK_pwd, pll_block.MCLK_max_freq,
3297 pll_block.XCLK_max_freq, pll_block.SCLK_freq);
3298
3299 par->pll_limits.pll_min = pll_block.PCLK_min_freq/100;
3300 par->pll_limits.pll_max = pll_block.PCLK_max_freq/100;
3301 par->pll_limits.ref_clk = pll_block.ref_freq/100;
3302 par->pll_limits.ref_div = pll_block.ref_divider;
3303 par->pll_limits.sclk = pll_block.SCLK_freq/100;
3304 par->pll_limits.mclk = pll_block.MCLK_max_freq/100;
3305 par->pll_limits.mclk_pm = pll_block.MCLK_pwd/100;
3306 par->pll_limits.xclk = pll_block.XCLK_max_freq/100;
3307#ifdef CONFIG_FB_ATY_GENERIC_LCD
3308 aty_init_lcd(par, bios_base);
3309#endif
3310 ret = 0;
3311 } else {
3312 PRINTKE("no BIOS frequency table found, use parameters\n");
3313 ret = -ENXIO;
3314 }
3315 iounmap((void* __iomem )bios_base);
3316
3317 return ret;
3318}
3319#endif /* __i386__ */
3320
3321static int __devinit atyfb_setup_generic(struct pci_dev *pdev, struct fb_info *info, unsigned long addr)
3322{
3323 struct atyfb_par *par = info->par;
3324 u16 tmp;
3325 unsigned long raddr;
3326 struct resource *rrp;
3327 int ret = 0;
3328
3329 raddr = addr + 0x7ff000UL;
3330 rrp = &pdev->resource[2];
3331 if ((rrp->flags & IORESOURCE_MEM) && request_mem_region(rrp->start, rrp->end - rrp->start + 1, "atyfb")) {
3332 par->aux_start = rrp->start;
3333 par->aux_size = rrp->end - rrp->start + 1;
3334 raddr = rrp->start;
3335 PRINTKI("using auxiliary register aperture\n");
3336 }
3337
3338 info->fix.mmio_start = raddr;
3339 par->ati_regbase = ioremap(info->fix.mmio_start, 0x1000);
3340 if (par->ati_regbase == 0)
3341 return -ENOMEM;
3342
3343 info->fix.mmio_start += par->aux_start ? 0x400 : 0xc00;
3344 par->ati_regbase += par->aux_start ? 0x400 : 0xc00;
3345
3346 /*
3347 * Enable memory-space accesses using config-space
3348 * command register.
3349 */
3350 pci_read_config_word(pdev, PCI_COMMAND, &tmp);
3351 if (!(tmp & PCI_COMMAND_MEMORY)) {
3352 tmp |= PCI_COMMAND_MEMORY;
3353 pci_write_config_word(pdev, PCI_COMMAND, tmp);
3354 }
3355#ifdef __BIG_ENDIAN
3356 /* Use the big-endian aperture */
3357 addr += 0x800000;
3358#endif
3359
3360 /* Map in frame buffer */
3361 info->fix.smem_start = addr;
3362 info->screen_base = ioremap(addr, 0x800000);
3363 if (info->screen_base == NULL) {
3364 ret = -ENOMEM;
3365 goto atyfb_setup_generic_fail;
3366 }
3367
3368 if((ret = correct_chipset(par)))
3369 goto atyfb_setup_generic_fail;
3370#ifdef __i386__
3371 if((ret = init_from_bios(par)))
3372 goto atyfb_setup_generic_fail;
3373#endif
3374 if (!(aty_ld_le32(CRTC_GEN_CNTL, par) & CRTC_EXT_DISP_EN))
3375 par->clk_wr_offset = (inb(R_GENMO) & 0x0CU) >> 2;
3376 else
3377 par->clk_wr_offset = aty_ld_8(CLOCK_CNTL, par) & 0x03U;
3378
3379 /* according to ATI, we should use clock 3 for acelerated mode */
3380 par->clk_wr_offset = 3;
3381
3382 return 0;
3383
3384atyfb_setup_generic_fail:
3385 iounmap(par->ati_regbase);
3386 par->ati_regbase = NULL;
3387 return ret;
3388}
3389
3390#endif /* !__sparc__ */
3391
3392static int __devinit atyfb_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3393{
3394 unsigned long addr, res_start, res_size;
3395 struct fb_info *info;
3396 struct resource *rp;
3397 struct atyfb_par *par;
3398 int i, rc = -ENOMEM;
3399
3400 for (i = sizeof(aty_chips) / sizeof(*aty_chips) - 1; i >= 0; i--)
3401 if (pdev->device == aty_chips[i].pci_id)
3402 break;
3403
3404 if (i < 0)
3405 return -ENODEV;
3406
3407 /* Enable device in PCI config */
3408 if (pci_enable_device(pdev)) {
3409 PRINTKE("Cannot enable PCI device\n");
3410 return -ENXIO;
3411 }
3412
3413 /* Find which resource to use */
3414 rp = &pdev->resource[0];
3415 if (rp->flags & IORESOURCE_IO)
3416 rp = &pdev->resource[1];
3417 addr = rp->start;
3418 if (!addr)
3419 return -ENXIO;
3420
3421 /* Reserve space */
3422 res_start = rp->start;
3423 res_size = rp->end - rp->start + 1;
3424 if (!request_mem_region (res_start, res_size, "atyfb"))
3425 return -EBUSY;
3426
3427 /* Allocate framebuffer */
3428 info = framebuffer_alloc(sizeof(struct atyfb_par), &pdev->dev);
3429 if (!info) {
3430 PRINTKE("atyfb_pci_probe() can't alloc fb_info\n");
3431 return -ENOMEM;
3432 }
3433 par = info->par;
3434 info->fix = atyfb_fix;
3435 info->device = &pdev->dev;
3436 par->pci_id = aty_chips[i].pci_id;
3437 par->res_start = res_start;
3438 par->res_size = res_size;
3439 par->irq = pdev->irq;
3440
3441 /* Setup "info" structure */
3442#ifdef __sparc__
3443 rc = atyfb_setup_sparc(pdev, info, addr);
3444#else
3445 rc = atyfb_setup_generic(pdev, info, addr);
3446#endif
3447 if (rc)
3448 goto err_release_mem;
3449
3450 pci_set_drvdata(pdev, info);
3451
3452 /* Init chip & register framebuffer */
3453 if (aty_init(info, "PCI"))
3454 goto err_release_io;
3455
3456#ifdef __sparc__
3457 if (!prom_palette)
3458 prom_palette = atyfb_palette;
3459
3460 /*
3461 * Add /dev/fb mmap values.
3462 */
3463 par->mmap_map[0].voff = 0x8000000000000000UL;
3464 par->mmap_map[0].poff = (unsigned long) info->screen_base & PAGE_MASK;
3465 par->mmap_map[0].size = info->fix.smem_len;
3466 par->mmap_map[0].prot_mask = _PAGE_CACHE;
3467 par->mmap_map[0].prot_flag = _PAGE_E;
3468 par->mmap_map[1].voff = par->mmap_map[0].voff + info->fix.smem_len;
3469 par->mmap_map[1].poff = (long)par->ati_regbase & PAGE_MASK;
3470 par->mmap_map[1].size = PAGE_SIZE;
3471 par->mmap_map[1].prot_mask = _PAGE_CACHE;
3472 par->mmap_map[1].prot_flag = _PAGE_E;
3473#endif /* __sparc__ */
3474
3475 return 0;
3476
3477err_release_io:
3478#ifdef __sparc__
3479 kfree(par->mmap_map);
3480#else
3481 if (par->ati_regbase)
3482 iounmap(par->ati_regbase);
3483 if (info->screen_base)
3484 iounmap(info->screen_base);
3485#endif
3486err_release_mem:
3487 if (par->aux_start)
3488 release_mem_region(par->aux_start, par->aux_size);
3489
3490 release_mem_region(par->res_start, par->res_size);
3491 framebuffer_release(info);
3492
3493 return rc;
3494}
3495
3496#endif /* CONFIG_PCI */
3497
3498#ifdef CONFIG_ATARI
3499
3500static int __devinit atyfb_atari_probe(void)
3501{
3502 struct aty_par *par;
3503 struct fb_info *info;
3504 int m64_num;
3505 u32 clock_r;
3506
3507 for (m64_num = 0; m64_num < mach64_count; m64_num++) {
3508 if (!phys_vmembase[m64_num] || !phys_size[m64_num] ||
3509 !phys_guiregbase[m64_num]) {
3510 PRINTKI("phys_*[%d] parameters not set => returning early. \n", m64_num);
3511 continue;
3512 }
3513
3514 info = framebuffer_alloc(sizeof(struct atyfb_par), NULL);
3515 if (!info) {
3516 PRINTKE("atyfb_atari_probe() can't alloc fb_info\n");
3517 return -ENOMEM;
3518 }
3519 par = info->par;
3520
3521 info->fix = atyfb_fix;
3522
3523 par->irq = (unsigned int) -1; /* something invalid */
3524
3525 /*
3526 * Map the video memory (physical address given) to somewhere in the
3527 * kernel address space.
3528 */
3529 info->screen_base = ioremap(phys_vmembase[m64_num], phys_size[m64_num]);
3530 info->fix.smem_start = (unsigned long)info->screen_base; /* Fake! */
3531 par->ati_regbase = ioremap(phys_guiregbase[m64_num], 0x10000) +
3532 0xFC00ul;
3533 info->fix.mmio_start = (unsigned long)par->ati_regbase; /* Fake! */
3534
3535 aty_st_le32(CLOCK_CNTL, 0x12345678, par);
3536 clock_r = aty_ld_le32(CLOCK_CNTL, par);
3537
3538 switch (clock_r & 0x003F) {
3539 case 0x12:
3540 par->clk_wr_offset = 3; /* */
3541 break;
3542 case 0x34:
3543 par->clk_wr_offset = 2; /* Medusa ST-IO ISA Adapter etc. */
3544 break;
3545 case 0x16:
3546 par->clk_wr_offset = 1; /* */
3547 break;
3548 case 0x38:
3549 par->clk_wr_offset = 0; /* Panther 1 ISA Adapter (Gerald) */
3550 break;
3551 }
3552
3553 if (aty_init(info, "ISA bus")) {
3554 framebuffer_release(info);
3555 /* This is insufficient! kernel_map has added two large chunks!! */
3556 return -ENXIO;
3557 }
3558 }
3559}
3560
3561#endif /* CONFIG_ATARI */
3562
3563static void __devexit atyfb_remove(struct fb_info *info)
3564{
3565 struct atyfb_par *par = (struct atyfb_par *) info->par;
3566
3567 /* restore video mode */
3568 aty_set_crtc(par, &saved_crtc);
3569 par->pll_ops->set_pll(info, &saved_pll);
3570
3571 unregister_framebuffer(info);
3572
3573#ifdef CONFIG_MTRR
3574 if (par->mtrr_reg >= 0) {
3575 mtrr_del(par->mtrr_reg, 0, 0);
3576 par->mtrr_reg = -1;
3577 }
3578 if (par->mtrr_aper >= 0) {
3579 mtrr_del(par->mtrr_aper, 0, 0);
3580 par->mtrr_aper = -1;
3581 }
3582#endif
3583#ifndef __sparc__
3584 if (par->ati_regbase)
3585 iounmap(par->ati_regbase);
3586 if (info->screen_base)
3587 iounmap(info->screen_base);
3588#ifdef __BIG_ENDIAN
3589 if (info->sprite.addr)
3590 iounmap(info->sprite.addr);
3591#endif
3592#endif
3593#ifdef __sparc__
3594 kfree(par->mmap_map);
3595#endif
3596 if (par->aux_start)
3597 release_mem_region(par->aux_start, par->aux_size);
3598
3599 if (par->res_start)
3600 release_mem_region(par->res_start, par->res_size);
3601
3602 framebuffer_release(info);
3603}
3604
3605#ifdef CONFIG_PCI
3606
3607static void __devexit atyfb_pci_remove(struct pci_dev *pdev)
3608{
3609 struct fb_info *info = pci_get_drvdata(pdev);
3610
3611 atyfb_remove(info);
3612}
3613
3614/*
3615 * This driver uses its own matching table. That will be more difficult
3616 * to fix, so for now, we just match against any ATI ID and let the
3617 * probe() function find out what's up. That also mean we don't have
3618 * a module ID table though.
3619 */
3620static struct pci_device_id atyfb_pci_tbl[] = {
3621 { PCI_VENDOR_ID_ATI, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
3622 PCI_BASE_CLASS_DISPLAY << 16, 0xff0000, 0 },
3623 { 0, }
3624};
3625
3626static struct pci_driver atyfb_driver = {
3627 .name = "atyfb",
3628 .id_table = atyfb_pci_tbl,
3629 .probe = atyfb_pci_probe,
3630 .remove = __devexit_p(atyfb_pci_remove),
3631#ifdef CONFIG_PM
3632 .suspend = atyfb_pci_suspend,
3633 .resume = atyfb_pci_resume,
3634#endif /* CONFIG_PM */
3635};
3636
3637#endif /* CONFIG_PCI */
3638
3639#ifndef MODULE
3640static int __init atyfb_setup(char *options)
3641{
3642 char *this_opt;
3643
3644 if (!options || !*options)
3645 return 0;
3646
3647 while ((this_opt = strsep(&options, ",")) != NULL) {
3648 if (!strncmp(this_opt, "noaccel", 7)) {
3649 noaccel = 1;
3650#ifdef CONFIG_MTRR
3651 } else if (!strncmp(this_opt, "nomtrr", 6)) {
3652 nomtrr = 1;
3653#endif
3654 } else if (!strncmp(this_opt, "vram:", 5))
3655 vram = simple_strtoul(this_opt + 5, NULL, 0);
3656 else if (!strncmp(this_opt, "pll:", 4))
3657 pll = simple_strtoul(this_opt + 4, NULL, 0);
3658 else if (!strncmp(this_opt, "mclk:", 5))
3659 mclk = simple_strtoul(this_opt + 5, NULL, 0);
3660 else if (!strncmp(this_opt, "xclk:", 5))
3661 xclk = simple_strtoul(this_opt+5, NULL, 0);
3662 else if (!strncmp(this_opt, "comp_sync:", 10))
3663 comp_sync = simple_strtoul(this_opt+10, NULL, 0);
3664#ifdef CONFIG_PPC
3665 else if (!strncmp(this_opt, "vmode:", 6)) {
3666 unsigned int vmode =
3667 simple_strtoul(this_opt + 6, NULL, 0);
3668 if (vmode > 0 && vmode <= VMODE_MAX)
3669 default_vmode = vmode;
3670 } else if (!strncmp(this_opt, "cmode:", 6)) {
3671 unsigned int cmode =
3672 simple_strtoul(this_opt + 6, NULL, 0);
3673 switch (cmode) {
3674 case 0:
3675 case 8:
3676 default_cmode = CMODE_8;
3677 break;
3678 case 15:
3679 case 16:
3680 default_cmode = CMODE_16;
3681 break;
3682 case 24:
3683 case 32:
3684 default_cmode = CMODE_32;
3685 break;
3686 }
3687 }
3688#endif
3689#ifdef CONFIG_ATARI
3690 /*
3691 * Why do we need this silly Mach64 argument?
3692 * We are already here because of mach64= so its redundant.
3693 */
3694 else if (MACH_IS_ATARI
3695 && (!strncmp(this_opt, "Mach64:", 7))) {
3696 static unsigned char m64_num;
3697 static char mach64_str[80];
3698 strlcpy(mach64_str, this_opt + 7, sizeof(mach64_str));
3699 if (!store_video_par(mach64_str, m64_num)) {
3700 m64_num++;
3701 mach64_count = m64_num;
3702 }
3703 }
3704#endif
3705 else
3706 mode = this_opt;
3707 }
3708 return 0;
3709}
3710#endif /* MODULE */
3711
3712static int __init atyfb_init(void)
3713{
3714#ifndef MODULE
3715 char *option = NULL;
3716
3717 if (fb_get_options("atyfb", &option))
3718 return -ENODEV;
3719 atyfb_setup(option);
3720#endif
3721
Linus Torvalds1da177e2005-04-16 15:20:36 -07003722 pci_register_driver(&atyfb_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003723#ifdef CONFIG_ATARI
3724 atyfb_atari_probe();
3725#endif
3726 return 0;
3727}
3728
3729static void __exit atyfb_exit(void)
3730{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003731 pci_unregister_driver(&atyfb_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003732}
3733
3734module_init(atyfb_init);
3735module_exit(atyfb_exit);
3736
3737MODULE_DESCRIPTION("FBDev driver for ATI Mach64 cards");
3738MODULE_LICENSE("GPL");
3739module_param(noaccel, bool, 0);
3740MODULE_PARM_DESC(noaccel, "bool: disable acceleration");
3741module_param(vram, int, 0);
3742MODULE_PARM_DESC(vram, "int: override size of video ram");
3743module_param(pll, int, 0);
3744MODULE_PARM_DESC(pll, "int: override video clock");
3745module_param(mclk, int, 0);
3746MODULE_PARM_DESC(mclk, "int: override memory clock");
3747module_param(xclk, int, 0);
3748MODULE_PARM_DESC(xclk, "int: override accelerated engine clock");
3749module_param(comp_sync, int, 0);
3750MODULE_PARM_DESC(comp_sync,
3751 "Set composite sync signal to low (0) or high (1)");
3752module_param(mode, charp, 0);
3753MODULE_PARM_DESC(mode, "Specify resolution as \"<xres>x<yres>[-<bpp>][@<refresh>]\" ");
3754#ifdef CONFIG_MTRR
3755module_param(nomtrr, bool, 0);
3756MODULE_PARM_DESC(nomtrr, "bool: disable use of MTRR registers");
3757#endif