blob: 9af591d5223c3af8c6293a5f20704dc1da20d76e [file] [log] [blame]
Shawn Guo179a5022012-10-04 17:13:49 -07001/*
2 * Copyright (C) 2011-2012 Freescale Semiconductor, Inc.
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
12#include <linux/init.h>
13#include <linux/io.h>
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/of.h>
17#include <linux/of_device.h>
18#include <linux/platform_device.h>
19#include <linux/rtc.h>
Sanchayan Maity7f899392014-12-10 15:54:17 -080020#include <linux/clk.h>
Frank Lid4828932015-05-27 00:25:57 +080021#include <linux/mfd/syscon.h>
22#include <linux/regmap.h>
23
24#define SNVS_LPREGISTER_OFFSET 0x34
Shawn Guo179a5022012-10-04 17:13:49 -070025
26/* These register offsets are relative to LP (Low Power) range */
27#define SNVS_LPCR 0x04
28#define SNVS_LPSR 0x18
29#define SNVS_LPSRTCMR 0x1c
30#define SNVS_LPSRTCLR 0x20
31#define SNVS_LPTAR 0x24
32#define SNVS_LPPGDR 0x30
33
34#define SNVS_LPCR_SRTC_ENV (1 << 0)
35#define SNVS_LPCR_LPTA_EN (1 << 1)
36#define SNVS_LPCR_LPWUI_EN (1 << 3)
37#define SNVS_LPSR_LPTA (1 << 0)
38
39#define SNVS_LPPGDR_INIT 0x41736166
40#define CNTR_TO_SECS_SH 15
41
42struct snvs_rtc_data {
43 struct rtc_device *rtc;
Frank Lid4828932015-05-27 00:25:57 +080044 struct regmap *regmap;
45 int offset;
Shawn Guo179a5022012-10-04 17:13:49 -070046 int irq;
Sanchayan Maity7f899392014-12-10 15:54:17 -080047 struct clk *clk;
Shawn Guo179a5022012-10-04 17:13:49 -070048};
49
Frank Lid4828932015-05-27 00:25:57 +080050static u32 rtc_read_lp_counter(struct snvs_rtc_data *data)
Shawn Guo179a5022012-10-04 17:13:49 -070051{
52 u64 read1, read2;
Frank Lid4828932015-05-27 00:25:57 +080053 u32 val;
Shawn Guo179a5022012-10-04 17:13:49 -070054
55 do {
Frank Lid4828932015-05-27 00:25:57 +080056 regmap_read(data->regmap, data->offset + SNVS_LPSRTCMR, &val);
57 read1 = val;
Shawn Guo179a5022012-10-04 17:13:49 -070058 read1 <<= 32;
Frank Lid4828932015-05-27 00:25:57 +080059 regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &val);
60 read1 |= val;
Shawn Guo179a5022012-10-04 17:13:49 -070061
Frank Lid4828932015-05-27 00:25:57 +080062 regmap_read(data->regmap, data->offset + SNVS_LPSRTCMR, &val);
63 read2 = val;
Shawn Guo179a5022012-10-04 17:13:49 -070064 read2 <<= 32;
Frank Lid4828932015-05-27 00:25:57 +080065 regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &val);
66 read2 |= val;
Shawn Guo179a5022012-10-04 17:13:49 -070067 } while (read1 != read2);
68
69 /* Convert 47-bit counter to 32-bit raw second count */
70 return (u32) (read1 >> CNTR_TO_SECS_SH);
71}
72
Frank Lid4828932015-05-27 00:25:57 +080073static void rtc_write_sync_lp(struct snvs_rtc_data *data)
Shawn Guo179a5022012-10-04 17:13:49 -070074{
75 u32 count1, count2, count3;
76 int i;
77
78 /* Wait for 3 CKIL cycles */
79 for (i = 0; i < 3; i++) {
80 do {
Frank Lid4828932015-05-27 00:25:57 +080081 regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &count1);
82 regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &count2);
Shawn Guo179a5022012-10-04 17:13:49 -070083 } while (count1 != count2);
84
85 /* Now wait until counter value changes */
86 do {
87 do {
Frank Lid4828932015-05-27 00:25:57 +080088 regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &count2);
89 regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &count3);
Shawn Guo179a5022012-10-04 17:13:49 -070090 } while (count2 != count3);
91 } while (count3 == count1);
92 }
93}
94
95static int snvs_rtc_enable(struct snvs_rtc_data *data, bool enable)
96{
Shawn Guo179a5022012-10-04 17:13:49 -070097 int timeout = 1000;
98 u32 lpcr;
99
Frank Lid4828932015-05-27 00:25:57 +0800100 regmap_update_bits(data->regmap, data->offset + SNVS_LPCR, SNVS_LPCR_SRTC_ENV,
101 enable ? SNVS_LPCR_SRTC_ENV : 0);
Shawn Guo179a5022012-10-04 17:13:49 -0700102
103 while (--timeout) {
Frank Lid4828932015-05-27 00:25:57 +0800104 regmap_read(data->regmap, data->offset + SNVS_LPCR, &lpcr);
Shawn Guo179a5022012-10-04 17:13:49 -0700105
106 if (enable) {
107 if (lpcr & SNVS_LPCR_SRTC_ENV)
108 break;
109 } else {
110 if (!(lpcr & SNVS_LPCR_SRTC_ENV))
111 break;
112 }
113 }
114
115 if (!timeout)
116 return -ETIMEDOUT;
117
118 return 0;
119}
120
121static int snvs_rtc_read_time(struct device *dev, struct rtc_time *tm)
122{
123 struct snvs_rtc_data *data = dev_get_drvdata(dev);
Frank Lid4828932015-05-27 00:25:57 +0800124 unsigned long time = rtc_read_lp_counter(data);
Shawn Guo179a5022012-10-04 17:13:49 -0700125
126 rtc_time_to_tm(time, tm);
127
128 return 0;
129}
130
131static int snvs_rtc_set_time(struct device *dev, struct rtc_time *tm)
132{
133 struct snvs_rtc_data *data = dev_get_drvdata(dev);
134 unsigned long time;
Bryan O'Donoghue14859912018-03-28 20:14:05 +0100135 int ret;
Shawn Guo179a5022012-10-04 17:13:49 -0700136
137 rtc_tm_to_time(tm, &time);
138
139 /* Disable RTC first */
Bryan O'Donoghue14859912018-03-28 20:14:05 +0100140 ret = snvs_rtc_enable(data, false);
141 if (ret)
142 return ret;
Shawn Guo179a5022012-10-04 17:13:49 -0700143
144 /* Write 32-bit time to 47-bit timer, leaving 15 LSBs blank */
Frank Lid4828932015-05-27 00:25:57 +0800145 regmap_write(data->regmap, data->offset + SNVS_LPSRTCLR, time << CNTR_TO_SECS_SH);
146 regmap_write(data->regmap, data->offset + SNVS_LPSRTCMR, time >> (32 - CNTR_TO_SECS_SH));
Shawn Guo179a5022012-10-04 17:13:49 -0700147
148 /* Enable RTC again */
Bryan O'Donoghue14859912018-03-28 20:14:05 +0100149 ret = snvs_rtc_enable(data, true);
Shawn Guo179a5022012-10-04 17:13:49 -0700150
Bryan O'Donoghue14859912018-03-28 20:14:05 +0100151 return ret;
Shawn Guo179a5022012-10-04 17:13:49 -0700152}
153
154static int snvs_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
155{
156 struct snvs_rtc_data *data = dev_get_drvdata(dev);
157 u32 lptar, lpsr;
158
Frank Lid4828932015-05-27 00:25:57 +0800159 regmap_read(data->regmap, data->offset + SNVS_LPTAR, &lptar);
Shawn Guo179a5022012-10-04 17:13:49 -0700160 rtc_time_to_tm(lptar, &alrm->time);
161
Frank Lid4828932015-05-27 00:25:57 +0800162 regmap_read(data->regmap, data->offset + SNVS_LPSR, &lpsr);
Shawn Guo179a5022012-10-04 17:13:49 -0700163 alrm->pending = (lpsr & SNVS_LPSR_LPTA) ? 1 : 0;
164
165 return 0;
166}
167
168static int snvs_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
169{
170 struct snvs_rtc_data *data = dev_get_drvdata(dev);
Shawn Guo179a5022012-10-04 17:13:49 -0700171
Frank Lid4828932015-05-27 00:25:57 +0800172 regmap_update_bits(data->regmap, data->offset + SNVS_LPCR,
173 (SNVS_LPCR_LPTA_EN | SNVS_LPCR_LPWUI_EN),
174 enable ? (SNVS_LPCR_LPTA_EN | SNVS_LPCR_LPWUI_EN) : 0);
Shawn Guo179a5022012-10-04 17:13:49 -0700175
Frank Lid4828932015-05-27 00:25:57 +0800176 rtc_write_sync_lp(data);
Shawn Guo179a5022012-10-04 17:13:49 -0700177
178 return 0;
179}
180
181static int snvs_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
182{
183 struct snvs_rtc_data *data = dev_get_drvdata(dev);
184 struct rtc_time *alrm_tm = &alrm->time;
185 unsigned long time;
Shawn Guo179a5022012-10-04 17:13:49 -0700186
187 rtc_tm_to_time(alrm_tm, &time);
188
Frank Lid4828932015-05-27 00:25:57 +0800189 regmap_update_bits(data->regmap, data->offset + SNVS_LPCR, SNVS_LPCR_LPTA_EN, 0);
Guy Shapiro7bb633b2017-01-29 11:57:19 +0200190 rtc_write_sync_lp(data);
Frank Lid4828932015-05-27 00:25:57 +0800191 regmap_write(data->regmap, data->offset + SNVS_LPTAR, time);
Shawn Guo179a5022012-10-04 17:13:49 -0700192
193 /* Clear alarm interrupt status bit */
Frank Lid4828932015-05-27 00:25:57 +0800194 regmap_write(data->regmap, data->offset + SNVS_LPSR, SNVS_LPSR_LPTA);
Shawn Guo179a5022012-10-04 17:13:49 -0700195
196 return snvs_rtc_alarm_irq_enable(dev, alrm->enabled);
197}
198
199static const struct rtc_class_ops snvs_rtc_ops = {
200 .read_time = snvs_rtc_read_time,
201 .set_time = snvs_rtc_set_time,
202 .read_alarm = snvs_rtc_read_alarm,
203 .set_alarm = snvs_rtc_set_alarm,
204 .alarm_irq_enable = snvs_rtc_alarm_irq_enable,
205};
206
207static irqreturn_t snvs_rtc_irq_handler(int irq, void *dev_id)
208{
209 struct device *dev = dev_id;
210 struct snvs_rtc_data *data = dev_get_drvdata(dev);
211 u32 lpsr;
212 u32 events = 0;
213
Frank Lid4828932015-05-27 00:25:57 +0800214 regmap_read(data->regmap, data->offset + SNVS_LPSR, &lpsr);
Shawn Guo179a5022012-10-04 17:13:49 -0700215
216 if (lpsr & SNVS_LPSR_LPTA) {
217 events |= (RTC_AF | RTC_IRQF);
218
219 /* RTC alarm should be one-shot */
220 snvs_rtc_alarm_irq_enable(dev, 0);
221
222 rtc_update_irq(data->rtc, 1, events);
223 }
224
225 /* clear interrupt status */
Frank Lid4828932015-05-27 00:25:57 +0800226 regmap_write(data->regmap, data->offset + SNVS_LPSR, lpsr);
Shawn Guo179a5022012-10-04 17:13:49 -0700227
228 return events ? IRQ_HANDLED : IRQ_NONE;
229}
230
Frank Lid4828932015-05-27 00:25:57 +0800231static const struct regmap_config snvs_rtc_config = {
232 .reg_bits = 32,
233 .val_bits = 32,
234 .reg_stride = 4,
235};
236
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -0800237static int snvs_rtc_probe(struct platform_device *pdev)
Shawn Guo179a5022012-10-04 17:13:49 -0700238{
239 struct snvs_rtc_data *data;
240 struct resource *res;
241 int ret;
Frank Lid4828932015-05-27 00:25:57 +0800242 void __iomem *mmio;
Shawn Guo179a5022012-10-04 17:13:49 -0700243
244 data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
245 if (!data)
246 return -ENOMEM;
247
Frank Lid4828932015-05-27 00:25:57 +0800248 data->regmap = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, "regmap");
249
250 if (IS_ERR(data->regmap)) {
251 dev_warn(&pdev->dev, "snvs rtc: you use old dts file, please update it\n");
252 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
253
254 mmio = devm_ioremap_resource(&pdev->dev, res);
255 if (IS_ERR(mmio))
256 return PTR_ERR(mmio);
257
258 data->regmap = devm_regmap_init_mmio(&pdev->dev, mmio, &snvs_rtc_config);
259 } else {
260 data->offset = SNVS_LPREGISTER_OFFSET;
261 of_property_read_u32(pdev->dev.of_node, "offset", &data->offset);
262 }
263
Pan Bian75892902017-04-23 13:43:24 +0800264 if (IS_ERR(data->regmap)) {
Frank Lid4828932015-05-27 00:25:57 +0800265 dev_err(&pdev->dev, "Can't find snvs syscon\n");
266 return -ENODEV;
267 }
Shawn Guo179a5022012-10-04 17:13:49 -0700268
269 data->irq = platform_get_irq(pdev, 0);
270 if (data->irq < 0)
271 return data->irq;
272
Sanchayan Maity7f899392014-12-10 15:54:17 -0800273 data->clk = devm_clk_get(&pdev->dev, "snvs-rtc");
274 if (IS_ERR(data->clk)) {
275 data->clk = NULL;
276 } else {
277 ret = clk_prepare_enable(data->clk);
278 if (ret) {
279 dev_err(&pdev->dev,
280 "Could not prepare or enable the snvs clock\n");
281 return ret;
282 }
283 }
284
Shawn Guo179a5022012-10-04 17:13:49 -0700285 platform_set_drvdata(pdev, data);
286
Shawn Guo179a5022012-10-04 17:13:49 -0700287 /* Initialize glitch detect */
Frank Lid4828932015-05-27 00:25:57 +0800288 regmap_write(data->regmap, data->offset + SNVS_LPPGDR, SNVS_LPPGDR_INIT);
Shawn Guo179a5022012-10-04 17:13:49 -0700289
290 /* Clear interrupt status */
Frank Lid4828932015-05-27 00:25:57 +0800291 regmap_write(data->regmap, data->offset + SNVS_LPSR, 0xffffffff);
Shawn Guo179a5022012-10-04 17:13:49 -0700292
293 /* Enable RTC */
Bryan O'Donoghue14859912018-03-28 20:14:05 +0100294 ret = snvs_rtc_enable(data, true);
295 if (ret) {
296 dev_err(&pdev->dev, "failed to enable rtc %d\n", ret);
297 goto error_rtc_device_register;
298 }
Shawn Guo179a5022012-10-04 17:13:49 -0700299
300 device_init_wakeup(&pdev->dev, true);
301
302 ret = devm_request_irq(&pdev->dev, data->irq, snvs_rtc_irq_handler,
303 IRQF_SHARED, "rtc alarm", &pdev->dev);
304 if (ret) {
305 dev_err(&pdev->dev, "failed to request irq %d: %d\n",
306 data->irq, ret);
Sanchayan Maity7f899392014-12-10 15:54:17 -0800307 goto error_rtc_device_register;
Shawn Guo179a5022012-10-04 17:13:49 -0700308 }
309
Jingoo Han904784c2013-04-29 16:19:12 -0700310 data->rtc = devm_rtc_device_register(&pdev->dev, pdev->name,
Shawn Guo179a5022012-10-04 17:13:49 -0700311 &snvs_rtc_ops, THIS_MODULE);
312 if (IS_ERR(data->rtc)) {
313 ret = PTR_ERR(data->rtc);
314 dev_err(&pdev->dev, "failed to register rtc: %d\n", ret);
Sanchayan Maity7f899392014-12-10 15:54:17 -0800315 goto error_rtc_device_register;
Shawn Guo179a5022012-10-04 17:13:49 -0700316 }
317
318 return 0;
Sanchayan Maity7f899392014-12-10 15:54:17 -0800319
320error_rtc_device_register:
321 if (data->clk)
322 clk_disable_unprepare(data->clk);
323
324 return ret;
Shawn Guo179a5022012-10-04 17:13:49 -0700325}
326
Shawn Guo179a5022012-10-04 17:13:49 -0700327#ifdef CONFIG_PM_SLEEP
328static int snvs_rtc_suspend(struct device *dev)
329{
330 struct snvs_rtc_data *data = dev_get_drvdata(dev);
331
332 if (device_may_wakeup(dev))
Stefan Agnera3502592016-04-20 16:09:57 -0700333 return enable_irq_wake(data->irq);
Shawn Guo179a5022012-10-04 17:13:49 -0700334
Stefan Agner119434f2015-05-21 17:29:35 +0200335 return 0;
336}
337
338static int snvs_rtc_suspend_noirq(struct device *dev)
339{
340 struct snvs_rtc_data *data = dev_get_drvdata(dev);
341
Sanchayan Maity7f899392014-12-10 15:54:17 -0800342 if (data->clk)
343 clk_disable_unprepare(data->clk);
344
Shawn Guo179a5022012-10-04 17:13:49 -0700345 return 0;
346}
347
348static int snvs_rtc_resume(struct device *dev)
349{
350 struct snvs_rtc_data *data = dev_get_drvdata(dev);
351
352 if (device_may_wakeup(dev))
Stefan Agner119434f2015-05-21 17:29:35 +0200353 return disable_irq_wake(data->irq);
Shawn Guo179a5022012-10-04 17:13:49 -0700354
Stefan Agner119434f2015-05-21 17:29:35 +0200355 return 0;
356}
357
358static int snvs_rtc_resume_noirq(struct device *dev)
359{
360 struct snvs_rtc_data *data = dev_get_drvdata(dev);
361
362 if (data->clk)
363 return clk_prepare_enable(data->clk);
Sanchayan Maity7f899392014-12-10 15:54:17 -0800364
Shawn Guo179a5022012-10-04 17:13:49 -0700365 return 0;
366}
Shawn Guo179a5022012-10-04 17:13:49 -0700367
Sanchayan Maity7654e9d2014-12-10 15:54:20 -0800368static const struct dev_pm_ops snvs_rtc_pm_ops = {
Stefan Agner119434f2015-05-21 17:29:35 +0200369 .suspend = snvs_rtc_suspend,
370 .suspend_noirq = snvs_rtc_suspend_noirq,
371 .resume = snvs_rtc_resume,
372 .resume_noirq = snvs_rtc_resume_noirq,
Sanchayan Maity7654e9d2014-12-10 15:54:20 -0800373};
Shawn Guo179a5022012-10-04 17:13:49 -0700374
Guenter Roeck88221c32014-12-12 16:54:12 -0800375#define SNVS_RTC_PM_OPS (&snvs_rtc_pm_ops)
376
377#else
378
379#define SNVS_RTC_PM_OPS NULL
380
381#endif
382
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -0800383static const struct of_device_id snvs_dt_ids[] = {
Shawn Guo179a5022012-10-04 17:13:49 -0700384 { .compatible = "fsl,sec-v4.0-mon-rtc-lp", },
385 { /* sentinel */ }
386};
387MODULE_DEVICE_TABLE(of, snvs_dt_ids);
388
389static struct platform_driver snvs_rtc_driver = {
390 .driver = {
391 .name = "snvs_rtc",
Guenter Roeck88221c32014-12-12 16:54:12 -0800392 .pm = SNVS_RTC_PM_OPS,
Sachin Kamatc39b3712013-11-12 15:10:57 -0800393 .of_match_table = snvs_dt_ids,
Shawn Guo179a5022012-10-04 17:13:49 -0700394 },
395 .probe = snvs_rtc_probe,
Shawn Guo179a5022012-10-04 17:13:49 -0700396};
397module_platform_driver(snvs_rtc_driver);
398
399MODULE_AUTHOR("Freescale Semiconductor, Inc.");
400MODULE_DESCRIPTION("Freescale SNVS RTC Driver");
401MODULE_LICENSE("GPL");