blob: 09bfae6938b3eb855f5a7b0b21f94eb5c4588a4a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001
Thomas Gleixner61ecfa82005-11-07 11:15:31 +00002/* Common Flash Interface structures
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * See http://support.intel.com/design/flash/technote/index.htm
Todd Poynor987d2402005-11-15 23:28:20 +00004 * $Id: cfi.h,v 1.57 2005/11/15 23:28:17 tpoynor Exp $
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 */
6
7#ifndef __MTD_CFI_H__
8#define __MTD_CFI_H__
9
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/delay.h>
11#include <linux/types.h>
12#include <linux/interrupt.h>
13#include <linux/mtd/flashchip.h>
14#include <linux/mtd/map.h>
15#include <linux/mtd/cfi_endian.h>
16
17#ifdef CONFIG_MTD_CFI_I1
18#define cfi_interleave(cfi) 1
19#define cfi_interleave_is_1(cfi) (cfi_interleave(cfi) == 1)
20#else
21#define cfi_interleave_is_1(cfi) (0)
22#endif
23
24#ifdef CONFIG_MTD_CFI_I2
25# ifdef cfi_interleave
26# undef cfi_interleave
27# define cfi_interleave(cfi) ((cfi)->interleave)
28# else
29# define cfi_interleave(cfi) 2
30# endif
31#define cfi_interleave_is_2(cfi) (cfi_interleave(cfi) == 2)
32#else
33#define cfi_interleave_is_2(cfi) (0)
34#endif
35
36#ifdef CONFIG_MTD_CFI_I4
37# ifdef cfi_interleave
38# undef cfi_interleave
39# define cfi_interleave(cfi) ((cfi)->interleave)
40# else
41# define cfi_interleave(cfi) 4
42# endif
43#define cfi_interleave_is_4(cfi) (cfi_interleave(cfi) == 4)
44#else
45#define cfi_interleave_is_4(cfi) (0)
46#endif
47
48#ifdef CONFIG_MTD_CFI_I8
49# ifdef cfi_interleave
50# undef cfi_interleave
51# define cfi_interleave(cfi) ((cfi)->interleave)
52# else
53# define cfi_interleave(cfi) 8
54# endif
55#define cfi_interleave_is_8(cfi) (cfi_interleave(cfi) == 8)
56#else
57#define cfi_interleave_is_8(cfi) (0)
58#endif
59
60static inline int cfi_interleave_supported(int i)
61{
62 switch (i) {
63#ifdef CONFIG_MTD_CFI_I1
64 case 1:
65#endif
66#ifdef CONFIG_MTD_CFI_I2
67 case 2:
68#endif
69#ifdef CONFIG_MTD_CFI_I4
70 case 4:
71#endif
72#ifdef CONFIG_MTD_CFI_I8
73 case 8:
74#endif
75 return 1;
76
77 default:
78 return 0;
79 }
80}
81
82
Thomas Gleixner61ecfa82005-11-07 11:15:31 +000083/* NB: these values must represents the number of bytes needed to meet the
84 * device type (x8, x16, x32). Eg. a 32 bit device is 4 x 8 bytes.
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 * These numbers are used in calculations.
86 */
87#define CFI_DEVICETYPE_X8 (8 / 8)
88#define CFI_DEVICETYPE_X16 (16 / 8)
89#define CFI_DEVICETYPE_X32 (32 / 8)
90#define CFI_DEVICETYPE_X64 (64 / 8)
91
92/* NB: We keep these structures in memory in HOST byteorder, except
93 * where individually noted.
94 */
95
96/* Basic Query Structure */
97struct cfi_ident {
98 uint8_t qry[3];
99 uint16_t P_ID;
100 uint16_t P_ADR;
101 uint16_t A_ID;
102 uint16_t A_ADR;
103 uint8_t VccMin;
104 uint8_t VccMax;
105 uint8_t VppMin;
106 uint8_t VppMax;
107 uint8_t WordWriteTimeoutTyp;
108 uint8_t BufWriteTimeoutTyp;
109 uint8_t BlockEraseTimeoutTyp;
110 uint8_t ChipEraseTimeoutTyp;
111 uint8_t WordWriteTimeoutMax;
112 uint8_t BufWriteTimeoutMax;
113 uint8_t BlockEraseTimeoutMax;
114 uint8_t ChipEraseTimeoutMax;
115 uint8_t DevSize;
116 uint16_t InterfaceDesc;
117 uint16_t MaxBufWriteSize;
118 uint8_t NumEraseRegions;
119 uint32_t EraseRegionInfo[0]; /* Not host ordered */
120} __attribute__((packed));
121
122/* Extended Query Structure for both PRI and ALT */
123
124struct cfi_extquery {
125 uint8_t pri[3];
126 uint8_t MajorVersion;
127 uint8_t MinorVersion;
128} __attribute__((packed));
129
130/* Vendor-Specific PRI for Intel/Sharp Extended Command Set (0x0001) */
131
132struct cfi_pri_intelext {
133 uint8_t pri[3];
134 uint8_t MajorVersion;
135 uint8_t MinorVersion;
136 uint32_t FeatureSupport; /* if bit 31 is set then an additional uint32_t feature
137 block follows - FIXME - not currently supported */
138 uint8_t SuspendCmdSupport;
139 uint16_t BlkStatusRegMask;
140 uint8_t VccOptimal;
141 uint8_t VppOptimal;
142 uint8_t NumProtectionFields;
143 uint16_t ProtRegAddr;
144 uint8_t FactProtRegSize;
145 uint8_t UserProtRegSize;
146 uint8_t extra[0];
147} __attribute__((packed));
148
Nicolas Pitre72b56a22005-02-05 02:06:19 +0000149struct cfi_intelext_otpinfo {
150 uint32_t ProtRegAddr;
151 uint16_t FactGroups;
152 uint8_t FactProtRegSize;
153 uint16_t UserGroups;
154 uint8_t UserProtRegSize;
155} __attribute__((packed));
156
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157struct cfi_intelext_blockinfo {
158 uint16_t NumIdentBlocks;
159 uint16_t BlockSize;
160 uint16_t MinBlockEraseCycles;
161 uint8_t BitsPerCell;
162 uint8_t BlockCap;
163} __attribute__((packed));
164
165struct cfi_intelext_regioninfo {
166 uint16_t NumIdentPartitions;
167 uint8_t NumOpAllowed;
168 uint8_t NumOpAllowedSimProgMode;
169 uint8_t NumOpAllowedSimEraMode;
170 uint8_t NumBlockTypes;
171 struct cfi_intelext_blockinfo BlockTypes[1];
172} __attribute__((packed));
173
Nicolas Pitre638d9832005-08-06 05:40:46 +0100174struct cfi_intelext_programming_regioninfo {
175 uint8_t ProgRegShift;
176 uint8_t Reserved1;
177 uint8_t ControlValid;
178 uint8_t Reserved2;
179 uint8_t ControlInvalid;
180 uint8_t Reserved3;
181} __attribute__((packed));
182
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183/* Vendor-Specific PRI for AMD/Fujitsu Extended Command Set (0x0002) */
184
185struct cfi_pri_amdstd {
186 uint8_t pri[3];
187 uint8_t MajorVersion;
188 uint8_t MinorVersion;
189 uint8_t SiliconRevision; /* bits 1-0: Address Sensitive Unlock */
190 uint8_t EraseSuspend;
191 uint8_t BlkProt;
192 uint8_t TmpBlkUnprotect;
193 uint8_t BlkProtUnprot;
194 uint8_t SimultaneousOps;
195 uint8_t BurstMode;
196 uint8_t PageMode;
197 uint8_t VppMin;
198 uint8_t VppMax;
199 uint8_t TopBottom;
200} __attribute__((packed));
201
202struct cfi_pri_query {
203 uint8_t NumFields;
204 uint32_t ProtField[1]; /* Not host ordered */
205} __attribute__((packed));
206
207struct cfi_bri_query {
208 uint8_t PageModeReadCap;
209 uint8_t NumFields;
210 uint32_t ConfField[1]; /* Not host ordered */
211} __attribute__((packed));
212
213#define P_ID_NONE 0x0000
214#define P_ID_INTEL_EXT 0x0001
215#define P_ID_AMD_STD 0x0002
216#define P_ID_INTEL_STD 0x0003
217#define P_ID_AMD_EXT 0x0004
218#define P_ID_WINBOND 0x0006
219#define P_ID_ST_ADV 0x0020
220#define P_ID_MITSUBISHI_STD 0x0100
221#define P_ID_MITSUBISHI_EXT 0x0101
222#define P_ID_SST_PAGE 0x0102
223#define P_ID_INTEL_PERFORMANCE 0x0200
224#define P_ID_INTEL_DATA 0x0210
225#define P_ID_RESERVED 0xffff
226
227
228#define CFI_MODE_CFI 1
229#define CFI_MODE_JEDEC 0
230
231struct cfi_private {
232 uint16_t cmdset;
233 void *cmdset_priv;
234 int interleave;
235 int device_type;
236 int cfi_mode; /* Are we a JEDEC device pretending to be CFI? */
237 int addr_unlock1;
238 int addr_unlock2;
239 struct mtd_info *(*cmdset_setup)(struct map_info *);
240 struct cfi_ident *cfiq; /* For now only one. We insist that all devs
241 must be of the same type. */
242 int mfr, id;
243 int numchips;
244 unsigned long chipshift; /* Because they're of the same type */
245 const char *im_name; /* inter_module name for cmdset_setup */
246 struct flchip chips[0]; /* per-chip data structure for each chip */
247};
248
249/*
250 * Returns the command address according to the given geometry.
251 */
252static inline uint32_t cfi_build_cmd_addr(uint32_t cmd_ofs, int interleave, int type)
253{
254 return (cmd_ofs * type) * interleave;
255}
256
257/*
258 * Transforms the CFI command for the given geometry (bus width & interleave).
259 * It looks too long to be inline, but in the common case it should almost all
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000260 * get optimised away.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 */
Nicolas Pitref77814d2005-02-08 17:11:19 +0000262static inline map_word cfi_build_cmd(u_long cmd, struct map_info *map, struct cfi_private *cfi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263{
264 map_word val = { {0} };
265 int wordwidth, words_per_bus, chip_mode, chips_per_word;
266 unsigned long onecmd;
267 int i;
268
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000269 /* We do it this way to give the compiler a fighting chance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 of optimising away all the crap for 'bankwidth' larger than
271 an unsigned long, in the common case where that support is
272 disabled */
273 if (map_bankwidth_is_large(map)) {
274 wordwidth = sizeof(unsigned long);
275 words_per_bus = (map_bankwidth(map)) / wordwidth; // i.e. normally 1
276 } else {
277 wordwidth = map_bankwidth(map);
278 words_per_bus = 1;
279 }
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000280
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 chip_mode = map_bankwidth(map) / cfi_interleave(cfi);
282 chips_per_word = wordwidth * cfi_interleave(cfi) / map_bankwidth(map);
283
284 /* First, determine what the bit-pattern should be for a single
285 device, according to chip mode and endianness... */
286 switch (chip_mode) {
287 default: BUG();
288 case 1:
289 onecmd = cmd;
290 break;
291 case 2:
292 onecmd = cpu_to_cfi16(cmd);
293 break;
294 case 4:
295 onecmd = cpu_to_cfi32(cmd);
296 break;
297 }
298
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000299 /* Now replicate it across the size of an unsigned long, or
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 just to the bus width as appropriate */
301 switch (chips_per_word) {
302 default: BUG();
303#if BITS_PER_LONG >= 64
304 case 8:
305 onecmd |= (onecmd << (chip_mode * 32));
306#endif
307 case 4:
308 onecmd |= (onecmd << (chip_mode * 16));
309 case 2:
310 onecmd |= (onecmd << (chip_mode * 8));
311 case 1:
312 ;
313 }
314
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000315 /* And finally, for the multi-word case, replicate it
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 in all words in the structure */
317 for (i=0; i < words_per_bus; i++) {
318 val.x[i] = onecmd;
319 }
320
321 return val;
322}
323#define CMD(x) cfi_build_cmd((x), map, cfi)
324
Thomas Gleixnerc927cd32005-03-15 19:03:16 +0000325
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000326static inline unsigned long cfi_merge_status(map_word val, struct map_info *map,
Thomas Gleixnerc927cd32005-03-15 19:03:16 +0000327 struct cfi_private *cfi)
328{
329 int wordwidth, words_per_bus, chip_mode, chips_per_word;
330 unsigned long onestat, res = 0;
331 int i;
332
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000333 /* We do it this way to give the compiler a fighting chance
Thomas Gleixnerc927cd32005-03-15 19:03:16 +0000334 of optimising away all the crap for 'bankwidth' larger than
335 an unsigned long, in the common case where that support is
336 disabled */
337 if (map_bankwidth_is_large(map)) {
338 wordwidth = sizeof(unsigned long);
339 words_per_bus = (map_bankwidth(map)) / wordwidth; // i.e. normally 1
340 } else {
341 wordwidth = map_bankwidth(map);
342 words_per_bus = 1;
343 }
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000344
Thomas Gleixnerc927cd32005-03-15 19:03:16 +0000345 chip_mode = map_bankwidth(map) / cfi_interleave(cfi);
346 chips_per_word = wordwidth * cfi_interleave(cfi) / map_bankwidth(map);
347
348 onestat = val.x[0];
349 /* Or all status words together */
350 for (i=1; i < words_per_bus; i++) {
351 onestat |= val.x[i];
352 }
353
354 res = onestat;
355 switch(chips_per_word) {
356 default: BUG();
357#if BITS_PER_LONG >= 64
358 case 8:
359 res |= (onestat >> (chip_mode * 32));
360#endif
361 case 4:
362 res |= (onestat >> (chip_mode * 16));
363 case 2:
364 res |= (onestat >> (chip_mode * 8));
365 case 1:
366 ;
367 }
368
369 /* Last, determine what the bit-pattern should be for a single
370 device, according to chip mode and endianness... */
371 switch (chip_mode) {
372 case 1:
373 break;
374 case 2:
375 res = cfi16_to_cpu(res);
376 break;
377 case 4:
378 res = cfi32_to_cpu(res);
379 break;
380 default: BUG();
381 }
382 return res;
383}
384
385#define MERGESTATUS(x) cfi_merge_status((x), map, cfi)
386
387
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388/*
389 * Sends a CFI command to a bank of flash for the given geometry.
390 *
391 * Returns the offset in flash where the command was written.
392 * If prev_val is non-null, it will be set to the value at the command address,
393 * before the command was written.
394 */
395static inline uint32_t cfi_send_gen_cmd(u_char cmd, uint32_t cmd_addr, uint32_t base,
396 struct map_info *map, struct cfi_private *cfi,
397 int type, map_word *prev_val)
398{
399 map_word val;
400 uint32_t addr = base + cfi_build_cmd_addr(cmd_addr, cfi_interleave(cfi), type);
401
402 val = cfi_build_cmd(cmd, map, cfi);
403
404 if (prev_val)
405 *prev_val = map_read(map, addr);
406
407 map_write(map, val, addr);
408
409 return addr - base;
410}
411
412static inline uint8_t cfi_read_query(struct map_info *map, uint32_t addr)
413{
414 map_word val = map_read(map, addr);
415
416 if (map_bankwidth_is_1(map)) {
417 return val.x[0];
418 } else if (map_bankwidth_is_2(map)) {
419 return cfi16_to_cpu(val.x[0]);
420 } else {
421 /* No point in a 64-bit byteswap since that would just be
422 swapping the responses from different chips, and we are
423 only interested in one chip (a representative sample) */
424 return cfi32_to_cpu(val.x[0]);
425 }
426}
427
Todd Poynor987d2402005-11-15 23:28:20 +0000428static inline uint16_t cfi_read_query16(struct map_info *map, uint32_t addr)
429{
430 map_word val = map_read(map, addr);
431
432 if (map_bankwidth_is_1(map)) {
433 return val.x[0] & 0xff;
434 } else if (map_bankwidth_is_2(map)) {
435 return cfi16_to_cpu(val.x[0]);
436 } else {
437 /* No point in a 64-bit byteswap since that would just be
438 swapping the responses from different chips, and we are
439 only interested in one chip (a representative sample) */
440 return cfi32_to_cpu(val.x[0]);
441 }
442}
443
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444static inline void cfi_udelay(int us)
445{
446 if (us >= 1000) {
447 msleep((us+999)/1000);
448 } else {
449 udelay(us);
450 cond_resched();
451 }
452}
453
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454struct cfi_extquery *cfi_read_pri(struct map_info *map, uint16_t adr, uint16_t size,
455 const char* name);
456struct cfi_fixup {
457 uint16_t mfr;
458 uint16_t id;
459 void (*fixup)(struct mtd_info *mtd, void* param);
460 void* param;
461};
462
463#define CFI_MFR_ANY 0xffff
464#define CFI_ID_ANY 0xffff
465
466#define CFI_MFR_AMD 0x0001
467#define CFI_MFR_ST 0x0020 /* STMicroelectronics */
468
469void cfi_fixup(struct mtd_info *mtd, struct cfi_fixup* fixups);
470
471typedef int (*varsize_frob_t)(struct map_info *map, struct flchip *chip,
472 unsigned long adr, int len, void *thunk);
473
474int cfi_varsize_frob(struct mtd_info *mtd, varsize_frob_t frob,
475 loff_t ofs, size_t len, void *thunk);
476
477
478#endif /* __MTD_CFI_H__ */