blob: 16616f5440d037a279392c4b9d6be5e3e1232248 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080041#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070042
43#include <asm/irq.h>
44
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070045#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
46#define SKY2_VLAN_TAG_USED 1
47#endif
48
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070049#include "sky2.h"
50
51#define DRV_NAME "sky2"
Stephen Hemminger52c89ca2006-10-17 10:24:18 -070052#define DRV_VERSION "1.10"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070053#define PFX DRV_NAME " "
54
55/*
56 * The Yukon II chipset takes 64 bit command blocks (called list elements)
57 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070058 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070059 */
60
Stephen Hemminger14d02632006-09-26 11:57:43 -070061#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080065#define RX_SKB_ALIGN 8
Stephen Hemminger22e11702006-07-12 15:23:48 -070066#define RX_BUF_WRITE 16
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemminger793b8832005-09-14 16:06:14 -070068#define TX_RING_SIZE 512
69#define TX_DEF_PENDING (TX_RING_SIZE - 1)
70#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080071#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
73#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070079#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
80
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070081static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070082 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
83 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080084 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085
Stephen Hemminger793b8832005-09-14 16:06:14 -070086static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087module_param(debug, int, 0);
88MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
89
Stephen Hemminger14d02632006-09-26 11:57:43 -070090static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080091module_param(copybreak, int, 0);
92MODULE_PARM_DESC(copybreak, "Receive copy threshold");
93
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080094static int disable_msi = 0;
95module_param(disable_msi, int, 0);
96MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
97
Stephen Hemmingere561a832006-10-17 10:20:51 -070098static int idle_timeout = 0;
Stephen Hemminger01bd7562006-05-08 15:11:30 -070099module_param(idle_timeout, int, 0);
Stephen Hemmingere561a832006-10-17 10:20:51 -0700100MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700101
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemminger5f5d83f2006-07-17 15:38:32 -0400123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) },
Stephen Hemminger57fa4422006-07-29 17:21:55 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) },
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) },
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) },
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) },
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700129 { 0 }
130};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700131
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700132MODULE_DEVICE_TABLE(pci, sky2_id_table);
133
134/* Avoid conditionals by using array */
135static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
136static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700137static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700138
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800139/* This driver supports yukon2 chipset only */
140static const char *yukon2_name[] = {
141 "XL", /* 0xb3 */
142 "EC Ultra", /* 0xb4 */
143 "UNKNOWN", /* 0xb5 */
144 "EC", /* 0xb6 */
145 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700146};
147
Stephen Hemminger793b8832005-09-14 16:06:14 -0700148/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800149static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700150{
151 int i;
152
153 gma_write16(hw, port, GM_SMI_DATA, val);
154 gma_write16(hw, port, GM_SMI_CTRL,
155 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
156
157 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800159 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700160 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800162
Stephen Hemminger793b8832005-09-14 16:06:14 -0700163 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800164 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700165}
166
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700168{
169 int i;
170
Stephen Hemminger793b8832005-09-14 16:06:14 -0700171 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
173
174 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
176 *val = gma_read16(hw, port, GM_SMI_DATA);
177 return 0;
178 }
179
Stephen Hemminger793b8832005-09-14 16:06:14 -0700180 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181 }
182
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800183 return -ETIMEDOUT;
184}
185
186static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
187{
188 u16 v;
189
190 if (__gm_phy_read(hw, port, reg, &v) != 0)
191 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
192 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700193}
194
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +0900195static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700196{
197 u16 power_control;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700198 int vaux;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700199
200 pr_debug("sky2_set_power_state %d\n", state);
201 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
202
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800203 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800204 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700205 (power_control & PCI_PM_CAP_PME_D3cold);
206
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800207 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700208
209 power_control |= PCI_PM_CTRL_PME_STATUS;
210 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
211
212 switch (state) {
213 case PCI_D0:
214 /* switch power to VCC (WA for VAUX problem) */
215 sky2_write8(hw, B0_POWER_CTRL,
216 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
217
218 /* disable Core Clock Division, */
219 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
220
221 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
222 /* enable bits are inverted */
223 sky2_write8(hw, B2_Y2_CLK_GATE,
224 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
225 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
226 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
227 else
228 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
229
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800230 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700231 u32 reg1;
232
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800233 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
234 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800235 reg1 &= P_ASPM_CONTROL_MSK;
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800236 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
237 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800238 }
239
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700240 break;
241
242 case PCI_D3hot:
243 case PCI_D3cold:
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700244 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
245 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
246 else
247 /* enable bits are inverted */
248 sky2_write8(hw, B2_Y2_CLK_GATE,
249 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
250 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
251 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
252
253 /* switch power to VAUX */
254 if (vaux && state != PCI_D3cold)
255 sky2_write8(hw, B0_POWER_CTRL,
256 (PC_VAUX_ENA | PC_VCC_ENA |
257 PC_VAUX_ON | PC_VCC_OFF));
258 break;
259 default:
260 printk(KERN_ERR PFX "Unknown power state %d\n", state);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700261 }
262
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800263 sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700265}
266
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700267static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700268{
269 u16 reg;
270
271 /* disable all GMAC IRQ's */
272 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
273 /* disable PHY IRQs */
274 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700275
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700276 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
277 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
278 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
279 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
280
281 reg = gma_read16(hw, port, GM_RX_CTRL);
282 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
283 gma_write16(hw, port, GM_RX_CTRL, reg);
284}
285
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700286/* flow control to advertise bits */
287static const u16 copper_fc_adv[] = {
288 [FC_NONE] = 0,
289 [FC_TX] = PHY_M_AN_ASP,
290 [FC_RX] = PHY_M_AN_PC,
291 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
292};
293
294/* flow control to advertise bits when using 1000BaseX */
295static const u16 fiber_fc_adv[] = {
296 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
297 [FC_TX] = PHY_M_P_ASYM_MD_X,
298 [FC_RX] = PHY_M_P_SYM_MD_X,
299 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
300};
301
302/* flow control to GMA disable bits */
303static const u16 gm_fc_disable[] = {
304 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
305 [FC_TX] = GM_GPCR_FC_RX_DIS,
306 [FC_RX] = GM_GPCR_FC_TX_DIS,
307 [FC_BOTH] = 0,
308};
309
310
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700311static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
312{
313 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700314 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700315
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700316 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemminger86a31a72006-05-17 14:37:05 -0700317 !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700318 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
319
320 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700321 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700322 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
323
324 if (hw->chip_id == CHIP_ID_YUKON_EC)
325 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
326 else
327 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
328
329 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
330 }
331
332 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700333 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 if (hw->chip_id == CHIP_ID_YUKON_FE) {
335 /* enable automatic crossover */
336 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
337 } else {
338 /* disable energy detect */
339 ctrl &= ~PHY_M_PC_EN_DET_MSK;
340
341 /* enable automatic crossover */
342 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
343
344 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700345 (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 ctrl &= ~PHY_M_PC_DSC_MSK;
347 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
348 }
349 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350 } else {
351 /* workaround for deviation #4.88 (CRC errors) */
352 /* disable Automatic Crossover */
353
354 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700355 }
356
357 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
358
359 /* special setup for PHY 88E1112 Fiber */
360 if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
361 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
362
363 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
364 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
365 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
366 ctrl &= ~PHY_M_MAC_MD_MSK;
367 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700368 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
369
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700370 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700371 /* select page 1 to access Fiber registers */
372 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700373
374 /* for SFP-module set SIGDET polarity to low */
375 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
376 ctrl |= PHY_M_FIB_SIGD_POL;
377 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700378 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700379
380 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700381 }
382
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700383 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 ct1000 = 0;
385 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700386 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387
388 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700389 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700390 if (sky2->advertising & ADVERTISED_1000baseT_Full)
391 ct1000 |= PHY_M_1000C_AFD;
392 if (sky2->advertising & ADVERTISED_1000baseT_Half)
393 ct1000 |= PHY_M_1000C_AHD;
394 if (sky2->advertising & ADVERTISED_100baseT_Full)
395 adv |= PHY_M_AN_100_FD;
396 if (sky2->advertising & ADVERTISED_100baseT_Half)
397 adv |= PHY_M_AN_100_HD;
398 if (sky2->advertising & ADVERTISED_10baseT_Full)
399 adv |= PHY_M_AN_10_FD;
400 if (sky2->advertising & ADVERTISED_10baseT_Half)
401 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700402
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700403 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404 } else { /* special defines for FIBER (88E1040S only) */
405 if (sky2->advertising & ADVERTISED_1000baseT_Full)
406 adv |= PHY_M_AN_1000X_AFD;
407 if (sky2->advertising & ADVERTISED_1000baseT_Half)
408 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700410 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700411 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412
413 /* Restart Auto-negotiation */
414 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
415 } else {
416 /* forced speed/duplex settings */
417 ct1000 = PHY_M_1000C_MSE;
418
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700419 /* Disable auto update for duplex flow control and speed */
420 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421
422 switch (sky2->speed) {
423 case SPEED_1000:
424 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700425 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700426 break;
427 case SPEED_100:
428 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700429 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700430 break;
431 }
432
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700433 if (sky2->duplex == DUPLEX_FULL) {
434 reg |= GM_GPCR_DUP_FULL;
435 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700436 } else if (sky2->speed < SPEED_1000)
437 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700438
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700439
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700440 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700441
442 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700443 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700444 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
445 else
446 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700447 }
448
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700449 gma_write16(hw, port, GM_GP_CTRL, reg);
450
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700451 if (hw->chip_id != CHIP_ID_YUKON_FE)
452 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
453
454 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
455 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
456
457 /* Setup Phy LED's */
458 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
459 ledover = 0;
460
461 switch (hw->chip_id) {
462 case CHIP_ID_YUKON_FE:
463 /* on 88E3082 these bits are at 11..9 (shifted left) */
464 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
465
466 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
467
468 /* delete ACT LED control bits */
469 ctrl &= ~PHY_M_FELP_LED1_MSK;
470 /* change ACT LED control to blink mode */
471 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
472 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
473 break;
474
475 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700476 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700477
478 /* select page 3 to access LED control register */
479 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
480
481 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700482 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
483 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
484 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
485 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
486 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700487
488 /* set Polarity Control register */
489 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700490 (PHY_M_POLC_LS1_P_MIX(4) |
491 PHY_M_POLC_IS0_P_MIX(4) |
492 PHY_M_POLC_LOS_CTRL(2) |
493 PHY_M_POLC_INIT_CTRL(2) |
494 PHY_M_POLC_STA1_CTRL(2) |
495 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700496
497 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700498 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700499 break;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700500 case CHIP_ID_YUKON_EC_U:
501 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
502
503 /* select page 3 to access LED control register */
504 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
505
506 /* set LED Function Control register */
507 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
508 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
509 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
510 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
511 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
512
513 /* set Blink Rate in LED Timer Control Register */
514 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
515 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
516 /* restore page register */
517 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
518 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700519
520 default:
521 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
522 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
523 /* turn off the Rx LED (LED_RX) */
524 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
525 }
526
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700527 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800528 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700529 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
530 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
531
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800532 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700533 gm_phy_write(hw, port, 0x18, 0xaa99);
534 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700535
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800536 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700537 gm_phy_write(hw, port, 0x18, 0xa204);
538 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800539
540 /* set page register to 0 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700541 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800542 } else {
543 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
544
545 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
546 /* turn on 100 Mbps LED (LED_LINK100) */
547 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
548 }
549
550 if (ledover)
551 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
552
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700553 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700554
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700555 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700556 if (sky2->autoneg == AUTONEG_ENABLE)
557 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
558 else
559 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
560}
561
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700562static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
563{
564 u32 reg1;
565 static const u32 phy_power[]
566 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
567
568 /* looks like this XL is back asswards .. */
569 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
570 onoff = !onoff;
571
572 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
573
574 if (onoff)
575 /* Turn off phy power saving */
576 reg1 &= ~phy_power[port];
577 else
578 reg1 |= phy_power[port];
579
580 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700581 sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700582 udelay(100);
583}
584
Stephen Hemminger1b537562005-12-20 15:08:07 -0800585/* Force a renegotiation */
586static void sky2_phy_reinit(struct sky2_port *sky2)
587{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800588 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800589 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800590 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800591}
592
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700593static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
594{
595 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
596 u16 reg;
597 int i;
598 const u8 *addr = hw->dev[port]->dev_addr;
599
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800600 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
601 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700602
603 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
604
Stephen Hemminger793b8832005-09-14 16:06:14 -0700605 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700606 /* WA DEV_472 -- looks like crossed wires on port 2 */
607 /* clear GMAC 1 Control reset */
608 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
609 do {
610 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
611 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
612 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
613 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
614 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
615 }
616
Stephen Hemminger793b8832005-09-14 16:06:14 -0700617 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700618
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700619 /* Enable Transmit FIFO Underrun */
620 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
621
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800622 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700623 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800624 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700625
626 /* MIB clear */
627 reg = gma_read16(hw, port, GM_PHY_ADDR);
628 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
629
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700630 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
631 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700632 gma_write16(hw, port, GM_PHY_ADDR, reg);
633
634 /* transmit control */
635 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
636
637 /* receive control reg: unicast + multicast + no FCS */
638 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700639 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700640
641 /* transmit flow control */
642 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
643
644 /* transmit parameter */
645 gma_write16(hw, port, GM_TX_PARAM,
646 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
647 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
648 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
649 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
650
651 /* serial mode register */
652 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700653 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700654
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700655 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700656 reg |= GM_SMOD_JUMBO_ENA;
657
658 gma_write16(hw, port, GM_SERIAL_MODE, reg);
659
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700660 /* virtual address for data */
661 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
662
Stephen Hemminger793b8832005-09-14 16:06:14 -0700663 /* physical address: used for pause frames */
664 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
665
666 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700667 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
668 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
669 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
670
671 /* Configure Rx MAC FIFO */
672 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800673 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
674 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700675
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700676 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800677 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700678
Stephen Hemminger793b8832005-09-14 16:06:14 -0700679 /* Set threshold to 0xa (64 bytes)
680 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700681 */
682 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
683
684 /* Configure Tx MAC FIFO */
685 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
686 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800687
688 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger6e532cf2006-10-09 15:49:27 -0700689 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 512/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800690 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
691 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
692 /* set Tx GMAC FIFO Almost Empty Threshold */
693 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
694 /* Disable Store & Forward mode for TX */
695 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
696 }
697 }
698
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700699}
700
Stephen Hemminger470ea7e2006-10-20 17:06:11 -0700701/* Assign Ram Buffer allocation in units of 64bit (8 bytes) */
702static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 end)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700703{
Stephen Hemminger470ea7e2006-10-20 17:06:11 -0700704 pr_debug(PFX "q %d %#x %#x\n", q, start, end);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700705
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700706 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
707 sky2_write32(hw, RB_ADDR(q, RB_START), start);
708 sky2_write32(hw, RB_ADDR(q, RB_END), end);
709 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
710 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
711
712 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger470ea7e2006-10-20 17:06:11 -0700713 u32 space = end - start + 1;
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800714 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700715
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800716 /* On receive queue's set the thresholds
717 * give receiver priority when > 3/4 full
718 * send pause when down to 2K
719 */
720 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
721 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700722
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800723 tp = space - 2048/8;
724 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
725 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700726 } else {
727 /* Enable store & forward on Tx queue's because
728 * Tx FIFO is only 1K on Yukon
729 */
730 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
731 }
732
733 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700734 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700735}
736
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700737/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800738static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700739{
740 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
741 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
742 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800743 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700744}
745
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700746/* Setup prefetch unit registers. This is the interface between
747 * hardware and driver list elements
748 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800749static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700750 u64 addr, u32 last)
751{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700752 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
753 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
754 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
755 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
756 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
757 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700758
759 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700760}
761
Stephen Hemminger793b8832005-09-14 16:06:14 -0700762static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
763{
764 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
765
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700766 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700767 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700768 return le;
769}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700770
Stephen Hemminger291ea612006-09-26 11:57:41 -0700771static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
772 struct sky2_tx_le *le)
773{
774 return sky2->tx_ring + (le - sky2->tx_le);
775}
776
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800777/* Update chip's next pointer */
778static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700779{
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700780 q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800781 wmb();
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700782 sky2_write16(hw, q, idx);
783 sky2_read16(hw, q);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700784}
785
Stephen Hemminger793b8832005-09-14 16:06:14 -0700786
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700787static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
788{
789 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700790 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700791 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700792 return le;
793}
794
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800795/* Return high part of DMA address (could be 32 or 64 bit) */
796static inline u32 high32(dma_addr_t a)
797{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800798 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800799}
800
Stephen Hemminger14d02632006-09-26 11:57:43 -0700801/* Build description to hardware for one receive segment */
802static void sky2_rx_add(struct sky2_port *sky2, u8 op,
803 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700804{
805 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800806 u32 hi = high32(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700807
Stephen Hemminger793b8832005-09-14 16:06:14 -0700808 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700809 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700810 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700811 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800812 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700814
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700815 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800816 le->addr = cpu_to_le32((u32) map);
817 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700818 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700819}
820
Stephen Hemminger14d02632006-09-26 11:57:43 -0700821/* Build description to hardware for one possibly fragmented skb */
822static void sky2_rx_submit(struct sky2_port *sky2,
823 const struct rx_ring_info *re)
824{
825 int i;
826
827 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
828
829 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
830 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
831}
832
833
834static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
835 unsigned size)
836{
837 struct sk_buff *skb = re->skb;
838 int i;
839
840 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
841 pci_unmap_len_set(re, data_size, size);
842
843 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
844 re->frag_addr[i] = pci_map_page(pdev,
845 skb_shinfo(skb)->frags[i].page,
846 skb_shinfo(skb)->frags[i].page_offset,
847 skb_shinfo(skb)->frags[i].size,
848 PCI_DMA_FROMDEVICE);
849}
850
851static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
852{
853 struct sk_buff *skb = re->skb;
854 int i;
855
856 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
857 PCI_DMA_FROMDEVICE);
858
859 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
860 pci_unmap_page(pdev, re->frag_addr[i],
861 skb_shinfo(skb)->frags[i].size,
862 PCI_DMA_FROMDEVICE);
863}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700864
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700865/* Tell chip where to start receive checksum.
866 * Actually has two checksums, but set both same to avoid possible byte
867 * order problems.
868 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700869static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700870{
871 struct sky2_rx_le *le;
872
Stephen Hemminger793b8832005-09-14 16:06:14 -0700873 le = sky2_next_rx(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -0700874 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700875 le->ctrl = 0;
876 le->opcode = OP_TCPSTART | HW_OWNER;
877
Stephen Hemminger793b8832005-09-14 16:06:14 -0700878 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700879 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
880 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
881
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700882}
883
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700884/*
885 * The RX Stop command will not work for Yukon-2 if the BMU does not
886 * reach the end of packet and since we can't make sure that we have
887 * incoming data, we must reset the BMU while it is not doing a DMA
888 * transfer. Since it is possible that the RX path is still active,
889 * the RX RAM buffer will be stopped first, so any possible incoming
890 * data will not trigger a DMA. After the RAM buffer is stopped, the
891 * BMU is polled until any DMA in progress is ended and only then it
892 * will be reset.
893 */
894static void sky2_rx_stop(struct sky2_port *sky2)
895{
896 struct sky2_hw *hw = sky2->hw;
897 unsigned rxq = rxqaddr[sky2->port];
898 int i;
899
900 /* disable the RAM Buffer receive queue */
901 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
902
903 for (i = 0; i < 0xffff; i++)
904 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
905 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
906 goto stopped;
907
908 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
909 sky2->netdev->name);
910stopped:
911 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
912
913 /* reset the Rx prefetch unit */
914 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
915}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700916
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700917/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700918static void sky2_rx_clean(struct sky2_port *sky2)
919{
920 unsigned i;
921
922 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700923 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -0700924 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700925
926 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -0700927 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700928 kfree_skb(re->skb);
929 re->skb = NULL;
930 }
931 }
932}
933
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800934/* Basic MII support */
935static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
936{
937 struct mii_ioctl_data *data = if_mii(ifr);
938 struct sky2_port *sky2 = netdev_priv(dev);
939 struct sky2_hw *hw = sky2->hw;
940 int err = -EOPNOTSUPP;
941
942 if (!netif_running(dev))
943 return -ENODEV; /* Phy still in reset */
944
Stephen Hemmingerd89e1342006-03-20 15:48:20 -0800945 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800946 case SIOCGMIIPHY:
947 data->phy_id = PHY_ADDR_MARV;
948
949 /* fallthru */
950 case SIOCGMIIREG: {
951 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800952
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800953 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800954 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800955 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800956
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800957 data->val_out = val;
958 break;
959 }
960
961 case SIOCSMIIREG:
962 if (!capable(CAP_NET_ADMIN))
963 return -EPERM;
964
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800965 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800966 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
967 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800968 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800969 break;
970 }
971 return err;
972}
973
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700974#ifdef SKY2_VLAN_TAG_USED
975static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
976{
977 struct sky2_port *sky2 = netdev_priv(dev);
978 struct sky2_hw *hw = sky2->hw;
979 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700980
Stephen Hemminger2bb8c262006-09-26 11:57:42 -0700981 netif_tx_lock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700982
983 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
984 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
985 sky2->vlgrp = grp;
986
Stephen Hemminger2bb8c262006-09-26 11:57:42 -0700987 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700988}
989
990static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
991{
992 struct sky2_port *sky2 = netdev_priv(dev);
993 struct sky2_hw *hw = sky2->hw;
994 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700995
Stephen Hemminger2bb8c262006-09-26 11:57:42 -0700996 netif_tx_lock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700997
998 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
999 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
1000 if (sky2->vlgrp)
1001 sky2->vlgrp->vlan_devices[vid] = NULL;
1002
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001003 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001004}
1005#endif
1006
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001008 * Allocate an skb for receiving. If the MTU is large enough
1009 * make the skb non-linear with a fragment list of pages.
1010 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001011 * It appears the hardware has a bug in the FIFO logic that
1012 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001013 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1014 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001015 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001016static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001017{
1018 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001019 unsigned long p;
1020 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001021
Stephen Hemminger14d02632006-09-26 11:57:43 -07001022 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1023 if (!skb)
1024 goto nomem;
1025
1026 p = (unsigned long) skb->data;
1027 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1028
1029 for (i = 0; i < sky2->rx_nfrags; i++) {
1030 struct page *page = alloc_page(GFP_ATOMIC);
1031
1032 if (!page)
1033 goto free_partial;
1034 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001035 }
1036
1037 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001038free_partial:
1039 kfree_skb(skb);
1040nomem:
1041 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001042}
1043
1044/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001045 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001046 * Normal case this ends up creating one list element for skb
1047 * in the receive ring. Worst case if using large MTU and each
1048 * allocation falls on a different 64 bit region, that results
1049 * in 6 list elements per ring entry.
1050 * One element is used for checksum enable/disable, and one
1051 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001052 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001053static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001055 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001056 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001057 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001058 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001059
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001060 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001061 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001062
1063 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
1064 /* MAC Rx RAM Read is controlled by hardware */
1065 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
1066 }
1067
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001068 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1069
1070 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001071
Stephen Hemminger14d02632006-09-26 11:57:43 -07001072 /* Space needed for frame data + headers rounded up */
1073 size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
1074 + 8;
1075
1076 /* Stopping point for hardware truncation */
1077 thresh = (size - 8) / sizeof(u32);
1078
1079 /* Account for overhead of skb - to avoid order > 0 allocation */
1080 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1081 + sizeof(struct skb_shared_info);
1082
1083 sky2->rx_nfrags = space >> PAGE_SHIFT;
1084 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1085
1086 if (sky2->rx_nfrags != 0) {
1087 /* Compute residue after pages */
1088 space = sky2->rx_nfrags << PAGE_SHIFT;
1089
1090 if (space < size)
1091 size -= space;
1092 else
1093 size = 0;
1094
1095 /* Optimize to handle small packets and headers */
1096 if (size < copybreak)
1097 size = copybreak;
1098 if (size < ETH_HLEN)
1099 size = ETH_HLEN;
1100 }
1101 sky2->rx_data_size = size;
1102
1103 /* Fill Rx ring */
1104 for (i = 0; i < sky2->rx_pending; i++) {
1105 re = sky2->rx_ring + i;
1106
1107 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001108 if (!re->skb)
1109 goto nomem;
1110
Stephen Hemminger14d02632006-09-26 11:57:43 -07001111 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1112 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113 }
1114
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001115 /*
1116 * The receiver hangs if it receives frames larger than the
1117 * packet buffer. As a workaround, truncate oversize frames, but
1118 * the register is limited to 9 bits, so if you do frames > 2052
1119 * you better get the MTU right!
1120 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001121 if (thresh > 0x1ff)
1122 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1123 else {
1124 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1125 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1126 }
1127
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001128 /* Tell chip about available buffers */
1129 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001130 return 0;
1131nomem:
1132 sky2_rx_clean(sky2);
1133 return -ENOMEM;
1134}
1135
1136/* Bring up network interface. */
1137static int sky2_up(struct net_device *dev)
1138{
1139 struct sky2_port *sky2 = netdev_priv(dev);
1140 struct sky2_hw *hw = sky2->hw;
1141 unsigned port = sky2->port;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001142 u32 ramsize, rxspace, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001143 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001144 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001145
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001146 /*
1147 * On dual port PCI-X card, there is an problem where status
1148 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001149 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001150 if (otherdev && netif_running(otherdev) &&
1151 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1152 struct sky2_port *osky2 = netdev_priv(otherdev);
1153 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001154
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001155 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1156 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1157 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1158
1159 sky2->rx_csum = 0;
1160 osky2->rx_csum = 0;
1161 }
1162
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001163 if (netif_msg_ifup(sky2))
1164 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1165
1166 /* must be power of 2 */
1167 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001168 TX_RING_SIZE *
1169 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001170 &sky2->tx_le_map);
1171 if (!sky2->tx_le)
1172 goto err_out;
1173
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001174 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001175 GFP_KERNEL);
1176 if (!sky2->tx_ring)
1177 goto err_out;
1178 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001179
1180 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1181 &sky2->rx_le_map);
1182 if (!sky2->rx_le)
1183 goto err_out;
1184 memset(sky2->rx_le, 0, RX_LE_BYTES);
1185
Stephen Hemminger291ea612006-09-26 11:57:41 -07001186 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001187 GFP_KERNEL);
1188 if (!sky2->rx_ring)
1189 goto err_out;
1190
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001191 sky2_phy_power(hw, port, 1);
1192
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001193 sky2_mac_init(hw, port);
1194
Stephen Hemminger470ea7e2006-10-20 17:06:11 -07001195 /* Determine available ram buffer space in qwords. */
1196 ramsize = sky2_read8(hw, B2_E_0) * 4096/8;
1197
1198 if (ramsize > 6*1024/8)
1199 rxspace = ramsize - (ramsize + 2) / 3;
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001200 else
Stephen Hemminger470ea7e2006-10-20 17:06:11 -07001201 rxspace = ramsize / 2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001202
Stephen Hemminger470ea7e2006-10-20 17:06:11 -07001203 sky2_ramset(hw, rxqaddr[port], 0, rxspace-1);
1204 sky2_ramset(hw, txqaddr[port], rxspace, ramsize-1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001205
Stephen Hemminger793b8832005-09-14 16:06:14 -07001206 /* Make sure SyncQ is disabled */
1207 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1208 RB_RST_SET);
1209
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001210 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001211
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001212 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001213 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1214 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001215 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001216
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001217 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1218 TX_RING_SIZE - 1);
1219
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001220 err = sky2_rx_start(sky2);
1221 if (err)
1222 goto err_out;
1223
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001224 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001225 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001226 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001227 sky2_write32(hw, B0_IMSK, imask);
1228
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001229 return 0;
1230
1231err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001232 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001233 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1234 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001235 sky2->rx_le = NULL;
1236 }
1237 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001238 pci_free_consistent(hw->pdev,
1239 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1240 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001241 sky2->tx_le = NULL;
1242 }
1243 kfree(sky2->tx_ring);
1244 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001245
Stephen Hemminger1b537562005-12-20 15:08:07 -08001246 sky2->tx_ring = NULL;
1247 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001248 return err;
1249}
1250
Stephen Hemminger793b8832005-09-14 16:06:14 -07001251/* Modular subtraction in ring */
1252static inline int tx_dist(unsigned tail, unsigned head)
1253{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001254 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001255}
1256
1257/* Number of list elements available for next tx */
1258static inline int tx_avail(const struct sky2_port *sky2)
1259{
1260 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1261}
1262
1263/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001264static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001265{
1266 unsigned count;
1267
1268 count = sizeof(dma_addr_t) / sizeof(u32);
1269 count += skb_shinfo(skb)->nr_frags * count;
1270
Herbert Xu89114af2006-07-08 13:34:32 -07001271 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001272 ++count;
1273
Patrick McHardy84fa7932006-08-29 16:44:56 -07001274 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001275 ++count;
1276
1277 return count;
1278}
1279
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001280/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001281 * Put one packet in ring for transmit.
1282 * A single packet can generate multiple list elements, and
1283 * the number of ring elements will probably be less than the number
1284 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001285 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001286static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1287{
1288 struct sky2_port *sky2 = netdev_priv(dev);
1289 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001290 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001291 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001292 unsigned i, len;
1293 dma_addr_t mapping;
1294 u32 addr64;
1295 u16 mss;
1296 u8 ctrl;
1297
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001298 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1299 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001300
Stephen Hemminger793b8832005-09-14 16:06:14 -07001301 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001302 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1303 dev->name, sky2->tx_prod, skb->len);
1304
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001305 len = skb_headlen(skb);
1306 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001307 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001308
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001309 /* Send high bits if changed or crosses boundary */
1310 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001311 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001312 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001313 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001314 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001315 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001316
1317 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001318 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001319 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001320 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1321 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1322 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001323
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001324 if (mss != sky2->tx_last_mss) {
1325 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001326 le->addr = cpu_to_le32(mss);
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001327 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001328 sky2->tx_last_mss = mss;
1329 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001330 }
1331
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001332 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001333#ifdef SKY2_VLAN_TAG_USED
1334 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1335 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1336 if (!le) {
1337 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001338 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001339 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001340 } else
1341 le->opcode |= OP_VLAN;
1342 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1343 ctrl |= INS_VLAN;
1344 }
1345#endif
1346
1347 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001348 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001349 unsigned offset = skb->h.raw - skb->data;
1350 u32 tcpsum;
1351
1352 tcpsum = offset << 16; /* sum start */
1353 tcpsum |= offset + skb->csum; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001354
1355 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1356 if (skb->nh.iph->protocol == IPPROTO_UDP)
1357 ctrl |= UDPTCP;
1358
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001359 if (tcpsum != sky2->tx_tcpsum) {
1360 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001361
1362 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001363 le->addr = cpu_to_le32(tcpsum);
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001364 le->length = 0; /* initial checksum value */
1365 le->ctrl = 1; /* one packet */
1366 le->opcode = OP_TCPLISW | HW_OWNER;
1367 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001368 }
1369
1370 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001371 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001372 le->length = cpu_to_le16(len);
1373 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001374 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001375
Stephen Hemminger291ea612006-09-26 11:57:41 -07001376 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001377 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001378 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001379 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001380
1381 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001382 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001383
1384 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1385 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001386 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001387 if (addr64 != sky2->tx_addr64) {
1388 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001389 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001390 le->ctrl = 0;
1391 le->opcode = OP_ADDR64 | HW_OWNER;
1392 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001393 }
1394
1395 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001396 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001397 le->length = cpu_to_le16(frag->size);
1398 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001399 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400
Stephen Hemminger291ea612006-09-26 11:57:41 -07001401 re = tx_le_re(sky2, le);
1402 re->skb = skb;
1403 pci_unmap_addr_set(re, mapaddr, mapping);
1404 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001405 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001406
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001407 le->ctrl |= EOP;
1408
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001409 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1410 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001411
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001412 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001413
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001414 dev->trans_start = jiffies;
1415 return NETDEV_TX_OK;
1416}
1417
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001418/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001419 * Free ring elements from starting at tx_cons until "done"
1420 *
1421 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001422 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001423 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001424static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001425{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001426 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001427 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001428 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001429
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001430 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001431
Stephen Hemminger291ea612006-09-26 11:57:41 -07001432 for (idx = sky2->tx_cons; idx != done;
1433 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1434 struct sky2_tx_le *le = sky2->tx_le + idx;
1435 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001436
Stephen Hemminger291ea612006-09-26 11:57:41 -07001437 switch(le->opcode & ~HW_OWNER) {
1438 case OP_LARGESEND:
1439 case OP_PACKET:
1440 pci_unmap_single(pdev,
1441 pci_unmap_addr(re, mapaddr),
1442 pci_unmap_len(re, maplen),
1443 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001444 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001445 case OP_BUFFER:
1446 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1447 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001448 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001449 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001450 }
1451
Stephen Hemminger291ea612006-09-26 11:57:41 -07001452 if (le->ctrl & EOP) {
1453 if (unlikely(netif_msg_tx_done(sky2)))
1454 printk(KERN_DEBUG "%s: tx done %u\n",
1455 dev->name, idx);
1456 dev_kfree_skb(re->skb);
1457 }
1458
1459 le->opcode = 0; /* paranoia */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001460 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001461
Stephen Hemminger291ea612006-09-26 11:57:41 -07001462 sky2->tx_cons = idx;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001463 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001464 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001465}
1466
1467/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001468static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001469{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001470 struct sky2_port *sky2 = netdev_priv(dev);
1471
1472 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001473 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001474 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001475}
1476
1477/* Network shutdown */
1478static int sky2_down(struct net_device *dev)
1479{
1480 struct sky2_port *sky2 = netdev_priv(dev);
1481 struct sky2_hw *hw = sky2->hw;
1482 unsigned port = sky2->port;
1483 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001484 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001485
Stephen Hemminger1b537562005-12-20 15:08:07 -08001486 /* Never really got started! */
1487 if (!sky2->tx_le)
1488 return 0;
1489
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001490 if (netif_msg_ifdown(sky2))
1491 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1492
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001493 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001494 netif_stop_queue(dev);
1495
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001496 /* Disable port IRQ */
1497 imask = sky2_read32(hw, B0_IMSK);
1498 imask &= ~portirq_msk[port];
1499 sky2_write32(hw, B0_IMSK, imask);
1500
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001501 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001502
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001503 /* Stop transmitter */
1504 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1505 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1506
1507 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001508 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001509
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001510 /* WA for dev. #4.209 */
1511 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1512 && hw->chip_rev == CHIP_REV_YU_EC_U_A1)
1513 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1514 sky2->speed != SPEED_1000 ?
1515 TX_STFW_ENA : TX_STFW_DIS);
1516
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001517 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001518 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001519 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1520
1521 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1522
1523 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001524 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1525 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1527
1528 /* Disable Force Sync bit and Enable Alloc bit */
1529 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1530 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1531
1532 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1533 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1534 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1535
1536 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001537 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1538 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001539
1540 /* Reset the Tx prefetch units */
1541 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1542 PREF_UNIT_RST_SET);
1543
1544 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1545
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001546 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001547
1548 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1549 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1550
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001551 sky2_phy_power(hw, port, 0);
1552
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001553 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1555
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001556 synchronize_irq(hw->pdev->irq);
1557
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001558 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001559 sky2_rx_clean(sky2);
1560
1561 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1562 sky2->rx_le, sky2->rx_le_map);
1563 kfree(sky2->rx_ring);
1564
1565 pci_free_consistent(hw->pdev,
1566 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1567 sky2->tx_le, sky2->tx_le_map);
1568 kfree(sky2->tx_ring);
1569
Stephen Hemminger1b537562005-12-20 15:08:07 -08001570 sky2->tx_le = NULL;
1571 sky2->rx_le = NULL;
1572
1573 sky2->rx_ring = NULL;
1574 sky2->tx_ring = NULL;
1575
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001576 return 0;
1577}
1578
1579static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1580{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001581 if (!sky2_is_copper(hw))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001582 return SPEED_1000;
1583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001584 if (hw->chip_id == CHIP_ID_YUKON_FE)
1585 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1586
1587 switch (aux & PHY_M_PS_SPEED_MSK) {
1588 case PHY_M_PS_SPEED_1000:
1589 return SPEED_1000;
1590 case PHY_M_PS_SPEED_100:
1591 return SPEED_100;
1592 default:
1593 return SPEED_10;
1594 }
1595}
1596
1597static void sky2_link_up(struct sky2_port *sky2)
1598{
1599 struct sky2_hw *hw = sky2->hw;
1600 unsigned port = sky2->port;
1601 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001602 static const char *fc_name[] = {
1603 [FC_NONE] = "none",
1604 [FC_TX] = "tx",
1605 [FC_RX] = "rx",
1606 [FC_BOTH] = "both",
1607 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001609 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001610 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001611 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1612 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001613
1614 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1615
1616 netif_carrier_on(sky2->netdev);
1617 netif_wake_queue(sky2->netdev);
1618
1619 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001620 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001621 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1622
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001623 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001624 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001625 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1626
1627 switch(sky2->speed) {
1628 case SPEED_10:
1629 led |= PHY_M_LEDC_INIT_CTRL(7);
1630 break;
1631
1632 case SPEED_100:
1633 led |= PHY_M_LEDC_STA1_CTRL(7);
1634 break;
1635
1636 case SPEED_1000:
1637 led |= PHY_M_LEDC_STA0_CTRL(7);
1638 break;
1639 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001640
1641 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001642 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001643 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1644 }
1645
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001646 if (netif_msg_link(sky2))
1647 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001648 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001649 sky2->netdev->name, sky2->speed,
1650 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001651 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652}
1653
1654static void sky2_link_down(struct sky2_port *sky2)
1655{
1656 struct sky2_hw *hw = sky2->hw;
1657 unsigned port = sky2->port;
1658 u16 reg;
1659
1660 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1661
1662 reg = gma_read16(hw, port, GM_GP_CTRL);
1663 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1664 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001665
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001666 if (sky2->flow_status == FC_RX) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001667 /* restore Asymmetric Pause bit */
1668 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001669 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1670 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001671 }
1672
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673 netif_carrier_off(sky2->netdev);
1674 netif_stop_queue(sky2->netdev);
1675
1676 /* Turn on link LED */
1677 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1678
1679 if (netif_msg_link(sky2))
1680 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001681
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001682 sky2_phy_init(hw, port);
1683}
1684
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001685static enum flow_control sky2_flow(int rx, int tx)
1686{
1687 if (rx)
1688 return tx ? FC_BOTH : FC_RX;
1689 else
1690 return tx ? FC_TX : FC_NONE;
1691}
1692
Stephen Hemminger793b8832005-09-14 16:06:14 -07001693static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1694{
1695 struct sky2_hw *hw = sky2->hw;
1696 unsigned port = sky2->port;
1697 u16 lpa;
1698
1699 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1700
1701 if (lpa & PHY_M_AN_RF) {
1702 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1703 return -1;
1704 }
1705
Stephen Hemminger793b8832005-09-14 16:06:14 -07001706 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1707 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1708 sky2->netdev->name);
1709 return -1;
1710 }
1711
Stephen Hemminger793b8832005-09-14 16:06:14 -07001712 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001713 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001714
1715 /* Pause bits are offset (9..8) */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001716 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001717 aux >>= 6;
1718
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001719 sky2->flow_status = sky2_flow(aux & PHY_M_PS_RX_P_EN,
1720 aux & PHY_M_PS_TX_P_EN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001721
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001722 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001723 && hw->chip_id != CHIP_ID_YUKON_EC_U)
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001724 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001725
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001726 if (aux & PHY_M_PS_RX_P_EN)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001727 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1728 else
1729 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1730
1731 return 0;
1732}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001734/* Interrupt from PHY */
1735static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001736{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001737 struct net_device *dev = hw->dev[port];
1738 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001739 u16 istatus, phystat;
1740
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001741 if (!netif_running(dev))
1742 return;
1743
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001744 spin_lock(&sky2->phy_lock);
1745 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1746 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1747
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001748 if (netif_msg_intr(sky2))
1749 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1750 sky2->netdev->name, istatus, phystat);
1751
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001752 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001753 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001755 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756 }
1757
Stephen Hemminger793b8832005-09-14 16:06:14 -07001758 if (istatus & PHY_M_IS_LSP_CHANGE)
1759 sky2->speed = sky2_phy_speed(hw, phystat);
1760
1761 if (istatus & PHY_M_IS_DUP_CHANGE)
1762 sky2->duplex =
1763 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1764
1765 if (istatus & PHY_M_IS_LST_CHANGE) {
1766 if (phystat & PHY_M_PS_LINK_UP)
1767 sky2_link_up(sky2);
1768 else
1769 sky2_link_down(sky2);
1770 }
1771out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001772 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001773}
1774
Stephen Hemminger302d1252006-01-17 13:43:20 -08001775
1776/* Transmit timeout is only called if we are running, carries is up
1777 * and tx queue is full (stopped).
1778 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001779static void sky2_tx_timeout(struct net_device *dev)
1780{
1781 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001782 struct sky2_hw *hw = sky2->hw;
1783 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger8f246642006-03-20 15:48:21 -08001784 u16 report, done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001785
1786 if (netif_msg_timer(sky2))
1787 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1788
Stephen Hemminger8f246642006-03-20 15:48:21 -08001789 report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1790 done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001791
Stephen Hemminger8f246642006-03-20 15:48:21 -08001792 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1793 dev->name,
1794 sky2->tx_cons, sky2->tx_prod, report, done);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001795
Stephen Hemminger8f246642006-03-20 15:48:21 -08001796 if (report != done) {
1797 printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
1798
1799 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1800 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1801 } else if (report != sky2->tx_cons) {
1802 printk(KERN_INFO PFX "status report lost?\n");
1803
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001804 netif_tx_lock_bh(dev);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001805 sky2_tx_complete(sky2, report);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001806 netif_tx_unlock_bh(dev);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001807 } else {
1808 printk(KERN_INFO PFX "hardware hung? flushing\n");
1809
1810 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
1811 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1812
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001813 sky2_tx_clean(dev);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001814
1815 sky2_qset(hw, txq);
1816 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
1817 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001818}
1819
1820static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1821{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001822 struct sky2_port *sky2 = netdev_priv(dev);
1823 struct sky2_hw *hw = sky2->hw;
1824 int err;
1825 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001826 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001827
1828 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1829 return -EINVAL;
1830
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001831 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1832 return -EINVAL;
1833
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001834 if (!netif_running(dev)) {
1835 dev->mtu = new_mtu;
1836 return 0;
1837 }
1838
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001839 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001840 sky2_write32(hw, B0_IMSK, 0);
1841
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001842 dev->trans_start = jiffies; /* prevent tx timeout */
1843 netif_stop_queue(dev);
1844 netif_poll_disable(hw->dev[0]);
1845
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001846 synchronize_irq(hw->pdev->irq);
1847
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001848 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1849 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1850 sky2_rx_stop(sky2);
1851 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852
1853 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001854
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001855 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1856 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001857
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001858 if (dev->mtu > ETH_DATA_LEN)
1859 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001860
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001861 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1862
1863 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1864
1865 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001866 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001867
Stephen Hemminger1b537562005-12-20 15:08:07 -08001868 if (err)
1869 dev_close(dev);
1870 else {
1871 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1872
1873 netif_poll_enable(hw->dev[0]);
1874 netif_wake_queue(dev);
1875 }
1876
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001877 return err;
1878}
1879
Stephen Hemminger14d02632006-09-26 11:57:43 -07001880/* For small just reuse existing skb for next receive */
1881static struct sk_buff *receive_copy(struct sky2_port *sky2,
1882 const struct rx_ring_info *re,
1883 unsigned length)
1884{
1885 struct sk_buff *skb;
1886
1887 skb = netdev_alloc_skb(sky2->netdev, length + 2);
1888 if (likely(skb)) {
1889 skb_reserve(skb, 2);
1890 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
1891 length, PCI_DMA_FROMDEVICE);
1892 memcpy(skb->data, re->skb->data, length);
1893 skb->ip_summed = re->skb->ip_summed;
1894 skb->csum = re->skb->csum;
1895 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
1896 length, PCI_DMA_FROMDEVICE);
1897 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07001898 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001899 }
1900 return skb;
1901}
1902
1903/* Adjust length of skb with fragments to match received data */
1904static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
1905 unsigned int length)
1906{
1907 int i, num_frags;
1908 unsigned int size;
1909
1910 /* put header into skb */
1911 size = min(length, hdr_space);
1912 skb->tail += size;
1913 skb->len += size;
1914 length -= size;
1915
1916 num_frags = skb_shinfo(skb)->nr_frags;
1917 for (i = 0; i < num_frags; i++) {
1918 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1919
1920 if (length == 0) {
1921 /* don't need this page */
1922 __free_page(frag->page);
1923 --skb_shinfo(skb)->nr_frags;
1924 } else {
1925 size = min(length, (unsigned) PAGE_SIZE);
1926
1927 frag->size = size;
1928 skb->data_len += size;
1929 skb->truesize += size;
1930 skb->len += size;
1931 length -= size;
1932 }
1933 }
1934}
1935
1936/* Normal packet - take skb from ring element and put in a new one */
1937static struct sk_buff *receive_new(struct sky2_port *sky2,
1938 struct rx_ring_info *re,
1939 unsigned int length)
1940{
1941 struct sk_buff *skb, *nskb;
1942 unsigned hdr_space = sky2->rx_data_size;
1943
1944 pr_debug(PFX "receive new length=%d\n", length);
1945
1946 /* Don't be tricky about reusing pages (yet) */
1947 nskb = sky2_rx_alloc(sky2);
1948 if (unlikely(!nskb))
1949 return NULL;
1950
1951 skb = re->skb;
1952 sky2_rx_unmap_skb(sky2->hw->pdev, re);
1953
1954 prefetch(skb->data);
1955 re->skb = nskb;
1956 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
1957
1958 if (skb_shinfo(skb)->nr_frags)
1959 skb_put_frags(skb, hdr_space, length);
1960 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07001961 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001962 return skb;
1963}
1964
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965/*
1966 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001967 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001968 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001969static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970 u16 length, u32 status)
1971{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001972 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001973 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001974 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975
1976 if (unlikely(netif_msg_rx_status(sky2)))
1977 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001978 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001979
Stephen Hemminger793b8832005-09-14 16:06:14 -07001980 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001981 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001982
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001983 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001984 goto error;
1985
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001986 if (!(status & GMR_FS_RX_OK))
1987 goto resubmit;
1988
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001989 if (length > dev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001990 goto oversize;
1991
Stephen Hemminger14d02632006-09-26 11:57:43 -07001992 if (length < copybreak)
1993 skb = receive_copy(sky2, re, length);
1994 else
1995 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001996resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07001997 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001998
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001999 return skb;
2000
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002001oversize:
2002 ++sky2->net_stats.rx_over_errors;
2003 goto resubmit;
2004
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002006 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002007 if (status & GMR_FS_RX_FF_OV) {
2008 sky2->net_stats.rx_fifo_errors++;
2009 goto resubmit;
2010 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002011
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002012 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002013 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002014 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002015
2016 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017 sky2->net_stats.rx_length_errors++;
2018 if (status & GMR_FS_FRAGMENT)
2019 sky2->net_stats.rx_frame_errors++;
2020 if (status & GMR_FS_CRC_ERR)
2021 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002022
Stephen Hemminger793b8832005-09-14 16:06:14 -07002023 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002024}
2025
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002026/* Transmit complete */
2027static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002028{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002029 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002030
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002031 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002032 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002033 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002034 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002035 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002036}
2037
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002038/* Process status response ring */
2039static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002040{
Stephen Hemminger22e11702006-07-12 15:23:48 -07002041 struct sky2_port *sky2;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002042 int work_done = 0;
Stephen Hemminger22e11702006-07-12 15:23:48 -07002043 unsigned buf_write[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002044 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002045
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002046 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002047
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002048 while (hw->st_idx != hwidx) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002049 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2050 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002051 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002052 u32 status;
2053 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002054
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002055 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002056
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002057 BUG_ON(le->link >= 2);
2058 dev = hw->dev[le->link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002059
2060 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002061 length = le16_to_cpu(le->length);
2062 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002063
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002064 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065 case OP_RXSTAT:
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002066 skb = sky2_receive(dev, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002067 if (!skb)
2068 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002069
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002070 skb->protocol = eth_type_trans(skb, dev);
2071 dev->last_rx = jiffies;
2072
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002073#ifdef SKY2_VLAN_TAG_USED
2074 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2075 vlan_hwaccel_receive_skb(skb,
2076 sky2->vlgrp,
2077 be16_to_cpu(sky2->rx_tag));
2078 } else
2079#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002080 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002081
Stephen Hemminger22e11702006-07-12 15:23:48 -07002082 /* Update receiver after 16 frames */
2083 if (++buf_write[le->link] == RX_BUF_WRITE) {
2084 sky2_put_idx(hw, rxqaddr[le->link],
2085 sky2->rx_put);
2086 buf_write[le->link] = 0;
2087 }
2088
2089 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002090 if (++work_done >= to_do)
2091 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002092 break;
2093
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002094#ifdef SKY2_VLAN_TAG_USED
2095 case OP_RXVLAN:
2096 sky2->rx_tag = length;
2097 break;
2098
2099 case OP_RXCHKSVLAN:
2100 sky2->rx_tag = length;
2101 /* fall through */
2102#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002103 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002104 skb = sky2->rx_ring[sky2->rx_next].skb;
Patrick McHardy84fa7932006-08-29 16:44:56 -07002105 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002106 skb->csum = status & 0xffff;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002107 break;
2108
2109 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002110 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002111 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2112 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002113 if (hw->dev[1])
2114 sky2_tx_done(hw->dev[1],
2115 ((status >> 24) & 0xff)
2116 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117 break;
2118
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002119 default:
2120 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002121 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002122 "unknown status opcode 0x%x\n", le->opcode);
2123 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002124 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002125 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002126
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002127 /* Fully processed status ring so clear irq */
2128 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2129
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002130exit_loop:
Stephen Hemminger22e11702006-07-12 15:23:48 -07002131 if (buf_write[0]) {
2132 sky2 = netdev_priv(hw->dev[0]);
2133 sky2_put_idx(hw, Q_R1, sky2->rx_put);
2134 }
2135
2136 if (buf_write[1]) {
2137 sky2 = netdev_priv(hw->dev[1]);
2138 sky2_put_idx(hw, Q_R2, sky2->rx_put);
2139 }
2140
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002141 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002142}
2143
2144static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2145{
2146 struct net_device *dev = hw->dev[port];
2147
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002148 if (net_ratelimit())
2149 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2150 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002151
2152 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002153 if (net_ratelimit())
2154 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2155 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002156 /* Clear IRQ */
2157 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2158 }
2159
2160 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002161 if (net_ratelimit())
2162 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2163 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002164
2165 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2166 }
2167
2168 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002169 if (net_ratelimit())
2170 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002171 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2172 }
2173
2174 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002175 if (net_ratelimit())
2176 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002177 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2178 }
2179
2180 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002181 if (net_ratelimit())
2182 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2183 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002184 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2185 }
2186}
2187
2188static void sky2_hw_intr(struct sky2_hw *hw)
2189{
2190 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2191
Stephen Hemminger793b8832005-09-14 16:06:14 -07002192 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002193 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002194
2195 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002196 u16 pci_err;
2197
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002198 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002199 if (net_ratelimit())
2200 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
2201 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002202
2203 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002204 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002205 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002206 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2207 }
2208
2209 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002210 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002211 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002212
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002213 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002214
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002215 if (net_ratelimit())
2216 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2217 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002218
2219 /* clear the interrupt */
2220 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002221 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2222 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002223 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2224
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002225 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002226 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2227 hwmsk &= ~Y2_IS_PCI_EXP;
2228 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2229 }
2230 }
2231
2232 if (status & Y2_HWE_L1_MASK)
2233 sky2_hw_error(hw, 0, status);
2234 status >>= 8;
2235 if (status & Y2_HWE_L1_MASK)
2236 sky2_hw_error(hw, 1, status);
2237}
2238
2239static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2240{
2241 struct net_device *dev = hw->dev[port];
2242 struct sky2_port *sky2 = netdev_priv(dev);
2243 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2244
2245 if (netif_msg_intr(sky2))
2246 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2247 dev->name, status);
2248
2249 if (status & GM_IS_RX_FF_OR) {
2250 ++sky2->net_stats.rx_fifo_errors;
2251 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2252 }
2253
2254 if (status & GM_IS_TX_FF_UR) {
2255 ++sky2->net_stats.tx_fifo_errors;
2256 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2257 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002258}
2259
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002260/* This should never happen it is a fatal situation */
2261static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2262 const char *rxtx, u32 mask)
2263{
2264 struct net_device *dev = hw->dev[port];
2265 struct sky2_port *sky2 = netdev_priv(dev);
2266 u32 imask;
2267
2268 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2269 dev ? dev->name : "<not registered>", rxtx);
2270
2271 imask = sky2_read32(hw, B0_IMSK);
2272 imask &= ~mask;
2273 sky2_write32(hw, B0_IMSK, imask);
2274
2275 if (dev) {
2276 spin_lock(&sky2->phy_lock);
2277 sky2_link_down(sky2);
2278 spin_unlock(&sky2->phy_lock);
2279 }
2280}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002281
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002282/* If idle then force a fake soft NAPI poll once a second
2283 * to work around cases where sharing an edge triggered interrupt.
2284 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002285static inline void sky2_idle_start(struct sky2_hw *hw)
2286{
2287 if (idle_timeout > 0)
2288 mod_timer(&hw->idle_timer,
2289 jiffies + msecs_to_jiffies(idle_timeout));
2290}
2291
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002292static void sky2_idle(unsigned long arg)
2293{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002294 struct sky2_hw *hw = (struct sky2_hw *) arg;
2295 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002296
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002297 if (__netif_rx_schedule_prep(dev))
2298 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002299
2300 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002301}
2302
2303
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002304static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002305{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002306 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2307 int work_limit = min(dev0->quota, *budget);
2308 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002309 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002310
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002311 if (status & Y2_IS_HW_ERR)
2312 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002313
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002314 if (status & Y2_IS_IRQ_PHY1)
2315 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002316
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002317 if (status & Y2_IS_IRQ_PHY2)
2318 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002319
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002320 if (status & Y2_IS_IRQ_MAC1)
2321 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002322
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002323 if (status & Y2_IS_IRQ_MAC2)
2324 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002325
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002326 if (status & Y2_IS_CHK_RX1)
2327 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002328
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002329 if (status & Y2_IS_CHK_RX2)
2330 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002331
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002332 if (status & Y2_IS_CHK_TXA1)
2333 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002334
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002335 if (status & Y2_IS_CHK_TXA2)
2336 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002337
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002338 work_done = sky2_status_intr(hw, work_limit);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002339 if (work_done < work_limit) {
2340 netif_rx_complete(dev0);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002341
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002342 sky2_read32(hw, B0_Y2_SP_LISR);
2343 return 0;
2344 } else {
2345 *budget -= work_done;
2346 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002347 return 1;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002348 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002349}
2350
David Howells7d12e782006-10-05 14:55:46 +01002351static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002352{
2353 struct sky2_hw *hw = dev_id;
2354 struct net_device *dev0 = hw->dev[0];
2355 u32 status;
2356
2357 /* Reading this mask interrupts as side effect */
2358 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2359 if (status == 0 || status == ~0)
2360 return IRQ_NONE;
2361
2362 prefetch(&hw->st_le[hw->st_idx]);
2363 if (likely(__netif_rx_schedule_prep(dev0)))
2364 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002365
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002366 return IRQ_HANDLED;
2367}
2368
2369#ifdef CONFIG_NET_POLL_CONTROLLER
2370static void sky2_netpoll(struct net_device *dev)
2371{
2372 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002373 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002374
Stephen Hemminger88d11362006-06-16 12:10:46 -07002375 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2376 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002377}
2378#endif
2379
2380/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002381static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002382{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002383 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002384 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002385 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002386 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002387 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002388 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002389 default: /* YUKON_XL */
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002390 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002391 }
2392}
2393
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002394static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2395{
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002396 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002397}
2398
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002399static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2400{
2401 return clk / sky2_mhz(hw);
2402}
2403
2404
Stephen Hemminger59139522006-07-12 15:23:45 -07002405static int sky2_reset(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002406{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002407 u16 status;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002408 u8 t8;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002409 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002410
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002412
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002413 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2414 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2415 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2416 pci_name(hw->pdev), hw->chip_id);
2417 return -EOPNOTSUPP;
2418 }
2419
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002420 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2421
2422 /* This rev is really old, and requires untested workarounds */
2423 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2424 printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2425 pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2426 hw->chip_id, hw->chip_rev);
2427 return -EOPNOTSUPP;
2428 }
2429
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430 /* disable ASF */
2431 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2432 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2433 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2434 }
2435
2436 /* do a SW reset */
2437 sky2_write8(hw, B0_CTST, CS_RST_SET);
2438 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2439
2440 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002441 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002442
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002443 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002444 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2445
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002446
2447 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2448
2449 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002450 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2451 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2452
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002453
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002454 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002455 hw->ports = 1;
2456 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2457 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2458 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2459 ++hw->ports;
2460 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002461
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002462 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002463
2464 for (i = 0; i < hw->ports; i++) {
2465 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2466 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2467 }
2468
2469 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2470
Stephen Hemminger793b8832005-09-14 16:06:14 -07002471 /* Clear I2C IRQ noise */
2472 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002473
2474 /* turn off hardware timer (unused) */
2475 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2476 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002477
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002478 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2479
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002480 /* Turn off descriptor polling */
2481 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002482
2483 /* Turn off receive timestamp */
2484 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002485 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002486
2487 /* enable the Tx Arbiters */
2488 for (i = 0; i < hw->ports; i++)
2489 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2490
2491 /* Initialize ram interface */
2492 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002493 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002494
2495 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2496 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2497 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2498 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2499 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2500 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2501 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2502 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2503 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2504 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2505 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2506 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2507 }
2508
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002509 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002510
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002511 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002512 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002513
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002514 memset(hw->st_le, 0, STATUS_LE_BYTES);
2515 hw->st_idx = 0;
2516
2517 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2518 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2519
2520 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002521 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002522
2523 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002524 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002525
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002526 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2527 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002528
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002529 /* set Status-FIFO ISR watermark */
2530 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2531 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2532 else
2533 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002534
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002535 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002536 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2537 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002538
Stephen Hemminger793b8832005-09-14 16:06:14 -07002539 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2541
2542 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2543 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2544 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2545
2546 return 0;
2547}
2548
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002549static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002550{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002551 if (sky2_is_copper(hw)) {
2552 u32 modes = SUPPORTED_10baseT_Half
2553 | SUPPORTED_10baseT_Full
2554 | SUPPORTED_100baseT_Half
2555 | SUPPORTED_100baseT_Full
2556 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002557
2558 if (hw->chip_id != CHIP_ID_YUKON_FE)
2559 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002560 | SUPPORTED_1000baseT_Full;
2561 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002562 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002563 return SUPPORTED_1000baseT_Half
2564 | SUPPORTED_1000baseT_Full
2565 | SUPPORTED_Autoneg
2566 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567}
2568
Stephen Hemminger793b8832005-09-14 16:06:14 -07002569static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002570{
2571 struct sky2_port *sky2 = netdev_priv(dev);
2572 struct sky2_hw *hw = sky2->hw;
2573
2574 ecmd->transceiver = XCVR_INTERNAL;
2575 ecmd->supported = sky2_supported_modes(hw);
2576 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002577 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002579 | SUPPORTED_10baseT_Full
2580 | SUPPORTED_100baseT_Half
2581 | SUPPORTED_100baseT_Full
2582 | SUPPORTED_1000baseT_Half
2583 | SUPPORTED_1000baseT_Full
2584 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002586 ecmd->speed = sky2->speed;
2587 } else {
2588 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002589 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002590 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002591
2592 ecmd->advertising = sky2->advertising;
2593 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002594 ecmd->duplex = sky2->duplex;
2595 return 0;
2596}
2597
2598static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2599{
2600 struct sky2_port *sky2 = netdev_priv(dev);
2601 const struct sky2_hw *hw = sky2->hw;
2602 u32 supported = sky2_supported_modes(hw);
2603
2604 if (ecmd->autoneg == AUTONEG_ENABLE) {
2605 ecmd->advertising = supported;
2606 sky2->duplex = -1;
2607 sky2->speed = -1;
2608 } else {
2609 u32 setting;
2610
Stephen Hemminger793b8832005-09-14 16:06:14 -07002611 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002612 case SPEED_1000:
2613 if (ecmd->duplex == DUPLEX_FULL)
2614 setting = SUPPORTED_1000baseT_Full;
2615 else if (ecmd->duplex == DUPLEX_HALF)
2616 setting = SUPPORTED_1000baseT_Half;
2617 else
2618 return -EINVAL;
2619 break;
2620 case SPEED_100:
2621 if (ecmd->duplex == DUPLEX_FULL)
2622 setting = SUPPORTED_100baseT_Full;
2623 else if (ecmd->duplex == DUPLEX_HALF)
2624 setting = SUPPORTED_100baseT_Half;
2625 else
2626 return -EINVAL;
2627 break;
2628
2629 case SPEED_10:
2630 if (ecmd->duplex == DUPLEX_FULL)
2631 setting = SUPPORTED_10baseT_Full;
2632 else if (ecmd->duplex == DUPLEX_HALF)
2633 setting = SUPPORTED_10baseT_Half;
2634 else
2635 return -EINVAL;
2636 break;
2637 default:
2638 return -EINVAL;
2639 }
2640
2641 if ((setting & supported) == 0)
2642 return -EINVAL;
2643
2644 sky2->speed = ecmd->speed;
2645 sky2->duplex = ecmd->duplex;
2646 }
2647
2648 sky2->autoneg = ecmd->autoneg;
2649 sky2->advertising = ecmd->advertising;
2650
Stephen Hemminger1b537562005-12-20 15:08:07 -08002651 if (netif_running(dev))
2652 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002653
2654 return 0;
2655}
2656
2657static void sky2_get_drvinfo(struct net_device *dev,
2658 struct ethtool_drvinfo *info)
2659{
2660 struct sky2_port *sky2 = netdev_priv(dev);
2661
2662 strcpy(info->driver, DRV_NAME);
2663 strcpy(info->version, DRV_VERSION);
2664 strcpy(info->fw_version, "N/A");
2665 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2666}
2667
2668static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002669 char name[ETH_GSTRING_LEN];
2670 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002671} sky2_stats[] = {
2672 { "tx_bytes", GM_TXO_OK_HI },
2673 { "rx_bytes", GM_RXO_OK_HI },
2674 { "tx_broadcast", GM_TXF_BC_OK },
2675 { "rx_broadcast", GM_RXF_BC_OK },
2676 { "tx_multicast", GM_TXF_MC_OK },
2677 { "rx_multicast", GM_RXF_MC_OK },
2678 { "tx_unicast", GM_TXF_UC_OK },
2679 { "rx_unicast", GM_RXF_UC_OK },
2680 { "tx_mac_pause", GM_TXF_MPAUSE },
2681 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002682 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002683 { "late_collision",GM_TXF_LAT_COL },
2684 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002685 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002686 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002687
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002688 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002689 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002690 { "rx_64_byte_packets", GM_RXF_64B },
2691 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2692 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2693 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2694 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2695 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2696 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002697 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002698 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2699 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002700 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002701
2702 { "tx_64_byte_packets", GM_TXF_64B },
2703 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2704 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2705 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2706 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2707 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2708 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2709 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002710};
2711
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002712static u32 sky2_get_rx_csum(struct net_device *dev)
2713{
2714 struct sky2_port *sky2 = netdev_priv(dev);
2715
2716 return sky2->rx_csum;
2717}
2718
2719static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2720{
2721 struct sky2_port *sky2 = netdev_priv(dev);
2722
2723 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002724
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002725 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2726 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2727
2728 return 0;
2729}
2730
2731static u32 sky2_get_msglevel(struct net_device *netdev)
2732{
2733 struct sky2_port *sky2 = netdev_priv(netdev);
2734 return sky2->msg_enable;
2735}
2736
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002737static int sky2_nway_reset(struct net_device *dev)
2738{
2739 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002740
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002741 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002742 return -EINVAL;
2743
Stephen Hemminger1b537562005-12-20 15:08:07 -08002744 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002745
2746 return 0;
2747}
2748
Stephen Hemminger793b8832005-09-14 16:06:14 -07002749static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002750{
2751 struct sky2_hw *hw = sky2->hw;
2752 unsigned port = sky2->port;
2753 int i;
2754
2755 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002756 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002757 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002758 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002759
Stephen Hemminger793b8832005-09-14 16:06:14 -07002760 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002761 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2762}
2763
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002764static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2765{
2766 struct sky2_port *sky2 = netdev_priv(netdev);
2767 sky2->msg_enable = value;
2768}
2769
2770static int sky2_get_stats_count(struct net_device *dev)
2771{
2772 return ARRAY_SIZE(sky2_stats);
2773}
2774
2775static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002776 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002777{
2778 struct sky2_port *sky2 = netdev_priv(dev);
2779
Stephen Hemminger793b8832005-09-14 16:06:14 -07002780 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002781}
2782
Stephen Hemminger793b8832005-09-14 16:06:14 -07002783static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002784{
2785 int i;
2786
2787 switch (stringset) {
2788 case ETH_SS_STATS:
2789 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2790 memcpy(data + i * ETH_GSTRING_LEN,
2791 sky2_stats[i].name, ETH_GSTRING_LEN);
2792 break;
2793 }
2794}
2795
2796/* Use hardware MIB variables for critical path statistics and
2797 * transmit feedback not reported at interrupt.
2798 * Other errors are accounted for in interrupt handler.
2799 */
2800static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2801{
2802 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002803 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002804
Stephen Hemminger793b8832005-09-14 16:06:14 -07002805 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806
2807 sky2->net_stats.tx_bytes = data[0];
2808 sky2->net_stats.rx_bytes = data[1];
2809 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2810 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger050ff182006-03-23 08:51:37 -08002811 sky2->net_stats.multicast = data[3] + data[5];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002812 sky2->net_stats.collisions = data[10];
2813 sky2->net_stats.tx_aborted_errors = data[12];
2814
2815 return &sky2->net_stats;
2816}
2817
2818static int sky2_set_mac_address(struct net_device *dev, void *p)
2819{
2820 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002821 struct sky2_hw *hw = sky2->hw;
2822 unsigned port = sky2->port;
2823 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002824
2825 if (!is_valid_ether_addr(addr->sa_data))
2826 return -EADDRNOTAVAIL;
2827
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002828 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002829 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002831 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002832 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002833
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002834 /* virtual address for data */
2835 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2836
2837 /* physical address: used for pause frames */
2838 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002839
2840 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002841}
2842
Stephen Hemmingera052b522006-10-17 10:24:23 -07002843static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
2844{
2845 u32 bit;
2846
2847 bit = ether_crc(ETH_ALEN, addr) & 63;
2848 filter[bit >> 3] |= 1 << (bit & 7);
2849}
2850
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002851static void sky2_set_multicast(struct net_device *dev)
2852{
2853 struct sky2_port *sky2 = netdev_priv(dev);
2854 struct sky2_hw *hw = sky2->hw;
2855 unsigned port = sky2->port;
2856 struct dev_mc_list *list = dev->mc_list;
2857 u16 reg;
2858 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07002859 int rx_pause;
2860 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002861
Stephen Hemmingera052b522006-10-17 10:24:23 -07002862 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002863 memset(filter, 0, sizeof(filter));
2864
2865 reg = gma_read16(hw, port, GM_RX_CTRL);
2866 reg |= GM_RXCR_UCF_ENA;
2867
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002868 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002869 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07002870 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002871 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07002872 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873 reg &= ~GM_RXCR_MCF_ENA;
2874 else {
2875 int i;
2876 reg |= GM_RXCR_MCF_ENA;
2877
Stephen Hemmingera052b522006-10-17 10:24:23 -07002878 if (rx_pause)
2879 sky2_add_filter(filter, pause_mc_addr);
2880
2881 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
2882 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002883 }
2884
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002885 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002886 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002887 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002888 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002889 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002890 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002891 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002892 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002893
2894 gma_write16(hw, port, GM_RX_CTRL, reg);
2895}
2896
2897/* Can have one global because blinking is controlled by
2898 * ethtool and that is always under RTNL mutex
2899 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002900static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002901{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002902 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002903
Stephen Hemminger793b8832005-09-14 16:06:14 -07002904 switch (hw->chip_id) {
2905 case CHIP_ID_YUKON_XL:
2906 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2907 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2908 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2909 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2910 PHY_M_LEDC_INIT_CTRL(7) |
2911 PHY_M_LEDC_STA1_CTRL(7) |
2912 PHY_M_LEDC_STA0_CTRL(7))
2913 : 0);
2914
2915 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2916 break;
2917
2918 default:
2919 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2920 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2921 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2922 PHY_M_LED_MO_10(MO_LED_ON) |
2923 PHY_M_LED_MO_100(MO_LED_ON) |
2924 PHY_M_LED_MO_1000(MO_LED_ON) |
2925 PHY_M_LED_MO_RX(MO_LED_ON)
2926 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2927 PHY_M_LED_MO_10(MO_LED_OFF) |
2928 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002929 PHY_M_LED_MO_1000(MO_LED_OFF) |
2930 PHY_M_LED_MO_RX(MO_LED_OFF));
2931
Stephen Hemminger793b8832005-09-14 16:06:14 -07002932 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002933}
2934
2935/* blink LED's for finding board */
2936static int sky2_phys_id(struct net_device *dev, u32 data)
2937{
2938 struct sky2_port *sky2 = netdev_priv(dev);
2939 struct sky2_hw *hw = sky2->hw;
2940 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002941 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002942 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002943 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002944 int onoff = 1;
2945
Stephen Hemminger793b8832005-09-14 16:06:14 -07002946 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002947 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2948 else
2949 ms = data * 1000;
2950
2951 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002952 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002953 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2954 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2955 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2956 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2957 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2958 } else {
2959 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2960 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2961 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002962
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002963 interrupted = 0;
2964 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002965 sky2_led(hw, port, onoff);
2966 onoff = !onoff;
2967
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002968 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002969 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002970 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002971
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002972 ms -= 250;
2973 }
2974
2975 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002976 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2977 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2978 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2979 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2980 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2981 } else {
2982 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2983 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2984 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002985 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002986
2987 return 0;
2988}
2989
2990static void sky2_get_pauseparam(struct net_device *dev,
2991 struct ethtool_pauseparam *ecmd)
2992{
2993 struct sky2_port *sky2 = netdev_priv(dev);
2994
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002995 switch (sky2->flow_mode) {
2996 case FC_NONE:
2997 ecmd->tx_pause = ecmd->rx_pause = 0;
2998 break;
2999 case FC_TX:
3000 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3001 break;
3002 case FC_RX:
3003 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3004 break;
3005 case FC_BOTH:
3006 ecmd->tx_pause = ecmd->rx_pause = 1;
3007 }
3008
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003009 ecmd->autoneg = sky2->autoneg;
3010}
3011
3012static int sky2_set_pauseparam(struct net_device *dev,
3013 struct ethtool_pauseparam *ecmd)
3014{
3015 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003016
3017 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003018 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003019
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003020 if (netif_running(dev))
3021 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003022
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003023 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003024}
3025
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003026static int sky2_get_coalesce(struct net_device *dev,
3027 struct ethtool_coalesce *ecmd)
3028{
3029 struct sky2_port *sky2 = netdev_priv(dev);
3030 struct sky2_hw *hw = sky2->hw;
3031
3032 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3033 ecmd->tx_coalesce_usecs = 0;
3034 else {
3035 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3036 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3037 }
3038 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3039
3040 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3041 ecmd->rx_coalesce_usecs = 0;
3042 else {
3043 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3044 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3045 }
3046 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3047
3048 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3049 ecmd->rx_coalesce_usecs_irq = 0;
3050 else {
3051 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3052 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3053 }
3054
3055 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3056
3057 return 0;
3058}
3059
3060/* Note: this affect both ports */
3061static int sky2_set_coalesce(struct net_device *dev,
3062 struct ethtool_coalesce *ecmd)
3063{
3064 struct sky2_port *sky2 = netdev_priv(dev);
3065 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003066 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003067
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003068 if (ecmd->tx_coalesce_usecs > tmax ||
3069 ecmd->rx_coalesce_usecs > tmax ||
3070 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003071 return -EINVAL;
3072
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003073 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003074 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003075 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003076 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003077 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003078 return -EINVAL;
3079
3080 if (ecmd->tx_coalesce_usecs == 0)
3081 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3082 else {
3083 sky2_write32(hw, STAT_TX_TIMER_INI,
3084 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3085 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3086 }
3087 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3088
3089 if (ecmd->rx_coalesce_usecs == 0)
3090 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3091 else {
3092 sky2_write32(hw, STAT_LEV_TIMER_INI,
3093 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3094 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3095 }
3096 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3097
3098 if (ecmd->rx_coalesce_usecs_irq == 0)
3099 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3100 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003101 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003102 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3103 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3104 }
3105 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3106 return 0;
3107}
3108
Stephen Hemminger793b8832005-09-14 16:06:14 -07003109static void sky2_get_ringparam(struct net_device *dev,
3110 struct ethtool_ringparam *ering)
3111{
3112 struct sky2_port *sky2 = netdev_priv(dev);
3113
3114 ering->rx_max_pending = RX_MAX_PENDING;
3115 ering->rx_mini_max_pending = 0;
3116 ering->rx_jumbo_max_pending = 0;
3117 ering->tx_max_pending = TX_RING_SIZE - 1;
3118
3119 ering->rx_pending = sky2->rx_pending;
3120 ering->rx_mini_pending = 0;
3121 ering->rx_jumbo_pending = 0;
3122 ering->tx_pending = sky2->tx_pending;
3123}
3124
3125static int sky2_set_ringparam(struct net_device *dev,
3126 struct ethtool_ringparam *ering)
3127{
3128 struct sky2_port *sky2 = netdev_priv(dev);
3129 int err = 0;
3130
3131 if (ering->rx_pending > RX_MAX_PENDING ||
3132 ering->rx_pending < 8 ||
3133 ering->tx_pending < MAX_SKB_TX_LE ||
3134 ering->tx_pending > TX_RING_SIZE - 1)
3135 return -EINVAL;
3136
3137 if (netif_running(dev))
3138 sky2_down(dev);
3139
3140 sky2->rx_pending = ering->rx_pending;
3141 sky2->tx_pending = ering->tx_pending;
3142
Stephen Hemminger1b537562005-12-20 15:08:07 -08003143 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003144 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003145 if (err)
3146 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003147 else
3148 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003149 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003150
3151 return err;
3152}
3153
Stephen Hemminger793b8832005-09-14 16:06:14 -07003154static int sky2_get_regs_len(struct net_device *dev)
3155{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003156 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003157}
3158
3159/*
3160 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003161 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07003162 */
3163static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3164 void *p)
3165{
3166 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003167 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003168
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003169 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003170 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003171 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003172
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003173 memcpy_fromio(p, io, B3_RAM_ADDR);
3174
3175 memcpy_fromio(p + B3_RI_WTO_R1,
3176 io + B3_RI_WTO_R1,
3177 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003178}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003179
Jeff Garzik7282d492006-09-13 14:30:00 -04003180static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003181 .get_settings = sky2_get_settings,
3182 .set_settings = sky2_set_settings,
3183 .get_drvinfo = sky2_get_drvinfo,
3184 .get_msglevel = sky2_get_msglevel,
3185 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003186 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003187 .get_regs_len = sky2_get_regs_len,
3188 .get_regs = sky2_get_regs,
3189 .get_link = ethtool_op_get_link,
3190 .get_sg = ethtool_op_get_sg,
3191 .set_sg = ethtool_op_set_sg,
3192 .get_tx_csum = ethtool_op_get_tx_csum,
3193 .set_tx_csum = ethtool_op_set_tx_csum,
3194 .get_tso = ethtool_op_get_tso,
3195 .set_tso = ethtool_op_set_tso,
3196 .get_rx_csum = sky2_get_rx_csum,
3197 .set_rx_csum = sky2_set_rx_csum,
3198 .get_strings = sky2_get_strings,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003199 .get_coalesce = sky2_get_coalesce,
3200 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003201 .get_ringparam = sky2_get_ringparam,
3202 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003203 .get_pauseparam = sky2_get_pauseparam,
3204 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003205 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003206 .get_stats_count = sky2_get_stats_count,
3207 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb72005-09-28 10:01:03 -07003208 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003209};
3210
3211/* Initialize network device */
3212static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3213 unsigned port, int highmem)
3214{
3215 struct sky2_port *sky2;
3216 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3217
3218 if (!dev) {
3219 printk(KERN_ERR "sky2 etherdev alloc failed");
3220 return NULL;
3221 }
3222
3223 SET_MODULE_OWNER(dev);
3224 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003225 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003226 dev->open = sky2_up;
3227 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003228 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003229 dev->hard_start_xmit = sky2_xmit_frame;
3230 dev->get_stats = sky2_get_stats;
3231 dev->set_multicast_list = sky2_set_multicast;
3232 dev->set_mac_address = sky2_set_mac_address;
3233 dev->change_mtu = sky2_change_mtu;
3234 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3235 dev->tx_timeout = sky2_tx_timeout;
3236 dev->watchdog_timeo = TX_WATCHDOG;
3237 if (port == 0)
3238 dev->poll = sky2_poll;
3239 dev->weight = NAPI_WEIGHT;
3240#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0ca43232006-10-18 13:39:28 -07003241 /* Network console (only works on port 0)
3242 * because netpoll makes assumptions about NAPI
3243 */
3244 if (port == 0)
3245 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003246#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003247
3248 sky2 = netdev_priv(dev);
3249 sky2->netdev = dev;
3250 sky2->hw = hw;
3251 sky2->msg_enable = netif_msg_init(debug, default_msg);
3252
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003253 /* Auto speed and flow control */
3254 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003255 sky2->flow_mode = FC_BOTH;
3256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003257 sky2->duplex = -1;
3258 sky2->speed = -1;
3259 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003260 sky2->rx_csum = 1;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003261
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003262 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003263 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003264 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003265
3266 hw->dev[port] = dev;
3267
3268 sky2->port = port;
3269
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003270 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3271 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003272 if (highmem)
3273 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003274 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003275
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003276#ifdef SKY2_VLAN_TAG_USED
3277 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3278 dev->vlan_rx_register = sky2_vlan_rx_register;
3279 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3280#endif
3281
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003282 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003283 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb72005-09-28 10:01:03 -07003284 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285
3286 /* device is off until link detection */
3287 netif_carrier_off(dev);
3288 netif_stop_queue(dev);
3289
3290 return dev;
3291}
3292
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003293static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003294{
3295 const struct sky2_port *sky2 = netdev_priv(dev);
3296
3297 if (netif_msg_probe(sky2))
3298 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3299 dev->name,
3300 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3301 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3302}
3303
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003304/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01003305static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003306{
3307 struct sky2_hw *hw = dev_id;
3308 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3309
3310 if (status == 0)
3311 return IRQ_NONE;
3312
3313 if (status & Y2_IS_IRQ_SW) {
3314 hw->msi_detected = 1;
3315 wake_up(&hw->msi_wait);
3316 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3317 }
3318 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3319
3320 return IRQ_HANDLED;
3321}
3322
3323/* Test interrupt path by forcing a a software IRQ */
3324static int __devinit sky2_test_msi(struct sky2_hw *hw)
3325{
3326 struct pci_dev *pdev = hw->pdev;
3327 int err;
3328
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003329 init_waitqueue_head (&hw->msi_wait);
3330
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003331 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3332
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003333 err = request_irq(pdev->irq, sky2_test_intr, IRQF_SHARED, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003334 if (err) {
3335 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3336 pci_name(pdev), pdev->irq);
3337 return err;
3338 }
3339
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003340 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003341 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003342
3343 wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
3344
3345 if (!hw->msi_detected) {
3346 /* MSI test failed, go back to INTx mode */
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003347 printk(KERN_INFO PFX "%s: No interrupt generated using MSI, "
3348 "switching to INTx mode.\n",
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003349 pci_name(pdev));
3350
3351 err = -EOPNOTSUPP;
3352 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3353 }
3354
3355 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003356 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003357
3358 free_irq(pdev->irq, hw);
3359
3360 return err;
3361}
3362
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003363static int __devinit sky2_probe(struct pci_dev *pdev,
3364 const struct pci_device_id *ent)
3365{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003366 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003367 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003368 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003369
Stephen Hemminger793b8832005-09-14 16:06:14 -07003370 err = pci_enable_device(pdev);
3371 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003372 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3373 pci_name(pdev));
3374 goto err_out;
3375 }
3376
Stephen Hemminger793b8832005-09-14 16:06:14 -07003377 err = pci_request_regions(pdev, DRV_NAME);
3378 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003379 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3380 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003381 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382 }
3383
3384 pci_set_master(pdev);
3385
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003386 /* Find power-management capability. */
3387 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3388 if (pm_cap == 0) {
3389 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3390 "aborting.\n");
3391 err = -EIO;
3392 goto err_out_free_regions;
3393 }
3394
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003395 if (sizeof(dma_addr_t) > sizeof(u32) &&
3396 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3397 using_dac = 1;
3398 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3399 if (err < 0) {
3400 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3401 "for consistent allocations\n", pci_name(pdev));
3402 goto err_out_free_regions;
3403 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003404
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003405 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003406 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3407 if (err) {
3408 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3409 pci_name(pdev));
3410 goto err_out_free_regions;
3411 }
3412 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003413
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003414 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003415 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003416 if (!hw) {
3417 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3418 pci_name(pdev));
3419 goto err_out_free_regions;
3420 }
3421
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003422 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003423
3424 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3425 if (!hw->regs) {
3426 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3427 pci_name(pdev));
3428 goto err_out_free_hw;
3429 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003430 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003431
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003432#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003433 /* The sk98lin vendor driver uses hardware byte swapping but
3434 * this driver uses software swapping.
3435 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003436 {
3437 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003438 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003439 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003440 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3441 }
3442#endif
3443
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003444 /* ring for status responses */
3445 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3446 &hw->st_dma);
3447 if (!hw->st_le)
3448 goto err_out_iounmap;
3449
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003450 err = sky2_reset(hw);
3451 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003452 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003453
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003454 printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3455 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3456 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003457 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003458
Stephen Hemminger793b8832005-09-14 16:06:14 -07003459 dev = sky2_init_netdev(hw, 0, using_dac);
3460 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003461 goto err_out_free_pci;
3462
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003463 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3464 err = sky2_test_msi(hw);
3465 if (err == -EOPNOTSUPP)
3466 pci_disable_msi(pdev);
3467 else if (err)
3468 goto err_out_free_netdev;
3469 }
3470
Stephen Hemminger793b8832005-09-14 16:06:14 -07003471 err = register_netdev(dev);
3472 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003473 printk(KERN_ERR PFX "%s: cannot register net device\n",
3474 pci_name(pdev));
3475 goto err_out_free_netdev;
3476 }
3477
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003478 err = request_irq(pdev->irq, sky2_intr, IRQF_SHARED, dev->name, hw);
3479 if (err) {
3480 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3481 pci_name(pdev), pdev->irq);
3482 goto err_out_unregister;
3483 }
3484 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3485
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003486 sky2_show_addr(dev);
3487
3488 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3489 if (register_netdev(dev1) == 0)
3490 sky2_show_addr(dev1);
3491 else {
3492 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003493 printk(KERN_WARNING PFX
3494 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003495 hw->dev[1] = NULL;
3496 free_netdev(dev1);
3497 }
3498 }
3499
Stephen Hemminger01bd7562006-05-08 15:11:30 -07003500 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003501 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003502
Stephen Hemminger793b8832005-09-14 16:06:14 -07003503 pci_set_drvdata(pdev, hw);
3504
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003505 return 0;
3506
Stephen Hemminger793b8832005-09-14 16:06:14 -07003507err_out_unregister:
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003508 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003509 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003510err_out_free_netdev:
3511 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003512err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003513 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003514 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3515err_out_iounmap:
3516 iounmap(hw->regs);
3517err_out_free_hw:
3518 kfree(hw);
3519err_out_free_regions:
3520 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003521 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003522err_out:
3523 return err;
3524}
3525
3526static void __devexit sky2_remove(struct pci_dev *pdev)
3527{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003528 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003529 struct net_device *dev0, *dev1;
3530
Stephen Hemminger793b8832005-09-14 16:06:14 -07003531 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003532 return;
3533
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003534 del_timer_sync(&hw->idle_timer);
3535
3536 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07003537 synchronize_irq(hw->pdev->irq);
3538
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003539 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003540 dev1 = hw->dev[1];
3541 if (dev1)
3542 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003543 unregister_netdev(dev0);
3544
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003545 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003546 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003547 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003548 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003549
3550 free_irq(pdev->irq, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003551 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003552 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003553 pci_release_regions(pdev);
3554 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003555
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003556 if (dev1)
3557 free_netdev(dev1);
3558 free_netdev(dev0);
3559 iounmap(hw->regs);
3560 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003561
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003562 pci_set_drvdata(pdev, NULL);
3563}
3564
3565#ifdef CONFIG_PM
3566static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3567{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003568 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003569 int i;
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003570 pci_power_t pstate = pci_choose_state(pdev, state);
3571
3572 if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
3573 return -EINVAL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003574
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003575 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003576 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003577
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003578 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003579 struct net_device *dev = hw->dev[i];
3580
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003581 if (netif_running(dev)) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003582 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003583 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003584 }
3585 }
3586
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003587 sky2_write32(hw, B0_IMSK, 0);
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07003588 pci_save_state(pdev);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003589 sky2_set_power_state(hw, pstate);
3590 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003591}
3592
3593static int sky2_resume(struct pci_dev *pdev)
3594{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003595 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003596 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003597
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003598 pci_restore_state(pdev);
3599 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003600 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003601
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003602 err = sky2_reset(hw);
3603 if (err)
3604 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003605
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003606 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3607
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003608 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003609 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003610 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003611 netif_device_attach(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07003612
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003613 err = sky2_up(dev);
3614 if (err) {
3615 printk(KERN_ERR PFX "%s: could not up: %d\n",
3616 dev->name, err);
3617 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003618 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003619 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003620 }
3621 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003622
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003623 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003624 sky2_idle_start(hw);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003625out:
3626 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003627}
3628#endif
3629
3630static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003631 .name = DRV_NAME,
3632 .id_table = sky2_id_table,
3633 .probe = sky2_probe,
3634 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003635#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003636 .suspend = sky2_suspend,
3637 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003638#endif
3639};
3640
3641static int __init sky2_init_module(void)
3642{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003643 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003644}
3645
3646static void __exit sky2_cleanup_module(void)
3647{
3648 pci_unregister_driver(&sky2_driver);
3649}
3650
3651module_init(sky2_init_module);
3652module_exit(sky2_cleanup_module);
3653
3654MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3655MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3656MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003657MODULE_VERSION(DRV_VERSION);