Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | * |
| 3 | * Intel Ethernet Controller XL710 Family Linux Driver |
Shannon Nelson | 73b03f9 | 2016-01-15 14:33:20 -0800 | [diff] [blame] | 4 | * Copyright(c) 2013 - 2016 Intel Corporation. |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms and conditions of the GNU General Public License, |
| 8 | * version 2, as published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
Greg Rose | dc641b7 | 2013-12-18 13:45:51 +0000 | [diff] [blame] | 15 | * You should have received a copy of the GNU General Public License along |
| 16 | * with this program. If not, see <http://www.gnu.org/licenses/>. |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 17 | * |
| 18 | * The full GNU General Public License is included in this distribution in |
| 19 | * the file called "COPYING". |
| 20 | * |
| 21 | * Contact Information: |
| 22 | * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 23 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 24 | * |
| 25 | ******************************************************************************/ |
| 26 | |
| 27 | #include "i40e_status.h" |
| 28 | #include "i40e_type.h" |
| 29 | #include "i40e_register.h" |
| 30 | #include "i40e_adminq.h" |
| 31 | #include "i40e_prototype.h" |
| 32 | |
Stephen Hemminger | af28eec | 2013-12-13 04:37:50 +0000 | [diff] [blame] | 33 | static void i40e_resume_aq(struct i40e_hw *hw); |
| 34 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 35 | /** |
| 36 | * i40e_adminq_init_regs - Initialize AdminQ registers |
| 37 | * @hw: pointer to the hardware structure |
| 38 | * |
| 39 | * This assumes the alloc_asq and alloc_arq functions have already been called |
| 40 | **/ |
| 41 | static void i40e_adminq_init_regs(struct i40e_hw *hw) |
| 42 | { |
| 43 | /* set head and tail registers in our local struct */ |
Anjali Singhai Jain | e7f2e4b | 2014-11-11 20:06:58 +0000 | [diff] [blame] | 44 | if (i40e_is_vf(hw)) { |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 45 | hw->aq.asq.tail = I40E_VF_ATQT1; |
| 46 | hw->aq.asq.head = I40E_VF_ATQH1; |
Shannon Nelson | 17e6a84 | 2013-11-16 10:00:36 +0000 | [diff] [blame] | 47 | hw->aq.asq.len = I40E_VF_ATQLEN1; |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 48 | hw->aq.asq.bal = I40E_VF_ATQBAL1; |
| 49 | hw->aq.asq.bah = I40E_VF_ATQBAH1; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 50 | hw->aq.arq.tail = I40E_VF_ARQT1; |
| 51 | hw->aq.arq.head = I40E_VF_ARQH1; |
Shannon Nelson | 17e6a84 | 2013-11-16 10:00:36 +0000 | [diff] [blame] | 52 | hw->aq.arq.len = I40E_VF_ARQLEN1; |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 53 | hw->aq.arq.bal = I40E_VF_ARQBAL1; |
| 54 | hw->aq.arq.bah = I40E_VF_ARQBAH1; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 55 | } else { |
| 56 | hw->aq.asq.tail = I40E_PF_ATQT; |
| 57 | hw->aq.asq.head = I40E_PF_ATQH; |
Shannon Nelson | 17e6a84 | 2013-11-16 10:00:36 +0000 | [diff] [blame] | 58 | hw->aq.asq.len = I40E_PF_ATQLEN; |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 59 | hw->aq.asq.bal = I40E_PF_ATQBAL; |
| 60 | hw->aq.asq.bah = I40E_PF_ATQBAH; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 61 | hw->aq.arq.tail = I40E_PF_ARQT; |
| 62 | hw->aq.arq.head = I40E_PF_ARQH; |
Shannon Nelson | 17e6a84 | 2013-11-16 10:00:36 +0000 | [diff] [blame] | 63 | hw->aq.arq.len = I40E_PF_ARQLEN; |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 64 | hw->aq.arq.bal = I40E_PF_ARQBAL; |
| 65 | hw->aq.arq.bah = I40E_PF_ARQBAH; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 66 | } |
| 67 | } |
| 68 | |
| 69 | /** |
| 70 | * i40e_alloc_adminq_asq_ring - Allocate Admin Queue send rings |
| 71 | * @hw: pointer to the hardware structure |
| 72 | **/ |
| 73 | static i40e_status i40e_alloc_adminq_asq_ring(struct i40e_hw *hw) |
| 74 | { |
| 75 | i40e_status ret_code; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 76 | |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 77 | ret_code = i40e_allocate_dma_mem(hw, &hw->aq.asq.desc_buf, |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 78 | i40e_mem_atq_ring, |
| 79 | (hw->aq.num_asq_entries * |
| 80 | sizeof(struct i40e_aq_desc)), |
| 81 | I40E_ADMINQ_DESC_ALIGNMENT); |
| 82 | if (ret_code) |
| 83 | return ret_code; |
| 84 | |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 85 | ret_code = i40e_allocate_virt_mem(hw, &hw->aq.asq.cmd_buf, |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 86 | (hw->aq.num_asq_entries * |
| 87 | sizeof(struct i40e_asq_cmd_details))); |
| 88 | if (ret_code) { |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 89 | i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 90 | return ret_code; |
| 91 | } |
| 92 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 93 | return ret_code; |
| 94 | } |
| 95 | |
| 96 | /** |
| 97 | * i40e_alloc_adminq_arq_ring - Allocate Admin Queue receive rings |
| 98 | * @hw: pointer to the hardware structure |
| 99 | **/ |
| 100 | static i40e_status i40e_alloc_adminq_arq_ring(struct i40e_hw *hw) |
| 101 | { |
| 102 | i40e_status ret_code; |
| 103 | |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 104 | ret_code = i40e_allocate_dma_mem(hw, &hw->aq.arq.desc_buf, |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 105 | i40e_mem_arq_ring, |
| 106 | (hw->aq.num_arq_entries * |
| 107 | sizeof(struct i40e_aq_desc)), |
| 108 | I40E_ADMINQ_DESC_ALIGNMENT); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 109 | |
| 110 | return ret_code; |
| 111 | } |
| 112 | |
| 113 | /** |
| 114 | * i40e_free_adminq_asq - Free Admin Queue send rings |
| 115 | * @hw: pointer to the hardware structure |
| 116 | * |
| 117 | * This assumes the posted send buffers have already been cleaned |
| 118 | * and de-allocated |
| 119 | **/ |
| 120 | static void i40e_free_adminq_asq(struct i40e_hw *hw) |
| 121 | { |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 122 | i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 123 | } |
| 124 | |
| 125 | /** |
| 126 | * i40e_free_adminq_arq - Free Admin Queue receive rings |
| 127 | * @hw: pointer to the hardware structure |
| 128 | * |
| 129 | * This assumes the posted receive buffers have already been cleaned |
| 130 | * and de-allocated |
| 131 | **/ |
| 132 | static void i40e_free_adminq_arq(struct i40e_hw *hw) |
| 133 | { |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 134 | i40e_free_dma_mem(hw, &hw->aq.arq.desc_buf); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 135 | } |
| 136 | |
| 137 | /** |
| 138 | * i40e_alloc_arq_bufs - Allocate pre-posted buffers for the receive queue |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 139 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 140 | **/ |
| 141 | static i40e_status i40e_alloc_arq_bufs(struct i40e_hw *hw) |
| 142 | { |
| 143 | i40e_status ret_code; |
| 144 | struct i40e_aq_desc *desc; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 145 | struct i40e_dma_mem *bi; |
| 146 | int i; |
| 147 | |
| 148 | /* We'll be allocating the buffer info memory first, then we can |
| 149 | * allocate the mapped buffers for the event processing |
| 150 | */ |
| 151 | |
| 152 | /* buffer_info structures do not need alignment */ |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 153 | ret_code = i40e_allocate_virt_mem(hw, &hw->aq.arq.dma_head, |
| 154 | (hw->aq.num_arq_entries * sizeof(struct i40e_dma_mem))); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 155 | if (ret_code) |
| 156 | goto alloc_arq_bufs; |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 157 | hw->aq.arq.r.arq_bi = (struct i40e_dma_mem *)hw->aq.arq.dma_head.va; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 158 | |
| 159 | /* allocate the mapped buffers */ |
| 160 | for (i = 0; i < hw->aq.num_arq_entries; i++) { |
| 161 | bi = &hw->aq.arq.r.arq_bi[i]; |
| 162 | ret_code = i40e_allocate_dma_mem(hw, bi, |
| 163 | i40e_mem_arq_buf, |
| 164 | hw->aq.arq_buf_size, |
| 165 | I40E_ADMINQ_DESC_ALIGNMENT); |
| 166 | if (ret_code) |
| 167 | goto unwind_alloc_arq_bufs; |
| 168 | |
| 169 | /* now configure the descriptors for use */ |
| 170 | desc = I40E_ADMINQ_DESC(hw->aq.arq, i); |
| 171 | |
| 172 | desc->flags = cpu_to_le16(I40E_AQ_FLAG_BUF); |
| 173 | if (hw->aq.arq_buf_size > I40E_AQ_LARGE_BUF) |
| 174 | desc->flags |= cpu_to_le16(I40E_AQ_FLAG_LB); |
| 175 | desc->opcode = 0; |
| 176 | /* This is in accordance with Admin queue design, there is no |
| 177 | * register for buffer size configuration |
| 178 | */ |
| 179 | desc->datalen = cpu_to_le16((u16)bi->size); |
| 180 | desc->retval = 0; |
| 181 | desc->cookie_high = 0; |
| 182 | desc->cookie_low = 0; |
| 183 | desc->params.external.addr_high = |
| 184 | cpu_to_le32(upper_32_bits(bi->pa)); |
| 185 | desc->params.external.addr_low = |
| 186 | cpu_to_le32(lower_32_bits(bi->pa)); |
| 187 | desc->params.external.param0 = 0; |
| 188 | desc->params.external.param1 = 0; |
| 189 | } |
| 190 | |
| 191 | alloc_arq_bufs: |
| 192 | return ret_code; |
| 193 | |
| 194 | unwind_alloc_arq_bufs: |
| 195 | /* don't try to free the one that failed... */ |
| 196 | i--; |
| 197 | for (; i >= 0; i--) |
| 198 | i40e_free_dma_mem(hw, &hw->aq.arq.r.arq_bi[i]); |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 199 | i40e_free_virt_mem(hw, &hw->aq.arq.dma_head); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 200 | |
| 201 | return ret_code; |
| 202 | } |
| 203 | |
| 204 | /** |
| 205 | * i40e_alloc_asq_bufs - Allocate empty buffer structs for the send queue |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 206 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 207 | **/ |
| 208 | static i40e_status i40e_alloc_asq_bufs(struct i40e_hw *hw) |
| 209 | { |
| 210 | i40e_status ret_code; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 211 | struct i40e_dma_mem *bi; |
| 212 | int i; |
| 213 | |
| 214 | /* No mapped memory needed yet, just the buffer info structures */ |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 215 | ret_code = i40e_allocate_virt_mem(hw, &hw->aq.asq.dma_head, |
| 216 | (hw->aq.num_asq_entries * sizeof(struct i40e_dma_mem))); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 217 | if (ret_code) |
| 218 | goto alloc_asq_bufs; |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 219 | hw->aq.asq.r.asq_bi = (struct i40e_dma_mem *)hw->aq.asq.dma_head.va; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 220 | |
| 221 | /* allocate the mapped buffers */ |
| 222 | for (i = 0; i < hw->aq.num_asq_entries; i++) { |
| 223 | bi = &hw->aq.asq.r.asq_bi[i]; |
| 224 | ret_code = i40e_allocate_dma_mem(hw, bi, |
| 225 | i40e_mem_asq_buf, |
| 226 | hw->aq.asq_buf_size, |
| 227 | I40E_ADMINQ_DESC_ALIGNMENT); |
| 228 | if (ret_code) |
| 229 | goto unwind_alloc_asq_bufs; |
| 230 | } |
| 231 | alloc_asq_bufs: |
| 232 | return ret_code; |
| 233 | |
| 234 | unwind_alloc_asq_bufs: |
| 235 | /* don't try to free the one that failed... */ |
| 236 | i--; |
| 237 | for (; i >= 0; i--) |
| 238 | i40e_free_dma_mem(hw, &hw->aq.asq.r.asq_bi[i]); |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 239 | i40e_free_virt_mem(hw, &hw->aq.asq.dma_head); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 240 | |
| 241 | return ret_code; |
| 242 | } |
| 243 | |
| 244 | /** |
| 245 | * i40e_free_arq_bufs - Free receive queue buffer info elements |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 246 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 247 | **/ |
| 248 | static void i40e_free_arq_bufs(struct i40e_hw *hw) |
| 249 | { |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 250 | int i; |
| 251 | |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 252 | /* free descriptors */ |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 253 | for (i = 0; i < hw->aq.num_arq_entries; i++) |
| 254 | i40e_free_dma_mem(hw, &hw->aq.arq.r.arq_bi[i]); |
| 255 | |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 256 | /* free the descriptor memory */ |
| 257 | i40e_free_dma_mem(hw, &hw->aq.arq.desc_buf); |
| 258 | |
| 259 | /* free the dma header */ |
| 260 | i40e_free_virt_mem(hw, &hw->aq.arq.dma_head); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 261 | } |
| 262 | |
| 263 | /** |
| 264 | * i40e_free_asq_bufs - Free send queue buffer info elements |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 265 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 266 | **/ |
| 267 | static void i40e_free_asq_bufs(struct i40e_hw *hw) |
| 268 | { |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 269 | int i; |
| 270 | |
| 271 | /* only unmap if the address is non-NULL */ |
| 272 | for (i = 0; i < hw->aq.num_asq_entries; i++) |
| 273 | if (hw->aq.asq.r.asq_bi[i].pa) |
| 274 | i40e_free_dma_mem(hw, &hw->aq.asq.r.asq_bi[i]); |
| 275 | |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 276 | /* free the buffer info list */ |
| 277 | i40e_free_virt_mem(hw, &hw->aq.asq.cmd_buf); |
| 278 | |
| 279 | /* free the descriptor memory */ |
| 280 | i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf); |
| 281 | |
| 282 | /* free the dma header */ |
| 283 | i40e_free_virt_mem(hw, &hw->aq.asq.dma_head); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 284 | } |
| 285 | |
| 286 | /** |
| 287 | * i40e_config_asq_regs - configure ASQ registers |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 288 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 289 | * |
| 290 | * Configure base address and length registers for the transmit queue |
| 291 | **/ |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 292 | static i40e_status i40e_config_asq_regs(struct i40e_hw *hw) |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 293 | { |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 294 | i40e_status ret_code = 0; |
| 295 | u32 reg = 0; |
| 296 | |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 297 | /* Clear Head and Tail */ |
| 298 | wr32(hw, hw->aq.asq.head, 0); |
| 299 | wr32(hw, hw->aq.asq.tail, 0); |
| 300 | |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 301 | /* set starting point */ |
| 302 | wr32(hw, hw->aq.asq.len, (hw->aq.num_asq_entries | |
| 303 | I40E_PF_ATQLEN_ATQENABLE_MASK)); |
| 304 | wr32(hw, hw->aq.asq.bal, lower_32_bits(hw->aq.asq.desc_buf.pa)); |
| 305 | wr32(hw, hw->aq.asq.bah, upper_32_bits(hw->aq.asq.desc_buf.pa)); |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 306 | |
| 307 | /* Check one register to verify that config was applied */ |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 308 | reg = rd32(hw, hw->aq.asq.bal); |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 309 | if (reg != lower_32_bits(hw->aq.asq.desc_buf.pa)) |
| 310 | ret_code = I40E_ERR_ADMIN_QUEUE_ERROR; |
| 311 | |
| 312 | return ret_code; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 313 | } |
| 314 | |
| 315 | /** |
| 316 | * i40e_config_arq_regs - ARQ register configuration |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 317 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 318 | * |
| 319 | * Configure base address and length registers for the receive (event queue) |
| 320 | **/ |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 321 | static i40e_status i40e_config_arq_regs(struct i40e_hw *hw) |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 322 | { |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 323 | i40e_status ret_code = 0; |
| 324 | u32 reg = 0; |
| 325 | |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 326 | /* Clear Head and Tail */ |
| 327 | wr32(hw, hw->aq.arq.head, 0); |
| 328 | wr32(hw, hw->aq.arq.tail, 0); |
| 329 | |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 330 | /* set starting point */ |
| 331 | wr32(hw, hw->aq.arq.len, (hw->aq.num_arq_entries | |
| 332 | I40E_PF_ARQLEN_ARQENABLE_MASK)); |
| 333 | wr32(hw, hw->aq.arq.bal, lower_32_bits(hw->aq.arq.desc_buf.pa)); |
| 334 | wr32(hw, hw->aq.arq.bah, upper_32_bits(hw->aq.arq.desc_buf.pa)); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 335 | |
| 336 | /* Update tail in the HW to post pre-allocated buffers */ |
| 337 | wr32(hw, hw->aq.arq.tail, hw->aq.num_arq_entries - 1); |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 338 | |
| 339 | /* Check one register to verify that config was applied */ |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 340 | reg = rd32(hw, hw->aq.arq.bal); |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 341 | if (reg != lower_32_bits(hw->aq.arq.desc_buf.pa)) |
| 342 | ret_code = I40E_ERR_ADMIN_QUEUE_ERROR; |
| 343 | |
| 344 | return ret_code; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 345 | } |
| 346 | |
| 347 | /** |
| 348 | * i40e_init_asq - main initialization routine for ASQ |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 349 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 350 | * |
| 351 | * This is the main initialization routine for the Admin Send Queue |
| 352 | * Prior to calling this function, drivers *MUST* set the following fields |
| 353 | * in the hw->aq structure: |
| 354 | * - hw->aq.num_asq_entries |
| 355 | * - hw->aq.arq_buf_size |
| 356 | * |
| 357 | * Do *NOT* hold the lock when calling this as the memory allocation routines |
| 358 | * called are not going to be atomic context safe |
| 359 | **/ |
| 360 | static i40e_status i40e_init_asq(struct i40e_hw *hw) |
| 361 | { |
| 362 | i40e_status ret_code = 0; |
| 363 | |
| 364 | if (hw->aq.asq.count > 0) { |
| 365 | /* queue already initialized */ |
| 366 | ret_code = I40E_ERR_NOT_READY; |
| 367 | goto init_adminq_exit; |
| 368 | } |
| 369 | |
| 370 | /* verify input for valid configuration */ |
| 371 | if ((hw->aq.num_asq_entries == 0) || |
| 372 | (hw->aq.asq_buf_size == 0)) { |
| 373 | ret_code = I40E_ERR_CONFIG; |
| 374 | goto init_adminq_exit; |
| 375 | } |
| 376 | |
| 377 | hw->aq.asq.next_to_use = 0; |
| 378 | hw->aq.asq.next_to_clean = 0; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 379 | |
| 380 | /* allocate the ring memory */ |
| 381 | ret_code = i40e_alloc_adminq_asq_ring(hw); |
| 382 | if (ret_code) |
| 383 | goto init_adminq_exit; |
| 384 | |
| 385 | /* allocate buffers in the rings */ |
| 386 | ret_code = i40e_alloc_asq_bufs(hw); |
| 387 | if (ret_code) |
| 388 | goto init_adminq_free_rings; |
| 389 | |
| 390 | /* initialize base registers */ |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 391 | ret_code = i40e_config_asq_regs(hw); |
| 392 | if (ret_code) |
| 393 | goto init_adminq_free_rings; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 394 | |
| 395 | /* success! */ |
Mitch Williams | 90d2c05 | 2015-10-03 17:13:05 -0700 | [diff] [blame] | 396 | hw->aq.asq.count = hw->aq.num_asq_entries; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 397 | goto init_adminq_exit; |
| 398 | |
| 399 | init_adminq_free_rings: |
| 400 | i40e_free_adminq_asq(hw); |
| 401 | |
| 402 | init_adminq_exit: |
| 403 | return ret_code; |
| 404 | } |
| 405 | |
| 406 | /** |
| 407 | * i40e_init_arq - initialize ARQ |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 408 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 409 | * |
| 410 | * The main initialization routine for the Admin Receive (Event) Queue. |
| 411 | * Prior to calling this function, drivers *MUST* set the following fields |
| 412 | * in the hw->aq structure: |
| 413 | * - hw->aq.num_asq_entries |
| 414 | * - hw->aq.arq_buf_size |
| 415 | * |
| 416 | * Do *NOT* hold the lock when calling this as the memory allocation routines |
| 417 | * called are not going to be atomic context safe |
| 418 | **/ |
| 419 | static i40e_status i40e_init_arq(struct i40e_hw *hw) |
| 420 | { |
| 421 | i40e_status ret_code = 0; |
| 422 | |
| 423 | if (hw->aq.arq.count > 0) { |
| 424 | /* queue already initialized */ |
| 425 | ret_code = I40E_ERR_NOT_READY; |
| 426 | goto init_adminq_exit; |
| 427 | } |
| 428 | |
| 429 | /* verify input for valid configuration */ |
| 430 | if ((hw->aq.num_arq_entries == 0) || |
| 431 | (hw->aq.arq_buf_size == 0)) { |
| 432 | ret_code = I40E_ERR_CONFIG; |
| 433 | goto init_adminq_exit; |
| 434 | } |
| 435 | |
| 436 | hw->aq.arq.next_to_use = 0; |
| 437 | hw->aq.arq.next_to_clean = 0; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 438 | |
| 439 | /* allocate the ring memory */ |
| 440 | ret_code = i40e_alloc_adminq_arq_ring(hw); |
| 441 | if (ret_code) |
| 442 | goto init_adminq_exit; |
| 443 | |
| 444 | /* allocate buffers in the rings */ |
| 445 | ret_code = i40e_alloc_arq_bufs(hw); |
| 446 | if (ret_code) |
| 447 | goto init_adminq_free_rings; |
| 448 | |
| 449 | /* initialize base registers */ |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 450 | ret_code = i40e_config_arq_regs(hw); |
| 451 | if (ret_code) |
| 452 | goto init_adminq_free_rings; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 453 | |
| 454 | /* success! */ |
Mitch Williams | 90d2c05 | 2015-10-03 17:13:05 -0700 | [diff] [blame] | 455 | hw->aq.arq.count = hw->aq.num_arq_entries; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 456 | goto init_adminq_exit; |
| 457 | |
| 458 | init_adminq_free_rings: |
| 459 | i40e_free_adminq_arq(hw); |
| 460 | |
| 461 | init_adminq_exit: |
| 462 | return ret_code; |
| 463 | } |
| 464 | |
| 465 | /** |
| 466 | * i40e_shutdown_asq - shutdown the ASQ |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 467 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 468 | * |
| 469 | * The main shutdown routine for the Admin Send Queue |
| 470 | **/ |
| 471 | static i40e_status i40e_shutdown_asq(struct i40e_hw *hw) |
| 472 | { |
| 473 | i40e_status ret_code = 0; |
| 474 | |
Shannon Nelson | 24408e7 | 2015-09-28 14:12:38 -0400 | [diff] [blame] | 475 | mutex_lock(&hw->aq.asq_mutex); |
| 476 | |
| 477 | if (hw->aq.asq.count == 0) { |
| 478 | ret_code = I40E_ERR_NOT_READY; |
| 479 | goto shutdown_asq_out; |
| 480 | } |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 481 | |
| 482 | /* Stop firmware AdminQ processing */ |
Shannon Nelson | 17e6a84 | 2013-11-16 10:00:36 +0000 | [diff] [blame] | 483 | wr32(hw, hw->aq.asq.head, 0); |
| 484 | wr32(hw, hw->aq.asq.tail, 0); |
| 485 | wr32(hw, hw->aq.asq.len, 0); |
Shannon Nelson | 4346940b9 | 2014-06-04 20:41:22 +0000 | [diff] [blame] | 486 | wr32(hw, hw->aq.asq.bal, 0); |
| 487 | wr32(hw, hw->aq.asq.bah, 0); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 488 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 489 | hw->aq.asq.count = 0; /* to indicate uninitialized queue */ |
| 490 | |
| 491 | /* free ring buffers */ |
| 492 | i40e_free_asq_bufs(hw); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 493 | |
Shannon Nelson | 24408e7 | 2015-09-28 14:12:38 -0400 | [diff] [blame] | 494 | shutdown_asq_out: |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 495 | mutex_unlock(&hw->aq.asq_mutex); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 496 | return ret_code; |
| 497 | } |
| 498 | |
| 499 | /** |
| 500 | * i40e_shutdown_arq - shutdown ARQ |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 501 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 502 | * |
| 503 | * The main shutdown routine for the Admin Receive Queue |
| 504 | **/ |
| 505 | static i40e_status i40e_shutdown_arq(struct i40e_hw *hw) |
| 506 | { |
| 507 | i40e_status ret_code = 0; |
| 508 | |
Shannon Nelson | 24408e7 | 2015-09-28 14:12:38 -0400 | [diff] [blame] | 509 | mutex_lock(&hw->aq.arq_mutex); |
| 510 | |
| 511 | if (hw->aq.arq.count == 0) { |
| 512 | ret_code = I40E_ERR_NOT_READY; |
| 513 | goto shutdown_arq_out; |
| 514 | } |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 515 | |
| 516 | /* Stop firmware AdminQ processing */ |
Shannon Nelson | 17e6a84 | 2013-11-16 10:00:36 +0000 | [diff] [blame] | 517 | wr32(hw, hw->aq.arq.head, 0); |
| 518 | wr32(hw, hw->aq.arq.tail, 0); |
| 519 | wr32(hw, hw->aq.arq.len, 0); |
Shannon Nelson | 4346940b9 | 2014-06-04 20:41:22 +0000 | [diff] [blame] | 520 | wr32(hw, hw->aq.arq.bal, 0); |
| 521 | wr32(hw, hw->aq.arq.bah, 0); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 522 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 523 | hw->aq.arq.count = 0; /* to indicate uninitialized queue */ |
| 524 | |
| 525 | /* free ring buffers */ |
| 526 | i40e_free_arq_bufs(hw); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 527 | |
Shannon Nelson | 24408e7 | 2015-09-28 14:12:38 -0400 | [diff] [blame] | 528 | shutdown_arq_out: |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 529 | mutex_unlock(&hw->aq.arq_mutex); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 530 | return ret_code; |
| 531 | } |
| 532 | |
| 533 | /** |
| 534 | * i40e_init_adminq - main initialization routine for Admin Queue |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 535 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 536 | * |
| 537 | * Prior to calling this function, drivers *MUST* set the following fields |
| 538 | * in the hw->aq structure: |
| 539 | * - hw->aq.num_asq_entries |
| 540 | * - hw->aq.num_arq_entries |
| 541 | * - hw->aq.arq_buf_size |
| 542 | * - hw->aq.asq_buf_size |
| 543 | **/ |
| 544 | i40e_status i40e_init_adminq(struct i40e_hw *hw) |
| 545 | { |
Carolyn Wyborny | ac24382d | 2015-08-31 19:54:45 -0400 | [diff] [blame] | 546 | u16 cfg_ptr, oem_hi, oem_lo; |
Shannon Nelson | d4946cf | 2013-11-16 10:00:40 +0000 | [diff] [blame] | 547 | u16 eetrack_lo, eetrack_hi; |
Carolyn Wyborny | ac24382d | 2015-08-31 19:54:45 -0400 | [diff] [blame] | 548 | i40e_status ret_code; |
Shannon Nelson | d4946cf | 2013-11-16 10:00:40 +0000 | [diff] [blame] | 549 | int retry = 0; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 550 | |
| 551 | /* verify input for valid configuration */ |
| 552 | if ((hw->aq.num_arq_entries == 0) || |
| 553 | (hw->aq.num_asq_entries == 0) || |
| 554 | (hw->aq.arq_buf_size == 0) || |
| 555 | (hw->aq.asq_buf_size == 0)) { |
| 556 | ret_code = I40E_ERR_CONFIG; |
| 557 | goto init_adminq_exit; |
| 558 | } |
| 559 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 560 | /* Set up register offsets */ |
| 561 | i40e_adminq_init_regs(hw); |
| 562 | |
Kamil Krawczyk | 09c4e56 | 2014-06-04 20:41:43 +0000 | [diff] [blame] | 563 | /* setup ASQ command write back timeout */ |
| 564 | hw->aq.asq_cmd_timeout = I40E_ASQ_CMD_TIMEOUT; |
| 565 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 566 | /* allocate the ASQ */ |
| 567 | ret_code = i40e_init_asq(hw); |
| 568 | if (ret_code) |
| 569 | goto init_adminq_destroy_locks; |
| 570 | |
| 571 | /* allocate the ARQ */ |
| 572 | ret_code = i40e_init_arq(hw); |
| 573 | if (ret_code) |
| 574 | goto init_adminq_free_asq; |
| 575 | |
Shannon Nelson | d4946cf | 2013-11-16 10:00:40 +0000 | [diff] [blame] | 576 | /* There are some cases where the firmware may not be quite ready |
| 577 | * for AdminQ operations, so we retry the AdminQ setup a few times |
| 578 | * if we see timeouts in this first AQ call. |
| 579 | */ |
| 580 | do { |
| 581 | ret_code = i40e_aq_get_firmware_version(hw, |
| 582 | &hw->aq.fw_maj_ver, |
| 583 | &hw->aq.fw_min_ver, |
Shannon Nelson | 7edf810 | 2015-02-24 06:58:41 +0000 | [diff] [blame] | 584 | &hw->aq.fw_build, |
Shannon Nelson | d4946cf | 2013-11-16 10:00:40 +0000 | [diff] [blame] | 585 | &hw->aq.api_maj_ver, |
| 586 | &hw->aq.api_min_ver, |
| 587 | NULL); |
| 588 | if (ret_code != I40E_ERR_ADMIN_QUEUE_TIMEOUT) |
| 589 | break; |
| 590 | retry++; |
| 591 | msleep(100); |
| 592 | i40e_resume_aq(hw); |
| 593 | } while (retry < 10); |
| 594 | if (ret_code != I40E_SUCCESS) |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 595 | goto init_adminq_free_arq; |
| 596 | |
Shannon Nelson | 981b754 | 2013-12-11 08:17:11 +0000 | [diff] [blame] | 597 | /* get the NVM version info */ |
Shannon Nelson | 4f651a5 | 2015-02-26 16:12:26 +0000 | [diff] [blame] | 598 | i40e_read_nvm_word(hw, I40E_SR_NVM_DEV_STARTER_VERSION, |
| 599 | &hw->nvm.version); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 600 | i40e_read_nvm_word(hw, I40E_SR_NVM_EETRACK_LO, &eetrack_lo); |
| 601 | i40e_read_nvm_word(hw, I40E_SR_NVM_EETRACK_HI, &eetrack_hi); |
| 602 | hw->nvm.eetrack = (eetrack_hi << 16) | eetrack_lo; |
Carolyn Wyborny | ac24382d | 2015-08-31 19:54:45 -0400 | [diff] [blame] | 603 | i40e_read_nvm_word(hw, I40E_SR_BOOT_CONFIG_PTR, &cfg_ptr); |
| 604 | i40e_read_nvm_word(hw, (cfg_ptr + I40E_NVM_OEM_VER_OFF), |
| 605 | &oem_hi); |
| 606 | i40e_read_nvm_word(hw, (cfg_ptr + (I40E_NVM_OEM_VER_OFF + 1)), |
| 607 | &oem_lo); |
| 608 | hw->nvm.oem_ver = ((u32)oem_hi << 16) | oem_lo; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 609 | |
Shannon Nelson | 7e61241 | 2014-05-29 06:55:59 +0000 | [diff] [blame] | 610 | if (hw->aq.api_maj_ver > I40E_FW_API_VERSION_MAJOR) { |
Shannon Nelson | 981b754 | 2013-12-11 08:17:11 +0000 | [diff] [blame] | 611 | ret_code = I40E_ERR_FIRMWARE_API_VERSION; |
| 612 | goto init_adminq_free_arq; |
| 613 | } |
| 614 | |
Shannon Nelson | ff2ff3b | 2013-12-18 13:45:56 +0000 | [diff] [blame] | 615 | /* pre-emptive resource lock release */ |
| 616 | i40e_aq_release_resource(hw, I40E_NVM_RESOURCE_ID, 0, NULL); |
Shannon Nelson | 437f82a | 2016-04-01 03:56:09 -0700 | [diff] [blame] | 617 | hw->nvm_release_on_done = false; |
Shannon Nelson | 0f52958 | 2014-11-13 08:23:17 +0000 | [diff] [blame] | 618 | hw->nvmupd_state = I40E_NVMUPD_STATE_INIT; |
Shannon Nelson | ff2ff3b | 2013-12-18 13:45:56 +0000 | [diff] [blame] | 619 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 620 | ret_code = 0; |
| 621 | |
| 622 | /* success! */ |
| 623 | goto init_adminq_exit; |
| 624 | |
| 625 | init_adminq_free_arq: |
| 626 | i40e_shutdown_arq(hw); |
| 627 | init_adminq_free_asq: |
| 628 | i40e_shutdown_asq(hw); |
| 629 | init_adminq_destroy_locks: |
| 630 | |
| 631 | init_adminq_exit: |
| 632 | return ret_code; |
| 633 | } |
| 634 | |
| 635 | /** |
| 636 | * i40e_shutdown_adminq - shutdown routine for the Admin Queue |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 637 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 638 | **/ |
| 639 | i40e_status i40e_shutdown_adminq(struct i40e_hw *hw) |
| 640 | { |
| 641 | i40e_status ret_code = 0; |
| 642 | |
Anjali Singhai Jain | e1860d8 | 2013-11-28 06:39:45 +0000 | [diff] [blame] | 643 | if (i40e_check_asq_alive(hw)) |
| 644 | i40e_aq_queue_shutdown(hw, true); |
| 645 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 646 | i40e_shutdown_asq(hw); |
| 647 | i40e_shutdown_arq(hw); |
| 648 | |
Shannon Nelson | e4c83c2 | 2015-08-28 17:55:50 -0400 | [diff] [blame] | 649 | if (hw->nvm_buff.va) |
| 650 | i40e_free_virt_mem(hw, &hw->nvm_buff); |
| 651 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 652 | return ret_code; |
| 653 | } |
| 654 | |
| 655 | /** |
| 656 | * i40e_clean_asq - cleans Admin send queue |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 657 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 658 | * |
| 659 | * returns the number of free desc |
| 660 | **/ |
| 661 | static u16 i40e_clean_asq(struct i40e_hw *hw) |
| 662 | { |
| 663 | struct i40e_adminq_ring *asq = &(hw->aq.asq); |
| 664 | struct i40e_asq_cmd_details *details; |
| 665 | u16 ntc = asq->next_to_clean; |
| 666 | struct i40e_aq_desc desc_cb; |
| 667 | struct i40e_aq_desc *desc; |
| 668 | |
| 669 | desc = I40E_ADMINQ_DESC(*asq, ntc); |
| 670 | details = I40E_ADMINQ_DETAILS(*asq, ntc); |
| 671 | while (rd32(hw, hw->aq.asq.head) != ntc) { |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 672 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
Jesse Brandeburg | 6995b36 | 2015-08-28 17:55:54 -0400 | [diff] [blame] | 673 | "ntc %d head %d.\n", ntc, rd32(hw, hw->aq.asq.head)); |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 674 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 675 | if (details->callback) { |
| 676 | I40E_ADMINQ_CALLBACK cb_func = |
| 677 | (I40E_ADMINQ_CALLBACK)details->callback; |
| 678 | desc_cb = *desc; |
| 679 | cb_func(hw, &desc_cb); |
| 680 | } |
Mitch Williams | a63fa1c | 2014-02-13 03:48:42 -0800 | [diff] [blame] | 681 | memset(desc, 0, sizeof(*desc)); |
| 682 | memset(details, 0, sizeof(*details)); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 683 | ntc++; |
| 684 | if (ntc == asq->count) |
| 685 | ntc = 0; |
| 686 | desc = I40E_ADMINQ_DESC(*asq, ntc); |
| 687 | details = I40E_ADMINQ_DETAILS(*asq, ntc); |
| 688 | } |
| 689 | |
| 690 | asq->next_to_clean = ntc; |
| 691 | |
| 692 | return I40E_DESC_UNUSED(asq); |
| 693 | } |
| 694 | |
| 695 | /** |
| 696 | * i40e_asq_done - check if FW has processed the Admin Send Queue |
| 697 | * @hw: pointer to the hw struct |
| 698 | * |
| 699 | * Returns true if the firmware has processed all descriptors on the |
| 700 | * admin send queue. Returns false if there are still requests pending. |
| 701 | **/ |
Stephen Hemminger | af28eec | 2013-12-13 04:37:50 +0000 | [diff] [blame] | 702 | static bool i40e_asq_done(struct i40e_hw *hw) |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 703 | { |
| 704 | /* AQ designers suggest use of head for better |
| 705 | * timing reliability than DD bit |
| 706 | */ |
Shannon Nelson | 922680b | 2013-12-18 05:29:17 +0000 | [diff] [blame] | 707 | return rd32(hw, hw->aq.asq.head) == hw->aq.asq.next_to_use; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 708 | |
| 709 | } |
| 710 | |
| 711 | /** |
| 712 | * i40e_asq_send_command - send command to Admin Queue |
| 713 | * @hw: pointer to the hw struct |
| 714 | * @desc: prefilled descriptor describing the command (non DMA mem) |
| 715 | * @buff: buffer to use for indirect commands |
| 716 | * @buff_size: size of buffer for indirect commands |
Shannon Nelson | 922680b | 2013-12-18 05:29:17 +0000 | [diff] [blame] | 717 | * @cmd_details: pointer to command details structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 718 | * |
| 719 | * This is the main send command driver routine for the Admin Queue send |
| 720 | * queue. It runs the queue, cleans the queue, etc |
| 721 | **/ |
| 722 | i40e_status i40e_asq_send_command(struct i40e_hw *hw, |
| 723 | struct i40e_aq_desc *desc, |
| 724 | void *buff, /* can be NULL */ |
| 725 | u16 buff_size, |
| 726 | struct i40e_asq_cmd_details *cmd_details) |
| 727 | { |
| 728 | i40e_status status = 0; |
| 729 | struct i40e_dma_mem *dma_buff = NULL; |
| 730 | struct i40e_asq_cmd_details *details; |
| 731 | struct i40e_aq_desc *desc_on_ring; |
| 732 | bool cmd_completed = false; |
| 733 | u16 retval = 0; |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 734 | u32 val = 0; |
| 735 | |
Shannon Nelson | 24408e7 | 2015-09-28 14:12:38 -0400 | [diff] [blame] | 736 | mutex_lock(&hw->aq.asq_mutex); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 737 | |
| 738 | if (hw->aq.asq.count == 0) { |
| 739 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
| 740 | "AQTX: Admin queue not initialized.\n"); |
| 741 | status = I40E_ERR_QUEUE_EMPTY; |
Shannon Nelson | 24408e7 | 2015-09-28 14:12:38 -0400 | [diff] [blame] | 742 | goto asq_send_command_error; |
| 743 | } |
| 744 | |
Shannon Nelson | 9e1c26e | 2015-08-26 15:14:14 -0400 | [diff] [blame] | 745 | hw->aq.asq_last_status = I40E_AQ_RC_OK; |
| 746 | |
Shannon Nelson | 24408e7 | 2015-09-28 14:12:38 -0400 | [diff] [blame] | 747 | val = rd32(hw, hw->aq.asq.head); |
| 748 | if (val >= hw->aq.num_asq_entries) { |
| 749 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
| 750 | "AQTX: head overrun at %d\n", val); |
| 751 | status = I40E_ERR_QUEUE_EMPTY; |
| 752 | goto asq_send_command_error; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 753 | } |
| 754 | |
| 755 | details = I40E_ADMINQ_DETAILS(hw->aq.asq, hw->aq.asq.next_to_use); |
| 756 | if (cmd_details) { |
Jesse Brandeburg | d7595a2 | 2013-09-13 08:23:22 +0000 | [diff] [blame] | 757 | *details = *cmd_details; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 758 | |
| 759 | /* If the cmd_details are defined copy the cookie. The |
| 760 | * cpu_to_le32 is not needed here because the data is ignored |
| 761 | * by the FW, only used by the driver |
| 762 | */ |
| 763 | if (details->cookie) { |
| 764 | desc->cookie_high = |
| 765 | cpu_to_le32(upper_32_bits(details->cookie)); |
| 766 | desc->cookie_low = |
| 767 | cpu_to_le32(lower_32_bits(details->cookie)); |
| 768 | } |
| 769 | } else { |
| 770 | memset(details, 0, sizeof(struct i40e_asq_cmd_details)); |
| 771 | } |
| 772 | |
| 773 | /* clear requested flags and then set additional flags if defined */ |
| 774 | desc->flags &= ~cpu_to_le16(details->flags_dis); |
| 775 | desc->flags |= cpu_to_le16(details->flags_ena); |
| 776 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 777 | if (buff_size > hw->aq.asq_buf_size) { |
| 778 | i40e_debug(hw, |
| 779 | I40E_DEBUG_AQ_MESSAGE, |
| 780 | "AQTX: Invalid buffer size: %d.\n", |
| 781 | buff_size); |
| 782 | status = I40E_ERR_INVALID_SIZE; |
| 783 | goto asq_send_command_error; |
| 784 | } |
| 785 | |
| 786 | if (details->postpone && !details->async) { |
| 787 | i40e_debug(hw, |
| 788 | I40E_DEBUG_AQ_MESSAGE, |
| 789 | "AQTX: Async flag not set along with postpone flag"); |
| 790 | status = I40E_ERR_PARAM; |
| 791 | goto asq_send_command_error; |
| 792 | } |
| 793 | |
| 794 | /* call clean and check queue available function to reclaim the |
| 795 | * descriptors that were processed by FW, the function returns the |
| 796 | * number of desc available |
| 797 | */ |
| 798 | /* the clean function called here could be called in a separate thread |
| 799 | * in case of asynchronous completions |
| 800 | */ |
| 801 | if (i40e_clean_asq(hw) == 0) { |
| 802 | i40e_debug(hw, |
| 803 | I40E_DEBUG_AQ_MESSAGE, |
| 804 | "AQTX: Error queue is full.\n"); |
| 805 | status = I40E_ERR_ADMIN_QUEUE_FULL; |
| 806 | goto asq_send_command_error; |
| 807 | } |
| 808 | |
| 809 | /* initialize the temp desc pointer with the right desc */ |
| 810 | desc_on_ring = I40E_ADMINQ_DESC(hw->aq.asq, hw->aq.asq.next_to_use); |
| 811 | |
| 812 | /* if the desc is available copy the temp desc to the right place */ |
Jesse Brandeburg | d7595a2 | 2013-09-13 08:23:22 +0000 | [diff] [blame] | 813 | *desc_on_ring = *desc; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 814 | |
| 815 | /* if buff is not NULL assume indirect command */ |
| 816 | if (buff != NULL) { |
| 817 | dma_buff = &(hw->aq.asq.r.asq_bi[hw->aq.asq.next_to_use]); |
| 818 | /* copy the user buff into the respective DMA buff */ |
| 819 | memcpy(dma_buff->va, buff, buff_size); |
| 820 | desc_on_ring->datalen = cpu_to_le16(buff_size); |
| 821 | |
| 822 | /* Update the address values in the desc with the pa value |
| 823 | * for respective buffer |
| 824 | */ |
| 825 | desc_on_ring->params.external.addr_high = |
| 826 | cpu_to_le32(upper_32_bits(dma_buff->pa)); |
| 827 | desc_on_ring->params.external.addr_low = |
| 828 | cpu_to_le32(lower_32_bits(dma_buff->pa)); |
| 829 | } |
| 830 | |
| 831 | /* bump the tail */ |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 832 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQTX: desc and buffer:\n"); |
Shannon Nelson | f905dd6 | 2014-07-10 07:58:20 +0000 | [diff] [blame] | 833 | i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc_on_ring, |
| 834 | buff, buff_size); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 835 | (hw->aq.asq.next_to_use)++; |
| 836 | if (hw->aq.asq.next_to_use == hw->aq.asq.count) |
| 837 | hw->aq.asq.next_to_use = 0; |
| 838 | if (!details->postpone) |
| 839 | wr32(hw, hw->aq.asq.tail, hw->aq.asq.next_to_use); |
| 840 | |
| 841 | /* if cmd_details are not defined or async flag is not set, |
| 842 | * we need to wait for desc write back |
| 843 | */ |
| 844 | if (!details->async && !details->postpone) { |
| 845 | u32 total_delay = 0; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 846 | |
| 847 | do { |
| 848 | /* AQ designers suggest use of head for better |
| 849 | * timing reliability than DD bit |
| 850 | */ |
| 851 | if (i40e_asq_done(hw)) |
| 852 | break; |
Kamil Krawczyk | 0db4e16 | 2014-10-25 03:24:30 +0000 | [diff] [blame] | 853 | usleep_range(1000, 2000); |
| 854 | total_delay++; |
Paul M Stillwell Jr | ec9a7db | 2014-07-09 07:46:10 +0000 | [diff] [blame] | 855 | } while (total_delay < hw->aq.asq_cmd_timeout); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 856 | } |
| 857 | |
| 858 | /* if ready, copy the desc back to temp */ |
| 859 | if (i40e_asq_done(hw)) { |
Jesse Brandeburg | d7595a2 | 2013-09-13 08:23:22 +0000 | [diff] [blame] | 860 | *desc = *desc_on_ring; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 861 | if (buff != NULL) |
| 862 | memcpy(buff, dma_buff->va, buff_size); |
| 863 | retval = le16_to_cpu(desc->retval); |
| 864 | if (retval != 0) { |
| 865 | i40e_debug(hw, |
| 866 | I40E_DEBUG_AQ_MESSAGE, |
| 867 | "AQTX: Command completed with error 0x%X.\n", |
| 868 | retval); |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 869 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 870 | /* strip off FW internal code */ |
| 871 | retval &= 0xff; |
| 872 | } |
| 873 | cmd_completed = true; |
| 874 | if ((enum i40e_admin_queue_err)retval == I40E_AQ_RC_OK) |
| 875 | status = 0; |
| 876 | else |
| 877 | status = I40E_ERR_ADMIN_QUEUE_ERROR; |
| 878 | hw->aq.asq_last_status = (enum i40e_admin_queue_err)retval; |
| 879 | } |
| 880 | |
Shannon Nelson | e3effd7 | 2014-07-09 07:46:19 +0000 | [diff] [blame] | 881 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
| 882 | "AQTX: desc and buffer writeback:\n"); |
Shannon Nelson | f905dd6 | 2014-07-10 07:58:20 +0000 | [diff] [blame] | 883 | i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc, buff, buff_size); |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 884 | |
Shannon Nelson | 87db27a | 2015-08-27 11:42:42 -0400 | [diff] [blame] | 885 | /* save writeback aq if requested */ |
| 886 | if (details->wb_desc) |
| 887 | *details->wb_desc = *desc_on_ring; |
| 888 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 889 | /* update the error if time out occurred */ |
| 890 | if ((!cmd_completed) && |
| 891 | (!details->async && !details->postpone)) { |
| 892 | i40e_debug(hw, |
| 893 | I40E_DEBUG_AQ_MESSAGE, |
| 894 | "AQTX: Writeback timeout.\n"); |
| 895 | status = I40E_ERR_ADMIN_QUEUE_TIMEOUT; |
| 896 | } |
| 897 | |
| 898 | asq_send_command_error: |
| 899 | mutex_unlock(&hw->aq.asq_mutex); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 900 | return status; |
| 901 | } |
| 902 | |
| 903 | /** |
| 904 | * i40e_fill_default_direct_cmd_desc - AQ descriptor helper function |
| 905 | * @desc: pointer to the temp descriptor (non DMA mem) |
| 906 | * @opcode: the opcode can be used to decide which flags to turn off or on |
| 907 | * |
| 908 | * Fill the desc with default values |
| 909 | **/ |
| 910 | void i40e_fill_default_direct_cmd_desc(struct i40e_aq_desc *desc, |
| 911 | u16 opcode) |
| 912 | { |
| 913 | /* zero out the desc */ |
| 914 | memset((void *)desc, 0, sizeof(struct i40e_aq_desc)); |
| 915 | desc->opcode = cpu_to_le16(opcode); |
Shannon Nelson | ab954cb | 2013-12-18 13:45:57 +0000 | [diff] [blame] | 916 | desc->flags = cpu_to_le16(I40E_AQ_FLAG_SI); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 917 | } |
| 918 | |
| 919 | /** |
| 920 | * i40e_clean_arq_element |
| 921 | * @hw: pointer to the hw struct |
| 922 | * @e: event info from the receive descriptor, includes any buffers |
| 923 | * @pending: number of events that could be left to process |
| 924 | * |
| 925 | * This function cleans one Admin Receive Queue element and returns |
| 926 | * the contents through e. It can also return how many events are |
| 927 | * left to process through 'pending' |
| 928 | **/ |
| 929 | i40e_status i40e_clean_arq_element(struct i40e_hw *hw, |
| 930 | struct i40e_arq_event_info *e, |
| 931 | u16 *pending) |
| 932 | { |
| 933 | i40e_status ret_code = 0; |
| 934 | u16 ntc = hw->aq.arq.next_to_clean; |
| 935 | struct i40e_aq_desc *desc; |
| 936 | struct i40e_dma_mem *bi; |
| 937 | u16 desc_idx; |
| 938 | u16 datalen; |
| 939 | u16 flags; |
| 940 | u16 ntu; |
| 941 | |
Shannon Nelson | 73b03f9 | 2016-01-15 14:33:20 -0800 | [diff] [blame] | 942 | /* pre-clean the event info */ |
| 943 | memset(&e->desc, 0, sizeof(e->desc)); |
| 944 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 945 | /* take the lock before we start messing with the ring */ |
| 946 | mutex_lock(&hw->aq.arq_mutex); |
| 947 | |
Mitch Williams | 43ae93a | 2015-09-28 17:31:26 -0700 | [diff] [blame] | 948 | if (hw->aq.arq.count == 0) { |
| 949 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
| 950 | "AQRX: Admin queue not initialized.\n"); |
| 951 | ret_code = I40E_ERR_QUEUE_EMPTY; |
| 952 | goto clean_arq_element_err; |
| 953 | } |
| 954 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 955 | /* set next_to_use to head */ |
| 956 | ntu = (rd32(hw, hw->aq.arq.head) & I40E_PF_ARQH_ARQH_MASK); |
| 957 | if (ntu == ntc) { |
| 958 | /* nothing to do - shouldn't need to update ring's values */ |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 959 | ret_code = I40E_ERR_ADMIN_QUEUE_NO_WORK; |
| 960 | goto clean_arq_element_out; |
| 961 | } |
| 962 | |
| 963 | /* now clean the next descriptor */ |
| 964 | desc = I40E_ADMINQ_DESC(hw->aq.arq, ntc); |
| 965 | desc_idx = ntc; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 966 | |
| 967 | flags = le16_to_cpu(desc->flags); |
| 968 | if (flags & I40E_AQ_FLAG_ERR) { |
| 969 | ret_code = I40E_ERR_ADMIN_QUEUE_ERROR; |
| 970 | hw->aq.arq_last_status = |
| 971 | (enum i40e_admin_queue_err)le16_to_cpu(desc->retval); |
| 972 | i40e_debug(hw, |
| 973 | I40E_DEBUG_AQ_MESSAGE, |
| 974 | "AQRX: Event received with error 0x%X.\n", |
| 975 | hw->aq.arq_last_status); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 976 | } |
| 977 | |
Kamil Krawczyk | 77813d0 | 2014-07-09 07:46:15 +0000 | [diff] [blame] | 978 | e->desc = *desc; |
| 979 | datalen = le16_to_cpu(desc->datalen); |
Mitch Williams | 1001dc3 | 2014-11-11 20:02:19 +0000 | [diff] [blame] | 980 | e->msg_len = min(datalen, e->buf_len); |
| 981 | if (e->msg_buf != NULL && (e->msg_len != 0)) |
Kamil Krawczyk | 77813d0 | 2014-07-09 07:46:15 +0000 | [diff] [blame] | 982 | memcpy(e->msg_buf, hw->aq.arq.r.arq_bi[desc_idx].va, |
Mitch Williams | 1001dc3 | 2014-11-11 20:02:19 +0000 | [diff] [blame] | 983 | e->msg_len); |
Kamil Krawczyk | 77813d0 | 2014-07-09 07:46:15 +0000 | [diff] [blame] | 984 | |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 985 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQRX: desc and buffer:\n"); |
Shannon Nelson | f905dd6 | 2014-07-10 07:58:20 +0000 | [diff] [blame] | 986 | i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc, e->msg_buf, |
| 987 | hw->aq.arq_buf_size); |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 988 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 989 | /* Restore the original datalen and buffer address in the desc, |
| 990 | * FW updates datalen to indicate the event message |
| 991 | * size |
| 992 | */ |
| 993 | bi = &hw->aq.arq.r.arq_bi[ntc]; |
Mitch Williams | 9007777 | 2013-12-18 13:45:48 +0000 | [diff] [blame] | 994 | memset((void *)desc, 0, sizeof(struct i40e_aq_desc)); |
| 995 | |
| 996 | desc->flags = cpu_to_le16(I40E_AQ_FLAG_BUF); |
| 997 | if (hw->aq.arq_buf_size > I40E_AQ_LARGE_BUF) |
| 998 | desc->flags |= cpu_to_le16(I40E_AQ_FLAG_LB); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 999 | desc->datalen = cpu_to_le16((u16)bi->size); |
| 1000 | desc->params.external.addr_high = cpu_to_le32(upper_32_bits(bi->pa)); |
| 1001 | desc->params.external.addr_low = cpu_to_le32(lower_32_bits(bi->pa)); |
| 1002 | |
| 1003 | /* set tail = the last cleaned desc index. */ |
| 1004 | wr32(hw, hw->aq.arq.tail, ntc); |
| 1005 | /* ntc is updated to tail + 1 */ |
| 1006 | ntc++; |
| 1007 | if (ntc == hw->aq.num_arq_entries) |
| 1008 | ntc = 0; |
| 1009 | hw->aq.arq.next_to_clean = ntc; |
| 1010 | hw->aq.arq.next_to_use = ntu; |
| 1011 | |
Shannon Nelson | bab2fb6 | 2016-04-01 03:56:11 -0700 | [diff] [blame] | 1012 | i40e_nvmupd_check_wait_event(hw, le16_to_cpu(e->desc.opcode)); |
Shannon Nelson | 73b03f9 | 2016-01-15 14:33:20 -0800 | [diff] [blame] | 1013 | clean_arq_element_out: |
| 1014 | /* Set pending if needed, unlock and return */ |
| 1015 | if (pending) |
| 1016 | *pending = (ntc > ntu ? hw->aq.arq.count : 0) + (ntu - ntc); |
| 1017 | clean_arq_element_err: |
| 1018 | mutex_unlock(&hw->aq.arq_mutex); |
| 1019 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 1020 | return ret_code; |
| 1021 | } |
| 1022 | |
Stephen Hemminger | af28eec | 2013-12-13 04:37:50 +0000 | [diff] [blame] | 1023 | static void i40e_resume_aq(struct i40e_hw *hw) |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 1024 | { |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 1025 | /* Registers are reset after PF reset */ |
| 1026 | hw->aq.asq.next_to_use = 0; |
| 1027 | hw->aq.asq.next_to_clean = 0; |
| 1028 | |
| 1029 | i40e_config_asq_regs(hw); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 1030 | |
| 1031 | hw->aq.arq.next_to_use = 0; |
| 1032 | hw->aq.arq.next_to_clean = 0; |
| 1033 | |
| 1034 | i40e_config_arq_regs(hw); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 1035 | } |