blob: 1f60b8c47d2f6aee2fbc68dd0a4dd3be24b1933b [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/nl80211.h>
18#include <linux/pci.h>
Felix Fietkaua05b5d452010-11-17 04:25:33 +010019#include <linux/ath9k_platform.h>
Sujith394cf0a2009-02-09 13:26:54 +053020#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010021
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000022static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010023 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
24 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
25 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
26 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
27 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
28 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050029 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053030 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
31 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040032 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Vasanthakumar Thiagarajan14358942010-12-06 04:28:00 -080033 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +010034 { 0 }
35};
36
37/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070038static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +010039{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040040 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +010041 u8 u8tmp;
42
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +053043 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +010044 *csz = (int)u8tmp;
45
46 /*
47 * This check was put in to avoid "unplesant" consequences if
48 * the bootrom has not fully initialized all PCI devices.
49 * Sometimes the cache line size register is not set
50 */
51
52 if (*csz == 0)
53 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
54}
55
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070056static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +010057{
Felix Fietkaua05b5d452010-11-17 04:25:33 +010058 struct ath_softc *sc = (struct ath_softc *) common->priv;
59 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070060
Felix Fietkaua05b5d452010-11-17 04:25:33 +010061 if (pdata) {
62 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -080063 ath_err(common,
64 "%s: eeprom read failed, offset %08x is out of range\n",
65 __func__, off);
Felix Fietkaua05b5d452010-11-17 04:25:33 +010066 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +010067
Felix Fietkaua05b5d452010-11-17 04:25:33 +010068 *data = pdata->eeprom_data[off];
69 } else {
70 struct ath_hw *ah = (struct ath_hw *) common->ah;
71
72 common->ops->read(ah, AR5416_EEPROM_OFFSET +
73 (off << AR5416_EEPROM_S));
74
75 if (!ath9k_hw_wait(ah,
76 AR_EEPROM_STATUS_DATA,
77 AR_EEPROM_STATUS_DATA_BUSY |
78 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
79 AH_WAIT_TIMEOUT)) {
80 return false;
81 }
82
83 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
84 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +010085 }
86
Gabor Juhos9dbeb912009-01-14 20:17:08 +010087 return true;
88}
89
Luis R. Rodriguez867633f2009-09-10 12:12:23 -070090/*
91 * Bluetooth coexistance requires disabling ASPM.
92 */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070093static void ath_pci_bt_coex_prep(struct ath_common *common)
Luis R. Rodriguez867633f2009-09-10 12:12:23 -070094{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040095 struct ath_softc *sc = (struct ath_softc *) common->priv;
Luis R. Rodriguez867633f2009-09-10 12:12:23 -070096 struct pci_dev *pdev = to_pci_dev(sc->dev);
97 u8 aspm;
98
Hauke Mehrtense40b5fa2010-12-21 02:01:55 +010099 if (!pci_is_pcie(pdev))
Luis R. Rodriguez867633f2009-09-10 12:12:23 -0700100 return;
101
102 pci_read_config_byte(pdev, ATH_PCIE_CAP_LINK_CTRL, &aspm);
103 aspm &= ~(ATH_PCIE_CAP_LINK_L0S | ATH_PCIE_CAP_LINK_L1);
104 pci_write_config_byte(pdev, ATH_PCIE_CAP_LINK_CTRL, aspm);
105}
106
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800107static void ath_pci_extn_synch_enable(struct ath_common *common)
108{
109 struct ath_softc *sc = (struct ath_softc *) common->priv;
110 struct pci_dev *pdev = to_pci_dev(sc->dev);
111 u8 lnkctl;
112
113 pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
114 lnkctl |= PCI_EXP_LNKCTL_ES;
115 pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
116}
117
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100118static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530119 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100120 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100121 .eeprom_read = ath_pci_eeprom_read,
Luis R. Rodriguez867633f2009-09-10 12:12:23 -0700122 .bt_coex_prep = ath_pci_bt_coex_prep,
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800123 .extn_synch_en = ath_pci_extn_synch_enable,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100124};
125
126static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
127{
128 void __iomem *mem;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200129 struct ath_wiphy *aphy;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100130 struct ath_softc *sc;
131 struct ieee80211_hw *hw;
132 u8 csz;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530133 u16 subsysid;
Jouni Malinenf0214842009-06-16 11:59:23 +0300134 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100135 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400136 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100137
138 if (pci_enable_device(pdev))
139 return -EIO;
140
Yang Hongyange9304382009-04-13 14:40:14 -0700141 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100142 if (ret) {
143 printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
Sujith285f2dd2010-01-08 10:36:07 +0530144 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100145 }
146
Yang Hongyange9304382009-04-13 14:40:14 -0700147 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100148 if (ret) {
149 printk(KERN_ERR "ath9k: 32-bit DMA consistent "
150 "DMA enable failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530151 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100152 }
153
154 /*
155 * Cache line size is used to size and align various
156 * structures used to communicate with the hardware.
157 */
158 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
159 if (csz == 0) {
160 /*
161 * Linux 2.4.18 (at least) writes the cache line size
162 * register as a 16-bit wide register which is wrong.
163 * We must have this setup properly for rx buffer
164 * DMA to work so force a reasonable value here if it
165 * comes up zero.
166 */
167 csz = L1_CACHE_BYTES / sizeof(u32);
168 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
169 }
170 /*
171 * The default setting of latency timer yields poor results,
172 * set it to the value used by other systems. It may be worth
173 * tweaking this setting more.
174 */
175 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
176
177 pci_set_master(pdev);
178
Jouni Malinenf0214842009-06-16 11:59:23 +0300179 /*
180 * Disable the RETRY_TIMEOUT register (0x41) to keep
181 * PCI Tx retries from interfering with C3 CPU state.
182 */
183 pci_read_config_dword(pdev, 0x40, &val);
184 if ((val & 0x0000ff00) != 0)
185 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
186
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100187 ret = pci_request_region(pdev, 0, "ath9k");
188 if (ret) {
189 dev_err(&pdev->dev, "PCI memory region reserve error\n");
190 ret = -ENODEV;
Sujith285f2dd2010-01-08 10:36:07 +0530191 goto err_region;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100192 }
193
194 mem = pci_iomap(pdev, 0, 0);
195 if (!mem) {
196 printk(KERN_ERR "PCI memory map error\n") ;
197 ret = -EIO;
Sujith285f2dd2010-01-08 10:36:07 +0530198 goto err_iomap;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100199 }
200
Jouni Malinenbce048d2009-03-03 19:23:28 +0200201 hw = ieee80211_alloc_hw(sizeof(struct ath_wiphy) +
202 sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700203 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530204 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700205 ret = -ENOMEM;
Sujith285f2dd2010-01-08 10:36:07 +0530206 goto err_alloc_hw;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100207 }
208
209 SET_IEEE80211_DEV(hw, &pdev->dev);
210 pci_set_drvdata(pdev, hw);
211
Jouni Malinenbce048d2009-03-03 19:23:28 +0200212 aphy = hw->priv;
213 sc = (struct ath_softc *) (aphy + 1);
214 aphy->sc = sc;
215 aphy->hw = hw;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100216 sc->hw = hw;
217 sc->dev = &pdev->dev;
218 sc->mem = mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100219
Sujith5e4ea1f2010-01-14 10:20:57 +0530220 /* Will be cleared in ath9k_start() */
221 sc->sc_flags |= SC_OP_INVALID;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100222
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700223 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700224 if (ret) {
225 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530226 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100227 }
228
229 sc->irq = pdev->irq;
230
Sujith285f2dd2010-01-08 10:36:07 +0530231 pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &subsysid);
232 ret = ath9k_init_device(id->device, sc, subsysid, &ath_pci_bus_ops);
233 if (ret) {
234 dev_err(&pdev->dev, "Failed to initialize device\n");
235 goto err_init;
236 }
237
238 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700239 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
240 hw_name, (unsigned long)mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100241
242 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530243
244err_init:
245 free_irq(sc->irq, sc);
246err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100247 ieee80211_free_hw(hw);
Sujith285f2dd2010-01-08 10:36:07 +0530248err_alloc_hw:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100249 pci_iounmap(pdev, mem);
Sujith285f2dd2010-01-08 10:36:07 +0530250err_iomap:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100251 pci_release_region(pdev, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530252err_region:
253 /* Nothing */
254err_dma:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100255 pci_disable_device(pdev);
256 return ret;
257}
258
259static void ath_pci_remove(struct pci_dev *pdev)
260{
261 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Jouni Malinenbce048d2009-03-03 19:23:28 +0200262 struct ath_wiphy *aphy = hw->priv;
263 struct ath_softc *sc = aphy->sc;
Pavel Roskinab5132a2010-01-30 21:37:24 -0500264 void __iomem *mem = sc->mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100265
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530266 if (!is_ath9k_unloaded)
267 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
Sujith285f2dd2010-01-08 10:36:07 +0530268 ath9k_deinit_device(sc);
269 free_irq(sc->irq, sc);
270 ieee80211_free_hw(sc->hw);
Pavel Roskinab5132a2010-01-30 21:37:24 -0500271
272 pci_iounmap(pdev, mem);
273 pci_disable_device(pdev);
274 pci_release_region(pdev, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100275}
276
277#ifdef CONFIG_PM
278
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200279static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100280{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200281 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100282 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Jouni Malinenbce048d2009-03-03 19:23:28 +0200283 struct ath_wiphy *aphy = hw->priv;
284 struct ath_softc *sc = aphy->sc;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100285
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530286 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100287
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100288 return 0;
289}
290
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200291static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100292{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200293 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100294 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Jouni Malinenbce048d2009-03-03 19:23:28 +0200295 struct ath_wiphy *aphy = hw->priv;
296 struct ath_softc *sc = aphy->sc;
Jouni Malinenf0214842009-06-16 11:59:23 +0300297 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530298
Jouni Malinenf0214842009-06-16 11:59:23 +0300299 /*
300 * Suspend/Resume resets the PCI configuration space, so we have to
301 * re-disable the RETRY_TIMEOUT register (0x41) to keep
302 * PCI Tx retries from interfering with C3 CPU state
303 */
304 pci_read_config_dword(pdev, 0x40, &val);
305 if ((val & 0x0000ff00) != 0)
306 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100307
308 /* Enable LED */
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530309 ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100310 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530311 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100312
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530313 /*
314 * Reset key cache to sane defaults (all entries cleared) instead of
315 * semi-random values after suspend/resume.
316 */
317 ath9k_ps_wakeup(sc);
318 ath9k_init_crypto(sc);
319 ath9k_ps_restore(sc);
320
Luis R. Rodrigueza08e7ad2010-12-07 15:13:20 -0800321 sc->ps_idle = true;
322 ath_radio_disable(sc, hw);
323
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100324 return 0;
325}
326
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200327static const struct dev_pm_ops ath9k_pm_ops = {
328 .suspend = ath_pci_suspend,
329 .resume = ath_pci_resume,
330 .freeze = ath_pci_suspend,
331 .thaw = ath_pci_resume,
332 .poweroff = ath_pci_suspend,
333 .restore = ath_pci_resume,
334};
335
336#define ATH9K_PM_OPS (&ath9k_pm_ops)
337
338#else /* !CONFIG_PM */
339
340#define ATH9K_PM_OPS NULL
341
342#endif /* !CONFIG_PM */
343
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100344
345MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
346
347static struct pci_driver ath_pci_driver = {
348 .name = "ath9k",
349 .id_table = ath_pci_id_table,
350 .probe = ath_pci_probe,
351 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200352 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100353};
354
Sujithdb0f41f2009-02-20 15:13:26 +0530355int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100356{
357 return pci_register_driver(&ath_pci_driver);
358}
359
360void ath_pci_exit(void)
361{
362 pci_unregister_driver(&ath_pci_driver);
363}