blob: 260d77d5cc21069e9add34f5ac97d117e4fd71f8 [file] [log] [blame]
Sascha Hauer34f6e152008-09-02 17:16:59 +02001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Sascha Hauer, kernel@pengutronix.de
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
17 * MA 02110-1301, USA.
18 */
19
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/mtd/mtd.h>
25#include <linux/mtd/nand.h>
26#include <linux/mtd/partitions.h>
27#include <linux/interrupt.h>
28#include <linux/device.h>
29#include <linux/platform_device.h>
30#include <linux/clk.h>
31#include <linux/err.h>
32#include <linux/io.h>
Sascha Hauer63f14742010-10-18 10:16:26 +020033#include <linux/irq.h>
34#include <linux/completion.h>
Sachin Kamatd367e372013-10-18 16:16:35 +053035#include <linux/of.h>
Uwe Kleine-König64363562012-04-23 11:23:41 +020036#include <linux/of_device.h>
37#include <linux/of_mtd.h>
Sascha Hauer34f6e152008-09-02 17:16:59 +020038
39#include <asm/mach/flash.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020040#include <linux/platform_data/mtd-mxc_nand.h>
Sascha Hauer34f6e152008-09-02 17:16:59 +020041
42#define DRIVER_NAME "mxc_nand"
43
44/* Addresses for NFC registers */
Sascha Hauer1bc99182010-08-06 15:53:08 +020045#define NFC_V1_V2_BUF_SIZE (host->regs + 0x00)
46#define NFC_V1_V2_BUF_ADDR (host->regs + 0x04)
47#define NFC_V1_V2_FLASH_ADDR (host->regs + 0x06)
48#define NFC_V1_V2_FLASH_CMD (host->regs + 0x08)
49#define NFC_V1_V2_CONFIG (host->regs + 0x0a)
50#define NFC_V1_V2_ECC_STATUS_RESULT (host->regs + 0x0c)
51#define NFC_V1_V2_RSLTMAIN_AREA (host->regs + 0x0e)
52#define NFC_V1_V2_RSLTSPARE_AREA (host->regs + 0x10)
53#define NFC_V1_V2_WRPROT (host->regs + 0x12)
54#define NFC_V1_UNLOCKSTART_BLKADDR (host->regs + 0x14)
55#define NFC_V1_UNLOCKEND_BLKADDR (host->regs + 0x16)
Baruch Siachd178e3e2011-03-14 09:01:56 +020056#define NFC_V21_UNLOCKSTART_BLKADDR0 (host->regs + 0x20)
57#define NFC_V21_UNLOCKSTART_BLKADDR1 (host->regs + 0x24)
58#define NFC_V21_UNLOCKSTART_BLKADDR2 (host->regs + 0x28)
59#define NFC_V21_UNLOCKSTART_BLKADDR3 (host->regs + 0x2c)
60#define NFC_V21_UNLOCKEND_BLKADDR0 (host->regs + 0x22)
61#define NFC_V21_UNLOCKEND_BLKADDR1 (host->regs + 0x26)
62#define NFC_V21_UNLOCKEND_BLKADDR2 (host->regs + 0x2a)
63#define NFC_V21_UNLOCKEND_BLKADDR3 (host->regs + 0x2e)
Sascha Hauer1bc99182010-08-06 15:53:08 +020064#define NFC_V1_V2_NF_WRPRST (host->regs + 0x18)
65#define NFC_V1_V2_CONFIG1 (host->regs + 0x1a)
66#define NFC_V1_V2_CONFIG2 (host->regs + 0x1c)
Sascha Hauer34f6e152008-09-02 17:16:59 +020067
Sascha Hauer6e85dfd2010-08-06 15:53:10 +020068#define NFC_V2_CONFIG1_ECC_MODE_4 (1 << 0)
Sascha Hauer1bc99182010-08-06 15:53:08 +020069#define NFC_V1_V2_CONFIG1_SP_EN (1 << 2)
70#define NFC_V1_V2_CONFIG1_ECC_EN (1 << 3)
71#define NFC_V1_V2_CONFIG1_INT_MSK (1 << 4)
72#define NFC_V1_V2_CONFIG1_BIG (1 << 5)
73#define NFC_V1_V2_CONFIG1_RST (1 << 6)
74#define NFC_V1_V2_CONFIG1_CE (1 << 7)
Sascha Hauerb8db2f52010-08-09 15:04:19 +020075#define NFC_V2_CONFIG1_ONE_CYCLE (1 << 8)
76#define NFC_V2_CONFIG1_PPB(x) (((x) & 0x3) << 9)
77#define NFC_V2_CONFIG1_FP_INT (1 << 11)
Sascha Hauer34f6e152008-09-02 17:16:59 +020078
Sascha Hauer1bc99182010-08-06 15:53:08 +020079#define NFC_V1_V2_CONFIG2_INT (1 << 15)
Sascha Hauer34f6e152008-09-02 17:16:59 +020080
Sascha Hauer1bc99182010-08-06 15:53:08 +020081/*
82 * Operation modes for the NFC. Valid for v1, v2 and v3
83 * type controllers.
84 */
85#define NFC_CMD (1 << 0)
86#define NFC_ADDR (1 << 1)
87#define NFC_INPUT (1 << 2)
88#define NFC_OUTPUT (1 << 3)
89#define NFC_ID (1 << 4)
90#define NFC_STATUS (1 << 5)
Sascha Hauer34f6e152008-09-02 17:16:59 +020091
Sascha Hauer71ec5152010-08-06 15:53:11 +020092#define NFC_V3_FLASH_CMD (host->regs_axi + 0x00)
93#define NFC_V3_FLASH_ADDR0 (host->regs_axi + 0x04)
Sascha Hauer34f6e152008-09-02 17:16:59 +020094
Sascha Hauer71ec5152010-08-06 15:53:11 +020095#define NFC_V3_CONFIG1 (host->regs_axi + 0x34)
96#define NFC_V3_CONFIG1_SP_EN (1 << 0)
97#define NFC_V3_CONFIG1_RBA(x) (((x) & 0x7 ) << 4)
Sascha Hauer34f6e152008-09-02 17:16:59 +020098
Sascha Hauer71ec5152010-08-06 15:53:11 +020099#define NFC_V3_ECC_STATUS_RESULT (host->regs_axi + 0x38)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200100
Sascha Hauer71ec5152010-08-06 15:53:11 +0200101#define NFC_V3_LAUNCH (host->regs_axi + 0x40)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200102
Sascha Hauer71ec5152010-08-06 15:53:11 +0200103#define NFC_V3_WRPROT (host->regs_ip + 0x0)
104#define NFC_V3_WRPROT_LOCK_TIGHT (1 << 0)
105#define NFC_V3_WRPROT_LOCK (1 << 1)
106#define NFC_V3_WRPROT_UNLOCK (1 << 2)
107#define NFC_V3_WRPROT_BLS_UNLOCK (2 << 6)
108
109#define NFC_V3_WRPROT_UNLOCK_BLK_ADD0 (host->regs_ip + 0x04)
110
111#define NFC_V3_CONFIG2 (host->regs_ip + 0x24)
112#define NFC_V3_CONFIG2_PS_512 (0 << 0)
113#define NFC_V3_CONFIG2_PS_2048 (1 << 0)
114#define NFC_V3_CONFIG2_PS_4096 (2 << 0)
115#define NFC_V3_CONFIG2_ONE_CYCLE (1 << 2)
116#define NFC_V3_CONFIG2_ECC_EN (1 << 3)
117#define NFC_V3_CONFIG2_2CMD_PHASES (1 << 4)
118#define NFC_V3_CONFIG2_NUM_ADDR_PHASE0 (1 << 5)
119#define NFC_V3_CONFIG2_ECC_MODE_8 (1 << 6)
Sascha Hauer71718a8e2012-06-06 12:33:15 +0200120#define NFC_V3_CONFIG2_PPB(x, shift) (((x) & 0x3) << shift)
Sascha Hauer71ec5152010-08-06 15:53:11 +0200121#define NFC_V3_CONFIG2_NUM_ADDR_PHASE1(x) (((x) & 0x3) << 12)
122#define NFC_V3_CONFIG2_INT_MSK (1 << 15)
123#define NFC_V3_CONFIG2_ST_CMD(x) (((x) & 0xff) << 24)
124#define NFC_V3_CONFIG2_SPAS(x) (((x) & 0xff) << 16)
125
126#define NFC_V3_CONFIG3 (host->regs_ip + 0x28)
127#define NFC_V3_CONFIG3_ADD_OP(x) (((x) & 0x3) << 0)
128#define NFC_V3_CONFIG3_FW8 (1 << 3)
129#define NFC_V3_CONFIG3_SBB(x) (((x) & 0x7) << 8)
130#define NFC_V3_CONFIG3_NUM_OF_DEVICES(x) (((x) & 0x7) << 12)
131#define NFC_V3_CONFIG3_RBB_MODE (1 << 15)
132#define NFC_V3_CONFIG3_NO_SDMA (1 << 20)
133
134#define NFC_V3_IPC (host->regs_ip + 0x2C)
135#define NFC_V3_IPC_CREQ (1 << 0)
136#define NFC_V3_IPC_INT (1 << 31)
137
138#define NFC_V3_DELAY_LINE (host->regs_ip + 0x34)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200139
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200140struct mxc_nand_host;
141
142struct mxc_nand_devtype_data {
143 void (*preset)(struct mtd_info *);
144 void (*send_cmd)(struct mxc_nand_host *, uint16_t, int);
145 void (*send_addr)(struct mxc_nand_host *, uint16_t, int);
146 void (*send_page)(struct mtd_info *, unsigned int);
147 void (*send_read_id)(struct mxc_nand_host *);
148 uint16_t (*get_dev_status)(struct mxc_nand_host *);
149 int (*check_int)(struct mxc_nand_host *);
150 void (*irq_control)(struct mxc_nand_host *, int);
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200151 u32 (*get_ecc_status)(struct mxc_nand_host *);
Uwe Kleine-König6dcdf992012-04-23 11:23:37 +0200152 struct nand_ecclayout *ecclayout_512, *ecclayout_2k, *ecclayout_4k;
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +0200153 void (*select_chip)(struct mtd_info *mtd, int chip);
Uwe Kleine-König69d023b2012-04-23 11:23:39 +0200154 int (*correct_data)(struct mtd_info *mtd, u_char *dat,
155 u_char *read_ecc, u_char *calc_ecc);
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200156
157 /*
158 * On i.MX21 the CONFIG2:INT bit cannot be read if interrupts are masked
159 * (CONFIG1:INT_MSK is set). To handle this the driver uses
160 * enable_irq/disable_irq_nosync instead of CONFIG1:INT_MSK
161 */
162 int irqpending_quirk;
163 int needs_ip;
164
165 size_t regs_offset;
166 size_t spare0_offset;
167 size_t axi_offset;
168
169 int spare_len;
170 int eccbytes;
171 int eccsize;
Sascha Hauer71718a8e2012-06-06 12:33:15 +0200172 int ppb_shift;
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200173};
174
Sascha Hauer34f6e152008-09-02 17:16:59 +0200175struct mxc_nand_host {
176 struct mtd_info mtd;
177 struct nand_chip nand;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200178 struct device *dev;
179
Uwe Kleine-König4b6f05e2012-04-24 10:05:22 +0200180 void __iomem *spare0;
181 void __iomem *main_area0;
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200182
183 void __iomem *base;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200184 void __iomem *regs;
Sascha Hauer71ec5152010-08-06 15:53:11 +0200185 void __iomem *regs_axi;
186 void __iomem *regs_ip;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200187 int status_request;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200188 struct clk *clk;
189 int clk_act;
190 int irq;
Sascha Hauer94f77e52010-08-06 15:53:09 +0200191 int eccsize;
Baruch Siach7e7e4732015-05-13 11:17:37 +0300192 int used_oobsize;
Baruch Siachd178e3e2011-03-14 09:01:56 +0200193 int active_cs;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200194
Sascha Hauer63f14742010-10-18 10:16:26 +0200195 struct completion op_completion;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200196
197 uint8_t *data_buf;
198 unsigned int buf_start;
Sascha Hauer5f973042010-08-06 15:53:06 +0200199
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200200 const struct mxc_nand_devtype_data *devtype_data;
Uwe Kleine-König64363562012-04-23 11:23:41 +0200201 struct mxc_nand_platform_data pdata;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200202};
203
Sascha Hauer34f6e152008-09-02 17:16:59 +0200204/* OOB placement block for use with hardware ecc generation */
Sascha Hauer94671142009-10-05 12:14:21 +0200205static struct nand_ecclayout nandv1_hw_eccoob_smallpage = {
Sascha Hauer34f6e152008-09-02 17:16:59 +0200206 .eccbytes = 5,
207 .eccpos = {6, 7, 8, 9, 10},
Sascha Hauer8c1fd892009-10-21 10:22:01 +0200208 .oobfree = {{0, 5}, {12, 4}, }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200209};
210
Sascha Hauer94671142009-10-05 12:14:21 +0200211static struct nand_ecclayout nandv1_hw_eccoob_largepage = {
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400212 .eccbytes = 20,
213 .eccpos = {6, 7, 8, 9, 10, 22, 23, 24, 25, 26,
214 38, 39, 40, 41, 42, 54, 55, 56, 57, 58},
215 .oobfree = {{2, 4}, {11, 10}, {27, 10}, {43, 10}, {59, 5}, }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200216};
217
Sascha Hauer94671142009-10-05 12:14:21 +0200218/* OOB description for 512 byte pages with 16 byte OOB */
219static struct nand_ecclayout nandv2_hw_eccoob_smallpage = {
220 .eccbytes = 1 * 9,
221 .eccpos = {
222 7, 8, 9, 10, 11, 12, 13, 14, 15
223 },
224 .oobfree = {
225 {.offset = 0, .length = 5}
226 }
227};
228
229/* OOB description for 2048 byte pages with 64 byte OOB */
230static struct nand_ecclayout nandv2_hw_eccoob_largepage = {
231 .eccbytes = 4 * 9,
232 .eccpos = {
233 7, 8, 9, 10, 11, 12, 13, 14, 15,
234 23, 24, 25, 26, 27, 28, 29, 30, 31,
235 39, 40, 41, 42, 43, 44, 45, 46, 47,
236 55, 56, 57, 58, 59, 60, 61, 62, 63
237 },
238 .oobfree = {
239 {.offset = 2, .length = 4},
240 {.offset = 16, .length = 7},
241 {.offset = 32, .length = 7},
242 {.offset = 48, .length = 7}
243 }
244};
245
Baruch Siach2c1c5f12011-03-09 16:12:20 +0200246/* OOB description for 4096 byte pages with 128 byte OOB */
247static struct nand_ecclayout nandv2_hw_eccoob_4k = {
248 .eccbytes = 8 * 9,
249 .eccpos = {
250 7, 8, 9, 10, 11, 12, 13, 14, 15,
251 23, 24, 25, 26, 27, 28, 29, 30, 31,
252 39, 40, 41, 42, 43, 44, 45, 46, 47,
253 55, 56, 57, 58, 59, 60, 61, 62, 63,
254 71, 72, 73, 74, 75, 76, 77, 78, 79,
255 87, 88, 89, 90, 91, 92, 93, 94, 95,
256 103, 104, 105, 106, 107, 108, 109, 110, 111,
257 119, 120, 121, 122, 123, 124, 125, 126, 127,
258 },
259 .oobfree = {
260 {.offset = 2, .length = 4},
261 {.offset = 16, .length = 7},
262 {.offset = 32, .length = 7},
263 {.offset = 48, .length = 7},
264 {.offset = 64, .length = 7},
265 {.offset = 80, .length = 7},
266 {.offset = 96, .length = 7},
267 {.offset = 112, .length = 7},
268 }
269};
270
Jingoo Hanb2ac0372013-08-07 16:18:52 +0900271static const char * const part_probes[] = {
Lothar Waßmann740bb0c2012-12-06 08:42:28 +0100272 "cmdlinepart", "RedBoot", "ofpart", NULL };
Sascha Hauer34f6e152008-09-02 17:16:59 +0200273
Sascha Hauer096bcc22012-05-29 10:16:09 +0200274static void memcpy32_fromio(void *trg, const void __iomem *src, size_t size)
275{
276 int i;
277 u32 *t = trg;
278 const __iomem u32 *s = src;
279
280 for (i = 0; i < (size >> 2); i++)
281 *t++ = __raw_readl(s++);
282}
283
Baruch Siach0d17fc32015-05-13 11:17:38 +0300284static void memcpy16_fromio(void *trg, const void __iomem *src, size_t size)
285{
286 int i;
287 u16 *t = trg;
288 const __iomem u16 *s = src;
289
290 /* We assume that src (IO) is always 32bit aligned */
291 if (PTR_ALIGN(trg, 4) == trg && IS_ALIGNED(size, 4)) {
292 memcpy32_fromio(trg, src, size);
293 return;
294 }
295
296 for (i = 0; i < (size >> 1); i++)
297 *t++ = __raw_readw(s++);
298}
299
Koul, Vinod33a87a12014-10-20 21:36:13 +0530300static inline void memcpy32_toio(void __iomem *trg, const void *src, int size)
Sascha Hauer096bcc22012-05-29 10:16:09 +0200301{
Koul, Vinod33a87a12014-10-20 21:36:13 +0530302 /* __iowrite32_copy use 32bit size values so divide by 4 */
303 __iowrite32_copy(trg, src, size / 4);
Sascha Hauer096bcc22012-05-29 10:16:09 +0200304}
305
Baruch Siach0d17fc32015-05-13 11:17:38 +0300306static void memcpy16_toio(void __iomem *trg, const void *src, int size)
307{
308 int i;
309 __iomem u16 *t = trg;
310 const u16 *s = src;
311
312 /* We assume that trg (IO) is always 32bit aligned */
313 if (PTR_ALIGN(src, 4) == src && IS_ALIGNED(size, 4)) {
314 memcpy32_toio(trg, src, size);
315 return;
316 }
317
318 for (i = 0; i < (size >> 1); i++)
319 __raw_writew(*s++, t++);
320}
321
Sascha Hauer71ec5152010-08-06 15:53:11 +0200322static int check_int_v3(struct mxc_nand_host *host)
323{
324 uint32_t tmp;
325
326 tmp = readl(NFC_V3_IPC);
327 if (!(tmp & NFC_V3_IPC_INT))
328 return 0;
329
330 tmp &= ~NFC_V3_IPC_INT;
331 writel(tmp, NFC_V3_IPC);
332
333 return 1;
334}
335
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200336static int check_int_v1_v2(struct mxc_nand_host *host)
337{
338 uint32_t tmp;
339
Sascha Hauer1bc99182010-08-06 15:53:08 +0200340 tmp = readw(NFC_V1_V2_CONFIG2);
341 if (!(tmp & NFC_V1_V2_CONFIG2_INT))
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200342 return 0;
343
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200344 if (!host->devtype_data->irqpending_quirk)
Sascha Hauer63f14742010-10-18 10:16:26 +0200345 writew(tmp & ~NFC_V1_V2_CONFIG2_INT, NFC_V1_V2_CONFIG2);
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200346
347 return 1;
348}
349
Sascha Hauer63f14742010-10-18 10:16:26 +0200350static void irq_control_v1_v2(struct mxc_nand_host *host, int activate)
351{
352 uint16_t tmp;
353
354 tmp = readw(NFC_V1_V2_CONFIG1);
355
356 if (activate)
357 tmp &= ~NFC_V1_V2_CONFIG1_INT_MSK;
358 else
359 tmp |= NFC_V1_V2_CONFIG1_INT_MSK;
360
361 writew(tmp, NFC_V1_V2_CONFIG1);
362}
363
364static void irq_control_v3(struct mxc_nand_host *host, int activate)
365{
366 uint32_t tmp;
367
368 tmp = readl(NFC_V3_CONFIG2);
369
370 if (activate)
371 tmp &= ~NFC_V3_CONFIG2_INT_MSK;
372 else
373 tmp |= NFC_V3_CONFIG2_INT_MSK;
374
375 writel(tmp, NFC_V3_CONFIG2);
376}
377
Uwe Kleine-König85569582012-04-23 11:23:34 +0200378static void irq_control(struct mxc_nand_host *host, int activate)
379{
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200380 if (host->devtype_data->irqpending_quirk) {
Uwe Kleine-König85569582012-04-23 11:23:34 +0200381 if (activate)
382 enable_irq(host->irq);
383 else
384 disable_irq_nosync(host->irq);
385 } else {
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200386 host->devtype_data->irq_control(host, activate);
Uwe Kleine-König85569582012-04-23 11:23:34 +0200387 }
388}
389
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200390static u32 get_ecc_status_v1(struct mxc_nand_host *host)
391{
392 return readw(NFC_V1_V2_ECC_STATUS_RESULT);
393}
394
395static u32 get_ecc_status_v2(struct mxc_nand_host *host)
396{
397 return readl(NFC_V1_V2_ECC_STATUS_RESULT);
398}
399
400static u32 get_ecc_status_v3(struct mxc_nand_host *host)
401{
402 return readl(NFC_V3_ECC_STATUS_RESULT);
403}
404
Uwe Kleine-König85569582012-04-23 11:23:34 +0200405static irqreturn_t mxc_nfc_irq(int irq, void *dev_id)
406{
407 struct mxc_nand_host *host = dev_id;
408
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200409 if (!host->devtype_data->check_int(host))
Uwe Kleine-König85569582012-04-23 11:23:34 +0200410 return IRQ_NONE;
411
412 irq_control(host, 0);
413
414 complete(&host->op_completion);
415
416 return IRQ_HANDLED;
417}
418
Sascha Hauer34f6e152008-09-02 17:16:59 +0200419/* This function polls the NANDFC to wait for the basic operation to
420 * complete by checking the INT bit of config2 register.
421 */
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100422static int wait_op_done(struct mxc_nand_host *host, int useirq)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200423{
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100424 int ret = 0;
425
426 /*
427 * If operation is already complete, don't bother to setup an irq or a
428 * loop.
429 */
430 if (host->devtype_data->check_int(host))
431 return 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200432
433 if (useirq) {
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100434 unsigned long timeout;
435
436 reinit_completion(&host->op_completion);
437
438 irq_control(host, 1);
439
440 timeout = wait_for_completion_timeout(&host->op_completion, HZ);
441 if (!timeout && !host->devtype_data->check_int(host)) {
442 dev_dbg(host->dev, "timeout waiting for irq\n");
443 ret = -ETIMEDOUT;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200444 }
445 } else {
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100446 int max_retries = 8000;
447 int done;
448
449 do {
450 udelay(1);
451
452 done = host->devtype_data->check_int(host);
453 if (done)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200454 break;
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200455
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100456 } while (--max_retries);
457
458 if (!done) {
459 dev_dbg(host->dev, "timeout polling for completion\n");
460 ret = -ETIMEDOUT;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200461 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200462 }
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100463
464 WARN_ONCE(ret < 0, "timeout! useirq=%d\n", useirq);
465
466 return ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200467}
468
Sascha Hauer71ec5152010-08-06 15:53:11 +0200469static void send_cmd_v3(struct mxc_nand_host *host, uint16_t cmd, int useirq)
470{
471 /* fill command */
472 writel(cmd, NFC_V3_FLASH_CMD);
473
474 /* send out command */
475 writel(NFC_CMD, NFC_V3_LAUNCH);
476
477 /* Wait for operation to complete */
478 wait_op_done(host, useirq);
479}
480
Sascha Hauer34f6e152008-09-02 17:16:59 +0200481/* This function issues the specified command to the NAND device and
482 * waits for completion. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200483static void send_cmd_v1_v2(struct mxc_nand_host *host, uint16_t cmd, int useirq)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200484{
Brian Norris289c0522011-07-19 10:06:09 -0700485 pr_debug("send_cmd(host, 0x%x, %d)\n", cmd, useirq);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200486
Sascha Hauer1bc99182010-08-06 15:53:08 +0200487 writew(cmd, NFC_V1_V2_FLASH_CMD);
488 writew(NFC_CMD, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200489
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200490 if (host->devtype_data->irqpending_quirk && (cmd == NAND_CMD_RESET)) {
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200491 int max_retries = 100;
492 /* Reset completion is indicated by NFC_CONFIG2 */
493 /* being set to 0 */
494 while (max_retries-- > 0) {
Sascha Hauer1bc99182010-08-06 15:53:08 +0200495 if (readw(NFC_V1_V2_CONFIG2) == 0) {
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200496 break;
497 }
498 udelay(1);
499 }
500 if (max_retries < 0)
Brian Norris0a32a102011-07-19 10:06:10 -0700501 pr_debug("%s: RESET failed\n", __func__);
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200502 } else {
503 /* Wait for operation to complete */
504 wait_op_done(host, useirq);
505 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200506}
507
Sascha Hauer71ec5152010-08-06 15:53:11 +0200508static void send_addr_v3(struct mxc_nand_host *host, uint16_t addr, int islast)
509{
510 /* fill address */
511 writel(addr, NFC_V3_FLASH_ADDR0);
512
513 /* send out address */
514 writel(NFC_ADDR, NFC_V3_LAUNCH);
515
516 wait_op_done(host, 0);
517}
518
Sascha Hauer34f6e152008-09-02 17:16:59 +0200519/* This function sends an address (or partial address) to the
520 * NAND device. The address is used to select the source/destination for
521 * a NAND command. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200522static void send_addr_v1_v2(struct mxc_nand_host *host, uint16_t addr, int islast)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200523{
Brian Norris289c0522011-07-19 10:06:09 -0700524 pr_debug("send_addr(host, 0x%x %d)\n", addr, islast);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200525
Sascha Hauer1bc99182010-08-06 15:53:08 +0200526 writew(addr, NFC_V1_V2_FLASH_ADDR);
527 writew(NFC_ADDR, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200528
529 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200530 wait_op_done(host, islast);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200531}
532
Sascha Hauer71ec5152010-08-06 15:53:11 +0200533static void send_page_v3(struct mtd_info *mtd, unsigned int ops)
534{
535 struct nand_chip *nand_chip = mtd->priv;
536 struct mxc_nand_host *host = nand_chip->priv;
537 uint32_t tmp;
538
539 tmp = readl(NFC_V3_CONFIG1);
540 tmp &= ~(7 << 4);
541 writel(tmp, NFC_V3_CONFIG1);
542
543 /* transfer data from NFC ram to nand */
544 writel(ops, NFC_V3_LAUNCH);
545
546 wait_op_done(host, false);
547}
548
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200549static void send_page_v2(struct mtd_info *mtd, unsigned int ops)
550{
551 struct nand_chip *nand_chip = mtd->priv;
552 struct mxc_nand_host *host = nand_chip->priv;
553
554 /* NANDFC buffer 0 is used for page read/write */
555 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
556
557 writew(ops, NFC_V1_V2_CONFIG2);
558
559 /* Wait for operation to complete */
560 wait_op_done(host, true);
561}
562
563static void send_page_v1(struct mtd_info *mtd, unsigned int ops)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200564{
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200565 struct nand_chip *nand_chip = mtd->priv;
566 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200567 int bufs, i;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200568
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200569 if (mtd->writesize > 512)
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200570 bufs = 4;
571 else
572 bufs = 1;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200573
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200574 for (i = 0; i < bufs; i++) {
575
576 /* NANDFC buffer 0 is used for page read/write */
Baruch Siachd178e3e2011-03-14 09:01:56 +0200577 writew((host->active_cs << 4) | i, NFC_V1_V2_BUF_ADDR);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200578
Sascha Hauer1bc99182010-08-06 15:53:08 +0200579 writew(ops, NFC_V1_V2_CONFIG2);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200580
581 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200582 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200583 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200584}
585
Sascha Hauer71ec5152010-08-06 15:53:11 +0200586static void send_read_id_v3(struct mxc_nand_host *host)
587{
588 /* Read ID into main buffer */
589 writel(NFC_ID, NFC_V3_LAUNCH);
590
591 wait_op_done(host, true);
592
Sascha Hauer096bcc22012-05-29 10:16:09 +0200593 memcpy32_fromio(host->data_buf, host->main_area0, 16);
Sascha Hauer71ec5152010-08-06 15:53:11 +0200594}
595
Sascha Hauer34f6e152008-09-02 17:16:59 +0200596/* Request the NANDFC to perform a read of the NAND device ID. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200597static void send_read_id_v1_v2(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200598{
Sascha Hauer34f6e152008-09-02 17:16:59 +0200599 /* NANDFC buffer 0 is used for device ID output */
Baruch Siachd178e3e2011-03-14 09:01:56 +0200600 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200601
Sascha Hauer1bc99182010-08-06 15:53:08 +0200602 writew(NFC_ID, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200603
604 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200605 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200606
Sascha Hauer096bcc22012-05-29 10:16:09 +0200607 memcpy32_fromio(host->data_buf, host->main_area0, 16);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200608}
609
Sascha Hauer71ec5152010-08-06 15:53:11 +0200610static uint16_t get_dev_status_v3(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200611{
Sascha Hauer71ec5152010-08-06 15:53:11 +0200612 writew(NFC_STATUS, NFC_V3_LAUNCH);
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200613 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200614
Sascha Hauer71ec5152010-08-06 15:53:11 +0200615 return readl(NFC_V3_CONFIG1) >> 16;
616}
617
Sascha Hauer34f6e152008-09-02 17:16:59 +0200618/* This function requests the NANDFC to perform a read of the
619 * NAND device status and returns the current status. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200620static uint16_t get_dev_status_v1_v2(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200621{
Sascha Hauerc29c6072010-08-06 15:53:05 +0200622 void __iomem *main_buf = host->main_area0;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200623 uint32_t store;
624 uint16_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200625
Baruch Siachd178e3e2011-03-14 09:01:56 +0200626 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauerc29c6072010-08-06 15:53:05 +0200627
628 /*
629 * The device status is stored in main_area0. To
630 * prevent corruption of the buffer save the value
631 * and restore it afterwards.
632 */
Sascha Hauer34f6e152008-09-02 17:16:59 +0200633 store = readl(main_buf);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200634
Sascha Hauer1bc99182010-08-06 15:53:08 +0200635 writew(NFC_STATUS, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200636 wait_op_done(host, true);
637
Sascha Hauer34f6e152008-09-02 17:16:59 +0200638 ret = readw(main_buf);
Sascha Hauerc29c6072010-08-06 15:53:05 +0200639
Sascha Hauer34f6e152008-09-02 17:16:59 +0200640 writel(store, main_buf);
641
642 return ret;
643}
644
645/* This functions is used by upper layer to checks if device is ready */
646static int mxc_nand_dev_ready(struct mtd_info *mtd)
647{
648 /*
649 * NFC handles R/B internally. Therefore, this function
650 * always returns status as ready.
651 */
652 return 1;
653}
654
655static void mxc_nand_enable_hwecc(struct mtd_info *mtd, int mode)
656{
657 /*
658 * If HW ECC is enabled, we turn it on during init. There is
659 * no need to enable again here.
660 */
661}
662
Sascha Hauer94f77e52010-08-06 15:53:09 +0200663static int mxc_nand_correct_data_v1(struct mtd_info *mtd, u_char *dat,
Sascha Hauer34f6e152008-09-02 17:16:59 +0200664 u_char *read_ecc, u_char *calc_ecc)
665{
666 struct nand_chip *nand_chip = mtd->priv;
667 struct mxc_nand_host *host = nand_chip->priv;
668
669 /*
670 * 1-Bit errors are automatically corrected in HW. No need for
671 * additional correction. 2-Bit errors cannot be corrected by
672 * HW ECC, so we need to return failure
673 */
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200674 uint16_t ecc_status = get_ecc_status_v1(host);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200675
676 if (((ecc_status & 0x3) == 2) || ((ecc_status >> 2) == 2)) {
Brian Norris289c0522011-07-19 10:06:09 -0700677 pr_debug("MXC_NAND: HWECC uncorrectable 2-bit ECC error\n");
Sascha Hauer34f6e152008-09-02 17:16:59 +0200678 return -1;
679 }
680
681 return 0;
682}
683
Sascha Hauer94f77e52010-08-06 15:53:09 +0200684static int mxc_nand_correct_data_v2_v3(struct mtd_info *mtd, u_char *dat,
685 u_char *read_ecc, u_char *calc_ecc)
686{
687 struct nand_chip *nand_chip = mtd->priv;
688 struct mxc_nand_host *host = nand_chip->priv;
689 u32 ecc_stat, err;
690 int no_subpages = 1;
691 int ret = 0;
692 u8 ecc_bit_mask, err_limit;
693
694 ecc_bit_mask = (host->eccsize == 4) ? 0x7 : 0xf;
695 err_limit = (host->eccsize == 4) ? 0x4 : 0x8;
696
697 no_subpages = mtd->writesize >> 9;
698
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200699 ecc_stat = host->devtype_data->get_ecc_status(host);
Sascha Hauer94f77e52010-08-06 15:53:09 +0200700
701 do {
702 err = ecc_stat & ecc_bit_mask;
703 if (err > err_limit) {
704 printk(KERN_WARNING "UnCorrectable RS-ECC Error\n");
705 return -1;
706 } else {
707 ret += err;
708 }
709 ecc_stat >>= 4;
710 } while (--no_subpages);
711
Sascha Hauer94f77e52010-08-06 15:53:09 +0200712 pr_debug("%d Symbol Correctable RS-ECC Error\n", ret);
713
714 return ret;
715}
716
Sascha Hauer34f6e152008-09-02 17:16:59 +0200717static int mxc_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
718 u_char *ecc_code)
719{
720 return 0;
721}
722
723static u_char mxc_nand_read_byte(struct mtd_info *mtd)
724{
725 struct nand_chip *nand_chip = mtd->priv;
726 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200727 uint8_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200728
729 /* Check for status request */
730 if (host->status_request)
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200731 return host->devtype_data->get_dev_status(host) & 0xFF;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200732
Uwe Kleine-König3f410692015-02-10 19:59:57 +0100733 if (nand_chip->options & NAND_BUSWIDTH_16) {
734 /* only take the lower byte of each word */
735 ret = *(uint16_t *)(host->data_buf + host->buf_start);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200736
Uwe Kleine-König3f410692015-02-10 19:59:57 +0100737 host->buf_start += 2;
738 } else {
739 ret = *(uint8_t *)(host->data_buf + host->buf_start);
740 host->buf_start++;
741 }
742
743 pr_debug("%s: ret=0x%hhx (start=%u)\n", __func__, ret, host->buf_start);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200744 return ret;
745}
746
747static uint16_t mxc_nand_read_word(struct mtd_info *mtd)
748{
749 struct nand_chip *nand_chip = mtd->priv;
750 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200751 uint16_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200752
Sascha Hauerf8f96082009-06-04 17:12:26 +0200753 ret = *(uint16_t *)(host->data_buf + host->buf_start);
754 host->buf_start += 2;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200755
756 return ret;
757}
758
759/* Write data of length len to buffer buf. The data to be
760 * written on NAND Flash is first copied to RAMbuffer. After the Data Input
761 * Operation by the NFC, the data is written to NAND Flash */
762static void mxc_nand_write_buf(struct mtd_info *mtd,
763 const u_char *buf, int len)
764{
765 struct nand_chip *nand_chip = mtd->priv;
766 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200767 u16 col = host->buf_start;
768 int n = mtd->oobsize + mtd->writesize - col;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200769
Sascha Hauerf8f96082009-06-04 17:12:26 +0200770 n = min(n, len);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200771
Sascha Hauerf8f96082009-06-04 17:12:26 +0200772 memcpy(host->data_buf + col, buf, n);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200773
Sascha Hauerf8f96082009-06-04 17:12:26 +0200774 host->buf_start += n;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200775}
776
777/* Read the data buffer from the NAND Flash. To read the data from NAND
778 * Flash first the data output cycle is initiated by the NFC, which copies
779 * the data to RAMbuffer. This data of length len is then copied to buffer buf.
780 */
781static void mxc_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
782{
783 struct nand_chip *nand_chip = mtd->priv;
784 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200785 u16 col = host->buf_start;
786 int n = mtd->oobsize + mtd->writesize - col;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200787
Sascha Hauerf8f96082009-06-04 17:12:26 +0200788 n = min(n, len);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200789
Baruch Siach5d9d9932011-03-02 16:47:55 +0200790 memcpy(buf, host->data_buf + col, n);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200791
Baruch Siach5d9d9932011-03-02 16:47:55 +0200792 host->buf_start += n;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200793}
794
Sascha Hauer34f6e152008-09-02 17:16:59 +0200795/* This function is used by upper layer for select and
796 * deselect of the NAND chip */
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +0200797static void mxc_nand_select_chip_v1_v3(struct mtd_info *mtd, int chip)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200798{
799 struct nand_chip *nand_chip = mtd->priv;
800 struct mxc_nand_host *host = nand_chip->priv;
801
Baruch Siachd178e3e2011-03-14 09:01:56 +0200802 if (chip == -1) {
Sascha Hauer34f6e152008-09-02 17:16:59 +0200803 /* Disable the NFC clock */
804 if (host->clk_act) {
Sascha Hauer97c32132012-03-07 20:56:35 +0100805 clk_disable_unprepare(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200806 host->clk_act = 0;
807 }
Baruch Siachd178e3e2011-03-14 09:01:56 +0200808 return;
809 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200810
Baruch Siachd178e3e2011-03-14 09:01:56 +0200811 if (!host->clk_act) {
812 /* Enable the NFC clock */
Sascha Hauer97c32132012-03-07 20:56:35 +0100813 clk_prepare_enable(host->clk);
Baruch Siachd178e3e2011-03-14 09:01:56 +0200814 host->clk_act = 1;
815 }
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +0200816}
Baruch Siachd178e3e2011-03-14 09:01:56 +0200817
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +0200818static void mxc_nand_select_chip_v2(struct mtd_info *mtd, int chip)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200819{
820 struct nand_chip *nand_chip = mtd->priv;
821 struct mxc_nand_host *host = nand_chip->priv;
822
823 if (chip == -1) {
824 /* Disable the NFC clock */
825 if (host->clk_act) {
Fabio Estevam3d059692012-05-25 20:14:50 -0300826 clk_disable_unprepare(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200827 host->clk_act = 0;
828 }
829 return;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200830 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200831
832 if (!host->clk_act) {
833 /* Enable the NFC clock */
Fabio Estevam3d059692012-05-25 20:14:50 -0300834 clk_prepare_enable(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200835 host->clk_act = 1;
836 }
837
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +0200838 host->active_cs = chip;
839 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200840}
841
Sascha Hauerf8f96082009-06-04 17:12:26 +0200842/*
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300843 * The controller splits a page into data chunks of 512 bytes + partial oob.
844 * There are writesize / 512 such chunks, the size of the partial oob parts is
845 * oobsize / #chunks rounded down to a multiple of 2. The last oob chunk then
846 * contains additionally the byte lost by rounding (if any).
847 * This function handles the needed shuffling between host->data_buf (which
848 * holds a page in natural order, i.e. writesize bytes data + oobsize bytes
849 * spare) and the NFC buffer.
Sascha Hauerf8f96082009-06-04 17:12:26 +0200850 */
851static void copy_spare(struct mtd_info *mtd, bool bfrom)
852{
853 struct nand_chip *this = mtd->priv;
854 struct mxc_nand_host *host = this->priv;
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300855 u16 i, oob_chunk_size;
856 u16 num_chunks = mtd->writesize / 512;
857
Sascha Hauerf8f96082009-06-04 17:12:26 +0200858 u8 *d = host->data_buf + mtd->writesize;
Uwe Kleine-König4b6f05e2012-04-24 10:05:22 +0200859 u8 __iomem *s = host->spare0;
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300860 u16 sparebuf_size = host->devtype_data->spare_len;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200861
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300862 /* size of oob chunk for all but possibly the last one */
Baruch Siach7e7e4732015-05-13 11:17:37 +0300863 oob_chunk_size = (host->used_oobsize / num_chunks) & ~1;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200864
865 if (bfrom) {
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300866 for (i = 0; i < num_chunks - 1; i++)
Baruch Siach0d17fc32015-05-13 11:17:38 +0300867 memcpy16_fromio(d + i * oob_chunk_size,
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300868 s + i * sparebuf_size,
869 oob_chunk_size);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200870
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300871 /* the last chunk */
Baruch Siach0d17fc32015-05-13 11:17:38 +0300872 memcpy16_fromio(d + i * oob_chunk_size,
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300873 s + i * sparebuf_size,
Baruch Siach7e7e4732015-05-13 11:17:37 +0300874 host->used_oobsize - i * oob_chunk_size);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200875 } else {
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300876 for (i = 0; i < num_chunks - 1; i++)
Baruch Siach0d17fc32015-05-13 11:17:38 +0300877 memcpy16_toio(&s[i * sparebuf_size],
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300878 &d[i * oob_chunk_size],
879 oob_chunk_size);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200880
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300881 /* the last chunk */
Baruch Siach0d17fc32015-05-13 11:17:38 +0300882 memcpy16_toio(&s[oob_chunk_size * sparebuf_size],
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300883 &d[i * oob_chunk_size],
Baruch Siach7e7e4732015-05-13 11:17:37 +0300884 host->used_oobsize - i * oob_chunk_size);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200885 }
886}
887
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +0100888/*
889 * MXC NANDFC can only perform full page+spare or spare-only read/write. When
890 * the upper layers perform a read/write buf operation, the saved column address
891 * is used to index into the full page. So usually this function is called with
892 * column == 0 (unless no column cycle is needed indicated by column == -1)
893 */
Sascha Hauera3e65b62009-06-02 11:47:59 +0200894static void mxc_do_addr_cycle(struct mtd_info *mtd, int column, int page_addr)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200895{
896 struct nand_chip *nand_chip = mtd->priv;
897 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200898
899 /* Write out column address, if necessary */
900 if (column != -1) {
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +0100901 host->devtype_data->send_addr(host, column & 0xff,
902 page_addr == -1);
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200903 if (mtd->writesize > 512)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200904 /* another col addr cycle for 2k page */
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +0100905 host->devtype_data->send_addr(host,
906 (column >> 8) & 0xff,
907 false);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200908 }
909
910 /* Write out page address, if necessary */
911 if (page_addr != -1) {
912 /* paddr_0 - p_addr_7 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200913 host->devtype_data->send_addr(host, (page_addr & 0xff), false);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200914
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200915 if (mtd->writesize > 512) {
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400916 if (mtd->size >= 0x10000000) {
917 /* paddr_8 - paddr_15 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200918 host->devtype_data->send_addr(host,
919 (page_addr >> 8) & 0xff,
920 false);
921 host->devtype_data->send_addr(host,
922 (page_addr >> 16) & 0xff,
923 true);
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400924 } else
925 /* paddr_8 - paddr_15 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200926 host->devtype_data->send_addr(host,
927 (page_addr >> 8) & 0xff, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200928 } else {
929 /* One more address cycle for higher density devices */
930 if (mtd->size >= 0x4000000) {
931 /* paddr_8 - paddr_15 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200932 host->devtype_data->send_addr(host,
933 (page_addr >> 8) & 0xff,
934 false);
935 host->devtype_data->send_addr(host,
936 (page_addr >> 16) & 0xff,
937 true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200938 } else
939 /* paddr_8 - paddr_15 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200940 host->devtype_data->send_addr(host,
941 (page_addr >> 8) & 0xff, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200942 }
943 }
Sascha Hauera3e65b62009-06-02 11:47:59 +0200944}
Sascha Hauer34f6e152008-09-02 17:16:59 +0200945
Sascha Hauer6e85dfd2010-08-06 15:53:10 +0200946/*
947 * v2 and v3 type controllers can do 4bit or 8bit ecc depending
948 * on how much oob the nand chip has. For 8bit ecc we need at least
949 * 26 bytes of oob data per 512 byte block.
950 */
951static int get_eccsize(struct mtd_info *mtd)
952{
953 int oobbytes_per_512 = 0;
954
955 oobbytes_per_512 = mtd->oobsize * 512 / mtd->writesize;
956
957 if (oobbytes_per_512 < 26)
958 return 4;
959 else
960 return 8;
961}
962
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200963static void preset_v1(struct mtd_info *mtd)
Ivo Claryssed4840182010-04-08 16:14:44 +0200964{
965 struct nand_chip *nand_chip = mtd->priv;
966 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200967 uint16_t config1 = 0;
Ivo Claryssed4840182010-04-08 16:14:44 +0200968
Uwe Kleine-König1f42adc2015-02-10 19:59:56 +0100969 if (nand_chip->ecc.mode == NAND_ECC_HW && mtd->writesize)
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200970 config1 |= NFC_V1_V2_CONFIG1_ECC_EN;
971
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200972 if (!host->devtype_data->irqpending_quirk)
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200973 config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
Sascha Hauer6e85dfd2010-08-06 15:53:10 +0200974
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200975 host->eccsize = 1;
976
977 writew(config1, NFC_V1_V2_CONFIG1);
978 /* preset operation */
979
980 /* Unlock the internal RAM Buffer */
981 writew(0x2, NFC_V1_V2_CONFIG);
982
983 /* Blocks to be unlocked */
984 writew(0x0, NFC_V1_UNLOCKSTART_BLKADDR);
985 writew(0xffff, NFC_V1_UNLOCKEND_BLKADDR);
986
987 /* Unlock Block Command for given address range */
988 writew(0x4, NFC_V1_V2_WRPROT);
989}
990
991static void preset_v2(struct mtd_info *mtd)
992{
993 struct nand_chip *nand_chip = mtd->priv;
994 struct mxc_nand_host *host = nand_chip->priv;
995 uint16_t config1 = 0;
996
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200997 config1 |= NFC_V2_CONFIG1_FP_INT;
Ivo Claryssed4840182010-04-08 16:14:44 +0200998
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200999 if (!host->devtype_data->irqpending_quirk)
Ivo Claryssed4840182010-04-08 16:14:44 +02001000 config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001001
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001002 if (mtd->writesize) {
Sascha Hauerb8db2f52010-08-09 15:04:19 +02001003 uint16_t pages_per_block = mtd->erasesize / mtd->writesize;
1004
Uwe Kleine-König1f42adc2015-02-10 19:59:56 +01001005 if (nand_chip->ecc.mode == NAND_ECC_HW)
1006 config1 |= NFC_V1_V2_CONFIG1_ECC_EN;
1007
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001008 host->eccsize = get_eccsize(mtd);
1009 if (host->eccsize == 4)
Sascha Hauerb8db2f52010-08-09 15:04:19 +02001010 config1 |= NFC_V2_CONFIG1_ECC_MODE_4;
1011
1012 config1 |= NFC_V2_CONFIG1_PPB(ffs(pages_per_block) - 6);
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001013 } else {
1014 host->eccsize = 1;
1015 }
1016
Sascha Hauerb8db2f52010-08-09 15:04:19 +02001017 writew(config1, NFC_V1_V2_CONFIG1);
Ivo Claryssed4840182010-04-08 16:14:44 +02001018 /* preset operation */
1019
1020 /* Unlock the internal RAM Buffer */
Sascha Hauer1bc99182010-08-06 15:53:08 +02001021 writew(0x2, NFC_V1_V2_CONFIG);
Ivo Claryssed4840182010-04-08 16:14:44 +02001022
1023 /* Blocks to be unlocked */
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001024 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR0);
1025 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR1);
1026 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR2);
1027 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR3);
1028 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR0);
1029 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR1);
1030 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR2);
1031 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR3);
Ivo Claryssed4840182010-04-08 16:14:44 +02001032
1033 /* Unlock Block Command for given address range */
Sascha Hauer1bc99182010-08-06 15:53:08 +02001034 writew(0x4, NFC_V1_V2_WRPROT);
Ivo Claryssed4840182010-04-08 16:14:44 +02001035}
1036
Sascha Hauer71ec5152010-08-06 15:53:11 +02001037static void preset_v3(struct mtd_info *mtd)
1038{
1039 struct nand_chip *chip = mtd->priv;
1040 struct mxc_nand_host *host = chip->priv;
1041 uint32_t config2, config3;
1042 int i, addr_phases;
1043
1044 writel(NFC_V3_CONFIG1_RBA(0), NFC_V3_CONFIG1);
1045 writel(NFC_V3_IPC_CREQ, NFC_V3_IPC);
1046
1047 /* Unlock the internal RAM Buffer */
1048 writel(NFC_V3_WRPROT_BLS_UNLOCK | NFC_V3_WRPROT_UNLOCK,
1049 NFC_V3_WRPROT);
1050
1051 /* Blocks to be unlocked */
1052 for (i = 0; i < NAND_MAX_CHIPS; i++)
1053 writel(0x0 | (0xffff << 16),
1054 NFC_V3_WRPROT_UNLOCK_BLK_ADD0 + (i << 2));
1055
1056 writel(0, NFC_V3_IPC);
1057
1058 config2 = NFC_V3_CONFIG2_ONE_CYCLE |
1059 NFC_V3_CONFIG2_2CMD_PHASES |
1060 NFC_V3_CONFIG2_SPAS(mtd->oobsize >> 1) |
1061 NFC_V3_CONFIG2_ST_CMD(0x70) |
Sascha Hauer63f14742010-10-18 10:16:26 +02001062 NFC_V3_CONFIG2_INT_MSK |
Sascha Hauer71ec5152010-08-06 15:53:11 +02001063 NFC_V3_CONFIG2_NUM_ADDR_PHASE0;
1064
Sascha Hauer71ec5152010-08-06 15:53:11 +02001065 addr_phases = fls(chip->pagemask) >> 3;
1066
1067 if (mtd->writesize == 2048) {
1068 config2 |= NFC_V3_CONFIG2_PS_2048;
1069 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
1070 } else if (mtd->writesize == 4096) {
1071 config2 |= NFC_V3_CONFIG2_PS_4096;
1072 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
1073 } else {
1074 config2 |= NFC_V3_CONFIG2_PS_512;
1075 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases - 1);
1076 }
1077
1078 if (mtd->writesize) {
Uwe Kleine-König1f42adc2015-02-10 19:59:56 +01001079 if (chip->ecc.mode == NAND_ECC_HW)
1080 config2 |= NFC_V3_CONFIG2_ECC_EN;
1081
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001082 config2 |= NFC_V3_CONFIG2_PPB(
1083 ffs(mtd->erasesize / mtd->writesize) - 6,
1084 host->devtype_data->ppb_shift);
Sascha Hauer71ec5152010-08-06 15:53:11 +02001085 host->eccsize = get_eccsize(mtd);
1086 if (host->eccsize == 8)
1087 config2 |= NFC_V3_CONFIG2_ECC_MODE_8;
1088 }
1089
1090 writel(config2, NFC_V3_CONFIG2);
1091
1092 config3 = NFC_V3_CONFIG3_NUM_OF_DEVICES(0) |
1093 NFC_V3_CONFIG3_NO_SDMA |
1094 NFC_V3_CONFIG3_RBB_MODE |
1095 NFC_V3_CONFIG3_SBB(6) | /* Reset default */
1096 NFC_V3_CONFIG3_ADD_OP(0);
1097
1098 if (!(chip->options & NAND_BUSWIDTH_16))
1099 config3 |= NFC_V3_CONFIG3_FW8;
1100
1101 writel(config3, NFC_V3_CONFIG3);
1102
1103 writel(0, NFC_V3_DELAY_LINE);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001104}
1105
Sascha Hauer34f6e152008-09-02 17:16:59 +02001106/* Used by the upper layer to write command to NAND Flash for
1107 * different operations to be carried out on NAND Flash */
1108static void mxc_nand_command(struct mtd_info *mtd, unsigned command,
1109 int column, int page_addr)
1110{
1111 struct nand_chip *nand_chip = mtd->priv;
1112 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001113
Brian Norris289c0522011-07-19 10:06:09 -07001114 pr_debug("mxc_nand_command (cmd = 0x%x, col = 0x%x, page = 0x%x)\n",
Sascha Hauer34f6e152008-09-02 17:16:59 +02001115 command, column, page_addr);
1116
1117 /* Reset command state information */
1118 host->status_request = false;
1119
1120 /* Command pre-processing step */
Sascha Hauer34f6e152008-09-02 17:16:59 +02001121 switch (command) {
Ivo Claryssed4840182010-04-08 16:14:44 +02001122 case NAND_CMD_RESET:
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001123 host->devtype_data->preset(mtd);
1124 host->devtype_data->send_cmd(host, command, false);
Ivo Claryssed4840182010-04-08 16:14:44 +02001125 break;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001126
Sascha Hauer34f6e152008-09-02 17:16:59 +02001127 case NAND_CMD_STATUS:
Sascha Hauerf8f96082009-06-04 17:12:26 +02001128 host->buf_start = 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001129 host->status_request = true;
Sascha Hauer89121a62009-06-04 17:18:01 +02001130
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001131 host->devtype_data->send_cmd(host, command, true);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001132 WARN_ONCE(column != -1 || page_addr != -1,
1133 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1134 command, column, page_addr);
Sascha Hauer89121a62009-06-04 17:18:01 +02001135 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001136 break;
1137
Sascha Hauer34f6e152008-09-02 17:16:59 +02001138 case NAND_CMD_READ0:
Sascha Hauer34f6e152008-09-02 17:16:59 +02001139 case NAND_CMD_READOOB:
Sascha Hauer89121a62009-06-04 17:18:01 +02001140 if (command == NAND_CMD_READ0)
1141 host->buf_start = column;
1142 else
1143 host->buf_start = column + mtd->writesize;
Sascha Hauerf8f96082009-06-04 17:12:26 +02001144
Sascha Hauer5ea32022010-04-27 15:24:01 +02001145 command = NAND_CMD_READ0; /* only READ0 is valid */
Sascha Hauer89121a62009-06-04 17:18:01 +02001146
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001147 host->devtype_data->send_cmd(host, command, false);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001148 WARN_ONCE(column < 0,
1149 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1150 command, column, page_addr);
1151 mxc_do_addr_cycle(mtd, 0, page_addr);
Sascha Hauer89121a62009-06-04 17:18:01 +02001152
Sascha Hauer2d69c7f2009-10-05 11:24:02 +02001153 if (mtd->writesize > 512)
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001154 host->devtype_data->send_cmd(host,
1155 NAND_CMD_READSTART, true);
Sascha Hauerc5d23f12009-06-04 17:25:53 +02001156
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001157 host->devtype_data->send_page(mtd, NFC_OUTPUT);
Sascha Hauer89121a62009-06-04 17:18:01 +02001158
Sascha Hauer096bcc22012-05-29 10:16:09 +02001159 memcpy32_fromio(host->data_buf, host->main_area0,
1160 mtd->writesize);
Sascha Hauer89121a62009-06-04 17:18:01 +02001161 copy_spare(mtd, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001162 break;
1163
Sascha Hauer34f6e152008-09-02 17:16:59 +02001164 case NAND_CMD_SEQIN:
Sascha Hauer5ea32022010-04-27 15:24:01 +02001165 if (column >= mtd->writesize)
1166 /* call ourself to read a page */
1167 mxc_nand_command(mtd, NAND_CMD_READ0, 0, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001168
Sascha Hauer5ea32022010-04-27 15:24:01 +02001169 host->buf_start = column;
Sascha Hauer89121a62009-06-04 17:18:01 +02001170
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001171 host->devtype_data->send_cmd(host, command, false);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001172 WARN_ONCE(column < -1,
1173 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1174 command, column, page_addr);
1175 mxc_do_addr_cycle(mtd, 0, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001176 break;
1177
1178 case NAND_CMD_PAGEPROG:
Sascha Hauer096bcc22012-05-29 10:16:09 +02001179 memcpy32_toio(host->main_area0, host->data_buf, mtd->writesize);
Sascha Hauerf8f96082009-06-04 17:12:26 +02001180 copy_spare(mtd, false);
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001181 host->devtype_data->send_page(mtd, NFC_INPUT);
1182 host->devtype_data->send_cmd(host, command, true);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001183 WARN_ONCE(column != -1 || page_addr != -1,
1184 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1185 command, column, page_addr);
Sascha Hauer89121a62009-06-04 17:18:01 +02001186 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001187 break;
1188
Sascha Hauer34f6e152008-09-02 17:16:59 +02001189 case NAND_CMD_READID:
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001190 host->devtype_data->send_cmd(host, command, true);
Sascha Hauer89121a62009-06-04 17:18:01 +02001191 mxc_do_addr_cycle(mtd, column, page_addr);
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001192 host->devtype_data->send_read_id(host);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001193 host->buf_start = 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001194 break;
1195
Sascha Hauer89121a62009-06-04 17:18:01 +02001196 case NAND_CMD_ERASE1:
Sascha Hauer34f6e152008-09-02 17:16:59 +02001197 case NAND_CMD_ERASE2:
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001198 host->devtype_data->send_cmd(host, command, false);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001199 WARN_ONCE(column != -1,
1200 "Unexpected column value (cmd=%u, col=%d)\n",
1201 command, column);
Sascha Hauer89121a62009-06-04 17:18:01 +02001202 mxc_do_addr_cycle(mtd, column, page_addr);
1203
Sascha Hauer34f6e152008-09-02 17:16:59 +02001204 break;
Uwe Kleine-König3d6e81c2015-02-10 19:59:59 +01001205 case NAND_CMD_PARAM:
1206 host->devtype_data->send_cmd(host, command, false);
1207 mxc_do_addr_cycle(mtd, column, page_addr);
1208 host->devtype_data->send_page(mtd, NFC_OUTPUT);
1209 memcpy32_fromio(host->data_buf, host->main_area0, 512);
1210 host->buf_start = 0;
1211 break;
Uwe Kleine-König98ebb522015-02-10 20:00:00 +01001212 default:
1213 WARN_ONCE(1, "Unimplemented command (cmd=%u)\n",
1214 command);
1215 break;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001216 }
1217}
1218
Sascha Hauerf1372052009-10-21 14:25:27 +02001219/*
1220 * The generic flash bbt decriptors overlap with our ecc
1221 * hardware, so define some i.MX specific ones.
1222 */
1223static uint8_t bbt_pattern[] = { 'B', 'b', 't', '0' };
1224static uint8_t mirror_pattern[] = { '1', 't', 'b', 'B' };
1225
1226static struct nand_bbt_descr bbt_main_descr = {
1227 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1228 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1229 .offs = 0,
1230 .len = 4,
1231 .veroffs = 4,
1232 .maxblocks = 4,
1233 .pattern = bbt_pattern,
1234};
1235
1236static struct nand_bbt_descr bbt_mirror_descr = {
1237 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1238 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1239 .offs = 0,
1240 .len = 4,
1241 .veroffs = 4,
1242 .maxblocks = 4,
1243 .pattern = mirror_pattern,
1244};
1245
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001246/* v1 + irqpending_quirk: i.MX21 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001247static const struct mxc_nand_devtype_data imx21_nand_devtype_data = {
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001248 .preset = preset_v1,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001249 .send_cmd = send_cmd_v1_v2,
1250 .send_addr = send_addr_v1_v2,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001251 .send_page = send_page_v1,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001252 .send_read_id = send_read_id_v1_v2,
1253 .get_dev_status = get_dev_status_v1_v2,
1254 .check_int = check_int_v1_v2,
1255 .irq_control = irq_control_v1_v2,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001256 .get_ecc_status = get_ecc_status_v1,
Uwe Kleine-König6dcdf992012-04-23 11:23:37 +02001257 .ecclayout_512 = &nandv1_hw_eccoob_smallpage,
1258 .ecclayout_2k = &nandv1_hw_eccoob_largepage,
1259 .ecclayout_4k = &nandv1_hw_eccoob_smallpage, /* XXX: needs fix */
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +02001260 .select_chip = mxc_nand_select_chip_v1_v3,
Uwe Kleine-König69d023b2012-04-23 11:23:39 +02001261 .correct_data = mxc_nand_correct_data_v1,
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001262 .irqpending_quirk = 1,
1263 .needs_ip = 0,
1264 .regs_offset = 0xe00,
1265 .spare0_offset = 0x800,
1266 .spare_len = 16,
1267 .eccbytes = 3,
1268 .eccsize = 1,
1269};
1270
1271/* v1 + !irqpending_quirk: i.MX27, i.MX31 */
1272static const struct mxc_nand_devtype_data imx27_nand_devtype_data = {
1273 .preset = preset_v1,
1274 .send_cmd = send_cmd_v1_v2,
1275 .send_addr = send_addr_v1_v2,
1276 .send_page = send_page_v1,
1277 .send_read_id = send_read_id_v1_v2,
1278 .get_dev_status = get_dev_status_v1_v2,
1279 .check_int = check_int_v1_v2,
1280 .irq_control = irq_control_v1_v2,
1281 .get_ecc_status = get_ecc_status_v1,
1282 .ecclayout_512 = &nandv1_hw_eccoob_smallpage,
1283 .ecclayout_2k = &nandv1_hw_eccoob_largepage,
1284 .ecclayout_4k = &nandv1_hw_eccoob_smallpage, /* XXX: needs fix */
1285 .select_chip = mxc_nand_select_chip_v1_v3,
1286 .correct_data = mxc_nand_correct_data_v1,
1287 .irqpending_quirk = 0,
1288 .needs_ip = 0,
1289 .regs_offset = 0xe00,
1290 .spare0_offset = 0x800,
1291 .axi_offset = 0,
1292 .spare_len = 16,
1293 .eccbytes = 3,
1294 .eccsize = 1,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001295};
1296
1297/* v21: i.MX25, i.MX35 */
1298static const struct mxc_nand_devtype_data imx25_nand_devtype_data = {
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001299 .preset = preset_v2,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001300 .send_cmd = send_cmd_v1_v2,
1301 .send_addr = send_addr_v1_v2,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001302 .send_page = send_page_v2,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001303 .send_read_id = send_read_id_v1_v2,
1304 .get_dev_status = get_dev_status_v1_v2,
1305 .check_int = check_int_v1_v2,
1306 .irq_control = irq_control_v1_v2,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001307 .get_ecc_status = get_ecc_status_v2,
Uwe Kleine-König6dcdf992012-04-23 11:23:37 +02001308 .ecclayout_512 = &nandv2_hw_eccoob_smallpage,
1309 .ecclayout_2k = &nandv2_hw_eccoob_largepage,
1310 .ecclayout_4k = &nandv2_hw_eccoob_4k,
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +02001311 .select_chip = mxc_nand_select_chip_v2,
Uwe Kleine-König69d023b2012-04-23 11:23:39 +02001312 .correct_data = mxc_nand_correct_data_v2_v3,
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001313 .irqpending_quirk = 0,
1314 .needs_ip = 0,
1315 .regs_offset = 0x1e00,
1316 .spare0_offset = 0x1000,
1317 .axi_offset = 0,
1318 .spare_len = 64,
1319 .eccbytes = 9,
1320 .eccsize = 0,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001321};
1322
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001323/* v3.2a: i.MX51 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001324static const struct mxc_nand_devtype_data imx51_nand_devtype_data = {
1325 .preset = preset_v3,
1326 .send_cmd = send_cmd_v3,
1327 .send_addr = send_addr_v3,
1328 .send_page = send_page_v3,
1329 .send_read_id = send_read_id_v3,
1330 .get_dev_status = get_dev_status_v3,
1331 .check_int = check_int_v3,
1332 .irq_control = irq_control_v3,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001333 .get_ecc_status = get_ecc_status_v3,
Uwe Kleine-König6dcdf992012-04-23 11:23:37 +02001334 .ecclayout_512 = &nandv2_hw_eccoob_smallpage,
1335 .ecclayout_2k = &nandv2_hw_eccoob_largepage,
1336 .ecclayout_4k = &nandv2_hw_eccoob_smallpage, /* XXX: needs fix */
Uwe Kleine-König5e05a2d62012-04-23 11:23:38 +02001337 .select_chip = mxc_nand_select_chip_v1_v3,
Uwe Kleine-König69d023b2012-04-23 11:23:39 +02001338 .correct_data = mxc_nand_correct_data_v2_v3,
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001339 .irqpending_quirk = 0,
1340 .needs_ip = 1,
1341 .regs_offset = 0,
1342 .spare0_offset = 0x1000,
1343 .axi_offset = 0x1e00,
1344 .spare_len = 64,
1345 .eccbytes = 0,
1346 .eccsize = 0,
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001347 .ppb_shift = 7,
1348};
1349
1350/* v3.2b: i.MX53 */
1351static const struct mxc_nand_devtype_data imx53_nand_devtype_data = {
1352 .preset = preset_v3,
1353 .send_cmd = send_cmd_v3,
1354 .send_addr = send_addr_v3,
1355 .send_page = send_page_v3,
1356 .send_read_id = send_read_id_v3,
1357 .get_dev_status = get_dev_status_v3,
1358 .check_int = check_int_v3,
1359 .irq_control = irq_control_v3,
1360 .get_ecc_status = get_ecc_status_v3,
1361 .ecclayout_512 = &nandv2_hw_eccoob_smallpage,
1362 .ecclayout_2k = &nandv2_hw_eccoob_largepage,
1363 .ecclayout_4k = &nandv2_hw_eccoob_smallpage, /* XXX: needs fix */
1364 .select_chip = mxc_nand_select_chip_v1_v3,
1365 .correct_data = mxc_nand_correct_data_v2_v3,
1366 .irqpending_quirk = 0,
1367 .needs_ip = 1,
1368 .regs_offset = 0,
1369 .spare0_offset = 0x1000,
1370 .axi_offset = 0x1e00,
1371 .spare_len = 64,
1372 .eccbytes = 0,
1373 .eccsize = 0,
1374 .ppb_shift = 8,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001375};
1376
Shawn Guo4d624352012-09-15 13:34:09 +08001377static inline int is_imx21_nfc(struct mxc_nand_host *host)
1378{
1379 return host->devtype_data == &imx21_nand_devtype_data;
1380}
1381
1382static inline int is_imx27_nfc(struct mxc_nand_host *host)
1383{
1384 return host->devtype_data == &imx27_nand_devtype_data;
1385}
1386
1387static inline int is_imx25_nfc(struct mxc_nand_host *host)
1388{
1389 return host->devtype_data == &imx25_nand_devtype_data;
1390}
1391
1392static inline int is_imx51_nfc(struct mxc_nand_host *host)
1393{
1394 return host->devtype_data == &imx51_nand_devtype_data;
1395}
1396
1397static inline int is_imx53_nfc(struct mxc_nand_host *host)
1398{
1399 return host->devtype_data == &imx53_nand_devtype_data;
1400}
1401
Krzysztof Kozlowski8d1e5682015-05-02 00:50:01 +09001402static const struct platform_device_id mxcnd_devtype[] = {
Shawn Guo4d624352012-09-15 13:34:09 +08001403 {
1404 .name = "imx21-nand",
1405 .driver_data = (kernel_ulong_t) &imx21_nand_devtype_data,
1406 }, {
1407 .name = "imx27-nand",
1408 .driver_data = (kernel_ulong_t) &imx27_nand_devtype_data,
1409 }, {
1410 .name = "imx25-nand",
1411 .driver_data = (kernel_ulong_t) &imx25_nand_devtype_data,
1412 }, {
1413 .name = "imx51-nand",
1414 .driver_data = (kernel_ulong_t) &imx51_nand_devtype_data,
1415 }, {
1416 .name = "imx53-nand",
1417 .driver_data = (kernel_ulong_t) &imx53_nand_devtype_data,
1418 }, {
1419 /* sentinel */
1420 }
1421};
1422MODULE_DEVICE_TABLE(platform, mxcnd_devtype);
1423
Uwe Kleine-König64363562012-04-23 11:23:41 +02001424#ifdef CONFIG_OF_MTD
1425static const struct of_device_id mxcnd_dt_ids[] = {
1426 {
1427 .compatible = "fsl,imx21-nand",
1428 .data = &imx21_nand_devtype_data,
1429 }, {
1430 .compatible = "fsl,imx27-nand",
1431 .data = &imx27_nand_devtype_data,
1432 }, {
1433 .compatible = "fsl,imx25-nand",
1434 .data = &imx25_nand_devtype_data,
1435 }, {
1436 .compatible = "fsl,imx51-nand",
1437 .data = &imx51_nand_devtype_data,
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001438 }, {
1439 .compatible = "fsl,imx53-nand",
1440 .data = &imx53_nand_devtype_data,
Uwe Kleine-König64363562012-04-23 11:23:41 +02001441 },
1442 { /* sentinel */ }
1443};
1444
1445static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
1446{
1447 struct device_node *np = host->dev->of_node;
1448 struct mxc_nand_platform_data *pdata = &host->pdata;
1449 const struct of_device_id *of_id =
1450 of_match_device(mxcnd_dt_ids, host->dev);
1451 int buswidth;
1452
1453 if (!np)
1454 return 1;
1455
1456 if (of_get_nand_ecc_mode(np) >= 0)
1457 pdata->hw_ecc = 1;
1458
1459 pdata->flash_bbt = of_get_nand_on_flash_bbt(np);
1460
1461 buswidth = of_get_nand_bus_width(np);
1462 if (buswidth < 0)
1463 return buswidth;
1464
1465 pdata->width = buswidth / 8;
1466
1467 host->devtype_data = of_id->data;
1468
1469 return 0;
1470}
1471#else
1472static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
1473{
1474 return 1;
1475}
1476#endif
1477
Bill Pemberton06f25512012-11-19 13:23:07 -05001478static int mxcnd_probe(struct platform_device *pdev)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001479{
1480 struct nand_chip *this;
1481 struct mtd_info *mtd;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001482 struct mxc_nand_host *host;
1483 struct resource *res;
Dmitry Eremin-Solenikovd4ed8f12011-06-02 18:00:43 +04001484 int err = 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001485
1486 /* Allocate memory for MTD device structure and private data */
Huang Shijiea5900552013-12-21 00:02:27 +08001487 host = devm_kzalloc(&pdev->dev, sizeof(struct mxc_nand_host),
1488 GFP_KERNEL);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001489 if (!host)
1490 return -ENOMEM;
1491
Huang Shijiea5900552013-12-21 00:02:27 +08001492 /* allocate a temporary buffer for the nand_scan_ident() */
1493 host->data_buf = devm_kzalloc(&pdev->dev, PAGE_SIZE, GFP_KERNEL);
1494 if (!host->data_buf)
1495 return -ENOMEM;
Sascha Hauerf8f96082009-06-04 17:12:26 +02001496
Sascha Hauer34f6e152008-09-02 17:16:59 +02001497 host->dev = &pdev->dev;
1498 /* structures must be linked */
1499 this = &host->nand;
1500 mtd = &host->mtd;
1501 mtd->priv = this;
1502 mtd->owner = THIS_MODULE;
David Brownell87f39f02009-03-26 00:42:50 -07001503 mtd->dev.parent = &pdev->dev;
Sascha Hauer1fbff0a2009-10-21 16:06:27 +02001504 mtd->name = DRIVER_NAME;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001505
1506 /* 50 us command delay time */
1507 this->chip_delay = 5;
1508
1509 this->priv = host;
1510 this->dev_ready = mxc_nand_dev_ready;
1511 this->cmdfunc = mxc_nand_command;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001512 this->read_byte = mxc_nand_read_byte;
1513 this->read_word = mxc_nand_read_word;
1514 this->write_buf = mxc_nand_write_buf;
1515 this->read_buf = mxc_nand_read_buf;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001516
Fabio Estevam24b82d32012-09-05 11:52:27 -03001517 host->clk = devm_clk_get(&pdev->dev, NULL);
Sascha Hauere4a09cb2012-06-06 12:33:13 +02001518 if (IS_ERR(host->clk))
1519 return PTR_ERR(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001520
Sascha Hauer71885b62012-06-06 12:33:14 +02001521 err = mxcnd_probe_dt(host);
Shawn Guo4d624352012-09-15 13:34:09 +08001522 if (err > 0) {
Jingoo Han453810b2013-07-30 17:18:33 +09001523 struct mxc_nand_platform_data *pdata =
1524 dev_get_platdata(&pdev->dev);
Shawn Guo4d624352012-09-15 13:34:09 +08001525 if (pdata) {
1526 host->pdata = *pdata;
1527 host->devtype_data = (struct mxc_nand_devtype_data *)
1528 pdev->id_entry->driver_data;
1529 } else {
1530 err = -ENODEV;
1531 }
1532 }
Sascha Hauer71885b62012-06-06 12:33:14 +02001533 if (err < 0)
1534 return err;
1535
1536 if (host->devtype_data->needs_ip) {
1537 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redingb0de7742013-01-21 11:09:12 +01001538 host->regs_ip = devm_ioremap_resource(&pdev->dev, res);
1539 if (IS_ERR(host->regs_ip))
1540 return PTR_ERR(host->regs_ip);
Sascha Hauer71885b62012-06-06 12:33:14 +02001541
1542 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1543 } else {
1544 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1545 }
1546
Thierry Redingb0de7742013-01-21 11:09:12 +01001547 host->base = devm_ioremap_resource(&pdev->dev, res);
1548 if (IS_ERR(host->base))
1549 return PTR_ERR(host->base);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001550
Sascha Hauerc6de7e12009-10-05 11:14:35 +02001551 host->main_area0 = host->base;
Sascha Hauer94671142009-10-05 12:14:21 +02001552
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001553 if (host->devtype_data->regs_offset)
1554 host->regs = host->base + host->devtype_data->regs_offset;
1555 host->spare0 = host->base + host->devtype_data->spare0_offset;
1556 if (host->devtype_data->axi_offset)
1557 host->regs_axi = host->base + host->devtype_data->axi_offset;
1558
1559 this->ecc.bytes = host->devtype_data->eccbytes;
1560 host->eccsize = host->devtype_data->eccsize;
1561
1562 this->select_chip = host->devtype_data->select_chip;
1563 this->ecc.size = 512;
1564 this->ecc.layout = host->devtype_data->ecclayout_512;
1565
Uwe Kleine-König64363562012-04-23 11:23:41 +02001566 if (host->pdata.hw_ecc) {
Sascha Hauer13e1add2009-10-21 10:39:05 +02001567 this->ecc.calculate = mxc_nand_calculate_ecc;
1568 this->ecc.hwctl = mxc_nand_enable_hwecc;
Uwe Kleine-König69d023b2012-04-23 11:23:39 +02001569 this->ecc.correct = host->devtype_data->correct_data;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001570 this->ecc.mode = NAND_ECC_HW;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001571 } else {
1572 this->ecc.mode = NAND_ECC_SOFT;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001573 }
1574
Uwe Kleine-König64363562012-04-23 11:23:41 +02001575 /* NAND bus width determines access functions used by upper layer */
1576 if (host->pdata.width == 2)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001577 this->options |= NAND_BUSWIDTH_16;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001578
Uwe Kleine-König64363562012-04-23 11:23:41 +02001579 if (host->pdata.flash_bbt) {
Sascha Hauerf1372052009-10-21 14:25:27 +02001580 this->bbt_td = &bbt_main_descr;
1581 this->bbt_md = &bbt_mirror_descr;
1582 /* update flash based bbt */
Brian Norrisbb9ebd42011-05-31 16:31:23 -07001583 this->bbt_options |= NAND_BBT_USE_FLASH;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001584 }
1585
Sascha Hauer63f14742010-10-18 10:16:26 +02001586 init_completion(&host->op_completion);
Ivo Claryssed4840182010-04-08 16:14:44 +02001587
1588 host->irq = platform_get_irq(pdev, 0);
Fabio Estevam26fbf482014-02-14 01:09:34 -02001589 if (host->irq < 0)
1590 return host->irq;
Ivo Claryssed4840182010-04-08 16:14:44 +02001591
Sascha Hauer63f14742010-10-18 10:16:26 +02001592 /*
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001593 * Use host->devtype_data->irq_control() here instead of irq_control()
1594 * because we must not disable_irq_nosync without having requested the
1595 * irq.
Sascha Hauer63f14742010-10-18 10:16:26 +02001596 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001597 host->devtype_data->irq_control(host, 0);
Sascha Hauer63f14742010-10-18 10:16:26 +02001598
Sascha Hauere4a09cb2012-06-06 12:33:13 +02001599 err = devm_request_irq(&pdev->dev, host->irq, mxc_nfc_irq,
Michael Opdenackerb1eb2342013-10-13 08:21:32 +02001600 0, DRIVER_NAME, host);
Ivo Claryssed4840182010-04-08 16:14:44 +02001601 if (err)
Sascha Hauere4a09cb2012-06-06 12:33:13 +02001602 return err;
1603
Fabio Estevamdcedf622013-12-02 00:50:02 -02001604 err = clk_prepare_enable(host->clk);
1605 if (err)
1606 return err;
Sascha Hauere4a09cb2012-06-06 12:33:13 +02001607 host->clk_act = 1;
Ivo Claryssed4840182010-04-08 16:14:44 +02001608
Sascha Hauer63f14742010-10-18 10:16:26 +02001609 /*
Uwe Kleine-König85569582012-04-23 11:23:34 +02001610 * Now that we "own" the interrupt make sure the interrupt mask bit is
1611 * cleared on i.MX21. Otherwise we can't read the interrupt status bit
1612 * on this machine.
Sascha Hauer63f14742010-10-18 10:16:26 +02001613 */
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001614 if (host->devtype_data->irqpending_quirk) {
Uwe Kleine-König85569582012-04-23 11:23:34 +02001615 disable_irq_nosync(host->irq);
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001616 host->devtype_data->irq_control(host, 1);
Uwe Kleine-König85569582012-04-23 11:23:34 +02001617 }
Sascha Hauer63f14742010-10-18 10:16:26 +02001618
Vladimir Barinovbd3fd622009-05-25 13:06:17 +04001619 /* first scan to find the device and get the page size */
Shawn Guo4d624352012-09-15 13:34:09 +08001620 if (nand_scan_ident(mtd, is_imx25_nfc(host) ? 4 : 1, NULL)) {
Vladimir Barinovbd3fd622009-05-25 13:06:17 +04001621 err = -ENXIO;
1622 goto escan;
1623 }
Sascha Hauer34f6e152008-09-02 17:16:59 +02001624
Huang Shijiea5900552013-12-21 00:02:27 +08001625 /* allocate the right size buffer now */
1626 devm_kfree(&pdev->dev, (void *)host->data_buf);
1627 host->data_buf = devm_kzalloc(&pdev->dev, mtd->writesize + mtd->oobsize,
1628 GFP_KERNEL);
1629 if (!host->data_buf) {
1630 err = -ENOMEM;
1631 goto escan;
1632 }
1633
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001634 /* Call preset again, with correct writesize this time */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001635 host->devtype_data->preset(mtd);
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001636
Sascha Hauer2d69c7f2009-10-05 11:24:02 +02001637 if (mtd->writesize == 2048)
Uwe Kleine-König6dcdf992012-04-23 11:23:37 +02001638 this->ecc.layout = host->devtype_data->ecclayout_2k;
1639 else if (mtd->writesize == 4096)
1640 this->ecc.layout = host->devtype_data->ecclayout_4k;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001641
Baruch Siach7e7e4732015-05-13 11:17:37 +03001642 /*
1643 * Experimentation shows that i.MX NFC can only handle up to 218 oob
1644 * bytes. Limit used_oobsize to 218 so as to not confuse copy_spare()
1645 * into copying invalid data to/from the spare IO buffer, as this
1646 * might cause ECC data corruption when doing sub-page write to a
1647 * partially written page.
1648 */
1649 host->used_oobsize = min(mtd->oobsize, 218U);
1650
Mike Dunn6a918ba2012-03-11 14:21:11 -07001651 if (this->ecc.mode == NAND_ECC_HW) {
Shawn Guo4d624352012-09-15 13:34:09 +08001652 if (is_imx21_nfc(host) || is_imx27_nfc(host))
Mike Dunn6a918ba2012-03-11 14:21:11 -07001653 this->ecc.strength = 1;
1654 else
1655 this->ecc.strength = (host->eccsize == 4) ? 4 : 8;
1656 }
1657
Sascha Hauer4a43faf2012-05-25 16:22:42 +02001658 /* second phase scan */
1659 if (nand_scan_tail(mtd)) {
1660 err = -ENXIO;
1661 goto escan;
1662 }
1663
Sascha Hauer34f6e152008-09-02 17:16:59 +02001664 /* Register the partitions */
Uwe Kleine-König64363562012-04-23 11:23:41 +02001665 mtd_device_parse_register(mtd, part_probes,
1666 &(struct mtd_part_parser_data){
1667 .of_node = pdev->dev.of_node,
1668 },
1669 host->pdata.parts,
1670 host->pdata.nr_parts);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001671
1672 platform_set_drvdata(pdev, host);
1673
1674 return 0;
1675
1676escan:
Lothar Waßmannc10d8ee2012-12-06 08:42:27 +01001677 if (host->clk_act)
1678 clk_disable_unprepare(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001679
1680 return err;
1681}
1682
Bill Pemberton810b7e02012-11-19 13:26:04 -05001683static int mxcnd_remove(struct platform_device *pdev)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001684{
1685 struct mxc_nand_host *host = platform_get_drvdata(pdev);
1686
Sascha Hauer34f6e152008-09-02 17:16:59 +02001687 nand_release(&host->mtd);
Wei Yongjun8bfd4f72013-12-17 11:35:35 +08001688 if (host->clk_act)
1689 clk_disable_unprepare(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001690
1691 return 0;
1692}
1693
Sascha Hauer34f6e152008-09-02 17:16:59 +02001694static struct platform_driver mxcnd_driver = {
1695 .driver = {
1696 .name = DRIVER_NAME,
Uwe Kleine-König64363562012-04-23 11:23:41 +02001697 .of_match_table = of_match_ptr(mxcnd_dt_ids),
Eric Bénard04dd0d32010-06-17 20:59:04 +02001698 },
Shawn Guo4d624352012-09-15 13:34:09 +08001699 .id_table = mxcnd_devtype,
Fabio Estevamddf16d62012-09-05 11:35:25 -03001700 .probe = mxcnd_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -05001701 .remove = mxcnd_remove,
Sascha Hauer34f6e152008-09-02 17:16:59 +02001702};
Fabio Estevamddf16d62012-09-05 11:35:25 -03001703module_platform_driver(mxcnd_driver);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001704
1705MODULE_AUTHOR("Freescale Semiconductor, Inc.");
1706MODULE_DESCRIPTION("MXC NAND MTD driver");
1707MODULE_LICENSE("GPL");