Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1 | /* |
| 2 | * xHCI host controller driver |
| 3 | * |
| 4 | * Copyright (C) 2008 Intel Corp. |
| 5 | * |
| 6 | * Author: Sarah Sharp |
| 7 | * Some code borrowed from the Linux EHCI driver. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, but |
| 14 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY |
| 15 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
| 16 | * for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software Foundation, |
| 20 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 21 | */ |
| 22 | |
| 23 | /* |
| 24 | * Ring initialization rules: |
| 25 | * 1. Each segment is initialized to zero, except for link TRBs. |
| 26 | * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or |
| 27 | * Consumer Cycle State (CCS), depending on ring function. |
| 28 | * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment. |
| 29 | * |
| 30 | * Ring behavior rules: |
| 31 | * 1. A ring is empty if enqueue == dequeue. This means there will always be at |
| 32 | * least one free TRB in the ring. This is useful if you want to turn that |
| 33 | * into a link TRB and expand the ring. |
| 34 | * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a |
| 35 | * link TRB, then load the pointer with the address in the link TRB. If the |
| 36 | * link TRB had its toggle bit set, you may need to update the ring cycle |
| 37 | * state (see cycle bit rules). You may have to do this multiple times |
| 38 | * until you reach a non-link TRB. |
| 39 | * 3. A ring is full if enqueue++ (for the definition of increment above) |
| 40 | * equals the dequeue pointer. |
| 41 | * |
| 42 | * Cycle bit rules: |
| 43 | * 1. When a consumer increments a dequeue pointer and encounters a toggle bit |
| 44 | * in a link TRB, it must toggle the ring cycle state. |
| 45 | * 2. When a producer increments an enqueue pointer and encounters a toggle bit |
| 46 | * in a link TRB, it must toggle the ring cycle state. |
| 47 | * |
| 48 | * Producer rules: |
| 49 | * 1. Check if ring is full before you enqueue. |
| 50 | * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing. |
| 51 | * Update enqueue pointer between each write (which may update the ring |
| 52 | * cycle state). |
| 53 | * 3. Notify consumer. If SW is producer, it rings the doorbell for command |
| 54 | * and endpoint rings. If HC is the producer for the event ring, |
| 55 | * and it generates an interrupt according to interrupt modulation rules. |
| 56 | * |
| 57 | * Consumer rules: |
| 58 | * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state, |
| 59 | * the TRB is owned by the consumer. |
| 60 | * 2. Update dequeue pointer (which may update the ring cycle state) and |
| 61 | * continue processing TRBs until you reach a TRB which is not owned by you. |
| 62 | * 3. Notify the producer. SW is the consumer for the event ring, and it |
| 63 | * updates event ring dequeue pointer. HC is the consumer for the command and |
| 64 | * endpoint rings; it generates events on the event ring for these. |
| 65 | */ |
| 66 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 67 | #include <linux/scatterlist.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 68 | #include <linux/slab.h> |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 69 | #include "xhci.h" |
Xenia Ragiadakou | 3a7fa5b | 2013-07-31 07:35:27 +0300 | [diff] [blame] | 70 | #include "xhci-trace.h" |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 71 | |
| 72 | /* |
| 73 | * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA |
| 74 | * address of the TRB. |
| 75 | */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 76 | dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 77 | union xhci_trb *trb) |
| 78 | { |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 79 | unsigned long segment_offset; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 80 | |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 81 | if (!seg || !trb || trb < seg->trbs) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 82 | return 0; |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 83 | /* offset in TRBs */ |
| 84 | segment_offset = trb - seg->trbs; |
| 85 | if (segment_offset > TRBS_PER_SEGMENT) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 86 | return 0; |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 87 | return seg->dma + (segment_offset * sizeof(*trb)); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 88 | } |
| 89 | |
| 90 | /* Does this link TRB point to the first segment in a ring, |
| 91 | * or was the previous TRB the last TRB on the last segment in the ERST? |
| 92 | */ |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 93 | static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 94 | struct xhci_segment *seg, union xhci_trb *trb) |
| 95 | { |
| 96 | if (ring == xhci->event_ring) |
| 97 | return (trb == &seg->trbs[TRBS_PER_SEGMENT]) && |
| 98 | (seg->next == xhci->event_ring->first_seg); |
| 99 | else |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 100 | return le32_to_cpu(trb->link.control) & LINK_TOGGLE; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 101 | } |
| 102 | |
| 103 | /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring |
| 104 | * segment? I.e. would the updated event TRB pointer step off the end of the |
| 105 | * event seg? |
| 106 | */ |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 107 | static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 108 | struct xhci_segment *seg, union xhci_trb *trb) |
| 109 | { |
| 110 | if (ring == xhci->event_ring) |
| 111 | return trb == &seg->trbs[TRBS_PER_SEGMENT]; |
| 112 | else |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 113 | return TRB_TYPE_LINK_LE32(trb->link.control); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 114 | } |
| 115 | |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 116 | static int enqueue_is_link_trb(struct xhci_ring *ring) |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 117 | { |
| 118 | struct xhci_link_trb *link = &ring->enqueue->link; |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 119 | return TRB_TYPE_LINK_LE32(link->control); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 120 | } |
| 121 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 122 | /* Updates trb to point to the next TRB in the ring, and updates seg if the next |
| 123 | * TRB is in a new segment. This does not skip over link TRBs, and it does not |
| 124 | * effect the ring dequeue or enqueue pointers. |
| 125 | */ |
| 126 | static void next_trb(struct xhci_hcd *xhci, |
| 127 | struct xhci_ring *ring, |
| 128 | struct xhci_segment **seg, |
| 129 | union xhci_trb **trb) |
| 130 | { |
| 131 | if (last_trb(xhci, ring, *seg, *trb)) { |
| 132 | *seg = (*seg)->next; |
| 133 | *trb = ((*seg)->trbs); |
| 134 | } else { |
John Youn | a1669b2 | 2010-08-09 13:56:11 -0700 | [diff] [blame] | 135 | (*trb)++; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 136 | } |
| 137 | } |
| 138 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 139 | /* |
| 140 | * See Cycle bit rules. SW is the consumer for the event ring only. |
| 141 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. |
| 142 | */ |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 143 | static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 144 | { |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 145 | ring->deq_updates++; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 146 | |
Sarah Sharp | 50d0206 | 2012-07-26 12:03:59 -0700 | [diff] [blame] | 147 | /* |
| 148 | * If this is not event ring, and the dequeue pointer |
| 149 | * is not on a link TRB, there is one more usable TRB |
| 150 | */ |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 151 | if (ring->type != TYPE_EVENT && |
| 152 | !last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) |
| 153 | ring->num_trbs_free++; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 154 | |
Sarah Sharp | 50d0206 | 2012-07-26 12:03:59 -0700 | [diff] [blame] | 155 | do { |
| 156 | /* |
| 157 | * Update the dequeue pointer further if that was a link TRB or |
| 158 | * we're at the end of an event ring segment (which doesn't have |
| 159 | * link TRBS) |
| 160 | */ |
| 161 | if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) { |
| 162 | if (ring->type == TYPE_EVENT && |
| 163 | last_trb_on_last_seg(xhci, ring, |
| 164 | ring->deq_seg, ring->dequeue)) { |
Dan Williams | 4e34181 | 2013-10-07 11:58:34 -0700 | [diff] [blame] | 165 | ring->cycle_state ^= 1; |
Sarah Sharp | 50d0206 | 2012-07-26 12:03:59 -0700 | [diff] [blame] | 166 | } |
| 167 | ring->deq_seg = ring->deq_seg->next; |
| 168 | ring->dequeue = ring->deq_seg->trbs; |
| 169 | } else { |
| 170 | ring->dequeue++; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 171 | } |
Sarah Sharp | 50d0206 | 2012-07-26 12:03:59 -0700 | [diff] [blame] | 172 | } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 173 | } |
| 174 | |
| 175 | /* |
| 176 | * See Cycle bit rules. SW is the consumer for the event ring only. |
| 177 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. |
| 178 | * |
| 179 | * If we've just enqueued a TRB that is in the middle of a TD (meaning the |
| 180 | * chain bit is set), then set the chain bit in all the following link TRBs. |
| 181 | * If we've enqueued the last TRB in a TD, make sure the following link TRBs |
| 182 | * have their chain bit cleared (so that each Link TRB is a separate TD). |
| 183 | * |
| 184 | * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit |
Sarah Sharp | b0567b3 | 2009-08-07 14:04:36 -0700 | [diff] [blame] | 185 | * set, but other sections talk about dealing with the chain bit set. This was |
| 186 | * fixed in the 0.96 specification errata, but we have to assume that all 0.95 |
| 187 | * xHCI hardware can't handle the chain bit being cleared on a link TRB. |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 188 | * |
| 189 | * @more_trbs_coming: Will you enqueue more TRBs before calling |
| 190 | * prepare_transfer()? |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 191 | */ |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 192 | static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 193 | bool more_trbs_coming) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 194 | { |
| 195 | u32 chain; |
| 196 | union xhci_trb *next; |
| 197 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 198 | chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 199 | /* If this is not event ring, there is one less usable TRB */ |
| 200 | if (ring->type != TYPE_EVENT && |
| 201 | !last_trb(xhci, ring, ring->enq_seg, ring->enqueue)) |
| 202 | ring->num_trbs_free--; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 203 | next = ++(ring->enqueue); |
| 204 | |
| 205 | ring->enq_updates++; |
| 206 | /* Update the dequeue pointer further if that was a link TRB or we're at |
| 207 | * the end of an event ring segment (which doesn't have link TRBS) |
| 208 | */ |
| 209 | while (last_trb(xhci, ring, ring->enq_seg, next)) { |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 210 | if (ring->type != TYPE_EVENT) { |
| 211 | /* |
| 212 | * If the caller doesn't plan on enqueueing more |
| 213 | * TDs before ringing the doorbell, then we |
| 214 | * don't want to give the link TRB to the |
| 215 | * hardware just yet. We'll give the link TRB |
| 216 | * back in prepare_ring() just before we enqueue |
| 217 | * the TD at the top of the ring. |
| 218 | */ |
| 219 | if (!chain && !more_trbs_coming) |
| 220 | break; |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 221 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 222 | /* If we're not dealing with 0.95 hardware or |
| 223 | * isoc rings on AMD 0.96 host, |
| 224 | * carry over the chain bit of the previous TRB |
| 225 | * (which may mean the chain bit is cleared). |
| 226 | */ |
| 227 | if (!(ring->type == TYPE_ISOC && |
| 228 | (xhci->quirks & XHCI_AMD_0x96_HOST)) |
Andiry Xu | 7e393a8 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 229 | && !xhci_link_trb_quirk(xhci)) { |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 230 | next->link.control &= |
| 231 | cpu_to_le32(~TRB_CHAIN); |
| 232 | next->link.control |= |
| 233 | cpu_to_le32(chain); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 234 | } |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 235 | /* Give this link TRB to the hardware */ |
| 236 | wmb(); |
| 237 | next->link.control ^= cpu_to_le32(TRB_CYCLE); |
| 238 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 239 | /* Toggle the cycle bit after the last ring segment. */ |
| 240 | if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) { |
| 241 | ring->cycle_state = (ring->cycle_state ? 0 : 1); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 242 | } |
| 243 | } |
| 244 | ring->enq_seg = ring->enq_seg->next; |
| 245 | ring->enqueue = ring->enq_seg->trbs; |
| 246 | next = ring->enqueue; |
| 247 | } |
| 248 | } |
| 249 | |
| 250 | /* |
Andiry Xu | 085deb1 | 2012-03-05 17:49:40 +0800 | [diff] [blame] | 251 | * Check to see if there's room to enqueue num_trbs on the ring and make sure |
| 252 | * enqueue pointer will not advance into dequeue segment. See rules above. |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 253 | */ |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 254 | static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 255 | unsigned int num_trbs) |
| 256 | { |
Andiry Xu | 085deb1 | 2012-03-05 17:49:40 +0800 | [diff] [blame] | 257 | int num_trbs_in_deq_seg; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 258 | |
Andiry Xu | 085deb1 | 2012-03-05 17:49:40 +0800 | [diff] [blame] | 259 | if (ring->num_trbs_free < num_trbs) |
| 260 | return 0; |
| 261 | |
| 262 | if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) { |
| 263 | num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs; |
| 264 | if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg) |
| 265 | return 0; |
| 266 | } |
| 267 | |
| 268 | return 1; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 269 | } |
| 270 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 271 | /* Ring the host controller doorbell after placing a command on the ring */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 272 | void xhci_ring_cmd_db(struct xhci_hcd *xhci) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 273 | { |
Elric Fu | c181bc5 | 2012-06-27 16:30:57 +0800 | [diff] [blame] | 274 | if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) |
| 275 | return; |
| 276 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 277 | xhci_dbg(xhci, "// Ding dong!\n"); |
Xenia Ragiadakou | 204b779 | 2013-11-15 05:34:07 +0200 | [diff] [blame] | 278 | writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 279 | /* Flush PCI posted writes */ |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 280 | readl(&xhci->dba->doorbell[0]); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 281 | } |
| 282 | |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 283 | static int xhci_abort_cmd_ring(struct xhci_hcd *xhci) |
| 284 | { |
| 285 | u64 temp_64; |
| 286 | int ret; |
| 287 | |
| 288 | xhci_dbg(xhci, "Abort command ring\n"); |
| 289 | |
Sarah Sharp | f7b2e40 | 2014-01-30 13:27:49 -0800 | [diff] [blame] | 290 | temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring); |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 291 | xhci->cmd_ring_state = CMD_RING_STATE_ABORTED; |
Sarah Sharp | 477632d | 2014-01-29 14:02:00 -0800 | [diff] [blame] | 292 | xhci_write_64(xhci, temp_64 | CMD_RING_ABORT, |
| 293 | &xhci->op_regs->cmd_ring); |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 294 | |
| 295 | /* Section 4.6.1.2 of xHCI 1.0 spec says software should |
| 296 | * time the completion od all xHCI commands, including |
| 297 | * the Command Abort operation. If software doesn't see |
| 298 | * CRR negated in a timely manner (e.g. longer than 5 |
| 299 | * seconds), then it should assume that the there are |
| 300 | * larger problems with the xHC and assert HCRST. |
| 301 | */ |
Sarah Sharp | 2611bd18 | 2012-10-25 13:27:51 -0700 | [diff] [blame] | 302 | ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring, |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 303 | CMD_RING_RUNNING, 0, 5 * 1000 * 1000); |
| 304 | if (ret < 0) { |
| 305 | xhci_err(xhci, "Stopped the command ring failed, " |
| 306 | "maybe the host is dead\n"); |
| 307 | xhci->xhc_state |= XHCI_STATE_DYING; |
| 308 | xhci_quiesce(xhci); |
| 309 | xhci_halt(xhci); |
| 310 | return -ESHUTDOWN; |
| 311 | } |
| 312 | |
| 313 | return 0; |
| 314 | } |
| 315 | |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 316 | void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 317 | unsigned int slot_id, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 318 | unsigned int ep_index, |
| 319 | unsigned int stream_id) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 320 | { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 321 | __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id]; |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 322 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 323 | unsigned int ep_state = ep->ep_state; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 324 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 325 | /* Don't ring the doorbell for this endpoint if there are pending |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 326 | * cancellations because we don't want to interrupt processing. |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 327 | * We don't want to restart any stream rings if there's a set dequeue |
| 328 | * pointer command pending because the device can choose to start any |
| 329 | * stream once the endpoint is on the HW schedule. |
| 330 | * FIXME - check all the stream rings for pending cancellations. |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 331 | */ |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 332 | if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) || |
| 333 | (ep_state & EP_HALTED)) |
| 334 | return; |
Xenia Ragiadakou | 204b779 | 2013-11-15 05:34:07 +0200 | [diff] [blame] | 335 | writel(DB_VALUE(ep_index, stream_id), db_addr); |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 336 | /* The CPU has better things to do at this point than wait for a |
| 337 | * write-posting flush. It'll get there soon enough. |
| 338 | */ |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 339 | } |
| 340 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 341 | /* Ring the doorbell for any rings with pending URBs */ |
| 342 | static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci, |
| 343 | unsigned int slot_id, |
| 344 | unsigned int ep_index) |
| 345 | { |
| 346 | unsigned int stream_id; |
| 347 | struct xhci_virt_ep *ep; |
| 348 | |
| 349 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 350 | |
| 351 | /* A ring has pending URBs if its TD list is not empty */ |
| 352 | if (!(ep->ep_state & EP_HAS_STREAMS)) { |
Oleksij Rempel | d66eaf9 | 2013-07-21 15:36:19 +0200 | [diff] [blame] | 353 | if (ep->ring && !(list_empty(&ep->ring->td_list))) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 354 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 355 | return; |
| 356 | } |
| 357 | |
| 358 | for (stream_id = 1; stream_id < ep->stream_info->num_streams; |
| 359 | stream_id++) { |
| 360 | struct xhci_stream_info *stream_info = ep->stream_info; |
| 361 | if (!list_empty(&stream_info->stream_rings[stream_id]->td_list)) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 362 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, |
| 363 | stream_id); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 364 | } |
| 365 | } |
| 366 | |
Sarah Sharp | 021bff9 | 2010-07-29 22:12:20 -0700 | [diff] [blame] | 367 | static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci, |
| 368 | unsigned int slot_id, unsigned int ep_index, |
| 369 | unsigned int stream_id) |
| 370 | { |
| 371 | struct xhci_virt_ep *ep; |
| 372 | |
| 373 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 374 | /* Common case: no streams */ |
| 375 | if (!(ep->ep_state & EP_HAS_STREAMS)) |
| 376 | return ep->ring; |
| 377 | |
| 378 | if (stream_id == 0) { |
| 379 | xhci_warn(xhci, |
| 380 | "WARN: Slot ID %u, ep index %u has streams, " |
| 381 | "but URB has no stream ID.\n", |
| 382 | slot_id, ep_index); |
| 383 | return NULL; |
| 384 | } |
| 385 | |
| 386 | if (stream_id < ep->stream_info->num_streams) |
| 387 | return ep->stream_info->stream_rings[stream_id]; |
| 388 | |
| 389 | xhci_warn(xhci, |
| 390 | "WARN: Slot ID %u, ep index %u has " |
| 391 | "stream IDs 1 to %u allocated, " |
| 392 | "but stream ID %u is requested.\n", |
| 393 | slot_id, ep_index, |
| 394 | ep->stream_info->num_streams - 1, |
| 395 | stream_id); |
| 396 | return NULL; |
| 397 | } |
| 398 | |
| 399 | /* Get the right ring for the given URB. |
| 400 | * If the endpoint supports streams, boundary check the URB's stream ID. |
| 401 | * If the endpoint doesn't support streams, return the singular endpoint ring. |
| 402 | */ |
| 403 | static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci, |
| 404 | struct urb *urb) |
| 405 | { |
| 406 | return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id, |
| 407 | xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id); |
| 408 | } |
| 409 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 410 | /* |
| 411 | * Move the xHC's endpoint ring dequeue pointer past cur_td. |
| 412 | * Record the new state of the xHC's endpoint ring dequeue segment, |
| 413 | * dequeue pointer, and new consumer cycle state in state. |
| 414 | * Update our internal representation of the ring's dequeue pointer. |
| 415 | * |
| 416 | * We do this in three jumps: |
| 417 | * - First we update our new ring state to be the same as when the xHC stopped. |
| 418 | * - Then we traverse the ring to find the segment that contains |
| 419 | * the last TRB in the TD. We toggle the xHC's new cycle state when we pass |
| 420 | * any link TRBs with the toggle cycle bit set. |
| 421 | * - Finally we move the dequeue state one TRB further, toggling the cycle bit |
| 422 | * if we've moved it past a link TRB with the toggle cycle bit set. |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 423 | * |
| 424 | * Some of the uses of xhci_generic_trb are grotty, but if they're done |
| 425 | * with correct __le32 accesses they should work fine. Only users of this are |
| 426 | * in here. |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 427 | */ |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 428 | void xhci_find_new_dequeue_state(struct xhci_hcd *xhci, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 429 | unsigned int slot_id, unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 430 | unsigned int stream_id, struct xhci_td *cur_td, |
| 431 | struct xhci_dequeue_state *state) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 432 | { |
| 433 | struct xhci_virt_device *dev = xhci->devs[slot_id]; |
Hans de Goede | c4bedb7 | 2013-10-04 00:29:47 +0200 | [diff] [blame] | 434 | struct xhci_virt_ep *ep = &dev->eps[ep_index]; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 435 | struct xhci_ring *ep_ring; |
Mathias Nyman | 365038d | 2014-08-19 15:17:58 +0300 | [diff] [blame] | 436 | struct xhci_segment *new_seg; |
| 437 | union xhci_trb *new_deq; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 438 | dma_addr_t addr; |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 439 | u64 hw_dequeue; |
Mathias Nyman | 365038d | 2014-08-19 15:17:58 +0300 | [diff] [blame] | 440 | bool cycle_found = false; |
| 441 | bool td_last_trb_found = false; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 442 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 443 | ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id, |
| 444 | ep_index, stream_id); |
| 445 | if (!ep_ring) { |
| 446 | xhci_warn(xhci, "WARN can't find new dequeue state " |
| 447 | "for invalid stream ID %u.\n", |
| 448 | stream_id); |
| 449 | return; |
| 450 | } |
Paul Zimmerman | 68e41c5 | 2011-02-12 14:06:06 -0800 | [diff] [blame] | 451 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 452 | /* Dig out the cycle state saved by the xHC during the stop ep cmd */ |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 453 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 454 | "Finding endpoint context"); |
Hans de Goede | c4bedb7 | 2013-10-04 00:29:47 +0200 | [diff] [blame] | 455 | /* 4.6.9 the css flag is written to the stream context for streams */ |
| 456 | if (ep->ep_state & EP_HAS_STREAMS) { |
| 457 | struct xhci_stream_ctx *ctx = |
| 458 | &ep->stream_info->stream_ctx_array[stream_id]; |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 459 | hw_dequeue = le64_to_cpu(ctx->stream_ring); |
Hans de Goede | c4bedb7 | 2013-10-04 00:29:47 +0200 | [diff] [blame] | 460 | } else { |
| 461 | struct xhci_ep_ctx *ep_ctx |
| 462 | = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 463 | hw_dequeue = le64_to_cpu(ep_ctx->deq); |
Hans de Goede | c4bedb7 | 2013-10-04 00:29:47 +0200 | [diff] [blame] | 464 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 465 | |
Mathias Nyman | 365038d | 2014-08-19 15:17:58 +0300 | [diff] [blame] | 466 | new_seg = ep_ring->deq_seg; |
| 467 | new_deq = ep_ring->dequeue; |
| 468 | state->new_cycle_state = hw_dequeue & 0x1; |
| 469 | |
| 470 | /* |
| 471 | * We want to find the pointer, segment and cycle state of the new trb |
| 472 | * (the one after current TD's last_trb). We know the cycle state at |
| 473 | * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are |
| 474 | * found. |
| 475 | */ |
| 476 | do { |
| 477 | if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq) |
| 478 | == (dma_addr_t)(hw_dequeue & ~0xf)) { |
| 479 | cycle_found = true; |
| 480 | if (td_last_trb_found) |
| 481 | break; |
| 482 | } |
| 483 | if (new_deq == cur_td->last_trb) |
| 484 | td_last_trb_found = true; |
| 485 | |
| 486 | if (cycle_found && |
| 487 | TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) && |
| 488 | new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE)) |
| 489 | state->new_cycle_state ^= 0x1; |
| 490 | |
| 491 | next_trb(xhci, ep_ring, &new_seg, &new_deq); |
| 492 | |
| 493 | /* Search wrapped around, bail out */ |
| 494 | if (new_deq == ep->ring->dequeue) { |
| 495 | xhci_err(xhci, "Error: Failed finding new dequeue state\n"); |
| 496 | state->new_deq_seg = NULL; |
| 497 | state->new_deq_ptr = NULL; |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 498 | return; |
| 499 | } |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 500 | |
Mathias Nyman | 365038d | 2014-08-19 15:17:58 +0300 | [diff] [blame] | 501 | } while (!cycle_found || !td_last_trb_found); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 502 | |
Mathias Nyman | 365038d | 2014-08-19 15:17:58 +0300 | [diff] [blame] | 503 | state->new_deq_seg = new_seg; |
| 504 | state->new_deq_ptr = new_deq; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 505 | |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 506 | /* Don't update the ring cycle state for the producer (us). */ |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 507 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 508 | "Cycle state = 0x%x", state->new_cycle_state); |
Sarah Sharp | 01a1fdb | 2011-02-23 18:12:29 -0800 | [diff] [blame] | 509 | |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 510 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 511 | "New dequeue segment = %p (virtual)", |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 512 | state->new_deq_seg); |
| 513 | addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 514 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 515 | "New dequeue pointer = 0x%llx (DMA)", |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 516 | (unsigned long long) addr); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 517 | } |
| 518 | |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 519 | /* flip_cycle means flip the cycle bit of all but the first and last TRB. |
| 520 | * (The last TRB actually points to the ring enqueue pointer, which is not part |
| 521 | * of this TD.) This is used to remove partially enqueued isoc TDs from a ring. |
| 522 | */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 523 | static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 524 | struct xhci_td *cur_td, bool flip_cycle) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 525 | { |
| 526 | struct xhci_segment *cur_seg; |
| 527 | union xhci_trb *cur_trb; |
| 528 | |
| 529 | for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb; |
| 530 | true; |
| 531 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 532 | if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 533 | /* Unchain any chained Link TRBs, but |
| 534 | * leave the pointers intact. |
| 535 | */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 536 | cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN); |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 537 | /* Flip the cycle bit (link TRBs can't be the first |
| 538 | * or last TRB). |
| 539 | */ |
| 540 | if (flip_cycle) |
| 541 | cur_trb->generic.field[3] ^= |
| 542 | cpu_to_le32(TRB_CYCLE); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 543 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 544 | "Cancel (unchain) link TRB"); |
| 545 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 546 | "Address = %p (0x%llx dma); " |
| 547 | "in seg %p (0x%llx dma)", |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 548 | cur_trb, |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 549 | (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb), |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 550 | cur_seg, |
| 551 | (unsigned long long)cur_seg->dma); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 552 | } else { |
| 553 | cur_trb->generic.field[0] = 0; |
| 554 | cur_trb->generic.field[1] = 0; |
| 555 | cur_trb->generic.field[2] = 0; |
| 556 | /* Preserve only the cycle bit of this TRB */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 557 | cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE); |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 558 | /* Flip the cycle bit except on the first or last TRB */ |
| 559 | if (flip_cycle && cur_trb != cur_td->first_trb && |
| 560 | cur_trb != cur_td->last_trb) |
| 561 | cur_trb->generic.field[3] ^= |
| 562 | cpu_to_le32(TRB_CYCLE); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 563 | cur_trb->generic.field[3] |= cpu_to_le32( |
| 564 | TRB_TYPE(TRB_TR_NOOP)); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 565 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 566 | "TRB to noop at offset 0x%llx", |
Sarah Sharp | 79688ac | 2011-12-19 16:56:04 -0800 | [diff] [blame] | 567 | (unsigned long long) |
| 568 | xhci_trb_virt_to_dma(cur_seg, cur_trb)); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 569 | } |
| 570 | if (cur_trb == cur_td->last_trb) |
| 571 | break; |
| 572 | } |
| 573 | } |
| 574 | |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 575 | static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci, |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 576 | struct xhci_virt_ep *ep) |
| 577 | { |
| 578 | ep->ep_state &= ~EP_HALT_PENDING; |
| 579 | /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the |
| 580 | * timer is running on another CPU, we don't decrement stop_cmds_pending |
| 581 | * (since we didn't successfully stop the watchdog timer). |
| 582 | */ |
| 583 | if (del_timer(&ep->stop_cmd_timer)) |
| 584 | ep->stop_cmds_pending--; |
| 585 | } |
| 586 | |
| 587 | /* Must be called with xhci->lock held in interrupt context */ |
| 588 | static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci, |
Xenia Ragiadakou | 07a37e9 | 2013-09-09 13:29:45 +0300 | [diff] [blame] | 589 | struct xhci_td *cur_td, int status) |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 590 | { |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 591 | struct usb_hcd *hcd; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 592 | struct urb *urb; |
| 593 | struct urb_priv *urb_priv; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 594 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 595 | urb = cur_td->urb; |
| 596 | urb_priv = urb->hcpriv; |
| 597 | urb_priv->td_cnt++; |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 598 | hcd = bus_to_hcd(urb->dev->bus); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 599 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 600 | /* Only giveback urb when this is the last td in urb */ |
| 601 | if (urb_priv->td_cnt == urb_priv->length) { |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 602 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { |
| 603 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; |
| 604 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { |
| 605 | if (xhci->quirks & XHCI_AMD_PLL_FIX) |
| 606 | usb_amd_quirk_pll_enable(); |
| 607 | } |
| 608 | } |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 609 | usb_hcd_unlink_urb_from_ep(hcd, urb); |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 610 | |
| 611 | spin_unlock(&xhci->lock); |
| 612 | usb_hcd_giveback_urb(hcd, urb, status); |
| 613 | xhci_urb_free_priv(xhci, urb_priv); |
| 614 | spin_lock(&xhci->lock); |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 615 | } |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 616 | } |
| 617 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 618 | /* |
| 619 | * When we get a command completion for a Stop Endpoint Command, we need to |
| 620 | * unlink any cancelled TDs from the ring. There are two ways to do that: |
| 621 | * |
| 622 | * 1. If the HW was in the middle of processing the TD that needs to be |
| 623 | * cancelled, then we must move the ring's dequeue pointer past the last TRB |
| 624 | * in the TD with a Set Dequeue Pointer Command. |
| 625 | * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain |
| 626 | * bit cleared) so that the HW will skip over them. |
| 627 | */ |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 628 | static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id, |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 629 | union xhci_trb *trb, struct xhci_event_cmd *event) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 630 | { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 631 | unsigned int ep_index; |
| 632 | struct xhci_ring *ep_ring; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 633 | struct xhci_virt_ep *ep; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 634 | struct list_head *entry; |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 635 | struct xhci_td *cur_td = NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 636 | struct xhci_td *last_unlinked_td; |
| 637 | |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 638 | struct xhci_dequeue_state deq_state; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 639 | |
Xenia Ragiadakou | bc752bd | 2013-09-09 13:29:59 +0300 | [diff] [blame] | 640 | if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) { |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 641 | if (!xhci->devs[slot_id]) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 642 | xhci_warn(xhci, "Stop endpoint command " |
| 643 | "completion for disabled slot %u\n", |
| 644 | slot_id); |
| 645 | return; |
| 646 | } |
| 647 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 648 | memset(&deq_state, 0, sizeof(deq_state)); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 649 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 650 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 651 | |
Sarah Sharp | 678539c | 2009-10-27 10:55:52 -0700 | [diff] [blame] | 652 | if (list_empty(&ep->cancelled_td_list)) { |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 653 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
Sarah Sharp | 0714a57 | 2011-05-24 11:53:29 -0700 | [diff] [blame] | 654 | ep->stopped_td = NULL; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 655 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 656 | return; |
Sarah Sharp | 678539c | 2009-10-27 10:55:52 -0700 | [diff] [blame] | 657 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 658 | |
| 659 | /* Fix up the ep ring first, so HW stops executing cancelled TDs. |
| 660 | * We have the xHCI lock, so nothing can modify this list until we drop |
| 661 | * it. We're also in the event handler, so we can't get re-interrupted |
| 662 | * if another Stop Endpoint command completes |
| 663 | */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 664 | list_for_each(entry, &ep->cancelled_td_list) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 665 | cur_td = list_entry(entry, struct xhci_td, cancelled_td_list); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 666 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 667 | "Removing canceled TD starting at 0x%llx (dma).", |
Sarah Sharp | 79688ac | 2011-12-19 16:56:04 -0800 | [diff] [blame] | 668 | (unsigned long long)xhci_trb_virt_to_dma( |
| 669 | cur_td->start_seg, cur_td->first_trb)); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 670 | ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb); |
| 671 | if (!ep_ring) { |
| 672 | /* This shouldn't happen unless a driver is mucking |
| 673 | * with the stream ID after submission. This will |
| 674 | * leave the TD on the hardware ring, and the hardware |
| 675 | * will try to execute it, and may access a buffer |
| 676 | * that has already been freed. In the best case, the |
| 677 | * hardware will execute it, and the event handler will |
| 678 | * ignore the completion event for that TD, since it was |
| 679 | * removed from the td_list for that endpoint. In |
| 680 | * short, don't muck with the stream ID after |
| 681 | * submission. |
| 682 | */ |
| 683 | xhci_warn(xhci, "WARN Cancelled URB %p " |
| 684 | "has invalid stream ID %u.\n", |
| 685 | cur_td->urb, |
| 686 | cur_td->urb->stream_id); |
| 687 | goto remove_finished_td; |
| 688 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 689 | /* |
| 690 | * If we stopped on the TD we need to cancel, then we have to |
| 691 | * move the xHC endpoint ring dequeue pointer past this TD. |
| 692 | */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 693 | if (cur_td == ep->stopped_td) |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 694 | xhci_find_new_dequeue_state(xhci, slot_id, ep_index, |
| 695 | cur_td->urb->stream_id, |
| 696 | cur_td, &deq_state); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 697 | else |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 698 | td_to_noop(xhci, ep_ring, cur_td, false); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 699 | remove_finished_td: |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 700 | /* |
| 701 | * The event handler won't see a completion for this TD anymore, |
| 702 | * so remove it from the endpoint ring's TD list. Keep it in |
| 703 | * the cancelled TD list for URB completion later. |
| 704 | */ |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 705 | list_del_init(&cur_td->td_list); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 706 | } |
| 707 | last_unlinked_td = cur_td; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 708 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 709 | |
| 710 | /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */ |
| 711 | if (deq_state.new_deq_ptr && deq_state.new_deq_seg) { |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 712 | xhci_queue_new_dequeue_state(xhci, slot_id, ep_index, |
| 713 | ep->stopped_td->urb->stream_id, &deq_state); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 714 | xhci_ring_cmd_db(xhci); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 715 | } else { |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 716 | /* Otherwise ring the doorbell(s) to restart queued transfers */ |
| 717 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 718 | } |
Florian Wolter | 526867c | 2013-08-14 10:33:16 +0200 | [diff] [blame] | 719 | |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 720 | /* Clear stopped_td if endpoint is not halted */ |
| 721 | if (!(ep->ep_state & EP_HALTED)) |
Florian Wolter | 526867c | 2013-08-14 10:33:16 +0200 | [diff] [blame] | 722 | ep->stopped_td = NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 723 | |
| 724 | /* |
| 725 | * Drop the lock and complete the URBs in the cancelled TD list. |
| 726 | * New TDs to be cancelled might be added to the end of the list before |
| 727 | * we can complete all the URBs for the TDs we already unlinked. |
| 728 | * So stop when we've completed the URB for the last TD we unlinked. |
| 729 | */ |
| 730 | do { |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 731 | cur_td = list_entry(ep->cancelled_td_list.next, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 732 | struct xhci_td, cancelled_td_list); |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 733 | list_del_init(&cur_td->cancelled_td_list); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 734 | |
| 735 | /* Clean up the cancelled URB */ |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 736 | /* Doesn't matter what we pass for status, since the core will |
| 737 | * just overwrite it (because the URB has been unlinked). |
| 738 | */ |
Xenia Ragiadakou | 07a37e9 | 2013-09-09 13:29:45 +0300 | [diff] [blame] | 739 | xhci_giveback_urb_in_irq(xhci, cur_td, 0); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 740 | |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 741 | /* Stop processing the cancelled list if the watchdog timer is |
| 742 | * running. |
| 743 | */ |
| 744 | if (xhci->xhc_state & XHCI_STATE_DYING) |
| 745 | return; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 746 | } while (cur_td != last_unlinked_td); |
| 747 | |
| 748 | /* Return to the event handler with xhci->lock re-acquired */ |
| 749 | } |
| 750 | |
Sarah Sharp | 50e8725 | 2014-02-21 09:27:30 -0800 | [diff] [blame] | 751 | static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring) |
| 752 | { |
| 753 | struct xhci_td *cur_td; |
| 754 | |
| 755 | while (!list_empty(&ring->td_list)) { |
| 756 | cur_td = list_first_entry(&ring->td_list, |
| 757 | struct xhci_td, td_list); |
| 758 | list_del_init(&cur_td->td_list); |
| 759 | if (!list_empty(&cur_td->cancelled_td_list)) |
| 760 | list_del_init(&cur_td->cancelled_td_list); |
| 761 | xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN); |
| 762 | } |
| 763 | } |
| 764 | |
| 765 | static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci, |
| 766 | int slot_id, int ep_index) |
| 767 | { |
| 768 | struct xhci_td *cur_td; |
| 769 | struct xhci_virt_ep *ep; |
| 770 | struct xhci_ring *ring; |
| 771 | |
| 772 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
Sarah Sharp | 21d0e51 | 2014-02-21 14:29:02 -0800 | [diff] [blame] | 773 | if ((ep->ep_state & EP_HAS_STREAMS) || |
| 774 | (ep->ep_state & EP_GETTING_NO_STREAMS)) { |
| 775 | int stream_id; |
| 776 | |
| 777 | for (stream_id = 0; stream_id < ep->stream_info->num_streams; |
| 778 | stream_id++) { |
| 779 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 780 | "Killing URBs for slot ID %u, ep index %u, stream %u", |
| 781 | slot_id, ep_index, stream_id + 1); |
| 782 | xhci_kill_ring_urbs(xhci, |
| 783 | ep->stream_info->stream_rings[stream_id]); |
| 784 | } |
| 785 | } else { |
| 786 | ring = ep->ring; |
| 787 | if (!ring) |
| 788 | return; |
| 789 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 790 | "Killing URBs for slot ID %u, ep index %u", |
| 791 | slot_id, ep_index); |
| 792 | xhci_kill_ring_urbs(xhci, ring); |
| 793 | } |
Sarah Sharp | 50e8725 | 2014-02-21 09:27:30 -0800 | [diff] [blame] | 794 | while (!list_empty(&ep->cancelled_td_list)) { |
| 795 | cur_td = list_first_entry(&ep->cancelled_td_list, |
| 796 | struct xhci_td, cancelled_td_list); |
| 797 | list_del_init(&cur_td->cancelled_td_list); |
| 798 | xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN); |
| 799 | } |
| 800 | } |
| 801 | |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 802 | /* Watchdog timer function for when a stop endpoint command fails to complete. |
| 803 | * In this case, we assume the host controller is broken or dying or dead. The |
| 804 | * host may still be completing some other events, so we have to be careful to |
| 805 | * let the event ring handler and the URB dequeueing/enqueueing functions know |
| 806 | * through xhci->state. |
| 807 | * |
| 808 | * The timer may also fire if the host takes a very long time to respond to the |
| 809 | * command, and the stop endpoint command completion handler cannot delete the |
| 810 | * timer before the timer function is called. Another endpoint cancellation may |
| 811 | * sneak in before the timer function can grab the lock, and that may queue |
| 812 | * another stop endpoint command and add the timer back. So we cannot use a |
| 813 | * simple flag to say whether there is a pending stop endpoint command for a |
| 814 | * particular endpoint. |
| 815 | * |
| 816 | * Instead we use a combination of that flag and a counter for the number of |
| 817 | * pending stop endpoint commands. If the timer is the tail end of the last |
| 818 | * stop endpoint command, and the endpoint's command is still pending, we assume |
| 819 | * the host is dying. |
| 820 | */ |
| 821 | void xhci_stop_endpoint_command_watchdog(unsigned long arg) |
| 822 | { |
| 823 | struct xhci_hcd *xhci; |
| 824 | struct xhci_virt_ep *ep; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 825 | int ret, i, j; |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 826 | unsigned long flags; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 827 | |
| 828 | ep = (struct xhci_virt_ep *) arg; |
| 829 | xhci = ep->xhci; |
| 830 | |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 831 | spin_lock_irqsave(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 832 | |
| 833 | ep->stop_cmds_pending--; |
| 834 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 835 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 836 | "Stop EP timer ran, but another timer marked " |
| 837 | "xHCI as DYING, exiting."); |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 838 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 839 | return; |
| 840 | } |
| 841 | if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) { |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 842 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 843 | "Stop EP timer ran, but no command pending, " |
| 844 | "exiting."); |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 845 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 846 | return; |
| 847 | } |
| 848 | |
| 849 | xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n"); |
| 850 | xhci_warn(xhci, "Assuming host is dying, halting host.\n"); |
| 851 | /* Oops, HC is dead or dying or at least not responding to the stop |
| 852 | * endpoint command. |
| 853 | */ |
| 854 | xhci->xhc_state |= XHCI_STATE_DYING; |
| 855 | /* Disable interrupts from the host controller and start halting it */ |
| 856 | xhci_quiesce(xhci); |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 857 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 858 | |
| 859 | ret = xhci_halt(xhci); |
| 860 | |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 861 | spin_lock_irqsave(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 862 | if (ret < 0) { |
| 863 | /* This is bad; the host is not responding to commands and it's |
| 864 | * not allowing itself to be halted. At least interrupts are |
Sarah Sharp | ac04e6f | 2011-03-11 08:47:33 -0800 | [diff] [blame] | 865 | * disabled. If we call usb_hc_died(), it will attempt to |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 866 | * disconnect all device drivers under this host. Those |
| 867 | * disconnect() methods will wait for all URBs to be unlinked, |
| 868 | * so we must complete them. |
| 869 | */ |
| 870 | xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n"); |
| 871 | xhci_warn(xhci, "Completing active URBs anyway.\n"); |
| 872 | /* We could turn all TDs on the rings to no-ops. This won't |
| 873 | * help if the host has cached part of the ring, and is slow if |
| 874 | * we want to preserve the cycle bit. Skip it and hope the host |
| 875 | * doesn't touch the memory. |
| 876 | */ |
| 877 | } |
| 878 | for (i = 0; i < MAX_HC_SLOTS; i++) { |
| 879 | if (!xhci->devs[i]) |
| 880 | continue; |
Sarah Sharp | 50e8725 | 2014-02-21 09:27:30 -0800 | [diff] [blame] | 881 | for (j = 0; j < 31; j++) |
| 882 | xhci_kill_endpoint_urbs(xhci, i, j); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 883 | } |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 884 | spin_unlock_irqrestore(&xhci->lock, flags); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 885 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 886 | "Calling usb_hc_died()"); |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 887 | usb_hc_died(xhci_to_hcd(xhci)->primary_hcd); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 888 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 889 | "xHCI host controller is dead."); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 890 | } |
| 891 | |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 892 | |
| 893 | static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci, |
| 894 | struct xhci_virt_device *dev, |
| 895 | struct xhci_ring *ep_ring, |
| 896 | unsigned int ep_index) |
| 897 | { |
| 898 | union xhci_trb *dequeue_temp; |
| 899 | int num_trbs_free_temp; |
| 900 | bool revert = false; |
| 901 | |
| 902 | num_trbs_free_temp = ep_ring->num_trbs_free; |
| 903 | dequeue_temp = ep_ring->dequeue; |
| 904 | |
Sarah Sharp | 0d9f78a | 2012-06-21 16:28:30 -0700 | [diff] [blame] | 905 | /* If we get two back-to-back stalls, and the first stalled transfer |
| 906 | * ends just before a link TRB, the dequeue pointer will be left on |
| 907 | * the link TRB by the code in the while loop. So we have to update |
| 908 | * the dequeue pointer one segment further, or we'll jump off |
| 909 | * the segment into la-la-land. |
| 910 | */ |
| 911 | if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) { |
| 912 | ep_ring->deq_seg = ep_ring->deq_seg->next; |
| 913 | ep_ring->dequeue = ep_ring->deq_seg->trbs; |
| 914 | } |
| 915 | |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 916 | while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) { |
| 917 | /* We have more usable TRBs */ |
| 918 | ep_ring->num_trbs_free++; |
| 919 | ep_ring->dequeue++; |
| 920 | if (last_trb(xhci, ep_ring, ep_ring->deq_seg, |
| 921 | ep_ring->dequeue)) { |
| 922 | if (ep_ring->dequeue == |
| 923 | dev->eps[ep_index].queued_deq_ptr) |
| 924 | break; |
| 925 | ep_ring->deq_seg = ep_ring->deq_seg->next; |
| 926 | ep_ring->dequeue = ep_ring->deq_seg->trbs; |
| 927 | } |
| 928 | if (ep_ring->dequeue == dequeue_temp) { |
| 929 | revert = true; |
| 930 | break; |
| 931 | } |
| 932 | } |
| 933 | |
| 934 | if (revert) { |
| 935 | xhci_dbg(xhci, "Unable to find new dequeue pointer\n"); |
| 936 | ep_ring->num_trbs_free = num_trbs_free_temp; |
| 937 | } |
| 938 | } |
| 939 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 940 | /* |
| 941 | * When we get a completion for a Set Transfer Ring Dequeue Pointer command, |
| 942 | * we need to clear the set deq pending flag in the endpoint ring state, so that |
| 943 | * the TD queueing code can ring the doorbell again. We also need to ring the |
| 944 | * endpoint doorbell to restart the ring, but only if there aren't more |
| 945 | * cancellations pending. |
| 946 | */ |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 947 | static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id, |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 948 | union xhci_trb *trb, u32 cmd_comp_code) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 949 | { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 950 | unsigned int ep_index; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 951 | unsigned int stream_id; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 952 | struct xhci_ring *ep_ring; |
| 953 | struct xhci_virt_device *dev; |
Hans de Goede | 9aad95e29 | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 954 | struct xhci_virt_ep *ep; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 955 | struct xhci_ep_ctx *ep_ctx; |
| 956 | struct xhci_slot_ctx *slot_ctx; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 957 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 958 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
| 959 | stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2])); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 960 | dev = xhci->devs[slot_id]; |
Hans de Goede | 9aad95e29 | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 961 | ep = &dev->eps[ep_index]; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 962 | |
| 963 | ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id); |
| 964 | if (!ep_ring) { |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 965 | xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n", |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 966 | stream_id); |
| 967 | /* XXX: Harmless??? */ |
Hans de Goede | 0d4976e | 2014-08-20 16:41:55 +0300 | [diff] [blame^] | 968 | goto cleanup; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 969 | } |
| 970 | |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 971 | ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); |
| 972 | slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 973 | |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 974 | if (cmd_comp_code != COMP_SUCCESS) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 975 | unsigned int ep_state; |
| 976 | unsigned int slot_state; |
| 977 | |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 978 | switch (cmd_comp_code) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 979 | case COMP_TRB_ERR: |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 980 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n"); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 981 | break; |
| 982 | case COMP_CTX_STATE: |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 983 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n"); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 984 | ep_state = le32_to_cpu(ep_ctx->ep_info); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 985 | ep_state &= EP_STATE_MASK; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 986 | slot_state = le32_to_cpu(slot_ctx->dev_state); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 987 | slot_state = GET_SLOT_STATE(slot_state); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 988 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 989 | "Slot state = %u, EP state = %u", |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 990 | slot_state, ep_state); |
| 991 | break; |
| 992 | case COMP_EBADSLT: |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 993 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n", |
| 994 | slot_id); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 995 | break; |
| 996 | default: |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 997 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n", |
| 998 | cmd_comp_code); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 999 | break; |
| 1000 | } |
| 1001 | /* OK what do we do now? The endpoint state is hosed, and we |
| 1002 | * should never get to this point if the synchronization between |
| 1003 | * queueing, and endpoint state are correct. This might happen |
| 1004 | * if the device gets disconnected after we've finished |
| 1005 | * cancelling URBs, which might not be an error... |
| 1006 | */ |
| 1007 | } else { |
Hans de Goede | 9aad95e29 | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 1008 | u64 deq; |
| 1009 | /* 4.6.10 deq ptr is written to the stream ctx for streams */ |
| 1010 | if (ep->ep_state & EP_HAS_STREAMS) { |
| 1011 | struct xhci_stream_ctx *ctx = |
| 1012 | &ep->stream_info->stream_ctx_array[stream_id]; |
| 1013 | deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK; |
| 1014 | } else { |
| 1015 | deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK; |
| 1016 | } |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 1017 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
Hans de Goede | 9aad95e29 | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 1018 | "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq); |
| 1019 | if (xhci_trb_virt_to_dma(ep->queued_deq_seg, |
| 1020 | ep->queued_deq_ptr) == deq) { |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1021 | /* Update the ring's dequeue segment and dequeue pointer |
| 1022 | * to reflect the new position. |
| 1023 | */ |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 1024 | update_ring_for_set_deq_completion(xhci, dev, |
| 1025 | ep_ring, ep_index); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1026 | } else { |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 1027 | xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n"); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1028 | xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n", |
Hans de Goede | 9aad95e29 | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 1029 | ep->queued_deq_seg, ep->queued_deq_ptr); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1030 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1031 | } |
| 1032 | |
Hans de Goede | 0d4976e | 2014-08-20 16:41:55 +0300 | [diff] [blame^] | 1033 | cleanup: |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1034 | dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING; |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1035 | dev->eps[ep_index].queued_deq_seg = NULL; |
| 1036 | dev->eps[ep_index].queued_deq_ptr = NULL; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1037 | /* Restart any rings with pending URBs */ |
| 1038 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1039 | } |
| 1040 | |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1041 | static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id, |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1042 | union xhci_trb *trb, u32 cmd_comp_code) |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1043 | { |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1044 | unsigned int ep_index; |
| 1045 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1046 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1047 | /* This command will only fail if the endpoint wasn't halted, |
| 1048 | * but we don't care. |
| 1049 | */ |
Xenia Ragiadakou | a025432 | 2013-08-06 07:52:46 +0300 | [diff] [blame] | 1050 | xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep, |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1051 | "Ignoring reset ep completion code of %u", cmd_comp_code); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1052 | |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1053 | /* HW with the reset endpoint quirk needs to have a configure endpoint |
| 1054 | * command complete before the endpoint can be used. Queue that here |
| 1055 | * because the HW can't handle two commands being queued in a row. |
| 1056 | */ |
| 1057 | if (xhci->quirks & XHCI_RESET_EP_QUIRK) { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1058 | struct xhci_command *command; |
| 1059 | command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); |
Hans de Goede | a0ee619 | 2014-07-25 22:01:21 +0200 | [diff] [blame] | 1060 | if (!command) { |
| 1061 | xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n"); |
| 1062 | return; |
| 1063 | } |
Xenia Ragiadakou | 4bdfe4c | 2013-08-06 07:52:45 +0300 | [diff] [blame] | 1064 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 1065 | "Queueing configure endpoint command"); |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1066 | xhci_queue_configure_endpoint(xhci, command, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 1067 | xhci->devs[slot_id]->in_ctx->dma, slot_id, |
| 1068 | false); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1069 | xhci_ring_cmd_db(xhci); |
| 1070 | } else { |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1071 | /* Clear our internal halted state and restart the ring(s) */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1072 | xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1073 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1074 | } |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1075 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1076 | |
Xenia Ragiadakou | b244b43 | 2013-09-09 13:29:47 +0300 | [diff] [blame] | 1077 | static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id, |
| 1078 | u32 cmd_comp_code) |
| 1079 | { |
| 1080 | if (cmd_comp_code == COMP_SUCCESS) |
| 1081 | xhci->slot_id = slot_id; |
| 1082 | else |
| 1083 | xhci->slot_id = 0; |
Xenia Ragiadakou | b244b43 | 2013-09-09 13:29:47 +0300 | [diff] [blame] | 1084 | } |
| 1085 | |
Xenia Ragiadakou | 6c02dd1 | 2013-09-09 13:29:48 +0300 | [diff] [blame] | 1086 | static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id) |
| 1087 | { |
| 1088 | struct xhci_virt_device *virt_dev; |
| 1089 | |
| 1090 | virt_dev = xhci->devs[slot_id]; |
| 1091 | if (!virt_dev) |
| 1092 | return; |
| 1093 | if (xhci->quirks & XHCI_EP_LIMIT_QUIRK) |
| 1094 | /* Delete default control endpoint resources */ |
| 1095 | xhci_free_device_endpoint_resources(xhci, virt_dev, true); |
| 1096 | xhci_free_virt_device(xhci, slot_id); |
| 1097 | } |
| 1098 | |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1099 | static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id, |
| 1100 | struct xhci_event_cmd *event, u32 cmd_comp_code) |
| 1101 | { |
| 1102 | struct xhci_virt_device *virt_dev; |
| 1103 | struct xhci_input_control_ctx *ctrl_ctx; |
| 1104 | unsigned int ep_index; |
| 1105 | unsigned int ep_state; |
| 1106 | u32 add_flags, drop_flags; |
| 1107 | |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1108 | /* |
| 1109 | * Configure endpoint commands can come from the USB core |
| 1110 | * configuration or alt setting changes, or because the HW |
| 1111 | * needed an extra configure endpoint command after a reset |
| 1112 | * endpoint command or streams were being configured. |
| 1113 | * If the command was for a halted endpoint, the xHCI driver |
| 1114 | * is not waiting on the configure endpoint command. |
| 1115 | */ |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1116 | virt_dev = xhci->devs[slot_id]; |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1117 | ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx); |
| 1118 | if (!ctrl_ctx) { |
| 1119 | xhci_warn(xhci, "Could not get input context, bad type.\n"); |
| 1120 | return; |
| 1121 | } |
| 1122 | |
| 1123 | add_flags = le32_to_cpu(ctrl_ctx->add_flags); |
| 1124 | drop_flags = le32_to_cpu(ctrl_ctx->drop_flags); |
| 1125 | /* Input ctx add_flags are the endpoint index plus one */ |
| 1126 | ep_index = xhci_last_valid_endpoint(add_flags) - 1; |
| 1127 | |
| 1128 | /* A usb_set_interface() call directly after clearing a halted |
| 1129 | * condition may race on this quirky hardware. Not worth |
| 1130 | * worrying about, since this is prototype hardware. Not sure |
| 1131 | * if this will work for streams, but streams support was |
| 1132 | * untested on this prototype. |
| 1133 | */ |
| 1134 | if (xhci->quirks & XHCI_RESET_EP_QUIRK && |
| 1135 | ep_index != (unsigned int) -1 && |
| 1136 | add_flags - SLOT_FLAG == drop_flags) { |
| 1137 | ep_state = virt_dev->eps[ep_index].ep_state; |
| 1138 | if (!(ep_state & EP_HALTED)) |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1139 | return; |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1140 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 1141 | "Completed config ep cmd - " |
| 1142 | "last ep index = %d, state = %d", |
| 1143 | ep_index, ep_state); |
| 1144 | /* Clear internal halted state and restart ring(s) */ |
| 1145 | virt_dev->eps[ep_index].ep_state &= ~EP_HALTED; |
| 1146 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
| 1147 | return; |
| 1148 | } |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1149 | return; |
| 1150 | } |
| 1151 | |
Xenia Ragiadakou | f681321 | 2013-09-09 13:29:51 +0300 | [diff] [blame] | 1152 | static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id, |
| 1153 | struct xhci_event_cmd *event) |
| 1154 | { |
Xenia Ragiadakou | f681321 | 2013-09-09 13:29:51 +0300 | [diff] [blame] | 1155 | xhci_dbg(xhci, "Completed reset device command.\n"); |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1156 | if (!xhci->devs[slot_id]) |
Xenia Ragiadakou | f681321 | 2013-09-09 13:29:51 +0300 | [diff] [blame] | 1157 | xhci_warn(xhci, "Reset device command completion " |
| 1158 | "for disabled slot %u\n", slot_id); |
| 1159 | } |
| 1160 | |
Xenia Ragiadakou | 2c07082 | 2013-09-09 13:29:52 +0300 | [diff] [blame] | 1161 | static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci, |
| 1162 | struct xhci_event_cmd *event) |
| 1163 | { |
| 1164 | if (!(xhci->quirks & XHCI_NEC_HOST)) { |
| 1165 | xhci->error_bitmask |= 1 << 6; |
| 1166 | return; |
| 1167 | } |
| 1168 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 1169 | "NEC firmware version %2x.%02x", |
| 1170 | NEC_FW_MAJOR(le32_to_cpu(event->status)), |
| 1171 | NEC_FW_MINOR(le32_to_cpu(event->status))); |
| 1172 | } |
| 1173 | |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1174 | static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status) |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1175 | { |
| 1176 | list_del(&cmd->cmd_list); |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1177 | |
| 1178 | if (cmd->completion) { |
| 1179 | cmd->status = status; |
| 1180 | complete(cmd->completion); |
| 1181 | } else { |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1182 | kfree(cmd); |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1183 | } |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1184 | } |
| 1185 | |
| 1186 | void xhci_cleanup_command_queue(struct xhci_hcd *xhci) |
| 1187 | { |
| 1188 | struct xhci_command *cur_cmd, *tmp_cmd; |
| 1189 | list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list) |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1190 | xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT); |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1191 | } |
| 1192 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1193 | /* |
| 1194 | * Turn all commands on command ring with status set to "aborted" to no-op trbs. |
| 1195 | * If there are other commands waiting then restart the ring and kick the timer. |
| 1196 | * This must be called with command ring stopped and xhci->lock held. |
| 1197 | */ |
| 1198 | static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci, |
| 1199 | struct xhci_command *cur_cmd) |
| 1200 | { |
| 1201 | struct xhci_command *i_cmd, *tmp_cmd; |
| 1202 | u32 cycle_state; |
| 1203 | |
| 1204 | /* Turn all aborted commands in list to no-ops, then restart */ |
| 1205 | list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list, |
| 1206 | cmd_list) { |
| 1207 | |
| 1208 | if (i_cmd->status != COMP_CMD_ABORT) |
| 1209 | continue; |
| 1210 | |
| 1211 | i_cmd->status = COMP_CMD_STOP; |
| 1212 | |
| 1213 | xhci_dbg(xhci, "Turn aborted command %p to no-op\n", |
| 1214 | i_cmd->command_trb); |
| 1215 | /* get cycle state from the original cmd trb */ |
| 1216 | cycle_state = le32_to_cpu( |
| 1217 | i_cmd->command_trb->generic.field[3]) & TRB_CYCLE; |
| 1218 | /* modify the command trb to no-op command */ |
| 1219 | i_cmd->command_trb->generic.field[0] = 0; |
| 1220 | i_cmd->command_trb->generic.field[1] = 0; |
| 1221 | i_cmd->command_trb->generic.field[2] = 0; |
| 1222 | i_cmd->command_trb->generic.field[3] = cpu_to_le32( |
| 1223 | TRB_TYPE(TRB_CMD_NOOP) | cycle_state); |
| 1224 | |
| 1225 | /* |
| 1226 | * caller waiting for completion is called when command |
| 1227 | * completion event is received for these no-op commands |
| 1228 | */ |
| 1229 | } |
| 1230 | |
| 1231 | xhci->cmd_ring_state = CMD_RING_STATE_RUNNING; |
| 1232 | |
| 1233 | /* ring command ring doorbell to restart the command ring */ |
| 1234 | if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) && |
| 1235 | !(xhci->xhc_state & XHCI_STATE_DYING)) { |
| 1236 | xhci->current_cmd = cur_cmd; |
| 1237 | mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT); |
| 1238 | xhci_ring_cmd_db(xhci); |
| 1239 | } |
| 1240 | return; |
| 1241 | } |
| 1242 | |
| 1243 | |
| 1244 | void xhci_handle_command_timeout(unsigned long data) |
| 1245 | { |
| 1246 | struct xhci_hcd *xhci; |
| 1247 | int ret; |
| 1248 | unsigned long flags; |
| 1249 | u64 hw_ring_state; |
| 1250 | struct xhci_command *cur_cmd = NULL; |
| 1251 | xhci = (struct xhci_hcd *) data; |
| 1252 | |
| 1253 | /* mark this command to be cancelled */ |
| 1254 | spin_lock_irqsave(&xhci->lock, flags); |
| 1255 | if (xhci->current_cmd) { |
| 1256 | cur_cmd = xhci->current_cmd; |
| 1257 | cur_cmd->status = COMP_CMD_ABORT; |
| 1258 | } |
| 1259 | |
| 1260 | |
| 1261 | /* Make sure command ring is running before aborting it */ |
| 1262 | hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring); |
| 1263 | if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) && |
| 1264 | (hw_ring_state & CMD_RING_RUNNING)) { |
| 1265 | |
| 1266 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1267 | xhci_dbg(xhci, "Command timeout\n"); |
| 1268 | ret = xhci_abort_cmd_ring(xhci); |
| 1269 | if (unlikely(ret == -ESHUTDOWN)) { |
| 1270 | xhci_err(xhci, "Abort command ring failed\n"); |
| 1271 | xhci_cleanup_command_queue(xhci); |
| 1272 | usb_hc_died(xhci_to_hcd(xhci)->primary_hcd); |
| 1273 | xhci_dbg(xhci, "xHCI host controller is dead.\n"); |
| 1274 | } |
| 1275 | return; |
| 1276 | } |
| 1277 | /* command timeout on stopped ring, ring can't be aborted */ |
| 1278 | xhci_dbg(xhci, "Command timeout on stopped ring\n"); |
| 1279 | xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd); |
| 1280 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1281 | return; |
| 1282 | } |
| 1283 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1284 | static void handle_cmd_completion(struct xhci_hcd *xhci, |
| 1285 | struct xhci_event_cmd *event) |
| 1286 | { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1287 | int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1288 | u64 cmd_dma; |
| 1289 | dma_addr_t cmd_dequeue_dma; |
Xenia Ragiadakou | e7a79a1 | 2013-09-09 13:29:56 +0300 | [diff] [blame] | 1290 | u32 cmd_comp_code; |
Xenia Ragiadakou | 9124b12 | 2013-09-09 13:29:57 +0300 | [diff] [blame] | 1291 | union xhci_trb *cmd_trb; |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1292 | struct xhci_command *cmd; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1293 | u32 cmd_type; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1294 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1295 | cmd_dma = le64_to_cpu(event->cmd_trb); |
Xenia Ragiadakou | 9124b12 | 2013-09-09 13:29:57 +0300 | [diff] [blame] | 1296 | cmd_trb = xhci->cmd_ring->dequeue; |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1297 | cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg, |
Xenia Ragiadakou | 9124b12 | 2013-09-09 13:29:57 +0300 | [diff] [blame] | 1298 | cmd_trb); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1299 | /* Is the command ring deq ptr out of sync with the deq seg ptr? */ |
| 1300 | if (cmd_dequeue_dma == 0) { |
| 1301 | xhci->error_bitmask |= 1 << 4; |
| 1302 | return; |
| 1303 | } |
| 1304 | /* Does the DMA address match our internal dequeue pointer address? */ |
| 1305 | if (cmd_dma != (u64) cmd_dequeue_dma) { |
| 1306 | xhci->error_bitmask |= 1 << 5; |
| 1307 | return; |
| 1308 | } |
Elric Fu | b63f405 | 2012-06-27 16:55:43 +0800 | [diff] [blame] | 1309 | |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1310 | cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list); |
| 1311 | |
| 1312 | if (cmd->command_trb != xhci->cmd_ring->dequeue) { |
| 1313 | xhci_err(xhci, |
| 1314 | "Command completion event does not match command\n"); |
| 1315 | return; |
| 1316 | } |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1317 | |
| 1318 | del_timer(&xhci->cmd_timer); |
| 1319 | |
Xenia Ragiadakou | 9124b12 | 2013-09-09 13:29:57 +0300 | [diff] [blame] | 1320 | trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event); |
Xenia Ragiadakou | 63a23b9a | 2013-08-06 07:52:48 +0300 | [diff] [blame] | 1321 | |
Xenia Ragiadakou | e7a79a1 | 2013-09-09 13:29:56 +0300 | [diff] [blame] | 1322 | cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status)); |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1323 | |
| 1324 | /* If CMD ring stopped we own the trbs between enqueue and dequeue */ |
| 1325 | if (cmd_comp_code == COMP_CMD_STOP) { |
| 1326 | xhci_handle_stopped_cmd_ring(xhci, cmd); |
| 1327 | return; |
| 1328 | } |
| 1329 | /* |
| 1330 | * Host aborted the command ring, check if the current command was |
| 1331 | * supposed to be aborted, otherwise continue normally. |
| 1332 | * The command ring is stopped now, but the xHC will issue a Command |
| 1333 | * Ring Stopped event which will cause us to restart it. |
| 1334 | */ |
| 1335 | if (cmd_comp_code == COMP_CMD_ABORT) { |
| 1336 | xhci->cmd_ring_state = CMD_RING_STATE_STOPPED; |
| 1337 | if (cmd->status == COMP_CMD_ABORT) |
| 1338 | goto event_handled; |
Elric Fu | b63f405 | 2012-06-27 16:55:43 +0800 | [diff] [blame] | 1339 | } |
| 1340 | |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1341 | cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3])); |
| 1342 | switch (cmd_type) { |
| 1343 | case TRB_ENABLE_SLOT: |
Xenia Ragiadakou | e7a79a1 | 2013-09-09 13:29:56 +0300 | [diff] [blame] | 1344 | xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1345 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1346 | case TRB_DISABLE_SLOT: |
Xenia Ragiadakou | 6c02dd1 | 2013-09-09 13:29:48 +0300 | [diff] [blame] | 1347 | xhci_handle_cmd_disable_slot(xhci, slot_id); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1348 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1349 | case TRB_CONFIG_EP: |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1350 | if (!cmd->completion) |
| 1351 | xhci_handle_cmd_config_ep(xhci, slot_id, event, |
| 1352 | cmd_comp_code); |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 1353 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1354 | case TRB_EVAL_CONTEXT: |
Sarah Sharp | 2d3f1fa | 2009-08-07 14:04:49 -0700 | [diff] [blame] | 1355 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1356 | case TRB_ADDR_DEV: |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1357 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1358 | case TRB_STOP_RING: |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1359 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
| 1360 | le32_to_cpu(cmd_trb->generic.field[3]))); |
| 1361 | xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1362 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1363 | case TRB_SET_DEQ: |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1364 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
| 1365 | le32_to_cpu(cmd_trb->generic.field[3]))); |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1366 | xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1367 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1368 | case TRB_CMD_NOOP: |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1369 | /* Is this an aborted command turned to NO-OP? */ |
| 1370 | if (cmd->status == COMP_CMD_STOP) |
| 1371 | cmd_comp_code = COMP_CMD_STOP; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1372 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1373 | case TRB_RESET_EP: |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1374 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
| 1375 | le32_to_cpu(cmd_trb->generic.field[3]))); |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1376 | xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1377 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1378 | case TRB_RESET_DEV: |
Mathias Nyman | 6fcfb0d | 2014-06-24 17:14:40 +0300 | [diff] [blame] | 1379 | /* SLOT_ID field in reset device cmd completion event TRB is 0. |
| 1380 | * Use the SLOT_ID from the command TRB instead (xhci 4.6.11) |
| 1381 | */ |
| 1382 | slot_id = TRB_TO_SLOT_ID( |
| 1383 | le32_to_cpu(cmd_trb->generic.field[3])); |
Xenia Ragiadakou | f681321 | 2013-09-09 13:29:51 +0300 | [diff] [blame] | 1384 | xhci_handle_cmd_reset_dev(xhci, slot_id, event); |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 1385 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1386 | case TRB_NEC_GET_FW: |
Xenia Ragiadakou | 2c07082 | 2013-09-09 13:29:52 +0300 | [diff] [blame] | 1387 | xhci_handle_cmd_nec_get_fw(xhci, event); |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1388 | break; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1389 | default: |
| 1390 | /* Skip over unknown commands on the event ring */ |
| 1391 | xhci->error_bitmask |= 1 << 6; |
| 1392 | break; |
| 1393 | } |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1394 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1395 | /* restart timer if this wasn't the last command */ |
| 1396 | if (cmd->cmd_list.next != &xhci->cmd_list) { |
| 1397 | xhci->current_cmd = list_entry(cmd->cmd_list.next, |
| 1398 | struct xhci_command, cmd_list); |
| 1399 | mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT); |
| 1400 | } |
| 1401 | |
| 1402 | event_handled: |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1403 | xhci_complete_del_and_free_cmd(cmd, cmd_comp_code); |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1404 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 1405 | inc_deq(xhci, xhci->cmd_ring); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1406 | } |
| 1407 | |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1408 | static void handle_vendor_event(struct xhci_hcd *xhci, |
| 1409 | union xhci_trb *event) |
| 1410 | { |
| 1411 | u32 trb_type; |
| 1412 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1413 | trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3])); |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1414 | xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type); |
| 1415 | if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST)) |
| 1416 | handle_cmd_completion(xhci, &event->event_cmd); |
| 1417 | } |
| 1418 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1419 | /* @port_id: the one-based port ID from the hardware (indexed from array of all |
| 1420 | * port registers -- USB 3.0 and USB 2.0). |
| 1421 | * |
| 1422 | * Returns a zero-based port number, which is suitable for indexing into each of |
| 1423 | * the split roothubs' port arrays and bus state arrays. |
Sarah Sharp | d0cd5d4 | 2011-11-14 17:51:39 -0800 | [diff] [blame] | 1424 | * Add one to it in order to call xhci_find_slot_id_by_port. |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1425 | */ |
| 1426 | static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd, |
| 1427 | struct xhci_hcd *xhci, u32 port_id) |
| 1428 | { |
| 1429 | unsigned int i; |
| 1430 | unsigned int num_similar_speed_ports = 0; |
| 1431 | |
| 1432 | /* port_id from the hardware is 1-based, but port_array[], usb3_ports[], |
| 1433 | * and usb2_ports are 0-based indexes. Count the number of similar |
| 1434 | * speed ports, up to 1 port before this port. |
| 1435 | */ |
| 1436 | for (i = 0; i < (port_id - 1); i++) { |
| 1437 | u8 port_speed = xhci->port_array[i]; |
| 1438 | |
| 1439 | /* |
| 1440 | * Skip ports that don't have known speeds, or have duplicate |
| 1441 | * Extended Capabilities port speed entries. |
| 1442 | */ |
Dan Carpenter | 22e0487 | 2011-03-17 22:39:49 +0300 | [diff] [blame] | 1443 | if (port_speed == 0 || port_speed == DUPLICATE_ENTRY) |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1444 | continue; |
| 1445 | |
| 1446 | /* |
| 1447 | * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and |
| 1448 | * 1.1 ports are under the USB 2.0 hub. If the port speed |
| 1449 | * matches the device speed, it's a similar speed port. |
| 1450 | */ |
| 1451 | if ((port_speed == 0x03) == (hcd->speed == HCD_USB3)) |
| 1452 | num_similar_speed_ports++; |
| 1453 | } |
| 1454 | return num_similar_speed_ports; |
| 1455 | } |
| 1456 | |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 1457 | static void handle_device_notification(struct xhci_hcd *xhci, |
| 1458 | union xhci_trb *event) |
| 1459 | { |
| 1460 | u32 slot_id; |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1461 | struct usb_device *udev; |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 1462 | |
Xenia Ragiadakou | 7e76ad4 | 2013-09-09 21:03:10 +0300 | [diff] [blame] | 1463 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3])); |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1464 | if (!xhci->devs[slot_id]) { |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 1465 | xhci_warn(xhci, "Device Notification event for " |
| 1466 | "unused slot %u\n", slot_id); |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1467 | return; |
| 1468 | } |
| 1469 | |
| 1470 | xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n", |
| 1471 | slot_id); |
| 1472 | udev = xhci->devs[slot_id]->udev; |
| 1473 | if (udev && udev->parent) |
| 1474 | usb_wakeup_notification(udev->parent, udev->portnum); |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 1475 | } |
| 1476 | |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1477 | static void handle_port_status(struct xhci_hcd *xhci, |
| 1478 | union xhci_trb *event) |
| 1479 | { |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1480 | struct usb_hcd *hcd; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1481 | u32 port_id; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1482 | u32 temp, temp1; |
Sarah Sharp | 518e848 | 2010-12-15 11:56:29 -0800 | [diff] [blame] | 1483 | int max_ports; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1484 | int slot_id; |
Sarah Sharp | 5308a91 | 2010-12-01 11:34:59 -0800 | [diff] [blame] | 1485 | unsigned int faked_port_index; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1486 | u8 major_revision; |
Sarah Sharp | 20b67cf | 2010-12-15 12:47:14 -0800 | [diff] [blame] | 1487 | struct xhci_bus_state *bus_state; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1488 | __le32 __iomem **port_array; |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1489 | bool bogus_port_status = false; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1490 | |
| 1491 | /* Port status change events always have a successful completion code */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1492 | if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) { |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1493 | xhci_warn(xhci, "WARN: xHC returned failed port status event\n"); |
| 1494 | xhci->error_bitmask |= 1 << 8; |
| 1495 | } |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1496 | port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0])); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1497 | xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id); |
| 1498 | |
Sarah Sharp | 518e848 | 2010-12-15 11:56:29 -0800 | [diff] [blame] | 1499 | max_ports = HCS_MAX_PORTS(xhci->hcs_params1); |
| 1500 | if ((port_id <= 0) || (port_id > max_ports)) { |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1501 | xhci_warn(xhci, "Invalid port id %d\n", port_id); |
Peter Chen | 09ce0c0 | 2013-03-20 09:30:00 +0800 | [diff] [blame] | 1502 | inc_deq(xhci, xhci->event_ring); |
| 1503 | return; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1504 | } |
| 1505 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1506 | /* Figure out which usb_hcd this port is attached to: |
| 1507 | * is it a USB 3.0 port or a USB 2.0/1.1 port? |
| 1508 | */ |
| 1509 | major_revision = xhci->port_array[port_id - 1]; |
Peter Chen | 09ce0c0 | 2013-03-20 09:30:00 +0800 | [diff] [blame] | 1510 | |
| 1511 | /* Find the right roothub. */ |
| 1512 | hcd = xhci_to_hcd(xhci); |
| 1513 | if ((major_revision == 0x03) != (hcd->speed == HCD_USB3)) |
| 1514 | hcd = xhci->shared_hcd; |
| 1515 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1516 | if (major_revision == 0) { |
| 1517 | xhci_warn(xhci, "Event for port %u not in " |
| 1518 | "Extended Capabilities, ignoring.\n", |
| 1519 | port_id); |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1520 | bogus_port_status = true; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1521 | goto cleanup; |
| 1522 | } |
Dan Carpenter | 22e0487 | 2011-03-17 22:39:49 +0300 | [diff] [blame] | 1523 | if (major_revision == DUPLICATE_ENTRY) { |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1524 | xhci_warn(xhci, "Event for port %u duplicated in" |
| 1525 | "Extended Capabilities, ignoring.\n", |
| 1526 | port_id); |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1527 | bogus_port_status = true; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1528 | goto cleanup; |
Sarah Sharp | 5308a91 | 2010-12-01 11:34:59 -0800 | [diff] [blame] | 1529 | } |
| 1530 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1531 | /* |
| 1532 | * Hardware port IDs reported by a Port Status Change Event include USB |
| 1533 | * 3.0 and USB 2.0 ports. We want to check if the port has reported a |
| 1534 | * resume event, but we first need to translate the hardware port ID |
| 1535 | * into the index into the ports on the correct split roothub, and the |
| 1536 | * correct bus_state structure. |
| 1537 | */ |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1538 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
| 1539 | if (hcd->speed == HCD_USB3) |
| 1540 | port_array = xhci->usb3_ports; |
| 1541 | else |
| 1542 | port_array = xhci->usb2_ports; |
| 1543 | /* Find the faked port hub number */ |
| 1544 | faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci, |
| 1545 | port_id); |
| 1546 | |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 1547 | temp = readl(port_array[faked_port_index]); |
Sarah Sharp | 7111ebc | 2010-12-14 13:24:55 -0800 | [diff] [blame] | 1548 | if (hcd->state == HC_STATE_SUSPENDED) { |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1549 | xhci_dbg(xhci, "resume root hub\n"); |
| 1550 | usb_hcd_resume_root_hub(hcd); |
| 1551 | } |
| 1552 | |
| 1553 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) { |
| 1554 | xhci_dbg(xhci, "port resume event for port %d\n", port_id); |
| 1555 | |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 1556 | temp1 = readl(&xhci->op_regs->command); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1557 | if (!(temp1 & CMD_RUN)) { |
| 1558 | xhci_warn(xhci, "xHC is not running.\n"); |
| 1559 | goto cleanup; |
| 1560 | } |
| 1561 | |
| 1562 | if (DEV_SUPERSPEED(temp)) { |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1563 | xhci_dbg(xhci, "remote wake SS port %d\n", port_id); |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1564 | /* Set a flag to say the port signaled remote wakeup, |
| 1565 | * so we can tell the difference between the end of |
| 1566 | * device and host initiated resume. |
| 1567 | */ |
| 1568 | bus_state->port_remote_wakeup |= 1 << faked_port_index; |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1569 | xhci_test_and_clear_bit(xhci, port_array, |
| 1570 | faked_port_index, PORT_PLC); |
Andiry Xu | c9682df | 2011-09-23 14:19:48 -0700 | [diff] [blame] | 1571 | xhci_set_link_state(xhci, port_array, faked_port_index, |
| 1572 | XDEV_U0); |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1573 | /* Need to wait until the next link state change |
| 1574 | * indicates the device is actually in U0. |
| 1575 | */ |
| 1576 | bogus_port_status = true; |
| 1577 | goto cleanup; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1578 | } else { |
| 1579 | xhci_dbg(xhci, "resume HS port %d\n", port_id); |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1580 | bus_state->resume_done[faked_port_index] = jiffies + |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1581 | msecs_to_jiffies(20); |
Andiry Xu | f370b99 | 2012-04-14 02:54:30 +0800 | [diff] [blame] | 1582 | set_bit(faked_port_index, &bus_state->resuming_ports); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1583 | mod_timer(&hcd->rh_timer, |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1584 | bus_state->resume_done[faked_port_index]); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1585 | /* Do the rest in GetPortStatus */ |
| 1586 | } |
| 1587 | } |
| 1588 | |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1589 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 && |
| 1590 | DEV_SUPERSPEED(temp)) { |
| 1591 | xhci_dbg(xhci, "resume SS port %d finished\n", port_id); |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1592 | /* We've just brought the device into U0 through either the |
| 1593 | * Resume state after a device remote wakeup, or through the |
| 1594 | * U3Exit state after a host-initiated resume. If it's a device |
| 1595 | * initiated remote wake, don't pass up the link state change, |
| 1596 | * so the roothub behavior is consistent with external |
| 1597 | * USB 3.0 hub behavior. |
| 1598 | */ |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1599 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
| 1600 | faked_port_index + 1); |
| 1601 | if (slot_id && xhci->devs[slot_id]) |
| 1602 | xhci_ring_device(xhci, slot_id); |
Nickolai Zeldovich | ba7b5c2 | 2013-01-07 22:39:31 -0500 | [diff] [blame] | 1603 | if (bus_state->port_remote_wakeup & (1 << faked_port_index)) { |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1604 | bus_state->port_remote_wakeup &= |
| 1605 | ~(1 << faked_port_index); |
| 1606 | xhci_test_and_clear_bit(xhci, port_array, |
| 1607 | faked_port_index, PORT_PLC); |
| 1608 | usb_wakeup_notification(hcd->self.root_hub, |
| 1609 | faked_port_index + 1); |
| 1610 | bogus_port_status = true; |
| 1611 | goto cleanup; |
| 1612 | } |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1613 | } |
| 1614 | |
Sarah Sharp | 8b3d457 | 2013-08-20 08:12:12 -0700 | [diff] [blame] | 1615 | /* |
| 1616 | * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or |
| 1617 | * RExit to a disconnect state). If so, let the the driver know it's |
| 1618 | * out of the RExit state. |
| 1619 | */ |
| 1620 | if (!DEV_SUPERSPEED(temp) && |
| 1621 | test_and_clear_bit(faked_port_index, |
| 1622 | &bus_state->rexit_ports)) { |
| 1623 | complete(&bus_state->rexit_done[faked_port_index]); |
| 1624 | bogus_port_status = true; |
| 1625 | goto cleanup; |
| 1626 | } |
| 1627 | |
Andiry Xu | 6fd4562 | 2011-09-23 14:19:50 -0700 | [diff] [blame] | 1628 | if (hcd->speed != HCD_USB3) |
| 1629 | xhci_test_and_clear_bit(xhci, port_array, faked_port_index, |
| 1630 | PORT_PLC); |
| 1631 | |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1632 | cleanup: |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1633 | /* Update event ring dequeue pointer before dropping the lock */ |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 1634 | inc_deq(xhci, xhci->event_ring); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1635 | |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1636 | /* Don't make the USB core poll the roothub if we got a bad port status |
| 1637 | * change event. Besides, at that point we can't tell which roothub |
| 1638 | * (USB 2.0 or USB 3.0) to kick. |
| 1639 | */ |
| 1640 | if (bogus_port_status) |
| 1641 | return; |
| 1642 | |
Sarah Sharp | c52804a | 2012-11-27 12:30:23 -0800 | [diff] [blame] | 1643 | /* |
| 1644 | * xHCI port-status-change events occur when the "or" of all the |
| 1645 | * status-change bits in the portsc register changes from 0 to 1. |
| 1646 | * New status changes won't cause an event if any other change |
| 1647 | * bits are still set. When an event occurs, switch over to |
| 1648 | * polling to avoid losing status changes. |
| 1649 | */ |
| 1650 | xhci_dbg(xhci, "%s: starting port polling.\n", __func__); |
| 1651 | set_bit(HCD_FLAG_POLL_RH, &hcd->flags); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1652 | spin_unlock(&xhci->lock); |
| 1653 | /* Pass this up to the core */ |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1654 | usb_hcd_poll_rh_status(hcd); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1655 | spin_lock(&xhci->lock); |
| 1656 | } |
| 1657 | |
| 1658 | /* |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1659 | * This TD is defined by the TRBs starting at start_trb in start_seg and ending |
| 1660 | * at end_trb, which may be in another segment. If the suspect DMA address is a |
| 1661 | * TRB in this TD, this function returns that TRB's segment. Otherwise it |
| 1662 | * returns 0. |
| 1663 | */ |
Sarah Sharp | 6648f29 | 2009-11-09 13:35:23 -0800 | [diff] [blame] | 1664 | struct xhci_segment *trb_in_td(struct xhci_segment *start_seg, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1665 | union xhci_trb *start_trb, |
| 1666 | union xhci_trb *end_trb, |
| 1667 | dma_addr_t suspect_dma) |
| 1668 | { |
| 1669 | dma_addr_t start_dma; |
| 1670 | dma_addr_t end_seg_dma; |
| 1671 | dma_addr_t end_trb_dma; |
| 1672 | struct xhci_segment *cur_seg; |
| 1673 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1674 | start_dma = xhci_trb_virt_to_dma(start_seg, start_trb); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1675 | cur_seg = start_seg; |
| 1676 | |
| 1677 | do { |
Sarah Sharp | 2fa88da | 2009-11-03 22:02:24 -0800 | [diff] [blame] | 1678 | if (start_dma == 0) |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1679 | return NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1680 | /* We may get an event for a Link TRB in the middle of a TD */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1681 | end_seg_dma = xhci_trb_virt_to_dma(cur_seg, |
Sarah Sharp | 2fa88da | 2009-11-03 22:02:24 -0800 | [diff] [blame] | 1682 | &cur_seg->trbs[TRBS_PER_SEGMENT - 1]); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1683 | /* If the end TRB isn't in this segment, this is set to 0 */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1684 | end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1685 | |
| 1686 | if (end_trb_dma > 0) { |
| 1687 | /* The end TRB is in this segment, so suspect should be here */ |
| 1688 | if (start_dma <= end_trb_dma) { |
| 1689 | if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma) |
| 1690 | return cur_seg; |
| 1691 | } else { |
| 1692 | /* Case for one segment with |
| 1693 | * a TD wrapped around to the top |
| 1694 | */ |
| 1695 | if ((suspect_dma >= start_dma && |
| 1696 | suspect_dma <= end_seg_dma) || |
| 1697 | (suspect_dma >= cur_seg->dma && |
| 1698 | suspect_dma <= end_trb_dma)) |
| 1699 | return cur_seg; |
| 1700 | } |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1701 | return NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1702 | } else { |
| 1703 | /* Might still be somewhere in this segment */ |
| 1704 | if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma) |
| 1705 | return cur_seg; |
| 1706 | } |
| 1707 | cur_seg = cur_seg->next; |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1708 | start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]); |
Sarah Sharp | 2fa88da | 2009-11-03 22:02:24 -0800 | [diff] [blame] | 1709 | } while (cur_seg != start_seg); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1710 | |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1711 | return NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1712 | } |
| 1713 | |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1714 | static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci, |
| 1715 | unsigned int slot_id, unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1716 | unsigned int stream_id, |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1717 | struct xhci_td *td, union xhci_trb *event_trb) |
| 1718 | { |
| 1719 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1720 | struct xhci_command *command; |
| 1721 | command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); |
| 1722 | if (!command) |
| 1723 | return; |
| 1724 | |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1725 | ep->ep_state |= EP_HALTED; |
| 1726 | ep->stopped_td = td; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1727 | ep->stopped_stream = stream_id; |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 1728 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1729 | xhci_queue_reset_ep(xhci, command, slot_id, ep_index); |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1730 | xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index); |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 1731 | |
| 1732 | ep->stopped_td = NULL; |
Sarah Sharp | 5e5cf6f | 2010-05-06 13:40:18 -0700 | [diff] [blame] | 1733 | ep->stopped_stream = 0; |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 1734 | |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1735 | xhci_ring_cmd_db(xhci); |
| 1736 | } |
| 1737 | |
| 1738 | /* Check if an error has halted the endpoint ring. The class driver will |
| 1739 | * cleanup the halt for a non-default control endpoint if we indicate a stall. |
| 1740 | * However, a babble and other errors also halt the endpoint ring, and the class |
| 1741 | * driver won't clear the halt in that case, so we need to issue a Set Transfer |
| 1742 | * Ring Dequeue Pointer command manually. |
| 1743 | */ |
| 1744 | static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci, |
| 1745 | struct xhci_ep_ctx *ep_ctx, |
| 1746 | unsigned int trb_comp_code) |
| 1747 | { |
| 1748 | /* TRB completion codes that may require a manual halt cleanup */ |
| 1749 | if (trb_comp_code == COMP_TX_ERR || |
| 1750 | trb_comp_code == COMP_BABBLE || |
| 1751 | trb_comp_code == COMP_SPLIT_ERR) |
| 1752 | /* The 0.96 spec says a babbling control endpoint |
| 1753 | * is not halted. The 0.96 spec says it is. Some HW |
| 1754 | * claims to be 0.95 compliant, but it halts the control |
| 1755 | * endpoint anyway. Check if a babble halted the |
| 1756 | * endpoint. |
| 1757 | */ |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 1758 | if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) == |
| 1759 | cpu_to_le32(EP_STATE_HALTED)) |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1760 | return 1; |
| 1761 | |
| 1762 | return 0; |
| 1763 | } |
| 1764 | |
Sarah Sharp | b45b506 | 2009-12-09 15:59:06 -0800 | [diff] [blame] | 1765 | int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code) |
| 1766 | { |
| 1767 | if (trb_comp_code >= 224 && trb_comp_code <= 255) { |
| 1768 | /* Vendor defined "informational" completion code, |
| 1769 | * treat as not-an-error. |
| 1770 | */ |
| 1771 | xhci_dbg(xhci, "Vendor defined info completion code %u\n", |
| 1772 | trb_comp_code); |
| 1773 | xhci_dbg(xhci, "Treating code as success.\n"); |
| 1774 | return 1; |
| 1775 | } |
| 1776 | return 0; |
| 1777 | } |
| 1778 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1779 | /* |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1780 | * Finish the td processing, remove the td from td list; |
| 1781 | * Return 1 if the urb can be given back. |
| 1782 | */ |
| 1783 | static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 1784 | union xhci_trb *event_trb, struct xhci_transfer_event *event, |
| 1785 | struct xhci_virt_ep *ep, int *status, bool skip) |
| 1786 | { |
| 1787 | struct xhci_virt_device *xdev; |
| 1788 | struct xhci_ring *ep_ring; |
| 1789 | unsigned int slot_id; |
| 1790 | int ep_index; |
| 1791 | struct urb *urb = NULL; |
| 1792 | struct xhci_ep_ctx *ep_ctx; |
| 1793 | int ret = 0; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1794 | struct urb_priv *urb_priv; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1795 | u32 trb_comp_code; |
| 1796 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1797 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1798 | xdev = xhci->devs[slot_id]; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1799 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
| 1800 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1801 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1802 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1803 | |
| 1804 | if (skip) |
| 1805 | goto td_cleanup; |
| 1806 | |
| 1807 | if (trb_comp_code == COMP_STOP_INVAL || |
| 1808 | trb_comp_code == COMP_STOP) { |
| 1809 | /* The Endpoint Stop Command completion will take care of any |
| 1810 | * stopped TDs. A stopped TD may be restarted, so don't update |
| 1811 | * the ring dequeue pointer or take this TD off any lists yet. |
| 1812 | */ |
| 1813 | ep->stopped_td = td; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1814 | return 0; |
| 1815 | } else { |
| 1816 | if (trb_comp_code == COMP_STALL) { |
| 1817 | /* The transfer is completed from the driver's |
| 1818 | * perspective, but we need to issue a set dequeue |
| 1819 | * command for this stalled endpoint to move the dequeue |
| 1820 | * pointer past the TD. We can't do that here because |
| 1821 | * the halt condition must be cleared first. Let the |
| 1822 | * USB class driver clear the stall later. |
| 1823 | */ |
| 1824 | ep->stopped_td = td; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1825 | ep->stopped_stream = ep_ring->stream_id; |
| 1826 | } else if (xhci_requires_manual_halt_cleanup(xhci, |
| 1827 | ep_ctx, trb_comp_code)) { |
| 1828 | /* Other types of errors halt the endpoint, but the |
| 1829 | * class driver doesn't call usb_reset_endpoint() unless |
| 1830 | * the error is -EPIPE. Clear the halted status in the |
| 1831 | * xHCI hardware manually. |
| 1832 | */ |
| 1833 | xhci_cleanup_halted_endpoint(xhci, |
| 1834 | slot_id, ep_index, ep_ring->stream_id, |
| 1835 | td, event_trb); |
| 1836 | } else { |
| 1837 | /* Update ring dequeue pointer */ |
| 1838 | while (ep_ring->dequeue != td->last_trb) |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 1839 | inc_deq(xhci, ep_ring); |
| 1840 | inc_deq(xhci, ep_ring); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1841 | } |
| 1842 | |
| 1843 | td_cleanup: |
| 1844 | /* Clean up the endpoint's TD list */ |
| 1845 | urb = td->urb; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1846 | urb_priv = urb->hcpriv; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1847 | |
| 1848 | /* Do one last check of the actual transfer length. |
| 1849 | * If the host controller said we transferred more data than |
| 1850 | * the buffer length, urb->actual_length will be a very big |
| 1851 | * number (since it's unsigned). Play it safe and say we didn't |
| 1852 | * transfer anything. |
| 1853 | */ |
| 1854 | if (urb->actual_length > urb->transfer_buffer_length) { |
| 1855 | xhci_warn(xhci, "URB transfer length is wrong, " |
| 1856 | "xHC issue? req. len = %u, " |
| 1857 | "act. len = %u\n", |
| 1858 | urb->transfer_buffer_length, |
| 1859 | urb->actual_length); |
| 1860 | urb->actual_length = 0; |
| 1861 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 1862 | *status = -EREMOTEIO; |
| 1863 | else |
| 1864 | *status = 0; |
| 1865 | } |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 1866 | list_del_init(&td->td_list); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1867 | /* Was this TD slated to be cancelled but completed anyway? */ |
| 1868 | if (!list_empty(&td->cancelled_td_list)) |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 1869 | list_del_init(&td->cancelled_td_list); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1870 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1871 | urb_priv->td_cnt++; |
| 1872 | /* Giveback the urb when all the tds are completed */ |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 1873 | if (urb_priv->td_cnt == urb_priv->length) { |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1874 | ret = 1; |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 1875 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { |
| 1876 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; |
| 1877 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs |
| 1878 | == 0) { |
| 1879 | if (xhci->quirks & XHCI_AMD_PLL_FIX) |
| 1880 | usb_amd_quirk_pll_enable(); |
| 1881 | } |
| 1882 | } |
| 1883 | } |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1884 | } |
| 1885 | |
| 1886 | return ret; |
| 1887 | } |
| 1888 | |
| 1889 | /* |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1890 | * Process control tds, update urb status and actual_length. |
| 1891 | */ |
| 1892 | static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 1893 | union xhci_trb *event_trb, struct xhci_transfer_event *event, |
| 1894 | struct xhci_virt_ep *ep, int *status) |
| 1895 | { |
| 1896 | struct xhci_virt_device *xdev; |
| 1897 | struct xhci_ring *ep_ring; |
| 1898 | unsigned int slot_id; |
| 1899 | int ep_index; |
| 1900 | struct xhci_ep_ctx *ep_ctx; |
| 1901 | u32 trb_comp_code; |
| 1902 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1903 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1904 | xdev = xhci->devs[slot_id]; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1905 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
| 1906 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1907 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1908 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1909 | |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1910 | switch (trb_comp_code) { |
| 1911 | case COMP_SUCCESS: |
| 1912 | if (event_trb == ep_ring->dequeue) { |
| 1913 | xhci_warn(xhci, "WARN: Success on ctrl setup TRB " |
| 1914 | "without IOC set??\n"); |
| 1915 | *status = -ESHUTDOWN; |
| 1916 | } else if (event_trb != td->last_trb) { |
| 1917 | xhci_warn(xhci, "WARN: Success on ctrl data TRB " |
| 1918 | "without IOC set??\n"); |
| 1919 | *status = -ESHUTDOWN; |
| 1920 | } else { |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1921 | *status = 0; |
| 1922 | } |
| 1923 | break; |
| 1924 | case COMP_SHORT_TX: |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1925 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 1926 | *status = -EREMOTEIO; |
| 1927 | else |
| 1928 | *status = 0; |
| 1929 | break; |
Sarah Sharp | 3abeca9 | 2011-05-05 19:08:09 -0700 | [diff] [blame] | 1930 | case COMP_STOP_INVAL: |
| 1931 | case COMP_STOP: |
| 1932 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1933 | default: |
| 1934 | if (!xhci_requires_manual_halt_cleanup(xhci, |
| 1935 | ep_ctx, trb_comp_code)) |
| 1936 | break; |
| 1937 | xhci_dbg(xhci, "TRB error code %u, " |
| 1938 | "halted endpoint index = %u\n", |
| 1939 | trb_comp_code, ep_index); |
| 1940 | /* else fall through */ |
| 1941 | case COMP_STALL: |
| 1942 | /* Did we transfer part of the data (middle) phase? */ |
| 1943 | if (event_trb != ep_ring->dequeue && |
| 1944 | event_trb != td->last_trb) |
| 1945 | td->urb->actual_length = |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 1946 | td->urb->transfer_buffer_length - |
| 1947 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1948 | else |
| 1949 | td->urb->actual_length = 0; |
| 1950 | |
| 1951 | xhci_cleanup_halted_endpoint(xhci, |
| 1952 | slot_id, ep_index, 0, td, event_trb); |
| 1953 | return finish_td(xhci, td, event_trb, event, ep, status, true); |
| 1954 | } |
| 1955 | /* |
| 1956 | * Did we transfer any data, despite the errors that might have |
| 1957 | * happened? I.e. did we get past the setup stage? |
| 1958 | */ |
| 1959 | if (event_trb != ep_ring->dequeue) { |
| 1960 | /* The event was for the status stage */ |
| 1961 | if (event_trb == td->last_trb) { |
| 1962 | if (td->urb->actual_length != 0) { |
| 1963 | /* Don't overwrite a previously set error code |
| 1964 | */ |
| 1965 | if ((*status == -EINPROGRESS || *status == 0) && |
| 1966 | (td->urb->transfer_flags |
| 1967 | & URB_SHORT_NOT_OK)) |
| 1968 | /* Did we already see a short data |
| 1969 | * stage? */ |
| 1970 | *status = -EREMOTEIO; |
| 1971 | } else { |
| 1972 | td->urb->actual_length = |
| 1973 | td->urb->transfer_buffer_length; |
| 1974 | } |
| 1975 | } else { |
| 1976 | /* Maybe the event was for the data stage? */ |
Sarah Sharp | 3abeca9 | 2011-05-05 19:08:09 -0700 | [diff] [blame] | 1977 | td->urb->actual_length = |
| 1978 | td->urb->transfer_buffer_length - |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 1979 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
Sarah Sharp | 3abeca9 | 2011-05-05 19:08:09 -0700 | [diff] [blame] | 1980 | xhci_dbg(xhci, "Waiting for status " |
| 1981 | "stage event\n"); |
| 1982 | return 0; |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1983 | } |
| 1984 | } |
| 1985 | |
| 1986 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
| 1987 | } |
| 1988 | |
| 1989 | /* |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 1990 | * Process isochronous tds, update urb packet status and actual_length. |
| 1991 | */ |
| 1992 | static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 1993 | union xhci_trb *event_trb, struct xhci_transfer_event *event, |
| 1994 | struct xhci_virt_ep *ep, int *status) |
| 1995 | { |
| 1996 | struct xhci_ring *ep_ring; |
| 1997 | struct urb_priv *urb_priv; |
| 1998 | int idx; |
| 1999 | int len = 0; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2000 | union xhci_trb *cur_trb; |
| 2001 | struct xhci_segment *cur_seg; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2002 | struct usb_iso_packet_descriptor *frame; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2003 | u32 trb_comp_code; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2004 | bool skip_td = false; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2005 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2006 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
| 2007 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2008 | urb_priv = td->urb->hcpriv; |
| 2009 | idx = urb_priv->td_cnt; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2010 | frame = &td->urb->iso_frame_desc[idx]; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2011 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2012 | /* handle completion code */ |
| 2013 | switch (trb_comp_code) { |
| 2014 | case COMP_SUCCESS: |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2015 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) { |
Sarah Sharp | 1530bbc6 | 2012-05-08 09:22:49 -0700 | [diff] [blame] | 2016 | frame->status = 0; |
| 2017 | break; |
| 2018 | } |
| 2019 | if ((xhci->quirks & XHCI_TRUST_TX_LENGTH)) |
| 2020 | trb_comp_code = COMP_SHORT_TX; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2021 | case COMP_SHORT_TX: |
| 2022 | frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ? |
| 2023 | -EREMOTEIO : 0; |
| 2024 | break; |
| 2025 | case COMP_BW_OVER: |
| 2026 | frame->status = -ECOMM; |
| 2027 | skip_td = true; |
| 2028 | break; |
| 2029 | case COMP_BUFF_OVER: |
| 2030 | case COMP_BABBLE: |
| 2031 | frame->status = -EOVERFLOW; |
| 2032 | skip_td = true; |
| 2033 | break; |
Alex He | f6ba6fe | 2011-06-08 18:34:06 +0800 | [diff] [blame] | 2034 | case COMP_DEV_ERR: |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2035 | case COMP_STALL: |
Hans de Goede | 9c74599 | 2012-04-23 15:06:09 +0200 | [diff] [blame] | 2036 | case COMP_TX_ERR: |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2037 | frame->status = -EPROTO; |
| 2038 | skip_td = true; |
| 2039 | break; |
| 2040 | case COMP_STOP: |
| 2041 | case COMP_STOP_INVAL: |
| 2042 | break; |
| 2043 | default: |
| 2044 | frame->status = -1; |
| 2045 | break; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2046 | } |
| 2047 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2048 | if (trb_comp_code == COMP_SUCCESS || skip_td) { |
| 2049 | frame->actual_length = frame->length; |
| 2050 | td->urb->actual_length += frame->length; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2051 | } else { |
| 2052 | for (cur_trb = ep_ring->dequeue, |
| 2053 | cur_seg = ep_ring->deq_seg; cur_trb != event_trb; |
| 2054 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 2055 | if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) && |
| 2056 | !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2057 | len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2058 | } |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2059 | len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) - |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2060 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2061 | |
| 2062 | if (trb_comp_code != COMP_STOP_INVAL) { |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2063 | frame->actual_length = len; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2064 | td->urb->actual_length += len; |
| 2065 | } |
| 2066 | } |
| 2067 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2068 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
| 2069 | } |
| 2070 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2071 | static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 2072 | struct xhci_transfer_event *event, |
| 2073 | struct xhci_virt_ep *ep, int *status) |
| 2074 | { |
| 2075 | struct xhci_ring *ep_ring; |
| 2076 | struct urb_priv *urb_priv; |
| 2077 | struct usb_iso_packet_descriptor *frame; |
| 2078 | int idx; |
| 2079 | |
Matt Evans | f697531 | 2011-06-01 13:01:01 +1000 | [diff] [blame] | 2080 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2081 | urb_priv = td->urb->hcpriv; |
| 2082 | idx = urb_priv->td_cnt; |
| 2083 | frame = &td->urb->iso_frame_desc[idx]; |
| 2084 | |
Sarah Sharp | b3df3f9 | 2011-06-15 19:57:46 -0700 | [diff] [blame] | 2085 | /* The transfer is partly done. */ |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2086 | frame->status = -EXDEV; |
| 2087 | |
| 2088 | /* calc actual length */ |
| 2089 | frame->actual_length = 0; |
| 2090 | |
| 2091 | /* Update ring dequeue pointer */ |
| 2092 | while (ep_ring->dequeue != td->last_trb) |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2093 | inc_deq(xhci, ep_ring); |
| 2094 | inc_deq(xhci, ep_ring); |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2095 | |
| 2096 | return finish_td(xhci, td, NULL, event, ep, status, true); |
| 2097 | } |
| 2098 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2099 | /* |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2100 | * Process bulk and interrupt tds, update urb status and actual_length. |
| 2101 | */ |
| 2102 | static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 2103 | union xhci_trb *event_trb, struct xhci_transfer_event *event, |
| 2104 | struct xhci_virt_ep *ep, int *status) |
| 2105 | { |
| 2106 | struct xhci_ring *ep_ring; |
| 2107 | union xhci_trb *cur_trb; |
| 2108 | struct xhci_segment *cur_seg; |
| 2109 | u32 trb_comp_code; |
| 2110 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2111 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
| 2112 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2113 | |
| 2114 | switch (trb_comp_code) { |
| 2115 | case COMP_SUCCESS: |
| 2116 | /* Double check that the HW transferred everything. */ |
Sarah Sharp | 1530bbc6 | 2012-05-08 09:22:49 -0700 | [diff] [blame] | 2117 | if (event_trb != td->last_trb || |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2118 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) { |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2119 | xhci_warn(xhci, "WARN Successful completion " |
| 2120 | "on short TX\n"); |
| 2121 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 2122 | *status = -EREMOTEIO; |
| 2123 | else |
| 2124 | *status = 0; |
Sarah Sharp | 1530bbc6 | 2012-05-08 09:22:49 -0700 | [diff] [blame] | 2125 | if ((xhci->quirks & XHCI_TRUST_TX_LENGTH)) |
| 2126 | trb_comp_code = COMP_SHORT_TX; |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2127 | } else { |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2128 | *status = 0; |
| 2129 | } |
| 2130 | break; |
| 2131 | case COMP_SHORT_TX: |
| 2132 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 2133 | *status = -EREMOTEIO; |
| 2134 | else |
| 2135 | *status = 0; |
| 2136 | break; |
| 2137 | default: |
| 2138 | /* Others already handled above */ |
| 2139 | break; |
| 2140 | } |
Sarah Sharp | f444ff2 | 2011-04-05 15:53:47 -0700 | [diff] [blame] | 2141 | if (trb_comp_code == COMP_SHORT_TX) |
| 2142 | xhci_dbg(xhci, "ep %#x - asked for %d bytes, " |
| 2143 | "%d bytes untransferred\n", |
| 2144 | td->urb->ep->desc.bEndpointAddress, |
| 2145 | td->urb->transfer_buffer_length, |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2146 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len))); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2147 | /* Fast path - was this the last TRB in the TD for this URB? */ |
| 2148 | if (event_trb == td->last_trb) { |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2149 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) { |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2150 | td->urb->actual_length = |
| 2151 | td->urb->transfer_buffer_length - |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2152 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2153 | if (td->urb->transfer_buffer_length < |
| 2154 | td->urb->actual_length) { |
| 2155 | xhci_warn(xhci, "HC gave bad length " |
| 2156 | "of %d bytes left\n", |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2157 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len))); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2158 | td->urb->actual_length = 0; |
| 2159 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 2160 | *status = -EREMOTEIO; |
| 2161 | else |
| 2162 | *status = 0; |
| 2163 | } |
| 2164 | /* Don't overwrite a previously set error code */ |
| 2165 | if (*status == -EINPROGRESS) { |
| 2166 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 2167 | *status = -EREMOTEIO; |
| 2168 | else |
| 2169 | *status = 0; |
| 2170 | } |
| 2171 | } else { |
| 2172 | td->urb->actual_length = |
| 2173 | td->urb->transfer_buffer_length; |
| 2174 | /* Ignore a short packet completion if the |
| 2175 | * untransferred length was zero. |
| 2176 | */ |
| 2177 | if (*status == -EREMOTEIO) |
| 2178 | *status = 0; |
| 2179 | } |
| 2180 | } else { |
| 2181 | /* Slow path - walk the list, starting from the dequeue |
| 2182 | * pointer, to get the actual length transferred. |
| 2183 | */ |
| 2184 | td->urb->actual_length = 0; |
| 2185 | for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg; |
| 2186 | cur_trb != event_trb; |
| 2187 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 2188 | if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) && |
| 2189 | !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2190 | td->urb->actual_length += |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2191 | TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2192 | } |
| 2193 | /* If the ring didn't stop on a Link or No-op TRB, add |
| 2194 | * in the actual bytes transferred from the Normal TRB |
| 2195 | */ |
| 2196 | if (trb_comp_code != COMP_STOP_INVAL) |
| 2197 | td->urb->actual_length += |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2198 | TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) - |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2199 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2200 | } |
| 2201 | |
| 2202 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
| 2203 | } |
| 2204 | |
| 2205 | /* |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2206 | * If this function returns an error condition, it means it got a Transfer |
| 2207 | * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address. |
| 2208 | * At this point, the host controller is probably hosed and should be reset. |
| 2209 | */ |
| 2210 | static int handle_tx_event(struct xhci_hcd *xhci, |
| 2211 | struct xhci_transfer_event *event) |
Felipe Balbi | ed384bd | 2012-08-07 14:10:03 +0300 | [diff] [blame] | 2212 | __releases(&xhci->lock) |
| 2213 | __acquires(&xhci->lock) |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2214 | { |
| 2215 | struct xhci_virt_device *xdev; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 2216 | struct xhci_virt_ep *ep; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2217 | struct xhci_ring *ep_ring; |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 2218 | unsigned int slot_id; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2219 | int ep_index; |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 2220 | struct xhci_td *td = NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2221 | dma_addr_t event_dma; |
| 2222 | struct xhci_segment *event_seg; |
| 2223 | union xhci_trb *event_trb; |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 2224 | struct urb *urb = NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2225 | int status = -EINPROGRESS; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2226 | struct urb_priv *urb_priv; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 2227 | struct xhci_ep_ctx *ep_ctx; |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2228 | struct list_head *tmp; |
Sarah Sharp | 66d1eeb | 2009-08-27 14:35:53 -0700 | [diff] [blame] | 2229 | u32 trb_comp_code; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 2230 | int ret = 0; |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2231 | int td_num = 0; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2232 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2233 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 2234 | xdev = xhci->devs[slot_id]; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2235 | if (!xdev) { |
| 2236 | xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n"); |
Sarah Sharp | 9258c0b | 2011-12-01 14:50:30 -0800 | [diff] [blame] | 2237 | xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", |
Sarah Sharp | e910b44 | 2012-01-04 16:54:12 -0800 | [diff] [blame] | 2238 | (unsigned long long) xhci_trb_virt_to_dma( |
| 2239 | xhci->event_ring->deq_seg, |
Sarah Sharp | 9258c0b | 2011-12-01 14:50:30 -0800 | [diff] [blame] | 2240 | xhci->event_ring->dequeue), |
| 2241 | lower_32_bits(le64_to_cpu(event->buffer)), |
| 2242 | upper_32_bits(le64_to_cpu(event->buffer)), |
| 2243 | le32_to_cpu(event->transfer_len), |
| 2244 | le32_to_cpu(event->flags)); |
| 2245 | xhci_dbg(xhci, "Event ring:\n"); |
| 2246 | xhci_debug_segment(xhci, xhci->event_ring->deq_seg); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2247 | return -ENODEV; |
| 2248 | } |
| 2249 | |
| 2250 | /* Endpoint ID is 1 based, our index is zero based */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2251 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 2252 | ep = &xdev->eps[ep_index]; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2253 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 2254 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2255 | if (!ep_ring || |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2256 | (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) == |
| 2257 | EP_STATE_DISABLED) { |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2258 | xhci_err(xhci, "ERROR Transfer event for disabled endpoint " |
| 2259 | "or incorrect stream ring\n"); |
Sarah Sharp | 9258c0b | 2011-12-01 14:50:30 -0800 | [diff] [blame] | 2260 | xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", |
Sarah Sharp | e910b44 | 2012-01-04 16:54:12 -0800 | [diff] [blame] | 2261 | (unsigned long long) xhci_trb_virt_to_dma( |
| 2262 | xhci->event_ring->deq_seg, |
Sarah Sharp | 9258c0b | 2011-12-01 14:50:30 -0800 | [diff] [blame] | 2263 | xhci->event_ring->dequeue), |
| 2264 | lower_32_bits(le64_to_cpu(event->buffer)), |
| 2265 | upper_32_bits(le64_to_cpu(event->buffer)), |
| 2266 | le32_to_cpu(event->transfer_len), |
| 2267 | le32_to_cpu(event->flags)); |
| 2268 | xhci_dbg(xhci, "Event ring:\n"); |
| 2269 | xhci_debug_segment(xhci, xhci->event_ring->deq_seg); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2270 | return -ENODEV; |
| 2271 | } |
| 2272 | |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2273 | /* Count current td numbers if ep->skip is set */ |
| 2274 | if (ep->skip) { |
| 2275 | list_for_each(tmp, &ep_ring->td_list) |
| 2276 | td_num++; |
| 2277 | } |
| 2278 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2279 | event_dma = le64_to_cpu(event->buffer); |
| 2280 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2281 | /* Look for common error cases */ |
Sarah Sharp | 66d1eeb | 2009-08-27 14:35:53 -0700 | [diff] [blame] | 2282 | switch (trb_comp_code) { |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2283 | /* Skip codes that require special handling depending on |
| 2284 | * transfer type |
| 2285 | */ |
| 2286 | case COMP_SUCCESS: |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2287 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) |
Sarah Sharp | 1530bbc6 | 2012-05-08 09:22:49 -0700 | [diff] [blame] | 2288 | break; |
| 2289 | if (xhci->quirks & XHCI_TRUST_TX_LENGTH) |
| 2290 | trb_comp_code = COMP_SHORT_TX; |
| 2291 | else |
Sarah Sharp | 8202ce2 | 2012-07-25 10:52:45 -0700 | [diff] [blame] | 2292 | xhci_warn_ratelimited(xhci, |
| 2293 | "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n"); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2294 | case COMP_SHORT_TX: |
| 2295 | break; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 2296 | case COMP_STOP: |
| 2297 | xhci_dbg(xhci, "Stopped on Transfer TRB\n"); |
| 2298 | break; |
| 2299 | case COMP_STOP_INVAL: |
| 2300 | xhci_dbg(xhci, "Stopped on No-op or Link TRB\n"); |
| 2301 | break; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2302 | case COMP_STALL: |
Sarah Sharp | 2a9227a | 2011-10-25 13:55:30 +0200 | [diff] [blame] | 2303 | xhci_dbg(xhci, "Stalled endpoint\n"); |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 2304 | ep->ep_state |= EP_HALTED; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2305 | status = -EPIPE; |
| 2306 | break; |
| 2307 | case COMP_TRB_ERR: |
| 2308 | xhci_warn(xhci, "WARN: TRB error on endpoint\n"); |
| 2309 | status = -EILSEQ; |
| 2310 | break; |
Sarah Sharp | ec74e40 | 2009-11-11 10:28:36 -0800 | [diff] [blame] | 2311 | case COMP_SPLIT_ERR: |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2312 | case COMP_TX_ERR: |
Sarah Sharp | 2a9227a | 2011-10-25 13:55:30 +0200 | [diff] [blame] | 2313 | xhci_dbg(xhci, "Transfer error on endpoint\n"); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2314 | status = -EPROTO; |
| 2315 | break; |
Sarah Sharp | 4a73143 | 2009-07-27 12:04:32 -0700 | [diff] [blame] | 2316 | case COMP_BABBLE: |
Sarah Sharp | 2a9227a | 2011-10-25 13:55:30 +0200 | [diff] [blame] | 2317 | xhci_dbg(xhci, "Babble error on endpoint\n"); |
Sarah Sharp | 4a73143 | 2009-07-27 12:04:32 -0700 | [diff] [blame] | 2318 | status = -EOVERFLOW; |
| 2319 | break; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2320 | case COMP_DB_ERR: |
| 2321 | xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n"); |
| 2322 | status = -ENOSR; |
| 2323 | break; |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2324 | case COMP_BW_OVER: |
| 2325 | xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n"); |
| 2326 | break; |
| 2327 | case COMP_BUFF_OVER: |
| 2328 | xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n"); |
| 2329 | break; |
| 2330 | case COMP_UNDERRUN: |
| 2331 | /* |
| 2332 | * When the Isoch ring is empty, the xHC will generate |
| 2333 | * a Ring Overrun Event for IN Isoch endpoint or Ring |
| 2334 | * Underrun Event for OUT Isoch endpoint. |
| 2335 | */ |
| 2336 | xhci_dbg(xhci, "underrun event on endpoint\n"); |
| 2337 | if (!list_empty(&ep_ring->td_list)) |
| 2338 | xhci_dbg(xhci, "Underrun Event for slot %d ep %d " |
| 2339 | "still with TDs queued?\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2340 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
| 2341 | ep_index); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2342 | goto cleanup; |
| 2343 | case COMP_OVERRUN: |
| 2344 | xhci_dbg(xhci, "overrun event on endpoint\n"); |
| 2345 | if (!list_empty(&ep_ring->td_list)) |
| 2346 | xhci_dbg(xhci, "Overrun Event for slot %d ep %d " |
| 2347 | "still with TDs queued?\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2348 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
| 2349 | ep_index); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2350 | goto cleanup; |
Alex He | f6ba6fe | 2011-06-08 18:34:06 +0800 | [diff] [blame] | 2351 | case COMP_DEV_ERR: |
| 2352 | xhci_warn(xhci, "WARN: detect an incompatible device"); |
| 2353 | status = -EPROTO; |
| 2354 | break; |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2355 | case COMP_MISSED_INT: |
| 2356 | /* |
| 2357 | * When encounter missed service error, one or more isoc tds |
| 2358 | * may be missed by xHC. |
| 2359 | * Set skip flag of the ep_ring; Complete the missed tds as |
| 2360 | * short transfer when process the ep_ring next time. |
| 2361 | */ |
| 2362 | ep->skip = true; |
| 2363 | xhci_dbg(xhci, "Miss service interval error, set skip flag\n"); |
| 2364 | goto cleanup; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2365 | default: |
Sarah Sharp | b45b506 | 2009-12-09 15:59:06 -0800 | [diff] [blame] | 2366 | if (xhci_is_vendor_info_code(xhci, trb_comp_code)) { |
Sarah Sharp | 5ad6a52 | 2009-11-11 10:28:40 -0800 | [diff] [blame] | 2367 | status = 0; |
| 2368 | break; |
| 2369 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2370 | xhci_warn(xhci, "ERROR Unknown event condition, HC probably " |
| 2371 | "busted\n"); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2372 | goto cleanup; |
| 2373 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2374 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2375 | do { |
| 2376 | /* This TRB should be in the TD at the head of this ring's |
| 2377 | * TD list. |
| 2378 | */ |
| 2379 | if (list_empty(&ep_ring->td_list)) { |
Sarah Sharp | a83d675 | 2013-03-18 10:19:51 -0700 | [diff] [blame] | 2380 | /* |
| 2381 | * A stopped endpoint may generate an extra completion |
| 2382 | * event if the device was suspended. Don't print |
| 2383 | * warnings. |
| 2384 | */ |
| 2385 | if (!(trb_comp_code == COMP_STOP || |
| 2386 | trb_comp_code == COMP_STOP_INVAL)) { |
| 2387 | xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n", |
| 2388 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
| 2389 | ep_index); |
| 2390 | xhci_dbg(xhci, "Event TRB with TRB type ID %u\n", |
| 2391 | (le32_to_cpu(event->flags) & |
| 2392 | TRB_TYPE_BITMASK)>>10); |
| 2393 | xhci_print_trb_offsets(xhci, (union xhci_trb *) event); |
| 2394 | } |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2395 | if (ep->skip) { |
| 2396 | ep->skip = false; |
| 2397 | xhci_dbg(xhci, "td_list is empty while skip " |
| 2398 | "flag set. Clear skip flag.\n"); |
| 2399 | } |
| 2400 | ret = 0; |
| 2401 | goto cleanup; |
| 2402 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2403 | |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2404 | /* We've skipped all the TDs on the ep ring when ep->skip set */ |
| 2405 | if (ep->skip && td_num == 0) { |
| 2406 | ep->skip = false; |
| 2407 | xhci_dbg(xhci, "All tds on the ep_ring skipped. " |
| 2408 | "Clear skip flag.\n"); |
| 2409 | ret = 0; |
| 2410 | goto cleanup; |
| 2411 | } |
| 2412 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2413 | td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list); |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2414 | if (ep->skip) |
| 2415 | td_num--; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2416 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2417 | /* Is this a TRB in the currently executing TD? */ |
| 2418 | event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue, |
| 2419 | td->last_trb, event_dma); |
Alex He | e1cf486 | 2011-06-03 15:58:25 +0800 | [diff] [blame] | 2420 | |
| 2421 | /* |
| 2422 | * Skip the Force Stopped Event. The event_trb(event_dma) of FSE |
| 2423 | * is not in the current TD pointed by ep_ring->dequeue because |
| 2424 | * that the hardware dequeue pointer still at the previous TRB |
| 2425 | * of the current TD. The previous TRB maybe a Link TD or the |
| 2426 | * last TRB of the previous TD. The command completion handle |
| 2427 | * will take care the rest. |
| 2428 | */ |
Hans de Goede | 9a54886 | 2014-08-19 15:17:56 +0300 | [diff] [blame] | 2429 | if (!event_seg && (trb_comp_code == COMP_STOP || |
| 2430 | trb_comp_code == COMP_STOP_INVAL)) { |
Alex He | e1cf486 | 2011-06-03 15:58:25 +0800 | [diff] [blame] | 2431 | ret = 0; |
| 2432 | goto cleanup; |
| 2433 | } |
| 2434 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2435 | if (!event_seg) { |
| 2436 | if (!ep->skip || |
| 2437 | !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) { |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 2438 | /* Some host controllers give a spurious |
| 2439 | * successful event after a short transfer. |
| 2440 | * Ignore it. |
| 2441 | */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 2442 | if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) && |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 2443 | ep_ring->last_td_was_short) { |
| 2444 | ep_ring->last_td_was_short = false; |
| 2445 | ret = 0; |
| 2446 | goto cleanup; |
| 2447 | } |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2448 | /* HC is busted, give up! */ |
| 2449 | xhci_err(xhci, |
| 2450 | "ERROR Transfer event TRB DMA ptr not " |
| 2451 | "part of current TD\n"); |
| 2452 | return -ESHUTDOWN; |
| 2453 | } |
| 2454 | |
| 2455 | ret = skip_isoc_td(xhci, td, event, ep, &status); |
| 2456 | goto cleanup; |
| 2457 | } |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 2458 | if (trb_comp_code == COMP_SHORT_TX) |
| 2459 | ep_ring->last_td_was_short = true; |
| 2460 | else |
| 2461 | ep_ring->last_td_was_short = false; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2462 | |
| 2463 | if (ep->skip) { |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2464 | xhci_dbg(xhci, "Found td. Clear skip flag.\n"); |
| 2465 | ep->skip = false; |
| 2466 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2467 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2468 | event_trb = &event_seg->trbs[(event_dma - event_seg->dma) / |
| 2469 | sizeof(*event_trb)]; |
| 2470 | /* |
| 2471 | * No-op TRB should not trigger interrupts. |
| 2472 | * If event_trb is a no-op TRB, it means the |
| 2473 | * corresponding TD has been cancelled. Just ignore |
| 2474 | * the TD. |
| 2475 | */ |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 2476 | if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) { |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2477 | xhci_dbg(xhci, |
| 2478 | "event_trb is a no-op TRB. Skip it\n"); |
| 2479 | goto cleanup; |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2480 | } |
| 2481 | |
| 2482 | /* Now update the urb's actual_length and give back to |
| 2483 | * the core |
| 2484 | */ |
| 2485 | if (usb_endpoint_xfer_control(&td->urb->ep->desc)) |
| 2486 | ret = process_ctrl_td(xhci, td, event_trb, event, ep, |
| 2487 | &status); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2488 | else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc)) |
| 2489 | ret = process_isoc_td(xhci, td, event_trb, event, ep, |
| 2490 | &status); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2491 | else |
| 2492 | ret = process_bulk_intr_td(xhci, td, event_trb, event, |
| 2493 | ep, &status); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 2494 | |
| 2495 | cleanup: |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2496 | /* |
| 2497 | * Do not update event ring dequeue pointer if ep->skip is set. |
| 2498 | * Will roll back to continue process missed tds. |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 2499 | */ |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2500 | if (trb_comp_code == COMP_MISSED_INT || !ep->skip) { |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2501 | inc_deq(xhci, xhci->event_ring); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2502 | } |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2503 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2504 | if (ret) { |
| 2505 | urb = td->urb; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2506 | urb_priv = urb->hcpriv; |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2507 | /* Leave the TD around for the reset endpoint function |
| 2508 | * to use(but only if it's not a control endpoint, |
| 2509 | * since we already queued the Set TR dequeue pointer |
| 2510 | * command for stalled control endpoints). |
| 2511 | */ |
| 2512 | if (usb_endpoint_xfer_control(&urb->ep->desc) || |
| 2513 | (trb_comp_code != COMP_STALL && |
| 2514 | trb_comp_code != COMP_BABBLE)) |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2515 | xhci_urb_free_priv(xhci, urb_priv); |
Alan Stern | 48c3375 | 2013-01-17 10:32:16 -0500 | [diff] [blame] | 2516 | else |
| 2517 | kfree(urb_priv); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2518 | |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 2519 | usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); |
Sarah Sharp | f444ff2 | 2011-04-05 15:53:47 -0700 | [diff] [blame] | 2520 | if ((urb->actual_length != urb->transfer_buffer_length && |
| 2521 | (urb->transfer_flags & |
| 2522 | URB_SHORT_NOT_OK)) || |
Sarah Sharp | fd984d2 | 2011-09-02 11:05:56 -0700 | [diff] [blame] | 2523 | (status != 0 && |
| 2524 | !usb_endpoint_xfer_isoc(&urb->ep->desc))) |
Sarah Sharp | f444ff2 | 2011-04-05 15:53:47 -0700 | [diff] [blame] | 2525 | xhci_dbg(xhci, "Giveback URB %p, len = %d, " |
Alan Stern | 1949f9e | 2012-05-07 13:22:52 -0400 | [diff] [blame] | 2526 | "expected = %d, status = %d\n", |
Sarah Sharp | f444ff2 | 2011-04-05 15:53:47 -0700 | [diff] [blame] | 2527 | urb, urb->actual_length, |
| 2528 | urb->transfer_buffer_length, |
| 2529 | status); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2530 | spin_unlock(&xhci->lock); |
Sarah Sharp | b3df3f9 | 2011-06-15 19:57:46 -0700 | [diff] [blame] | 2531 | /* EHCI, UHCI, and OHCI always unconditionally set the |
| 2532 | * urb->status of an isochronous endpoint to 0. |
| 2533 | */ |
| 2534 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) |
| 2535 | status = 0; |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 2536 | usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2537 | spin_lock(&xhci->lock); |
| 2538 | } |
| 2539 | |
| 2540 | /* |
| 2541 | * If ep->skip is set, it means there are missed tds on the |
| 2542 | * endpoint ring need to take care of. |
| 2543 | * Process them as short transfer until reach the td pointed by |
| 2544 | * the event. |
| 2545 | */ |
| 2546 | } while (ep->skip && trb_comp_code != COMP_MISSED_INT); |
| 2547 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2548 | return 0; |
| 2549 | } |
| 2550 | |
| 2551 | /* |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2552 | * This function handles all OS-owned events on the event ring. It may drop |
| 2553 | * xhci->lock between event processing (e.g. to pass up port status changes). |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2554 | * Returns >0 for "possibly more events to process" (caller should call again), |
| 2555 | * otherwise 0 if done. In future, <0 returns should indicate error code. |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2556 | */ |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2557 | static int xhci_handle_event(struct xhci_hcd *xhci) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2558 | { |
| 2559 | union xhci_trb *event; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2560 | int update_ptrs = 1; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2561 | int ret; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2562 | |
| 2563 | if (!xhci->event_ring || !xhci->event_ring->dequeue) { |
| 2564 | xhci->error_bitmask |= 1 << 1; |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2565 | return 0; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2566 | } |
| 2567 | |
| 2568 | event = xhci->event_ring->dequeue; |
| 2569 | /* Does the HC or OS own the TRB? */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2570 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) != |
| 2571 | xhci->event_ring->cycle_state) { |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2572 | xhci->error_bitmask |= 1 << 2; |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2573 | return 0; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2574 | } |
| 2575 | |
Matt Evans | 92a3da4 | 2011-03-29 13:40:51 +1100 | [diff] [blame] | 2576 | /* |
| 2577 | * Barrier between reading the TRB_CYCLE (valid) flag above and any |
| 2578 | * speculative reads of the event's flags/data below. |
| 2579 | */ |
| 2580 | rmb(); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2581 | /* FIXME: Handle more event types. */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2582 | switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) { |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2583 | case TRB_TYPE(TRB_COMPLETION): |
| 2584 | handle_cmd_completion(xhci, &event->event_cmd); |
| 2585 | break; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2586 | case TRB_TYPE(TRB_PORT_STATUS): |
| 2587 | handle_port_status(xhci, event); |
| 2588 | update_ptrs = 0; |
| 2589 | break; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2590 | case TRB_TYPE(TRB_TRANSFER): |
| 2591 | ret = handle_tx_event(xhci, &event->trans_event); |
| 2592 | if (ret < 0) |
| 2593 | xhci->error_bitmask |= 1 << 9; |
| 2594 | else |
| 2595 | update_ptrs = 0; |
| 2596 | break; |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 2597 | case TRB_TYPE(TRB_DEV_NOTE): |
| 2598 | handle_device_notification(xhci, event); |
| 2599 | break; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2600 | default: |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2601 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >= |
| 2602 | TRB_TYPE(48)) |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 2603 | handle_vendor_event(xhci, event); |
| 2604 | else |
| 2605 | xhci->error_bitmask |= 1 << 3; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2606 | } |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 2607 | /* Any of the above functions may drop and re-acquire the lock, so check |
| 2608 | * to make sure a watchdog timer didn't mark the host as non-responsive. |
| 2609 | */ |
| 2610 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
| 2611 | xhci_dbg(xhci, "xHCI host dying, returning from " |
| 2612 | "event handler.\n"); |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2613 | return 0; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 2614 | } |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2615 | |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2616 | if (update_ptrs) |
| 2617 | /* Update SW event ring dequeue pointer */ |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2618 | inc_deq(xhci, xhci->event_ring); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2619 | |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2620 | /* Are there more items on the event ring? Caller will call us again to |
| 2621 | * check. |
| 2622 | */ |
| 2623 | return 1; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2624 | } |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2625 | |
| 2626 | /* |
| 2627 | * xHCI spec says we can get an interrupt, and if the HC has an error condition, |
| 2628 | * we might get bad data out of the event ring. Section 4.10.2.7 has a list of |
| 2629 | * indicators of an event TRB error, but we check the status *first* to be safe. |
| 2630 | */ |
| 2631 | irqreturn_t xhci_irq(struct usb_hcd *hcd) |
| 2632 | { |
| 2633 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2634 | u32 status; |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2635 | u64 temp_64; |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2636 | union xhci_trb *event_ring_deq; |
| 2637 | dma_addr_t deq; |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2638 | |
| 2639 | spin_lock(&xhci->lock); |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2640 | /* Check if the xHC generated the interrupt, or the irq is shared */ |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 2641 | status = readl(&xhci->op_regs->status); |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2642 | if (status == 0xffffffff) |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2643 | goto hw_died; |
| 2644 | |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2645 | if (!(status & STS_EINT)) { |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2646 | spin_unlock(&xhci->lock); |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2647 | return IRQ_NONE; |
| 2648 | } |
Sarah Sharp | 27e0dd4 | 2010-07-29 22:12:43 -0700 | [diff] [blame] | 2649 | if (status & STS_FATAL) { |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2650 | xhci_warn(xhci, "WARNING: Host System Error\n"); |
| 2651 | xhci_halt(xhci); |
| 2652 | hw_died: |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2653 | spin_unlock(&xhci->lock); |
| 2654 | return -ESHUTDOWN; |
| 2655 | } |
| 2656 | |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2657 | /* |
| 2658 | * Clear the op reg interrupt status first, |
| 2659 | * so we can receive interrupts from other MSI-X interrupters. |
| 2660 | * Write 1 to clear the interrupt status. |
| 2661 | */ |
Sarah Sharp | 27e0dd4 | 2010-07-29 22:12:43 -0700 | [diff] [blame] | 2662 | status |= STS_EINT; |
Xenia Ragiadakou | 204b779 | 2013-11-15 05:34:07 +0200 | [diff] [blame] | 2663 | writel(status, &xhci->op_regs->status); |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2664 | /* FIXME when MSI-X is supported and there are multiple vectors */ |
| 2665 | /* Clear the MSI-X event interrupt status */ |
| 2666 | |
Felipe Balbi | cd70469 | 2012-02-29 16:46:23 +0200 | [diff] [blame] | 2667 | if (hcd->irq) { |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2668 | u32 irq_pending; |
| 2669 | /* Acknowledge the PCI interrupt */ |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 2670 | irq_pending = readl(&xhci->ir_set->irq_pending); |
Felipe Balbi | 4e833c0 | 2012-03-15 16:37:08 +0200 | [diff] [blame] | 2671 | irq_pending |= IMAN_IP; |
Xenia Ragiadakou | 204b779 | 2013-11-15 05:34:07 +0200 | [diff] [blame] | 2672 | writel(irq_pending, &xhci->ir_set->irq_pending); |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2673 | } |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2674 | |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2675 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2676 | xhci_dbg(xhci, "xHCI dying, ignoring interrupt. " |
| 2677 | "Shouldn't IRQs be disabled?\n"); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2678 | /* Clear the event handler busy flag (RW1C); |
| 2679 | * the event ring should be empty. |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2680 | */ |
Sarah Sharp | f7b2e40 | 2014-01-30 13:27:49 -0800 | [diff] [blame] | 2681 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
Sarah Sharp | 477632d | 2014-01-29 14:02:00 -0800 | [diff] [blame] | 2682 | xhci_write_64(xhci, temp_64 | ERST_EHB, |
| 2683 | &xhci->ir_set->erst_dequeue); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2684 | spin_unlock(&xhci->lock); |
| 2685 | |
| 2686 | return IRQ_HANDLED; |
| 2687 | } |
| 2688 | |
| 2689 | event_ring_deq = xhci->event_ring->dequeue; |
| 2690 | /* FIXME this should be a delayed service routine |
| 2691 | * that clears the EHB. |
| 2692 | */ |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2693 | while (xhci_handle_event(xhci) > 0) {} |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2694 | |
Sarah Sharp | f7b2e40 | 2014-01-30 13:27:49 -0800 | [diff] [blame] | 2695 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2696 | /* If necessary, update the HW's version of the event ring deq ptr. */ |
| 2697 | if (event_ring_deq != xhci->event_ring->dequeue) { |
| 2698 | deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, |
| 2699 | xhci->event_ring->dequeue); |
| 2700 | if (deq == 0) |
| 2701 | xhci_warn(xhci, "WARN something wrong with SW event " |
| 2702 | "ring dequeue ptr.\n"); |
| 2703 | /* Update HC event ring dequeue pointer */ |
| 2704 | temp_64 &= ERST_PTR_MASK; |
| 2705 | temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK); |
| 2706 | } |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2707 | |
| 2708 | /* Clear the event handler busy flag (RW1C); event ring is empty. */ |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2709 | temp_64 |= ERST_EHB; |
Sarah Sharp | 477632d | 2014-01-29 14:02:00 -0800 | [diff] [blame] | 2710 | xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2711 | |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2712 | spin_unlock(&xhci->lock); |
| 2713 | |
| 2714 | return IRQ_HANDLED; |
| 2715 | } |
| 2716 | |
Alex Shi | 851ec16 | 2013-05-24 10:54:19 +0800 | [diff] [blame] | 2717 | irqreturn_t xhci_msi_irq(int irq, void *hcd) |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2718 | { |
Alan Stern | 968b822 | 2011-11-03 12:03:38 -0400 | [diff] [blame] | 2719 | return xhci_irq(hcd); |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2720 | } |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2721 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2722 | /**** Endpoint Ring Operations ****/ |
| 2723 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2724 | /* |
| 2725 | * Generic function for queueing a TRB on a ring. |
| 2726 | * The caller must have checked to make sure there's room on the ring. |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 2727 | * |
| 2728 | * @more_trbs_coming: Will you enqueue more TRBs before calling |
| 2729 | * prepare_transfer()? |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2730 | */ |
| 2731 | static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2732 | bool more_trbs_coming, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2733 | u32 field1, u32 field2, u32 field3, u32 field4) |
| 2734 | { |
| 2735 | struct xhci_generic_trb *trb; |
| 2736 | |
| 2737 | trb = &ring->enqueue->generic; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2738 | trb->field[0] = cpu_to_le32(field1); |
| 2739 | trb->field[1] = cpu_to_le32(field2); |
| 2740 | trb->field[2] = cpu_to_le32(field3); |
| 2741 | trb->field[3] = cpu_to_le32(field4); |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2742 | inc_enq(xhci, ring, more_trbs_coming); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2743 | } |
| 2744 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2745 | /* |
| 2746 | * Does various checks on the endpoint ring, and makes it ready to queue num_trbs. |
| 2747 | * FIXME allocate segments if the ring is full. |
| 2748 | */ |
| 2749 | static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2750 | u32 ep_state, unsigned int num_trbs, gfp_t mem_flags) |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2751 | { |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2752 | unsigned int num_trbs_needed; |
| 2753 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2754 | /* Make sure the endpoint has been added to xHC schedule */ |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2755 | switch (ep_state) { |
| 2756 | case EP_STATE_DISABLED: |
| 2757 | /* |
| 2758 | * USB core changed config/interfaces without notifying us, |
| 2759 | * or hardware is reporting the wrong state. |
| 2760 | */ |
| 2761 | xhci_warn(xhci, "WARN urb submitted to disabled ep\n"); |
| 2762 | return -ENOENT; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2763 | case EP_STATE_ERROR: |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 2764 | xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n"); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2765 | /* FIXME event handling code for error needs to clear it */ |
| 2766 | /* XXX not sure if this should be -ENOENT or not */ |
| 2767 | return -EINVAL; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 2768 | case EP_STATE_HALTED: |
| 2769 | xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n"); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2770 | case EP_STATE_STOPPED: |
| 2771 | case EP_STATE_RUNNING: |
| 2772 | break; |
| 2773 | default: |
| 2774 | xhci_err(xhci, "ERROR unknown endpoint state for ep\n"); |
| 2775 | /* |
| 2776 | * FIXME issue Configure Endpoint command to try to get the HC |
| 2777 | * back into a known state. |
| 2778 | */ |
| 2779 | return -EINVAL; |
| 2780 | } |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2781 | |
| 2782 | while (1) { |
Sarah Sharp | 3d4b81e | 2014-01-31 11:52:57 -0800 | [diff] [blame] | 2783 | if (room_on_ring(xhci, ep_ring, num_trbs)) |
| 2784 | break; |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2785 | |
| 2786 | if (ep_ring == xhci->cmd_ring) { |
| 2787 | xhci_err(xhci, "Do not support expand command ring\n"); |
| 2788 | return -ENOMEM; |
| 2789 | } |
| 2790 | |
Xenia Ragiadakou | 68ffb01 | 2013-08-14 06:33:56 +0300 | [diff] [blame] | 2791 | xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion, |
| 2792 | "ERROR no room on ep ring, try ring expansion"); |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2793 | num_trbs_needed = num_trbs - ep_ring->num_trbs_free; |
| 2794 | if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed, |
| 2795 | mem_flags)) { |
| 2796 | xhci_err(xhci, "Ring expansion failed\n"); |
| 2797 | return -ENOMEM; |
| 2798 | } |
Peter Senna Tschudin | 261fa12 | 2012-09-12 19:03:17 +0200 | [diff] [blame] | 2799 | } |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2800 | |
| 2801 | if (enqueue_is_link_trb(ep_ring)) { |
| 2802 | struct xhci_ring *ring = ep_ring; |
| 2803 | union xhci_trb *next; |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2804 | |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2805 | next = ring->enqueue; |
| 2806 | |
| 2807 | while (last_trb(xhci, ring, ring->enq_seg, next)) { |
Andiry Xu | 7e393a8 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 2808 | /* If we're not dealing with 0.95 hardware or isoc rings |
| 2809 | * on AMD 0.96 host, clear the chain bit. |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2810 | */ |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2811 | if (!xhci_link_trb_quirk(xhci) && |
| 2812 | !(ring->type == TYPE_ISOC && |
| 2813 | (xhci->quirks & XHCI_AMD_0x96_HOST))) |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2814 | next->link.control &= cpu_to_le32(~TRB_CHAIN); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2815 | else |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2816 | next->link.control |= cpu_to_le32(TRB_CHAIN); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2817 | |
| 2818 | wmb(); |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 2819 | next->link.control ^= cpu_to_le32(TRB_CYCLE); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2820 | |
| 2821 | /* Toggle the cycle bit after the last ring segment. */ |
| 2822 | if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) { |
| 2823 | ring->cycle_state = (ring->cycle_state ? 0 : 1); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2824 | } |
| 2825 | ring->enq_seg = ring->enq_seg->next; |
| 2826 | ring->enqueue = ring->enq_seg->trbs; |
| 2827 | next = ring->enqueue; |
| 2828 | } |
| 2829 | } |
| 2830 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2831 | return 0; |
| 2832 | } |
| 2833 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2834 | static int prepare_transfer(struct xhci_hcd *xhci, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2835 | struct xhci_virt_device *xdev, |
| 2836 | unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2837 | unsigned int stream_id, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2838 | unsigned int num_trbs, |
| 2839 | struct urb *urb, |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2840 | unsigned int td_index, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2841 | gfp_t mem_flags) |
| 2842 | { |
| 2843 | int ret; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2844 | struct urb_priv *urb_priv; |
| 2845 | struct xhci_td *td; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2846 | struct xhci_ring *ep_ring; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 2847 | struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2848 | |
| 2849 | ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id); |
| 2850 | if (!ep_ring) { |
| 2851 | xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n", |
| 2852 | stream_id); |
| 2853 | return -EINVAL; |
| 2854 | } |
| 2855 | |
| 2856 | ret = prepare_ring(xhci, ep_ring, |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2857 | le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2858 | num_trbs, mem_flags); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2859 | if (ret) |
| 2860 | return ret; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2861 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2862 | urb_priv = urb->hcpriv; |
| 2863 | td = urb_priv->td[td_index]; |
| 2864 | |
| 2865 | INIT_LIST_HEAD(&td->td_list); |
| 2866 | INIT_LIST_HEAD(&td->cancelled_td_list); |
| 2867 | |
| 2868 | if (td_index == 0) { |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 2869 | ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb); |
Sarah Sharp | d13565c | 2011-07-22 14:34:34 -0700 | [diff] [blame] | 2870 | if (unlikely(ret)) |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2871 | return ret; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2872 | } |
| 2873 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2874 | td->urb = urb; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2875 | /* Add this TD to the tail of the endpoint ring's TD list */ |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2876 | list_add_tail(&td->td_list, &ep_ring->td_list); |
| 2877 | td->start_seg = ep_ring->enq_seg; |
| 2878 | td->first_trb = ep_ring->enqueue; |
| 2879 | |
| 2880 | urb_priv->td[td_index] = td; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2881 | |
| 2882 | return 0; |
| 2883 | } |
| 2884 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2885 | static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2886 | { |
| 2887 | int num_sgs, num_trbs, running_total, temp, i; |
| 2888 | struct scatterlist *sg; |
| 2889 | |
| 2890 | sg = NULL; |
Clemens Ladisch | bc677d5 | 2011-12-03 23:41:31 +0100 | [diff] [blame] | 2891 | num_sgs = urb->num_mapped_sgs; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2892 | temp = urb->transfer_buffer_length; |
| 2893 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2894 | num_trbs = 0; |
Matthew Wilcox | 910f8d0 | 2010-05-01 12:20:01 -0600 | [diff] [blame] | 2895 | for_each_sg(urb->sg, sg, num_sgs, i) { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2896 | unsigned int len = sg_dma_len(sg); |
| 2897 | |
| 2898 | /* Scatter gather list entries may cross 64KB boundaries */ |
| 2899 | running_total = TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2900 | (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1)); |
Paul Zimmerman | 5807795 | 2011-02-12 14:07:20 -0800 | [diff] [blame] | 2901 | running_total &= TRB_MAX_BUFF_SIZE - 1; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2902 | if (running_total != 0) |
| 2903 | num_trbs++; |
| 2904 | |
| 2905 | /* How many more 64KB chunks to transfer, how many more TRBs? */ |
Paul Zimmerman | bcd2fde | 2011-02-12 14:07:57 -0800 | [diff] [blame] | 2906 | while (running_total < sg_dma_len(sg) && running_total < temp) { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2907 | num_trbs++; |
| 2908 | running_total += TRB_MAX_BUFF_SIZE; |
| 2909 | } |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2910 | len = min_t(int, len, temp); |
| 2911 | temp -= len; |
| 2912 | if (temp == 0) |
| 2913 | break; |
| 2914 | } |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2915 | return num_trbs; |
| 2916 | } |
| 2917 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2918 | static void check_trb_math(struct urb *urb, int num_trbs, int running_total) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2919 | { |
| 2920 | if (num_trbs != 0) |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2921 | dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of " |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2922 | "TRBs, %d left\n", __func__, |
| 2923 | urb->ep->desc.bEndpointAddress, num_trbs); |
| 2924 | if (running_total != urb->transfer_buffer_length) |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2925 | dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, " |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2926 | "queued %#x (%d), asked for %#x (%d)\n", |
| 2927 | __func__, |
| 2928 | urb->ep->desc.bEndpointAddress, |
| 2929 | running_total, running_total, |
| 2930 | urb->transfer_buffer_length, |
| 2931 | urb->transfer_buffer_length); |
| 2932 | } |
| 2933 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2934 | static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2935 | unsigned int ep_index, unsigned int stream_id, int start_cycle, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 2936 | struct xhci_generic_trb *start_trb) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2937 | { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2938 | /* |
| 2939 | * Pass all the TRBs to the hardware at once and make sure this write |
| 2940 | * isn't reordered. |
| 2941 | */ |
| 2942 | wmb(); |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 2943 | if (start_cycle) |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2944 | start_trb->field[3] |= cpu_to_le32(start_cycle); |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 2945 | else |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2946 | start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE); |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 2947 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2948 | } |
| 2949 | |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2950 | /* |
| 2951 | * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt |
| 2952 | * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD |
| 2953 | * (comprised of sg list entries) can take several service intervals to |
| 2954 | * transmit. |
| 2955 | */ |
| 2956 | int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 2957 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 2958 | { |
| 2959 | struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, |
| 2960 | xhci->devs[slot_id]->out_ctx, ep_index); |
| 2961 | int xhci_interval; |
| 2962 | int ep_interval; |
| 2963 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2964 | xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info)); |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2965 | ep_interval = urb->interval; |
| 2966 | /* Convert to microframes */ |
| 2967 | if (urb->dev->speed == USB_SPEED_LOW || |
| 2968 | urb->dev->speed == USB_SPEED_FULL) |
| 2969 | ep_interval *= 8; |
| 2970 | /* FIXME change this to a warning and a suggestion to use the new API |
| 2971 | * to set the polling interval (once the API is added). |
| 2972 | */ |
| 2973 | if (xhci_interval != ep_interval) { |
Dmitry Kasatkin | 0730d52 | 2013-08-27 17:47:35 +0300 | [diff] [blame] | 2974 | dev_dbg_ratelimited(&urb->dev->dev, |
| 2975 | "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n", |
| 2976 | ep_interval, ep_interval == 1 ? "" : "s", |
| 2977 | xhci_interval, xhci_interval == 1 ? "" : "s"); |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2978 | urb->interval = xhci_interval; |
| 2979 | /* Convert back to frames for LS/FS devices */ |
| 2980 | if (urb->dev->speed == USB_SPEED_LOW || |
| 2981 | urb->dev->speed == USB_SPEED_FULL) |
| 2982 | urb->interval /= 8; |
| 2983 | } |
Dan Carpenter | 3fc8206 | 2012-03-28 10:30:26 +0300 | [diff] [blame] | 2984 | return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index); |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2985 | } |
| 2986 | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 2987 | /* |
| 2988 | * The TD size is the number of bytes remaining in the TD (including this TRB), |
| 2989 | * right shifted by 10. |
| 2990 | * It must fit in bits 21:17, so it can't be bigger than 31. |
| 2991 | */ |
| 2992 | static u32 xhci_td_remainder(unsigned int remainder) |
| 2993 | { |
| 2994 | u32 max = (1 << (21 - 17 + 1)) - 1; |
| 2995 | |
| 2996 | if ((remainder >> 10) >= max) |
| 2997 | return max << 17; |
| 2998 | else |
| 2999 | return (remainder >> 10) << 17; |
| 3000 | } |
| 3001 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3002 | /* |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3003 | * For xHCI 1.0 host controllers, TD size is the number of max packet sized |
| 3004 | * packets remaining in the TD (*not* including this TRB). |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3005 | * |
| 3006 | * Total TD packet count = total_packet_count = |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3007 | * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize) |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3008 | * |
| 3009 | * Packets transferred up to and including this TRB = packets_transferred = |
| 3010 | * rounddown(total bytes transferred including this TRB / wMaxPacketSize) |
| 3011 | * |
| 3012 | * TD size = total_packet_count - packets_transferred |
| 3013 | * |
| 3014 | * It must fit in bits 21:17, so it can't be bigger than 31. |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3015 | * The last TRB in a TD must have the TD size set to zero. |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3016 | */ |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3017 | static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len, |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3018 | unsigned int total_packet_count, struct urb *urb, |
| 3019 | unsigned int num_trbs_left) |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3020 | { |
| 3021 | int packets_transferred; |
| 3022 | |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3023 | /* One TRB with a zero-length data packet. */ |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3024 | if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0)) |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3025 | return 0; |
| 3026 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3027 | /* All the TRB queueing functions don't count the current TRB in |
| 3028 | * running_total. |
| 3029 | */ |
| 3030 | packets_transferred = (running_total + trb_buff_len) / |
Sarah Sharp | f18f8ed | 2013-01-11 13:36:35 -0800 | [diff] [blame] | 3031 | GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc)); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3032 | |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3033 | if ((total_packet_count - packets_transferred) > 31) |
| 3034 | return 31 << 17; |
| 3035 | return (total_packet_count - packets_transferred) << 17; |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3036 | } |
| 3037 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3038 | static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3039 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3040 | { |
| 3041 | struct xhci_ring *ep_ring; |
| 3042 | unsigned int num_trbs; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3043 | struct urb_priv *urb_priv; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3044 | struct xhci_td *td; |
| 3045 | struct scatterlist *sg; |
| 3046 | int num_sgs; |
| 3047 | int trb_buff_len, this_sg_len, running_total; |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3048 | unsigned int total_packet_count; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3049 | bool first_trb; |
| 3050 | u64 addr; |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 3051 | bool more_trbs_coming; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3052 | |
| 3053 | struct xhci_generic_trb *start_trb; |
| 3054 | int start_cycle; |
| 3055 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3056 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
| 3057 | if (!ep_ring) |
| 3058 | return -EINVAL; |
| 3059 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3060 | num_trbs = count_sg_trbs_needed(xhci, urb); |
Clemens Ladisch | bc677d5 | 2011-12-03 23:41:31 +0100 | [diff] [blame] | 3061 | num_sgs = urb->num_mapped_sgs; |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3062 | total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length, |
Kuninori Morimoto | 29cc889 | 2011-08-23 03:12:03 -0700 | [diff] [blame] | 3063 | usb_endpoint_maxp(&urb->ep->desc)); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3064 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3065 | trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id], |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3066 | ep_index, urb->stream_id, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3067 | num_trbs, urb, 0, mem_flags); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3068 | if (trb_buff_len < 0) |
| 3069 | return trb_buff_len; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3070 | |
| 3071 | urb_priv = urb->hcpriv; |
| 3072 | td = urb_priv->td[0]; |
| 3073 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3074 | /* |
| 3075 | * Don't give the first TRB to the hardware (by toggling the cycle bit) |
| 3076 | * until we've finished creating all the other TRBs. The ring's cycle |
| 3077 | * state may change as we enqueue the other TRBs, so save it too. |
| 3078 | */ |
| 3079 | start_trb = &ep_ring->enqueue->generic; |
| 3080 | start_cycle = ep_ring->cycle_state; |
| 3081 | |
| 3082 | running_total = 0; |
| 3083 | /* |
| 3084 | * How much data is in the first TRB? |
| 3085 | * |
| 3086 | * There are three forces at work for TRB buffer pointers and lengths: |
| 3087 | * 1. We don't want to walk off the end of this sg-list entry buffer. |
| 3088 | * 2. The transfer length that the driver requested may be smaller than |
| 3089 | * the amount of memory allocated for this scatter-gather list. |
| 3090 | * 3. TRBs buffers can't cross 64KB boundaries. |
| 3091 | */ |
Matthew Wilcox | 910f8d0 | 2010-05-01 12:20:01 -0600 | [diff] [blame] | 3092 | sg = urb->sg; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3093 | addr = (u64) sg_dma_address(sg); |
| 3094 | this_sg_len = sg_dma_len(sg); |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 3095 | trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1)); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3096 | trb_buff_len = min_t(int, trb_buff_len, this_sg_len); |
| 3097 | if (trb_buff_len > urb->transfer_buffer_length) |
| 3098 | trb_buff_len = urb->transfer_buffer_length; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3099 | |
| 3100 | first_trb = true; |
| 3101 | /* Queue the first TRB, even if it's zero-length */ |
| 3102 | do { |
| 3103 | u32 field = 0; |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3104 | u32 length_field = 0; |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3105 | u32 remainder = 0; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3106 | |
| 3107 | /* Don't change the cycle bit of the first TRB until later */ |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3108 | if (first_trb) { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3109 | first_trb = false; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3110 | if (start_cycle == 0) |
| 3111 | field |= 0x1; |
| 3112 | } else |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3113 | field |= ep_ring->cycle_state; |
| 3114 | |
| 3115 | /* Chain all the TRBs together; clear the chain bit in the last |
| 3116 | * TRB to indicate it's the last TRB in the chain. |
| 3117 | */ |
| 3118 | if (num_trbs > 1) { |
| 3119 | field |= TRB_CHAIN; |
| 3120 | } else { |
| 3121 | /* FIXME - add check for ZERO_PACKET flag before this */ |
| 3122 | td->last_trb = ep_ring->enqueue; |
| 3123 | field |= TRB_IOC; |
| 3124 | } |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3125 | |
| 3126 | /* Only set interrupt on short packet for IN endpoints */ |
| 3127 | if (usb_urb_dir_in(urb)) |
| 3128 | field |= TRB_ISP; |
| 3129 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3130 | if (TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 3131 | (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3132 | xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n"); |
| 3133 | xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n", |
| 3134 | (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1), |
| 3135 | (unsigned int) addr + trb_buff_len); |
| 3136 | } |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3137 | |
| 3138 | /* Set the TRB length, TD size, and interrupter fields. */ |
| 3139 | if (xhci->hci_version < 0x100) { |
| 3140 | remainder = xhci_td_remainder( |
| 3141 | urb->transfer_buffer_length - |
| 3142 | running_total); |
| 3143 | } else { |
| 3144 | remainder = xhci_v1_0_td_remainder(running_total, |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3145 | trb_buff_len, total_packet_count, urb, |
| 3146 | num_trbs - 1); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3147 | } |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3148 | length_field = TRB_LEN(trb_buff_len) | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3149 | remainder | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3150 | TRB_INTR_TARGET(0); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3151 | |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 3152 | if (num_trbs > 1) |
| 3153 | more_trbs_coming = true; |
| 3154 | else |
| 3155 | more_trbs_coming = false; |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3156 | queue_trb(xhci, ep_ring, more_trbs_coming, |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3157 | lower_32_bits(addr), |
| 3158 | upper_32_bits(addr), |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3159 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3160 | field | TRB_TYPE(TRB_NORMAL)); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3161 | --num_trbs; |
| 3162 | running_total += trb_buff_len; |
| 3163 | |
| 3164 | /* Calculate length for next transfer -- |
| 3165 | * Are we done queueing all the TRBs for this sg entry? |
| 3166 | */ |
| 3167 | this_sg_len -= trb_buff_len; |
| 3168 | if (this_sg_len == 0) { |
| 3169 | --num_sgs; |
| 3170 | if (num_sgs == 0) |
| 3171 | break; |
| 3172 | sg = sg_next(sg); |
| 3173 | addr = (u64) sg_dma_address(sg); |
| 3174 | this_sg_len = sg_dma_len(sg); |
| 3175 | } else { |
| 3176 | addr += trb_buff_len; |
| 3177 | } |
| 3178 | |
| 3179 | trb_buff_len = TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 3180 | (addr & (TRB_MAX_BUFF_SIZE - 1)); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3181 | trb_buff_len = min_t(int, trb_buff_len, this_sg_len); |
| 3182 | if (running_total + trb_buff_len > urb->transfer_buffer_length) |
| 3183 | trb_buff_len = |
| 3184 | urb->transfer_buffer_length - running_total; |
| 3185 | } while (running_total < urb->transfer_buffer_length); |
| 3186 | |
| 3187 | check_trb_math(urb, num_trbs, running_total); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3188 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3189 | start_cycle, start_trb); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3190 | return 0; |
| 3191 | } |
| 3192 | |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3193 | /* This is very similar to what ehci-q.c qtd_fill() does */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3194 | int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3195 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3196 | { |
| 3197 | struct xhci_ring *ep_ring; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3198 | struct urb_priv *urb_priv; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3199 | struct xhci_td *td; |
| 3200 | int num_trbs; |
| 3201 | struct xhci_generic_trb *start_trb; |
| 3202 | bool first_trb; |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 3203 | bool more_trbs_coming; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3204 | int start_cycle; |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3205 | u32 field, length_field; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3206 | |
| 3207 | int running_total, trb_buff_len, ret; |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3208 | unsigned int total_packet_count; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3209 | u64 addr; |
| 3210 | |
Alan Stern | ff9c895 | 2010-04-02 13:27:28 -0400 | [diff] [blame] | 3211 | if (urb->num_sgs) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3212 | return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index); |
| 3213 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3214 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
| 3215 | if (!ep_ring) |
| 3216 | return -EINVAL; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3217 | |
| 3218 | num_trbs = 0; |
| 3219 | /* How much data is (potentially) left before the 64KB boundary? */ |
| 3220 | running_total = TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 3221 | (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1)); |
Paul Zimmerman | 5807795 | 2011-02-12 14:07:20 -0800 | [diff] [blame] | 3222 | running_total &= TRB_MAX_BUFF_SIZE - 1; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3223 | |
| 3224 | /* If there's some data on this 64KB chunk, or we have to send a |
| 3225 | * zero-length transfer, we need at least one TRB |
| 3226 | */ |
| 3227 | if (running_total != 0 || urb->transfer_buffer_length == 0) |
| 3228 | num_trbs++; |
| 3229 | /* How many more 64KB chunks to transfer, how many more TRBs? */ |
| 3230 | while (running_total < urb->transfer_buffer_length) { |
| 3231 | num_trbs++; |
| 3232 | running_total += TRB_MAX_BUFF_SIZE; |
| 3233 | } |
| 3234 | /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */ |
| 3235 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3236 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
| 3237 | ep_index, urb->stream_id, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3238 | num_trbs, urb, 0, mem_flags); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3239 | if (ret < 0) |
| 3240 | return ret; |
| 3241 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3242 | urb_priv = urb->hcpriv; |
| 3243 | td = urb_priv->td[0]; |
| 3244 | |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3245 | /* |
| 3246 | * Don't give the first TRB to the hardware (by toggling the cycle bit) |
| 3247 | * until we've finished creating all the other TRBs. The ring's cycle |
| 3248 | * state may change as we enqueue the other TRBs, so save it too. |
| 3249 | */ |
| 3250 | start_trb = &ep_ring->enqueue->generic; |
| 3251 | start_cycle = ep_ring->cycle_state; |
| 3252 | |
| 3253 | running_total = 0; |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3254 | total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length, |
Kuninori Morimoto | 29cc889 | 2011-08-23 03:12:03 -0700 | [diff] [blame] | 3255 | usb_endpoint_maxp(&urb->ep->desc)); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3256 | /* How much data is in the first TRB? */ |
| 3257 | addr = (u64) urb->transfer_dma; |
| 3258 | trb_buff_len = TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 3259 | (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1)); |
| 3260 | if (trb_buff_len > urb->transfer_buffer_length) |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3261 | trb_buff_len = urb->transfer_buffer_length; |
| 3262 | |
| 3263 | first_trb = true; |
| 3264 | |
| 3265 | /* Queue the first TRB, even if it's zero-length */ |
| 3266 | do { |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3267 | u32 remainder = 0; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3268 | field = 0; |
| 3269 | |
| 3270 | /* Don't change the cycle bit of the first TRB until later */ |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3271 | if (first_trb) { |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3272 | first_trb = false; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3273 | if (start_cycle == 0) |
| 3274 | field |= 0x1; |
| 3275 | } else |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3276 | field |= ep_ring->cycle_state; |
| 3277 | |
| 3278 | /* Chain all the TRBs together; clear the chain bit in the last |
| 3279 | * TRB to indicate it's the last TRB in the chain. |
| 3280 | */ |
| 3281 | if (num_trbs > 1) { |
| 3282 | field |= TRB_CHAIN; |
| 3283 | } else { |
| 3284 | /* FIXME - add check for ZERO_PACKET flag before this */ |
| 3285 | td->last_trb = ep_ring->enqueue; |
| 3286 | field |= TRB_IOC; |
| 3287 | } |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3288 | |
| 3289 | /* Only set interrupt on short packet for IN endpoints */ |
| 3290 | if (usb_urb_dir_in(urb)) |
| 3291 | field |= TRB_ISP; |
| 3292 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3293 | /* Set the TRB length, TD size, and interrupter fields. */ |
| 3294 | if (xhci->hci_version < 0x100) { |
| 3295 | remainder = xhci_td_remainder( |
| 3296 | urb->transfer_buffer_length - |
| 3297 | running_total); |
| 3298 | } else { |
| 3299 | remainder = xhci_v1_0_td_remainder(running_total, |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3300 | trb_buff_len, total_packet_count, urb, |
| 3301 | num_trbs - 1); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3302 | } |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3303 | length_field = TRB_LEN(trb_buff_len) | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3304 | remainder | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3305 | TRB_INTR_TARGET(0); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3306 | |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 3307 | if (num_trbs > 1) |
| 3308 | more_trbs_coming = true; |
| 3309 | else |
| 3310 | more_trbs_coming = false; |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3311 | queue_trb(xhci, ep_ring, more_trbs_coming, |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3312 | lower_32_bits(addr), |
| 3313 | upper_32_bits(addr), |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3314 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3315 | field | TRB_TYPE(TRB_NORMAL)); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3316 | --num_trbs; |
| 3317 | running_total += trb_buff_len; |
| 3318 | |
| 3319 | /* Calculate length for next transfer */ |
| 3320 | addr += trb_buff_len; |
| 3321 | trb_buff_len = urb->transfer_buffer_length - running_total; |
| 3322 | if (trb_buff_len > TRB_MAX_BUFF_SIZE) |
| 3323 | trb_buff_len = TRB_MAX_BUFF_SIZE; |
| 3324 | } while (running_total < urb->transfer_buffer_length); |
| 3325 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3326 | check_trb_math(urb, num_trbs, running_total); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3327 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3328 | start_cycle, start_trb); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3329 | return 0; |
| 3330 | } |
| 3331 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3332 | /* Caller must have locked xhci->lock */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3333 | int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3334 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3335 | { |
| 3336 | struct xhci_ring *ep_ring; |
| 3337 | int num_trbs; |
| 3338 | int ret; |
| 3339 | struct usb_ctrlrequest *setup; |
| 3340 | struct xhci_generic_trb *start_trb; |
| 3341 | int start_cycle; |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3342 | u32 field, length_field; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3343 | struct urb_priv *urb_priv; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3344 | struct xhci_td *td; |
| 3345 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3346 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
| 3347 | if (!ep_ring) |
| 3348 | return -EINVAL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3349 | |
| 3350 | /* |
| 3351 | * Need to copy setup packet into setup TRB, so we can't use the setup |
| 3352 | * DMA address. |
| 3353 | */ |
| 3354 | if (!urb->setup_packet) |
| 3355 | return -EINVAL; |
| 3356 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3357 | /* 1 TRB for setup, 1 for status */ |
| 3358 | num_trbs = 2; |
| 3359 | /* |
| 3360 | * Don't need to check if we need additional event data and normal TRBs, |
| 3361 | * since data in control transfers will never get bigger than 16MB |
| 3362 | * XXX: can we get a buffer that crosses 64KB boundaries? |
| 3363 | */ |
| 3364 | if (urb->transfer_buffer_length > 0) |
| 3365 | num_trbs++; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3366 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
| 3367 | ep_index, urb->stream_id, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3368 | num_trbs, urb, 0, mem_flags); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3369 | if (ret < 0) |
| 3370 | return ret; |
| 3371 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3372 | urb_priv = urb->hcpriv; |
| 3373 | td = urb_priv->td[0]; |
| 3374 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3375 | /* |
| 3376 | * Don't give the first TRB to the hardware (by toggling the cycle bit) |
| 3377 | * until we've finished creating all the other TRBs. The ring's cycle |
| 3378 | * state may change as we enqueue the other TRBs, so save it too. |
| 3379 | */ |
| 3380 | start_trb = &ep_ring->enqueue->generic; |
| 3381 | start_cycle = ep_ring->cycle_state; |
| 3382 | |
| 3383 | /* Queue setup TRB - see section 6.4.1.2.1 */ |
| 3384 | /* FIXME better way to translate setup_packet into two u32 fields? */ |
| 3385 | setup = (struct usb_ctrlrequest *) urb->setup_packet; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3386 | field = 0; |
| 3387 | field |= TRB_IDT | TRB_TYPE(TRB_SETUP); |
| 3388 | if (start_cycle == 0) |
| 3389 | field |= 0x1; |
Andiry Xu | b83cdc8 | 2011-05-05 18:13:56 +0800 | [diff] [blame] | 3390 | |
| 3391 | /* xHCI 1.0 6.4.1.2.1: Transfer Type field */ |
| 3392 | if (xhci->hci_version == 0x100) { |
| 3393 | if (urb->transfer_buffer_length > 0) { |
| 3394 | if (setup->bRequestType & USB_DIR_IN) |
| 3395 | field |= TRB_TX_TYPE(TRB_DATA_IN); |
| 3396 | else |
| 3397 | field |= TRB_TX_TYPE(TRB_DATA_OUT); |
| 3398 | } |
| 3399 | } |
| 3400 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3401 | queue_trb(xhci, ep_ring, true, |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3402 | setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16, |
| 3403 | le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16, |
| 3404 | TRB_LEN(8) | TRB_INTR_TARGET(0), |
| 3405 | /* Immediate data in pointer */ |
| 3406 | field); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3407 | |
| 3408 | /* If there's data, queue data TRBs */ |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3409 | /* Only set interrupt on short packet for IN endpoints */ |
| 3410 | if (usb_urb_dir_in(urb)) |
| 3411 | field = TRB_ISP | TRB_TYPE(TRB_DATA); |
| 3412 | else |
| 3413 | field = TRB_TYPE(TRB_DATA); |
| 3414 | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3415 | length_field = TRB_LEN(urb->transfer_buffer_length) | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3416 | xhci_td_remainder(urb->transfer_buffer_length) | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3417 | TRB_INTR_TARGET(0); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3418 | if (urb->transfer_buffer_length > 0) { |
| 3419 | if (setup->bRequestType & USB_DIR_IN) |
| 3420 | field |= TRB_DIR_IN; |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3421 | queue_trb(xhci, ep_ring, true, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3422 | lower_32_bits(urb->transfer_dma), |
| 3423 | upper_32_bits(urb->transfer_dma), |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3424 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3425 | field | ep_ring->cycle_state); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3426 | } |
| 3427 | |
| 3428 | /* Save the DMA address of the last TRB in the TD */ |
| 3429 | td->last_trb = ep_ring->enqueue; |
| 3430 | |
| 3431 | /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */ |
| 3432 | /* If the device sent data, the status stage is an OUT transfer */ |
| 3433 | if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN) |
| 3434 | field = 0; |
| 3435 | else |
| 3436 | field = TRB_DIR_IN; |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3437 | queue_trb(xhci, ep_ring, false, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3438 | 0, |
| 3439 | 0, |
| 3440 | TRB_INTR_TARGET(0), |
| 3441 | /* Event on completion */ |
| 3442 | field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state); |
| 3443 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3444 | giveback_first_trb(xhci, slot_id, ep_index, 0, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3445 | start_cycle, start_trb); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3446 | return 0; |
| 3447 | } |
| 3448 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3449 | static int count_isoc_trbs_needed(struct xhci_hcd *xhci, |
| 3450 | struct urb *urb, int i) |
| 3451 | { |
| 3452 | int num_trbs = 0; |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3453 | u64 addr, td_len; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3454 | |
| 3455 | addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset); |
| 3456 | td_len = urb->iso_frame_desc[i].length; |
| 3457 | |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3458 | num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)), |
| 3459 | TRB_MAX_BUFF_SIZE); |
| 3460 | if (num_trbs == 0) |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3461 | num_trbs++; |
| 3462 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3463 | return num_trbs; |
| 3464 | } |
| 3465 | |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3466 | /* |
| 3467 | * The transfer burst count field of the isochronous TRB defines the number of |
| 3468 | * bursts that are required to move all packets in this TD. Only SuperSpeed |
| 3469 | * devices can burst up to bMaxBurst number of packets per service interval. |
| 3470 | * This field is zero based, meaning a value of zero in the field means one |
| 3471 | * burst. Basically, for everything but SuperSpeed devices, this field will be |
| 3472 | * zero. Only xHCI 1.0 host controllers support this field. |
| 3473 | */ |
| 3474 | static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci, |
| 3475 | struct usb_device *udev, |
| 3476 | struct urb *urb, unsigned int total_packet_count) |
| 3477 | { |
| 3478 | unsigned int max_burst; |
| 3479 | |
| 3480 | if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER) |
| 3481 | return 0; |
| 3482 | |
| 3483 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; |
Mathias Nyman | 3213b15 | 2014-06-24 17:14:41 +0300 | [diff] [blame] | 3484 | return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1; |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3485 | } |
| 3486 | |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3487 | /* |
| 3488 | * Returns the number of packets in the last "burst" of packets. This field is |
| 3489 | * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so |
| 3490 | * the last burst packet count is equal to the total number of packets in the |
| 3491 | * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst |
| 3492 | * must contain (bMaxBurst + 1) number of packets, but the last burst can |
| 3493 | * contain 1 to (bMaxBurst + 1) packets. |
| 3494 | */ |
| 3495 | static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci, |
| 3496 | struct usb_device *udev, |
| 3497 | struct urb *urb, unsigned int total_packet_count) |
| 3498 | { |
| 3499 | unsigned int max_burst; |
| 3500 | unsigned int residue; |
| 3501 | |
| 3502 | if (xhci->hci_version < 0x100) |
| 3503 | return 0; |
| 3504 | |
| 3505 | switch (udev->speed) { |
| 3506 | case USB_SPEED_SUPER: |
| 3507 | /* bMaxBurst is zero based: 0 means 1 packet per burst */ |
| 3508 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; |
| 3509 | residue = total_packet_count % (max_burst + 1); |
| 3510 | /* If residue is zero, the last burst contains (max_burst + 1) |
| 3511 | * number of packets, but the TLBPC field is zero-based. |
| 3512 | */ |
| 3513 | if (residue == 0) |
| 3514 | return max_burst; |
| 3515 | return residue - 1; |
| 3516 | default: |
| 3517 | if (total_packet_count == 0) |
| 3518 | return 0; |
| 3519 | return total_packet_count - 1; |
| 3520 | } |
| 3521 | } |
| 3522 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3523 | /* This is for isoc transfer */ |
| 3524 | static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 3525 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3526 | { |
| 3527 | struct xhci_ring *ep_ring; |
| 3528 | struct urb_priv *urb_priv; |
| 3529 | struct xhci_td *td; |
| 3530 | int num_tds, trbs_per_td; |
| 3531 | struct xhci_generic_trb *start_trb; |
| 3532 | bool first_trb; |
| 3533 | int start_cycle; |
| 3534 | u32 field, length_field; |
| 3535 | int running_total, trb_buff_len, td_len, td_remain_len, ret; |
| 3536 | u64 start_addr, addr; |
| 3537 | int i, j; |
Andiry Xu | 47cbf69 | 2010-12-20 14:49:48 +0800 | [diff] [blame] | 3538 | bool more_trbs_coming; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3539 | |
| 3540 | ep_ring = xhci->devs[slot_id]->eps[ep_index].ring; |
| 3541 | |
| 3542 | num_tds = urb->number_of_packets; |
| 3543 | if (num_tds < 1) { |
| 3544 | xhci_dbg(xhci, "Isoc URB with zero packets?\n"); |
| 3545 | return -EINVAL; |
| 3546 | } |
| 3547 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3548 | start_addr = (u64) urb->transfer_dma; |
| 3549 | start_trb = &ep_ring->enqueue->generic; |
| 3550 | start_cycle = ep_ring->cycle_state; |
| 3551 | |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3552 | urb_priv = urb->hcpriv; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3553 | /* Queue the first TRB, even if it's zero-length */ |
| 3554 | for (i = 0; i < num_tds; i++) { |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3555 | unsigned int total_packet_count; |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3556 | unsigned int burst_count; |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3557 | unsigned int residue; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3558 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3559 | first_trb = true; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3560 | running_total = 0; |
| 3561 | addr = start_addr + urb->iso_frame_desc[i].offset; |
| 3562 | td_len = urb->iso_frame_desc[i].length; |
| 3563 | td_remain_len = td_len; |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3564 | total_packet_count = DIV_ROUND_UP(td_len, |
Sarah Sharp | f18f8ed | 2013-01-11 13:36:35 -0800 | [diff] [blame] | 3565 | GET_MAX_PACKET( |
| 3566 | usb_endpoint_maxp(&urb->ep->desc))); |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3567 | /* A zero-length transfer still involves at least one packet. */ |
| 3568 | if (total_packet_count == 0) |
| 3569 | total_packet_count++; |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3570 | burst_count = xhci_get_burst_count(xhci, urb->dev, urb, |
| 3571 | total_packet_count); |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3572 | residue = xhci_get_last_burst_packet_count(xhci, |
| 3573 | urb->dev, urb, total_packet_count); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3574 | |
| 3575 | trbs_per_td = count_isoc_trbs_needed(xhci, urb, i); |
| 3576 | |
| 3577 | ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3578 | urb->stream_id, trbs_per_td, urb, i, mem_flags); |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3579 | if (ret < 0) { |
| 3580 | if (i == 0) |
| 3581 | return ret; |
| 3582 | goto cleanup; |
| 3583 | } |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3584 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3585 | td = urb_priv->td[i]; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3586 | for (j = 0; j < trbs_per_td; j++) { |
| 3587 | u32 remainder = 0; |
Sarah Sharp | 760973d | 2013-01-11 11:19:07 -0800 | [diff] [blame] | 3588 | field = 0; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3589 | |
| 3590 | if (first_trb) { |
Sarah Sharp | 760973d | 2013-01-11 11:19:07 -0800 | [diff] [blame] | 3591 | field = TRB_TBC(burst_count) | |
| 3592 | TRB_TLBPC(residue); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3593 | /* Queue the isoc TRB */ |
| 3594 | field |= TRB_TYPE(TRB_ISOC); |
| 3595 | /* Assume URB_ISO_ASAP is set */ |
| 3596 | field |= TRB_SIA; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3597 | if (i == 0) { |
| 3598 | if (start_cycle == 0) |
| 3599 | field |= 0x1; |
| 3600 | } else |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3601 | field |= ep_ring->cycle_state; |
| 3602 | first_trb = false; |
| 3603 | } else { |
| 3604 | /* Queue other normal TRBs */ |
| 3605 | field |= TRB_TYPE(TRB_NORMAL); |
| 3606 | field |= ep_ring->cycle_state; |
| 3607 | } |
| 3608 | |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3609 | /* Only set interrupt on short packet for IN EPs */ |
| 3610 | if (usb_urb_dir_in(urb)) |
| 3611 | field |= TRB_ISP; |
| 3612 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3613 | /* Chain all the TRBs together; clear the chain bit in |
| 3614 | * the last TRB to indicate it's the last TRB in the |
| 3615 | * chain. |
| 3616 | */ |
| 3617 | if (j < trbs_per_td - 1) { |
| 3618 | field |= TRB_CHAIN; |
Andiry Xu | 47cbf69 | 2010-12-20 14:49:48 +0800 | [diff] [blame] | 3619 | more_trbs_coming = true; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3620 | } else { |
| 3621 | td->last_trb = ep_ring->enqueue; |
| 3622 | field |= TRB_IOC; |
Sarah Sharp | 80fab3b | 2012-09-19 16:27:26 -0700 | [diff] [blame] | 3623 | if (xhci->hci_version == 0x100 && |
| 3624 | !(xhci->quirks & |
| 3625 | XHCI_AVOID_BEI)) { |
Andiry Xu | ad106f29 | 2011-05-05 18:14:02 +0800 | [diff] [blame] | 3626 | /* Set BEI bit except for the last td */ |
| 3627 | if (i < num_tds - 1) |
| 3628 | field |= TRB_BEI; |
| 3629 | } |
Andiry Xu | 47cbf69 | 2010-12-20 14:49:48 +0800 | [diff] [blame] | 3630 | more_trbs_coming = false; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3631 | } |
| 3632 | |
| 3633 | /* Calculate TRB length */ |
| 3634 | trb_buff_len = TRB_MAX_BUFF_SIZE - |
| 3635 | (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1)); |
| 3636 | if (trb_buff_len > td_remain_len) |
| 3637 | trb_buff_len = td_remain_len; |
| 3638 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3639 | /* Set the TRB length, TD size, & interrupter fields. */ |
| 3640 | if (xhci->hci_version < 0x100) { |
| 3641 | remainder = xhci_td_remainder( |
| 3642 | td_len - running_total); |
| 3643 | } else { |
| 3644 | remainder = xhci_v1_0_td_remainder( |
| 3645 | running_total, trb_buff_len, |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3646 | total_packet_count, urb, |
| 3647 | (trbs_per_td - j - 1)); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3648 | } |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3649 | length_field = TRB_LEN(trb_buff_len) | |
| 3650 | remainder | |
| 3651 | TRB_INTR_TARGET(0); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3652 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3653 | queue_trb(xhci, ep_ring, more_trbs_coming, |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3654 | lower_32_bits(addr), |
| 3655 | upper_32_bits(addr), |
| 3656 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3657 | field); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3658 | running_total += trb_buff_len; |
| 3659 | |
| 3660 | addr += trb_buff_len; |
| 3661 | td_remain_len -= trb_buff_len; |
| 3662 | } |
| 3663 | |
| 3664 | /* Check TD length */ |
| 3665 | if (running_total != td_len) { |
| 3666 | xhci_err(xhci, "ISOC TD length unmatch\n"); |
Andiry Xu | cf84055 | 2012-01-18 17:47:12 +0800 | [diff] [blame] | 3667 | ret = -EINVAL; |
| 3668 | goto cleanup; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3669 | } |
| 3670 | } |
| 3671 | |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 3672 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { |
| 3673 | if (xhci->quirks & XHCI_AMD_PLL_FIX) |
| 3674 | usb_amd_quirk_pll_disable(); |
| 3675 | } |
| 3676 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++; |
| 3677 | |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3678 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
| 3679 | start_cycle, start_trb); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3680 | return 0; |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3681 | cleanup: |
| 3682 | /* Clean up a partially enqueued isoc transfer. */ |
| 3683 | |
| 3684 | for (i--; i >= 0; i--) |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 3685 | list_del_init(&urb_priv->td[i]->td_list); |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3686 | |
| 3687 | /* Use the first TD as a temporary variable to turn the TDs we've queued |
| 3688 | * into No-ops with a software-owned cycle bit. That way the hardware |
| 3689 | * won't accidentally start executing bogus TDs when we partially |
| 3690 | * overwrite them. td->first_trb and td->start_seg are already set. |
| 3691 | */ |
| 3692 | urb_priv->td[0]->last_trb = ep_ring->enqueue; |
| 3693 | /* Every TRB except the first & last will have its cycle bit flipped. */ |
| 3694 | td_to_noop(xhci, ep_ring, urb_priv->td[0], true); |
| 3695 | |
| 3696 | /* Reset the ring enqueue back to the first TRB and its cycle bit. */ |
| 3697 | ep_ring->enqueue = urb_priv->td[0]->first_trb; |
| 3698 | ep_ring->enq_seg = urb_priv->td[0]->start_seg; |
| 3699 | ep_ring->cycle_state = start_cycle; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 3700 | ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp; |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3701 | usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); |
| 3702 | return ret; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3703 | } |
| 3704 | |
| 3705 | /* |
| 3706 | * Check transfer ring to guarantee there is enough room for the urb. |
| 3707 | * Update ISO URB start_frame and interval. |
| 3708 | * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to |
| 3709 | * update the urb->start_frame by now. |
| 3710 | * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input. |
| 3711 | */ |
| 3712 | int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 3713 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3714 | { |
| 3715 | struct xhci_virt_device *xdev; |
| 3716 | struct xhci_ring *ep_ring; |
| 3717 | struct xhci_ep_ctx *ep_ctx; |
| 3718 | int start_frame; |
| 3719 | int xhci_interval; |
| 3720 | int ep_interval; |
| 3721 | int num_tds, num_trbs, i; |
| 3722 | int ret; |
| 3723 | |
| 3724 | xdev = xhci->devs[slot_id]; |
| 3725 | ep_ring = xdev->eps[ep_index].ring; |
| 3726 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
| 3727 | |
| 3728 | num_trbs = 0; |
| 3729 | num_tds = urb->number_of_packets; |
| 3730 | for (i = 0; i < num_tds; i++) |
| 3731 | num_trbs += count_isoc_trbs_needed(xhci, urb, i); |
| 3732 | |
| 3733 | /* Check the ring to guarantee there is enough room for the whole urb. |
| 3734 | * Do not insert any td of the urb to the ring if the check failed. |
| 3735 | */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3736 | ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3737 | num_trbs, mem_flags); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3738 | if (ret) |
| 3739 | return ret; |
| 3740 | |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 3741 | start_frame = readl(&xhci->run_regs->microframe_index); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3742 | start_frame &= 0x3fff; |
| 3743 | |
| 3744 | urb->start_frame = start_frame; |
| 3745 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3746 | urb->dev->speed == USB_SPEED_FULL) |
| 3747 | urb->start_frame >>= 3; |
| 3748 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3749 | xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info)); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3750 | ep_interval = urb->interval; |
| 3751 | /* Convert to microframes */ |
| 3752 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3753 | urb->dev->speed == USB_SPEED_FULL) |
| 3754 | ep_interval *= 8; |
| 3755 | /* FIXME change this to a warning and a suggestion to use the new API |
| 3756 | * to set the polling interval (once the API is added). |
| 3757 | */ |
| 3758 | if (xhci_interval != ep_interval) { |
Dmitry Kasatkin | 0730d52 | 2013-08-27 17:47:35 +0300 | [diff] [blame] | 3759 | dev_dbg_ratelimited(&urb->dev->dev, |
| 3760 | "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n", |
| 3761 | ep_interval, ep_interval == 1 ? "" : "s", |
| 3762 | xhci_interval, xhci_interval == 1 ? "" : "s"); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3763 | urb->interval = xhci_interval; |
| 3764 | /* Convert back to frames for LS/FS devices */ |
| 3765 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3766 | urb->dev->speed == USB_SPEED_FULL) |
| 3767 | urb->interval /= 8; |
| 3768 | } |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 3769 | ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free; |
| 3770 | |
Dan Carpenter | 3fc8206 | 2012-03-28 10:30:26 +0300 | [diff] [blame] | 3771 | return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3772 | } |
| 3773 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3774 | /**** Command Ring Operations ****/ |
| 3775 | |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3776 | /* Generic function for queueing a command TRB on the command ring. |
| 3777 | * Check to make sure there's room on the command ring for one command TRB. |
| 3778 | * Also check that there's room reserved for commands that must not fail. |
| 3779 | * If this is a command that must not fail, meaning command_must_succeed = TRUE, |
| 3780 | * then only check for the number of reserved spots. |
| 3781 | * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB |
| 3782 | * because the command event handler may want to resubmit a failed command. |
| 3783 | */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3784 | static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3785 | u32 field1, u32 field2, |
| 3786 | u32 field3, u32 field4, bool command_must_succeed) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 3787 | { |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3788 | int reserved_trbs = xhci->cmd_ring_reserved_trbs; |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3789 | int ret; |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 3790 | if (xhci->xhc_state & XHCI_STATE_DYING) |
| 3791 | return -ESHUTDOWN; |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3792 | |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3793 | if (!command_must_succeed) |
| 3794 | reserved_trbs++; |
| 3795 | |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3796 | ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3797 | reserved_trbs, GFP_ATOMIC); |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3798 | if (ret < 0) { |
| 3799 | xhci_err(xhci, "ERR: No room for command on command ring\n"); |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3800 | if (command_must_succeed) |
| 3801 | xhci_err(xhci, "ERR: Reserved TRB counting for " |
| 3802 | "unfailable commands failed.\n"); |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3803 | return ret; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 3804 | } |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 3805 | |
| 3806 | cmd->command_trb = xhci->cmd_ring->enqueue; |
| 3807 | list_add_tail(&cmd->cmd_list, &xhci->cmd_list); |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3808 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 3809 | /* if there are no other commands queued we start the timeout timer */ |
| 3810 | if (xhci->cmd_list.next == &cmd->cmd_list && |
| 3811 | !timer_pending(&xhci->cmd_timer)) { |
| 3812 | xhci->current_cmd = cmd; |
| 3813 | mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT); |
| 3814 | } |
| 3815 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3816 | queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3, |
| 3817 | field4 | xhci->cmd_ring->cycle_state); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 3818 | return 0; |
| 3819 | } |
| 3820 | |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3821 | /* Queue a slot enable or disable request on the command ring */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3822 | int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3823 | u32 trb_type, u32 slot_id) |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3824 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3825 | return queue_command(xhci, cmd, 0, 0, 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3826 | TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3827 | } |
| 3828 | |
| 3829 | /* Queue an address device command TRB */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3830 | int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3831 | dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup) |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3832 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3833 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3834 | upper_32_bits(in_ctx_ptr), 0, |
Dan Williams | 48fc7db | 2013-12-05 17:07:27 -0800 | [diff] [blame] | 3835 | TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id) |
| 3836 | | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3837 | } |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3838 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3839 | int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd, |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 3840 | u32 field1, u32 field2, u32 field3, u32 field4) |
| 3841 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3842 | return queue_command(xhci, cmd, field1, field2, field3, field4, false); |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 3843 | } |
| 3844 | |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 3845 | /* Queue a reset device command TRB */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3846 | int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3847 | u32 slot_id) |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 3848 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3849 | return queue_command(xhci, cmd, 0, 0, 0, |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 3850 | TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id), |
| 3851 | false); |
| 3852 | } |
| 3853 | |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3854 | /* Queue a configure endpoint command TRB */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3855 | int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, |
| 3856 | struct xhci_command *cmd, dma_addr_t in_ctx_ptr, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3857 | u32 slot_id, bool command_must_succeed) |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3858 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3859 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3860 | upper_32_bits(in_ctx_ptr), 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3861 | TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id), |
| 3862 | command_must_succeed); |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3863 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3864 | |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3865 | /* Queue an evaluate context command TRB */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3866 | int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3867 | dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed) |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3868 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3869 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3870 | upper_32_bits(in_ctx_ptr), 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3871 | TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id), |
Sarah Sharp | 4b26654 | 2012-05-07 15:34:26 -0700 | [diff] [blame] | 3872 | command_must_succeed); |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3873 | } |
| 3874 | |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3875 | /* |
| 3876 | * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop |
| 3877 | * activity on an endpoint that is about to be suspended. |
| 3878 | */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3879 | int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3880 | int slot_id, unsigned int ep_index, int suspend) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3881 | { |
| 3882 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); |
| 3883 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); |
| 3884 | u32 type = TRB_TYPE(TRB_STOP_RING); |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3885 | u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3886 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3887 | return queue_command(xhci, cmd, 0, 0, 0, |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3888 | trb_slot_id | trb_ep_index | type | trb_suspend, false); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3889 | } |
| 3890 | |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3891 | /* Set Transfer Ring Dequeue Pointer command */ |
| 3892 | void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci, |
| 3893 | unsigned int slot_id, unsigned int ep_index, |
| 3894 | unsigned int stream_id, |
| 3895 | struct xhci_dequeue_state *deq_state) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3896 | { |
| 3897 | dma_addr_t addr; |
| 3898 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); |
| 3899 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3900 | u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id); |
Hans de Goede | 95241db | 2013-10-04 00:29:48 +0200 | [diff] [blame] | 3901 | u32 trb_sct = 0; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3902 | u32 type = TRB_TYPE(TRB_SET_DEQ); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 3903 | struct xhci_virt_ep *ep; |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 3904 | struct xhci_command *cmd; |
| 3905 | int ret; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3906 | |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3907 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 3908 | "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u", |
| 3909 | deq_state->new_deq_seg, |
| 3910 | (unsigned long long)deq_state->new_deq_seg->dma, |
| 3911 | deq_state->new_deq_ptr, |
| 3912 | (unsigned long long)xhci_trb_virt_to_dma( |
| 3913 | deq_state->new_deq_seg, deq_state->new_deq_ptr), |
| 3914 | deq_state->new_cycle_state); |
| 3915 | |
| 3916 | addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg, |
| 3917 | deq_state->new_deq_ptr); |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 3918 | if (addr == 0) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3919 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 3920 | xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n", |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3921 | deq_state->new_deq_seg, deq_state->new_deq_ptr); |
| 3922 | return; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 3923 | } |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 3924 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 3925 | if ((ep->ep_state & SET_DEQ_PENDING)) { |
| 3926 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); |
| 3927 | xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n"); |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3928 | return; |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 3929 | } |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 3930 | |
| 3931 | /* This function gets called from contexts where it cannot sleep */ |
| 3932 | cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); |
| 3933 | if (!cmd) { |
| 3934 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n"); |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3935 | return; |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 3936 | } |
| 3937 | |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3938 | ep->queued_deq_seg = deq_state->new_deq_seg; |
| 3939 | ep->queued_deq_ptr = deq_state->new_deq_ptr; |
Hans de Goede | 95241db | 2013-10-04 00:29:48 +0200 | [diff] [blame] | 3940 | if (stream_id) |
| 3941 | trb_sct = SCT_FOR_TRB(SCT_PRI_TR); |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 3942 | ret = queue_command(xhci, cmd, |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3943 | lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state, |
| 3944 | upper_32_bits(addr), trb_stream_id, |
| 3945 | trb_slot_id | trb_ep_index | type, false); |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 3946 | if (ret < 0) { |
| 3947 | xhci_free_command(xhci, cmd); |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3948 | return; |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 3949 | } |
| 3950 | |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3951 | /* Stop the TD queueing code from ringing the doorbell until |
| 3952 | * this command completes. The HC won't set the dequeue pointer |
| 3953 | * if the ring is running, and ringing the doorbell starts the |
| 3954 | * ring running. |
| 3955 | */ |
| 3956 | ep->ep_state |= SET_DEQ_PENDING; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3957 | } |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 3958 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3959 | int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3960 | int slot_id, unsigned int ep_index) |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 3961 | { |
| 3962 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); |
| 3963 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); |
| 3964 | u32 type = TRB_TYPE(TRB_RESET_EP); |
| 3965 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3966 | return queue_command(xhci, cmd, 0, 0, 0, |
| 3967 | trb_slot_id | trb_ep_index | type, false); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 3968 | } |