blob: 7db16bee29975e68016224aa1dd25a8d19f8131a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070038#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070039#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070040#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010041#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020042#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020043#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010044#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070045#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020046#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010047#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
Daniel Vetter34882292014-06-20 10:36:06 +020056#define DRIVER_DATE "20140620"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Jesse Barnes317c35d2008-08-25 15:11:06 -070058enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020059 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070060 PIPE_A = 0,
61 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020063 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070067
Paulo Zanonia5c961d2012-10-24 15:59:34 -020068enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020072 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020074};
75#define transcoder_name(t) ((t) + 'A')
76
Jesse Barnes80824002009-09-10 15:28:06 -070077enum plane {
78 PLANE_A = 0,
79 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070081};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080083
Damien Lespiaud615a162014-03-03 17:31:48 +000084#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030085
Eugeni Dodonov2b139522012-03-29 12:32:22 -030086enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
Chon Ming Leea09cadd2014-04-09 13:28:14 +030096#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080097
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
Paulo Zanonib97186f2013-05-03 12:15:36 -0300108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300118 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300130 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200131 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300132 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300133 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300134
135 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300136};
137
138#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
139#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
140 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300141#define POWER_DOMAIN_TRANSCODER(tran) \
142 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
143 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300144
Egbert Eich1d843f92013-02-25 12:06:49 -0500145enum hpd_pin {
146 HPD_NONE = 0,
147 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
148 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
149 HPD_CRT,
150 HPD_SDVO_B,
151 HPD_SDVO_C,
152 HPD_PORT_B,
153 HPD_PORT_C,
154 HPD_PORT_D,
155 HPD_NUM_PINS
156};
157
Chris Wilson2a2d5482012-12-03 11:49:06 +0000158#define I915_GEM_GPU_DOMAINS \
159 (I915_GEM_DOMAIN_RENDER | \
160 I915_GEM_DOMAIN_SAMPLER | \
161 I915_GEM_DOMAIN_COMMAND | \
162 I915_GEM_DOMAIN_INSTRUCTION | \
163 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700164
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700165#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000166#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167
Damien Lespiaud79b8142014-05-13 23:32:23 +0100168#define for_each_crtc(dev, crtc) \
169 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
170
Damien Lespiaud063ae42014-05-13 23:32:21 +0100171#define for_each_intel_crtc(dev, intel_crtc) \
172 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
173
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200174#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
175 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
176 if ((intel_encoder)->base.crtc == (__crtc))
177
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800178#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
179 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
180 if ((intel_connector)->base.encoder == (__encoder))
181
Daniel Vettere7b903d2013-06-05 13:34:14 +0200182struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100183struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200184
Daniel Vettere2b78262013-06-07 23:10:03 +0200185enum intel_dpll_id {
186 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
187 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300188 DPLL_ID_PCH_PLL_A = 0,
189 DPLL_ID_PCH_PLL_B = 1,
190 DPLL_ID_WRPLL1 = 0,
191 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200192};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100193#define I915_NUM_PLLS 2
194
Daniel Vetter53589012013-06-05 13:34:16 +0200195struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200196 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200197 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200198 uint32_t fp0;
199 uint32_t fp1;
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300200 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200201};
202
Daniel Vetter46edb022013-06-05 13:34:12 +0200203struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 int refcount; /* count of number of CRTCs sharing this PLL */
205 int active; /* count of number of active CRTCs (i.e. DPMS on) */
206 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200207 const char *name;
208 /* should match the index in the dev_priv->shared_dplls array */
209 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200210 struct intel_dpll_hw_state hw_state;
Daniel Vetter96f61282014-06-25 22:01:58 +0300211 /* The mode_set hook is optional and should be used together with the
212 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200213 void (*mode_set)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200215 void (*enable)(struct drm_i915_private *dev_priv,
216 struct intel_shared_dpll *pll);
217 void (*disable)(struct drm_i915_private *dev_priv,
218 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200219 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
220 struct intel_shared_dpll *pll,
221 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100224/* Used by dp and fdi links */
225struct intel_link_m_n {
226 uint32_t tu;
227 uint32_t gmch_m;
228 uint32_t gmch_n;
229 uint32_t link_m;
230 uint32_t link_n;
231};
232
233void intel_link_compute_m_n(int bpp, int nlanes,
234 int pixel_clock, int link_clock,
235 struct intel_link_m_n *m_n);
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237/* Interface history:
238 *
239 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100240 * 1.2: Add Power Management
241 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100242 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000243 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000244 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
245 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 */
247#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000248#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249#define DRIVER_PATCHLEVEL 0
250
Chris Wilson23bc5982010-09-29 16:10:57 +0100251#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100252#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700253
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700254struct opregion_header;
255struct opregion_acpi;
256struct opregion_swsci;
257struct opregion_asle;
258
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100259struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700260 struct opregion_header __iomem *header;
261 struct opregion_acpi __iomem *acpi;
262 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300263 u32 swsci_gbda_sub_functions;
264 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700265 struct opregion_asle __iomem *asle;
266 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000267 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200268 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100269};
Chris Wilson44834a62010-08-19 16:09:23 +0100270#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100271
Chris Wilson6ef3d422010-08-04 20:26:07 +0100272struct intel_overlay;
273struct intel_overlay_error_state;
274
Dave Airlie7c1c2872008-11-28 14:22:24 +1000275struct drm_i915_master_private {
276 drm_local_map_t *sarea;
277 struct _drm_i915_sarea *sarea_priv;
278};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800279#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300280#define I915_MAX_NUM_FENCES 32
281/* 32 fences + sign bit for FENCE_REG_NONE */
282#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800283
284struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200285 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000286 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100287 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800288};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000289
yakui_zhao9b9d1722009-05-31 17:17:17 +0800290struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100291 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800292 u8 dvo_port;
293 u8 slave_addr;
294 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100295 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400296 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800297};
298
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000299struct intel_display_error_state;
300
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700301struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200302 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800303 struct timeval time;
304
Mika Kuoppalacb383002014-02-25 17:11:25 +0200305 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200306 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200307 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200308
Ben Widawsky585b0282014-01-30 00:19:37 -0800309 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700310 u32 eir;
311 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700312 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700313 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000314 u32 derrmr;
315 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800316 u32 error; /* gen6+ */
317 u32 err_int; /* gen7 */
318 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800319 u32 gac_eco;
320 u32 gam_ecochk;
321 u32 gab_ctl;
322 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800323 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800324 u64 fence[I915_MAX_NUM_FENCES];
325 struct intel_overlay_error_state *overlay;
326 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700327 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800328
Chris Wilson52d39a22012-02-15 11:25:37 +0000329 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000330 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800331 /* Software tracked state */
332 bool waiting;
333 int hangcheck_score;
334 enum intel_ring_hangcheck_action hangcheck_action;
335 int num_requests;
336
337 /* our own tracking of ring head and tail */
338 u32 cpu_ring_head;
339 u32 cpu_ring_tail;
340
341 u32 semaphore_seqno[I915_NUM_RINGS - 1];
342
343 /* Register state */
344 u32 tail;
345 u32 head;
346 u32 ctl;
347 u32 hws;
348 u32 ipeir;
349 u32 ipehr;
350 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800351 u32 bbstate;
352 u32 instpm;
353 u32 instps;
354 u32 seqno;
355 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000356 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800357 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700358 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800359 u32 rc_psmi; /* sleep state */
360 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
361
Chris Wilson52d39a22012-02-15 11:25:37 +0000362 struct drm_i915_error_object {
363 int page_count;
364 u32 gtt_offset;
365 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200366 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800367
Chris Wilson52d39a22012-02-15 11:25:37 +0000368 struct drm_i915_error_request {
369 long jiffies;
370 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000371 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000372 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800373
374 struct {
375 u32 gfx_mode;
376 union {
377 u64 pdp[4];
378 u32 pp_dir_base;
379 };
380 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200381
382 pid_t pid;
383 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000384 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000385 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000386 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000387 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100388 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000389 u32 gtt_offset;
390 u32 read_domains;
391 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200392 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000393 s32 pinned:2;
394 u32 tiling:2;
395 u32 dirty:1;
396 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100397 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100398 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100399 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700400 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800401
Ben Widawsky95f53012013-07-31 17:00:15 -0700402 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700403};
404
Jani Nikula7bd688c2013-11-08 16:48:56 +0200405struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100406struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800407struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100408struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200409struct intel_limit;
410struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100411
Jesse Barnese70236a2009-09-21 10:42:27 -0700412struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400413 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200414 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700415 void (*disable_fbc)(struct drm_device *dev);
416 int (*get_display_clock_speed)(struct drm_device *dev);
417 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200418 /**
419 * find_dpll() - Find the best values for the PLL
420 * @limit: limits for the PLL
421 * @crtc: current CRTC
422 * @target: target frequency in kHz
423 * @refclk: reference clock frequency in kHz
424 * @match_clock: if provided, @best_clock P divider must
425 * match the P divider from @match_clock
426 * used for LVDS downclocking
427 * @best_clock: best PLL values found
428 *
429 * Returns true on success, false on failure.
430 */
431 bool (*find_dpll)(const struct intel_limit *limit,
432 struct drm_crtc *crtc,
433 int target, int refclk,
434 struct dpll *match_clock,
435 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300436 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300437 void (*update_sprite_wm)(struct drm_plane *plane,
438 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300439 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300440 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200441 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100442 /* Returns the active state of the crtc, and if the crtc is active,
443 * fills out the pipe-config with the hw state. */
444 bool (*get_pipe_config)(struct intel_crtc *,
445 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800446 void (*get_plane_config)(struct intel_crtc *,
447 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700448 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700449 int x, int y,
450 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200451 void (*crtc_enable)(struct drm_crtc *crtc);
452 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100453 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800454 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300455 struct drm_crtc *crtc,
456 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700457 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700458 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700459 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
460 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700461 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100462 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700463 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200464 void (*update_primary_plane)(struct drm_crtc *crtc,
465 struct drm_framebuffer *fb,
466 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100467 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700468 /* clock updates for mode set */
469 /* cursor updates */
470 /* render clock increase/decrease */
471 /* display clock increase/decrease */
472 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200473
474 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200475 uint32_t (*get_backlight)(struct intel_connector *connector);
476 void (*set_backlight)(struct intel_connector *connector,
477 uint32_t level);
478 void (*disable_backlight)(struct intel_connector *connector);
479 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700480};
481
Chris Wilson907b28c2013-07-19 20:36:52 +0100482struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530483 void (*force_wake_get)(struct drm_i915_private *dev_priv,
484 int fw_engine);
485 void (*force_wake_put)(struct drm_i915_private *dev_priv,
486 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700487
488 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
492
493 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
494 uint8_t val, bool trace);
495 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
496 uint16_t val, bool trace);
497 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
498 uint32_t val, bool trace);
499 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
500 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300501};
502
Chris Wilson907b28c2013-07-19 20:36:52 +0100503struct intel_uncore {
504 spinlock_t lock; /** lock is also taken in irq contexts. */
505
506 struct intel_uncore_funcs funcs;
507
508 unsigned fifo_count;
509 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100510
Deepak S940aece2013-11-23 14:55:43 +0530511 unsigned fw_rendercount;
512 unsigned fw_mediacount;
513
Chris Wilson82326442014-03-05 12:00:39 +0000514 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100515};
516
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100517#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
518 func(is_mobile) sep \
519 func(is_i85x) sep \
520 func(is_i915g) sep \
521 func(is_i945gm) sep \
522 func(is_g33) sep \
523 func(need_gfx_hws) sep \
524 func(is_g4x) sep \
525 func(is_pineview) sep \
526 func(is_broadwater) sep \
527 func(is_crestline) sep \
528 func(is_ivybridge) sep \
529 func(is_valleyview) sep \
530 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700531 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100532 func(has_fbc) sep \
533 func(has_pipe_cxsr) sep \
534 func(has_hotplug) sep \
535 func(cursor_needs_physical) sep \
536 func(has_overlay) sep \
537 func(overlay_needs_physical) sep \
538 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100539 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100540 func(has_ddi) sep \
541 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200542
Damien Lespiaua587f772013-04-22 18:40:38 +0100543#define DEFINE_FLAG(name) u8 name:1
544#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200545
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500546struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200547 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700548 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000549 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000550 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700551 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100552 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200553 /* Register offsets for the various display pipes and transcoders */
554 int pipe_offsets[I915_MAX_TRANSCODERS];
555 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200556 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300557 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500558};
559
Damien Lespiaua587f772013-04-22 18:40:38 +0100560#undef DEFINE_FLAG
561#undef SEP_SEMICOLON
562
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800563enum i915_cache_level {
564 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100565 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
566 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
567 caches, eg sampler/render caches, and the
568 large Last-Level-Cache. LLC is coherent with
569 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100570 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800571};
572
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300573struct i915_ctx_hang_stats {
574 /* This context had batch pending when hang was declared */
575 unsigned batch_pending;
576
577 /* This context had batch active when hang was declared */
578 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300579
580 /* Time when this context was last blamed for a GPU reset */
581 unsigned long guilty_ts;
582
583 /* This context is banned to submit more work */
584 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300585};
Ben Widawsky40521052012-06-04 14:42:43 -0700586
587/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100588#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100589/**
590 * struct intel_context - as the name implies, represents a context.
591 * @ref: reference count.
592 * @user_handle: userspace tracking identity for this context.
593 * @remap_slice: l3 row remapping information.
594 * @file_priv: filp associated with this context (NULL for global default
595 * context).
596 * @hang_stats: information about the role of this context in possible GPU
597 * hangs.
598 * @vm: virtual memory space used by this context.
599 * @legacy_hw_ctx: render context backing object and whether it is correctly
600 * initialized (legacy ring submission mechanism only).
601 * @link: link in the global list of contexts.
602 *
603 * Contexts are memory images used by the hardware to store copies of their
604 * internal state.
605 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100606struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300607 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100608 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700609 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700610 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300611 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800612 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700613
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100614 struct {
615 struct drm_i915_gem_object *rcs_state;
616 bool initialized;
617 } legacy_hw_ctx;
618
Ben Widawskya33afea2013-09-17 21:12:45 -0700619 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700620};
621
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700622struct i915_fbc {
623 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700624 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700625 unsigned int fb_id;
626 enum plane plane;
627 int y;
628
Ben Widawskyc4213882014-06-19 12:06:10 -0700629 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700630 struct drm_mm_node *compressed_llb;
631
632 struct intel_fbc_work {
633 struct delayed_work work;
634 struct drm_crtc *crtc;
635 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700636 } *fbc_work;
637
Chris Wilson29ebf902013-07-27 17:23:55 +0100638 enum no_fbc_reason {
639 FBC_OK, /* FBC is enabled */
640 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700641 FBC_NO_OUTPUT, /* no outputs enabled to compress */
642 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
643 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
644 FBC_MODE_TOO_LARGE, /* mode too large for compression */
645 FBC_BAD_PLANE, /* fbc not supported on plane */
646 FBC_NOT_TILED, /* buffer not tiled */
647 FBC_MULTIPLE_PIPES, /* more than one pipe active */
648 FBC_MODULE_PARAM,
649 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
650 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800651};
652
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530653struct i915_drrs {
654 struct intel_connector *connector;
655};
656
Rodrigo Vivia031d702013-10-03 16:15:06 -0300657struct i915_psr {
658 bool sink_support;
659 bool source_ok;
Rodrigo Vivi6118efe2014-05-23 13:45:51 -0700660 bool setup_done;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700661 bool enabled;
662 bool active;
663 struct delayed_work work;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300664};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700665
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800666enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300667 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800668 PCH_IBX, /* Ibexpeak PCH */
669 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300670 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700671 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800672};
673
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200674enum intel_sbi_destination {
675 SBI_ICLK,
676 SBI_MPHY,
677};
678
Jesse Barnesb690e962010-07-19 13:53:12 -0700679#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700680#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100681#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700682
Dave Airlie8be48d92010-03-30 05:34:14 +0000683struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100684struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000685
Daniel Vetterc2b91522012-02-14 22:37:19 +0100686struct intel_gmbus {
687 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000688 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100689 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100690 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100691 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100692 struct drm_i915_private *dev_priv;
693};
694
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100695struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000696 u8 saveLBB;
697 u32 saveDSPACNTR;
698 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000699 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000700 u32 savePIPEACONF;
701 u32 savePIPEBCONF;
702 u32 savePIPEASRC;
703 u32 savePIPEBSRC;
704 u32 saveFPA0;
705 u32 saveFPA1;
706 u32 saveDPLL_A;
707 u32 saveDPLL_A_MD;
708 u32 saveHTOTAL_A;
709 u32 saveHBLANK_A;
710 u32 saveHSYNC_A;
711 u32 saveVTOTAL_A;
712 u32 saveVBLANK_A;
713 u32 saveVSYNC_A;
714 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000715 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800716 u32 saveTRANS_HTOTAL_A;
717 u32 saveTRANS_HBLANK_A;
718 u32 saveTRANS_HSYNC_A;
719 u32 saveTRANS_VTOTAL_A;
720 u32 saveTRANS_VBLANK_A;
721 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000722 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000723 u32 saveDSPASTRIDE;
724 u32 saveDSPASIZE;
725 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700726 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000727 u32 saveDSPASURF;
728 u32 saveDSPATILEOFF;
729 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700730 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000731 u32 saveBLC_PWM_CTL;
732 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200733 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800734 u32 saveBLC_CPU_PWM_CTL;
735 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000736 u32 saveFPB0;
737 u32 saveFPB1;
738 u32 saveDPLL_B;
739 u32 saveDPLL_B_MD;
740 u32 saveHTOTAL_B;
741 u32 saveHBLANK_B;
742 u32 saveHSYNC_B;
743 u32 saveVTOTAL_B;
744 u32 saveVBLANK_B;
745 u32 saveVSYNC_B;
746 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000747 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800748 u32 saveTRANS_HTOTAL_B;
749 u32 saveTRANS_HBLANK_B;
750 u32 saveTRANS_HSYNC_B;
751 u32 saveTRANS_VTOTAL_B;
752 u32 saveTRANS_VBLANK_B;
753 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000754 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000755 u32 saveDSPBSTRIDE;
756 u32 saveDSPBSIZE;
757 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700758 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000759 u32 saveDSPBSURF;
760 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700761 u32 saveVGA0;
762 u32 saveVGA1;
763 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000764 u32 saveVGACNTRL;
765 u32 saveADPA;
766 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700767 u32 savePP_ON_DELAYS;
768 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000769 u32 saveDVOA;
770 u32 saveDVOB;
771 u32 saveDVOC;
772 u32 savePP_ON;
773 u32 savePP_OFF;
774 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700775 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000776 u32 savePFIT_CONTROL;
777 u32 save_palette_a[256];
778 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000779 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000780 u32 saveIER;
781 u32 saveIIR;
782 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800783 u32 saveDEIER;
784 u32 saveDEIMR;
785 u32 saveGTIER;
786 u32 saveGTIMR;
787 u32 saveFDI_RXA_IMR;
788 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800789 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800790 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000791 u32 saveSWF0[16];
792 u32 saveSWF1[16];
793 u32 saveSWF2[3];
794 u8 saveMSR;
795 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800796 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000797 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000798 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000799 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000800 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200801 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000802 u32 saveCURACNTR;
803 u32 saveCURAPOS;
804 u32 saveCURABASE;
805 u32 saveCURBCNTR;
806 u32 saveCURBPOS;
807 u32 saveCURBBASE;
808 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 u32 saveDP_B;
810 u32 saveDP_C;
811 u32 saveDP_D;
812 u32 savePIPEA_GMCH_DATA_M;
813 u32 savePIPEB_GMCH_DATA_M;
814 u32 savePIPEA_GMCH_DATA_N;
815 u32 savePIPEB_GMCH_DATA_N;
816 u32 savePIPEA_DP_LINK_M;
817 u32 savePIPEB_DP_LINK_M;
818 u32 savePIPEA_DP_LINK_N;
819 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800820 u32 saveFDI_RXA_CTL;
821 u32 saveFDI_TXA_CTL;
822 u32 saveFDI_RXB_CTL;
823 u32 saveFDI_TXB_CTL;
824 u32 savePFA_CTL_1;
825 u32 savePFB_CTL_1;
826 u32 savePFA_WIN_SZ;
827 u32 savePFB_WIN_SZ;
828 u32 savePFA_WIN_POS;
829 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000830 u32 savePCH_DREF_CONTROL;
831 u32 saveDISP_ARB_CTL;
832 u32 savePIPEA_DATA_M1;
833 u32 savePIPEA_DATA_N1;
834 u32 savePIPEA_LINK_M1;
835 u32 savePIPEA_LINK_N1;
836 u32 savePIPEB_DATA_M1;
837 u32 savePIPEB_DATA_N1;
838 u32 savePIPEB_LINK_M1;
839 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000840 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400841 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100842};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100843
Imre Deakddeea5b2014-05-05 15:19:56 +0300844struct vlv_s0ix_state {
845 /* GAM */
846 u32 wr_watermark;
847 u32 gfx_prio_ctrl;
848 u32 arb_mode;
849 u32 gfx_pend_tlb0;
850 u32 gfx_pend_tlb1;
851 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
852 u32 media_max_req_count;
853 u32 gfx_max_req_count;
854 u32 render_hwsp;
855 u32 ecochk;
856 u32 bsd_hwsp;
857 u32 blt_hwsp;
858 u32 tlb_rd_addr;
859
860 /* MBC */
861 u32 g3dctl;
862 u32 gsckgctl;
863 u32 mbctl;
864
865 /* GCP */
866 u32 ucgctl1;
867 u32 ucgctl3;
868 u32 rcgctl1;
869 u32 rcgctl2;
870 u32 rstctl;
871 u32 misccpctl;
872
873 /* GPM */
874 u32 gfxpause;
875 u32 rpdeuhwtc;
876 u32 rpdeuc;
877 u32 ecobus;
878 u32 pwrdwnupctl;
879 u32 rp_down_timeout;
880 u32 rp_deucsw;
881 u32 rcubmabdtmr;
882 u32 rcedata;
883 u32 spare2gh;
884
885 /* Display 1 CZ domain */
886 u32 gt_imr;
887 u32 gt_ier;
888 u32 pm_imr;
889 u32 pm_ier;
890 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
891
892 /* GT SA CZ domain */
893 u32 tilectl;
894 u32 gt_fifoctl;
895 u32 gtlc_wake_ctrl;
896 u32 gtlc_survive;
897 u32 pmwgicz;
898
899 /* Display 2 CZ domain */
900 u32 gu_ctl0;
901 u32 gu_ctl1;
902 u32 clock_gate_dis2;
903};
904
Chris Wilsonbf225f22014-07-10 20:31:18 +0100905struct intel_rps_ei {
906 u32 cz_clock;
907 u32 render_c0;
908 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400909};
910
Daniel Vetterc85aa882012-11-02 19:55:03 +0100911struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200912 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100913 struct work_struct work;
914 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200915
Ben Widawskyb39fb292014-03-19 18:31:11 -0700916 /* Frequencies are stored in potentially platform dependent multiples.
917 * In other words, *_freq needs to be multiplied by X to be interesting.
918 * Soft limits are those which are used for the dynamic reclocking done
919 * by the driver (raise frequencies under heavy loads, and lower for
920 * lighter loads). Hard limits are those imposed by the hardware.
921 *
922 * A distinction is made for overclocking, which is never enabled by
923 * default, and is considered to be above the hard limit if it's
924 * possible at all.
925 */
926 u8 cur_freq; /* Current frequency (cached, may not == HW) */
927 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
928 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
929 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
930 u8 min_freq; /* AKA RPn. Minimum frequency */
931 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
932 u8 rp1_freq; /* "less than" RP0 power/freqency */
933 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700934
Deepak S31685c22014-07-03 17:33:01 -0400935 u32 ei_interrupt_count;
936
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100937 int last_adj;
938 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
939
Chris Wilsonc0951f02013-10-10 21:58:50 +0100940 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700941 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700942
Chris Wilsonbf225f22014-07-10 20:31:18 +0100943 /* manual wa residency calculations */
944 struct intel_rps_ei up_ei, down_ei;
945
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700946 /*
947 * Protects RPS/RC6 register access and PCU communication.
948 * Must be taken after struct_mutex if nested.
949 */
950 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100951};
952
Daniel Vetter1a240d42012-11-29 22:18:51 +0100953/* defined intel_pm.c */
954extern spinlock_t mchdev_lock;
955
Daniel Vetterc85aa882012-11-02 19:55:03 +0100956struct intel_ilk_power_mgmt {
957 u8 cur_delay;
958 u8 min_delay;
959 u8 max_delay;
960 u8 fmax;
961 u8 fstart;
962
963 u64 last_count1;
964 unsigned long last_time1;
965 unsigned long chipset_power;
966 u64 last_count2;
967 struct timespec last_time2;
968 unsigned long gfx_power;
969 u8 corr;
970
971 int c_m;
972 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100973
974 struct drm_i915_gem_object *pwrctx;
975 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100976};
977
Imre Deakc6cb5822014-03-04 19:22:55 +0200978struct drm_i915_private;
979struct i915_power_well;
980
981struct i915_power_well_ops {
982 /*
983 * Synchronize the well's hw state to match the current sw state, for
984 * example enable/disable it based on the current refcount. Called
985 * during driver init and resume time, possibly after first calling
986 * the enable/disable handlers.
987 */
988 void (*sync_hw)(struct drm_i915_private *dev_priv,
989 struct i915_power_well *power_well);
990 /*
991 * Enable the well and resources that depend on it (for example
992 * interrupts located on the well). Called after the 0->1 refcount
993 * transition.
994 */
995 void (*enable)(struct drm_i915_private *dev_priv,
996 struct i915_power_well *power_well);
997 /*
998 * Disable the well and resources that depend on it. Called after
999 * the 1->0 refcount transition.
1000 */
1001 void (*disable)(struct drm_i915_private *dev_priv,
1002 struct i915_power_well *power_well);
1003 /* Returns the hw enabled state. */
1004 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1005 struct i915_power_well *power_well);
1006};
1007
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001008/* Power well structure for haswell */
1009struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001010 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001011 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001012 /* power well enable/disable usage count */
1013 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001014 /* cached hw enabled state */
1015 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001016 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001017 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001018 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001019};
1020
Imre Deak83c00f52013-10-25 17:36:47 +03001021struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001022 /*
1023 * Power wells needed for initialization at driver init and suspend
1024 * time are on. They are kept on until after the first modeset.
1025 */
1026 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001027 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001028 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001029
Imre Deak83c00f52013-10-25 17:36:47 +03001030 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001031 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001032 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001033};
1034
Daniel Vetter231f42a2012-11-02 19:55:05 +01001035struct i915_dri1_state {
1036 unsigned allow_batchbuffer : 1;
1037 u32 __iomem *gfx_hws_cpu_addr;
1038
1039 unsigned int cpp;
1040 int back_offset;
1041 int front_offset;
1042 int current_page;
1043 int page_flipping;
1044
1045 uint32_t counter;
1046};
1047
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001048struct i915_ums_state {
1049 /**
1050 * Flag if the X Server, and thus DRM, is not currently in
1051 * control of the device.
1052 *
1053 * This is set between LeaveVT and EnterVT. It needs to be
1054 * replaced with a semaphore. It also needs to be
1055 * transitioned away from for kernel modesetting.
1056 */
1057 int mm_suspended;
1058};
1059
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001060#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001061struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001062 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001063 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001064 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001065};
1066
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001067struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001068 /** Memory allocator for GTT stolen memory */
1069 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001070 /** List of all objects in gtt_space. Used to restore gtt
1071 * mappings on resume */
1072 struct list_head bound_list;
1073 /**
1074 * List of objects which are not bound to the GTT (thus
1075 * are idle and not used by the GPU) but still have
1076 * (presumably uncached) pages still attached.
1077 */
1078 struct list_head unbound_list;
1079
1080 /** Usable portion of the GTT for GEM */
1081 unsigned long stolen_base; /* limited to low memory (32-bit) */
1082
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001083 /** PPGTT used for aliasing the PPGTT with the GTT */
1084 struct i915_hw_ppgtt *aliasing_ppgtt;
1085
Chris Wilson2cfcd322014-05-20 08:28:43 +01001086 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001087 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001088 bool shrinker_no_lock_stealing;
1089
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001090 /** LRU list of objects with fence regs on them. */
1091 struct list_head fence_list;
1092
1093 /**
1094 * We leave the user IRQ off as much as possible,
1095 * but this means that requests will finish and never
1096 * be retired once the system goes idle. Set a timer to
1097 * fire periodically while the ring is running. When it
1098 * fires, go retire requests.
1099 */
1100 struct delayed_work retire_work;
1101
1102 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001103 * When we detect an idle GPU, we want to turn on
1104 * powersaving features. So once we see that there
1105 * are no more requests outstanding and no more
1106 * arrive within a small period of time, we fire
1107 * off the idle_work.
1108 */
1109 struct delayed_work idle_work;
1110
1111 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001112 * Are we in a non-interruptible section of code like
1113 * modesetting?
1114 */
1115 bool interruptible;
1116
Chris Wilsonf62a0072014-02-21 17:55:39 +00001117 /**
1118 * Is the GPU currently considered idle, or busy executing userspace
1119 * requests? Whilst idle, we attempt to power down the hardware and
1120 * display clocks. In order to reduce the effect on performance, there
1121 * is a slight delay before we do so.
1122 */
1123 bool busy;
1124
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001125 /* the indicator for dispatch video commands on two BSD rings */
1126 int bsd_ring_dispatch_index;
1127
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001128 /** Bit 6 swizzling required for X tiling */
1129 uint32_t bit_6_swizzle_x;
1130 /** Bit 6 swizzling required for Y tiling */
1131 uint32_t bit_6_swizzle_y;
1132
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001133 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001134 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001135 size_t object_memory;
1136 u32 object_count;
1137};
1138
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001139struct drm_i915_error_state_buf {
1140 unsigned bytes;
1141 unsigned size;
1142 int err;
1143 u8 *buf;
1144 loff_t start;
1145 loff_t pos;
1146};
1147
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001148struct i915_error_state_file_priv {
1149 struct drm_device *dev;
1150 struct drm_i915_error_state *error;
1151};
1152
Daniel Vetter99584db2012-11-14 17:14:04 +01001153struct i915_gpu_error {
1154 /* For hangcheck timer */
1155#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1156#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001157 /* Hang gpu twice in this window and your context gets banned */
1158#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1159
Daniel Vetter99584db2012-11-14 17:14:04 +01001160 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001161
1162 /* For reset and error_state handling. */
1163 spinlock_t lock;
1164 /* Protected by the above dev->gpu_error.lock. */
1165 struct drm_i915_error_state *first_error;
1166 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001167
Chris Wilson094f9a52013-09-25 17:34:55 +01001168
1169 unsigned long missed_irq_rings;
1170
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001171 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001172 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001173 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001174 * This is a counter which gets incremented when reset is triggered,
1175 * and again when reset has been handled. So odd values (lowest bit set)
1176 * means that reset is in progress and even values that
1177 * (reset_counter >> 1):th reset was successfully completed.
1178 *
1179 * If reset is not completed succesfully, the I915_WEDGE bit is
1180 * set meaning that hardware is terminally sour and there is no
1181 * recovery. All waiters on the reset_queue will be woken when
1182 * that happens.
1183 *
1184 * This counter is used by the wait_seqno code to notice that reset
1185 * event happened and it needs to restart the entire ioctl (since most
1186 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001187 *
1188 * This is important for lock-free wait paths, where no contended lock
1189 * naturally enforces the correct ordering between the bail-out of the
1190 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001191 */
1192 atomic_t reset_counter;
1193
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001194#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001195#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001196
1197 /**
1198 * Waitqueue to signal when the reset has completed. Used by clients
1199 * that wait for dev_priv->mm.wedged to settle.
1200 */
1201 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001202
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001203 /* Userspace knobs for gpu hang simulation;
1204 * combines both a ring mask, and extra flags
1205 */
1206 u32 stop_rings;
1207#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1208#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001209
1210 /* For missed irq/seqno simulation. */
1211 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001212};
1213
Zhang Ruib8efb172013-02-05 15:41:53 +08001214enum modeset_restore {
1215 MODESET_ON_LID_OPEN,
1216 MODESET_DONE,
1217 MODESET_SUSPENDED,
1218};
1219
Paulo Zanoni6acab152013-09-12 17:06:24 -03001220struct ddi_vbt_port_info {
1221 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001222
1223 uint8_t supports_dvi:1;
1224 uint8_t supports_hdmi:1;
1225 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001226};
1227
Pradeep Bhat83a72802014-03-28 10:14:57 +05301228enum drrs_support_type {
1229 DRRS_NOT_SUPPORTED = 0,
1230 STATIC_DRRS_SUPPORT = 1,
1231 SEAMLESS_DRRS_SUPPORT = 2
1232};
1233
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001234struct intel_vbt_data {
1235 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1236 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1237
1238 /* Feature bits */
1239 unsigned int int_tv_support:1;
1240 unsigned int lvds_dither:1;
1241 unsigned int lvds_vbt:1;
1242 unsigned int int_crt_support:1;
1243 unsigned int lvds_use_ssc:1;
1244 unsigned int display_clock_mode:1;
1245 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301246 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001247 int lvds_ssc_freq;
1248 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1249
Pradeep Bhat83a72802014-03-28 10:14:57 +05301250 enum drrs_support_type drrs_type;
1251
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001252 /* eDP */
1253 int edp_rate;
1254 int edp_lanes;
1255 int edp_preemphasis;
1256 int edp_vswing;
1257 bool edp_initialized;
1258 bool edp_support;
1259 int edp_bpp;
1260 struct edp_power_seq edp_pps;
1261
Jani Nikulaf00076d2013-12-14 20:38:29 -02001262 struct {
1263 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001264 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001265 bool active_low_pwm;
1266 } backlight;
1267
Shobhit Kumard17c5442013-08-27 15:12:25 +03001268 /* MIPI DSI */
1269 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301270 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001271 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301272 struct mipi_config *config;
1273 struct mipi_pps_data *pps;
1274 u8 seq_version;
1275 u32 size;
1276 u8 *data;
1277 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001278 } dsi;
1279
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001280 int crt_ddc_pin;
1281
1282 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001283 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001284
1285 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001286};
1287
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001288enum intel_ddb_partitioning {
1289 INTEL_DDB_PART_1_2,
1290 INTEL_DDB_PART_5_6, /* IVB+ */
1291};
1292
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001293struct intel_wm_level {
1294 bool enable;
1295 uint32_t pri_val;
1296 uint32_t spr_val;
1297 uint32_t cur_val;
1298 uint32_t fbc_val;
1299};
1300
Imre Deak820c1982013-12-17 14:46:36 +02001301struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001302 uint32_t wm_pipe[3];
1303 uint32_t wm_lp[3];
1304 uint32_t wm_lp_spr[3];
1305 uint32_t wm_linetime[3];
1306 bool enable_fbc_wm;
1307 enum intel_ddb_partitioning partitioning;
1308};
1309
Paulo Zanonic67a4702013-08-19 13:18:09 -03001310/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001311 * This struct helps tracking the state needed for runtime PM, which puts the
1312 * device in PCI D3 state. Notice that when this happens, nothing on the
1313 * graphics device works, even register access, so we don't get interrupts nor
1314 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001315 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001316 * Every piece of our code that needs to actually touch the hardware needs to
1317 * either call intel_runtime_pm_get or call intel_display_power_get with the
1318 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001319 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001320 * Our driver uses the autosuspend delay feature, which means we'll only really
1321 * suspend if we stay with zero refcount for a certain amount of time. The
1322 * default value is currently very conservative (see intel_init_runtime_pm), but
1323 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001324 *
1325 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1326 * goes back to false exactly before we reenable the IRQs. We use this variable
1327 * to check if someone is trying to enable/disable IRQs while they're supposed
1328 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001329 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001330 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001331 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001332 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001333struct i915_runtime_pm {
1334 bool suspended;
1335 bool irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001336};
1337
Daniel Vetter926321d2013-10-16 13:30:34 +02001338enum intel_pipe_crc_source {
1339 INTEL_PIPE_CRC_SOURCE_NONE,
1340 INTEL_PIPE_CRC_SOURCE_PLANE1,
1341 INTEL_PIPE_CRC_SOURCE_PLANE2,
1342 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001343 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001344 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1345 INTEL_PIPE_CRC_SOURCE_TV,
1346 INTEL_PIPE_CRC_SOURCE_DP_B,
1347 INTEL_PIPE_CRC_SOURCE_DP_C,
1348 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001349 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001350 INTEL_PIPE_CRC_SOURCE_MAX,
1351};
1352
Shuang He8bf1e9f2013-10-15 18:55:27 +01001353struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001354 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001355 uint32_t crc[5];
1356};
1357
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001358#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001359struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001360 spinlock_t lock;
1361 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001362 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001363 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001364 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001365 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001366};
1367
Daniel Vetterf99d7062014-06-19 16:01:59 +02001368struct i915_frontbuffer_tracking {
1369 struct mutex lock;
1370
1371 /*
1372 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1373 * scheduled flips.
1374 */
1375 unsigned busy_bits;
1376 unsigned flip_bits;
1377};
1378
Jani Nikula77fec552014-03-31 14:27:22 +03001379struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001380 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001381 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001382
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001383 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001384
1385 int relative_constants_mode;
1386
1387 void __iomem *regs;
1388
Chris Wilson907b28c2013-07-19 20:36:52 +01001389 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001390
1391 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1392
Daniel Vetter28c70f12012-12-01 13:53:45 +01001393
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001394 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1395 * controller on different i2c buses. */
1396 struct mutex gmbus_mutex;
1397
1398 /**
1399 * Base address of the gmbus and gpio block.
1400 */
1401 uint32_t gpio_mmio_base;
1402
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301403 /* MMIO base address for MIPI regs */
1404 uint32_t mipi_mmio_base;
1405
Daniel Vetter28c70f12012-12-01 13:53:45 +01001406 wait_queue_head_t gmbus_wait_queue;
1407
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001408 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001409 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001410 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001411 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001412
1413 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001414 struct resource mch_res;
1415
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001416 /* protects the irq masks */
1417 spinlock_t irq_lock;
1418
Sourab Gupta84c33a62014-06-02 16:47:17 +05301419 /* protects the mmio flip data */
1420 spinlock_t mmio_flip_lock;
1421
Imre Deakf8b79e52014-03-04 19:23:07 +02001422 bool display_irqs_enabled;
1423
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001424 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1425 struct pm_qos_request pm_qos;
1426
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001427 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001428 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001429
1430 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001431 union {
1432 u32 irq_mask;
1433 u32 de_irq_mask[I915_MAX_PIPES];
1434 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001435 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001436 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301437 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001438 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001439
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001440 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001441 struct {
1442 unsigned long hpd_last_jiffies;
1443 int hpd_cnt;
1444 enum {
1445 HPD_ENABLED = 0,
1446 HPD_DISABLED = 1,
1447 HPD_MARK_DISABLED = 2
1448 } hpd_mark;
1449 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001450 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001451 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001452
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001453 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301454 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001455 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001456 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001457
1458 /* overlay */
1459 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001460
Jani Nikula58c68772013-11-08 16:48:54 +02001461 /* backlight registers and fields in struct intel_panel */
1462 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001463
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001464 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001465 bool no_aux_handshake;
1466
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001467 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1468 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1469 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1470
1471 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001472 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001473
Daniel Vetter645416f2013-09-02 16:22:25 +02001474 /**
1475 * wq - Driver workqueue for GEM.
1476 *
1477 * NOTE: Work items scheduled here are not allowed to grab any modeset
1478 * locks, for otherwise the flushing done in the pageflip code will
1479 * result in deadlocks.
1480 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001481 struct workqueue_struct *wq;
1482
1483 /* Display functions */
1484 struct drm_i915_display_funcs display;
1485
1486 /* PCH chipset type */
1487 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001488 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001489
1490 unsigned long quirks;
1491
Zhang Ruib8efb172013-02-05 15:41:53 +08001492 enum modeset_restore modeset_restore;
1493 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001494
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001495 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001496 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001497
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001498 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001499#if defined(CONFIG_MMU_NOTIFIER)
1500 DECLARE_HASHTABLE(mmu_notifiers, 7);
1501#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001502
Daniel Vetter87813422012-05-02 11:49:32 +02001503 /* Kernel Modesetting */
1504
yakui_zhao9b9d1722009-05-31 17:17:17 +08001505 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001506
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001507 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1508 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001509 wait_queue_head_t pending_flip_queue;
1510
Daniel Vetterc4597872013-10-21 21:04:07 +02001511#ifdef CONFIG_DEBUG_FS
1512 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1513#endif
1514
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001515 int num_shared_dpll;
1516 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001517 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001518
Jesse Barnes652c3932009-08-17 13:31:43 -07001519 /* Reclocking support */
1520 bool render_reclock_avail;
1521 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001522 /* indicates the reduced downclock for LVDS*/
1523 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001524
1525 struct i915_frontbuffer_tracking fb_tracking;
1526
Jesse Barnes652c3932009-08-17 13:31:43 -07001527 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001528
Zhenyu Wangc48044112009-12-17 14:48:43 +08001529 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001530
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001531 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001532
Ben Widawsky59124502013-07-04 11:02:05 -07001533 /* Cannot be determined by PCIID. You must always read a register. */
1534 size_t ellc_size;
1535
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001536 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001537 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001538
Daniel Vetter20e4d402012-08-08 23:35:39 +02001539 /* ilk-only ips/rps state. Everything in here is protected by the global
1540 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001541 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001542
Imre Deak83c00f52013-10-25 17:36:47 +03001543 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001544
Rodrigo Vivia031d702013-10-03 16:15:06 -03001545 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001546
Daniel Vetter99584db2012-11-14 17:14:04 +01001547 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001548
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001549 struct drm_i915_gem_object *vlv_pctx;
1550
Daniel Vetter4520f532013-10-09 09:18:51 +02001551#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001552 /* list of fbdev register on this device */
1553 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001554#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001555
Jesse Barnes073f34d2012-11-02 11:13:59 -07001556 /*
1557 * The console may be contended at resume, but we don't
1558 * want it to block on it.
1559 */
1560 struct work_struct console_resume_work;
1561
Chris Wilsone953fd72011-02-21 22:23:52 +00001562 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001563 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001564
Ben Widawsky254f9652012-06-04 14:42:42 -07001565 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001566 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001567
Damien Lespiau3e683202012-12-11 18:48:29 +00001568 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001569
Daniel Vetter842f1c82014-03-10 10:01:44 +01001570 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001571 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001572 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001573
Ville Syrjälä53615a52013-08-01 16:18:50 +03001574 struct {
1575 /*
1576 * Raw watermark latency values:
1577 * in 0.1us units for WM0,
1578 * in 0.5us units for WM1+.
1579 */
1580 /* primary */
1581 uint16_t pri_latency[5];
1582 /* sprite */
1583 uint16_t spr_latency[5];
1584 /* cursor */
1585 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001586
1587 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001588 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001589 } wm;
1590
Paulo Zanoni8a187452013-12-06 20:32:13 -02001591 struct i915_runtime_pm pm;
1592
Dave Airlie13cf5502014-06-18 11:29:35 +10001593 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1594 u32 long_hpd_port_mask;
1595 u32 short_hpd_port_mask;
1596 struct work_struct dig_port_work;
1597
Dave Airlie0e32b392014-05-02 14:02:48 +10001598 /*
1599 * if we get a HPD irq from DP and a HPD irq from non-DP
1600 * the non-DP HPD could block the workqueue on a mode config
1601 * mutex getting, that userspace may have taken. However
1602 * userspace is waiting on the DP workqueue to run which is
1603 * blocked behind the non-DP one.
1604 */
1605 struct workqueue_struct *dp_wq;
1606
Daniel Vetter231f42a2012-11-02 19:55:05 +01001607 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1608 * here! */
1609 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001610 /* Old ums support infrastructure, same warning applies. */
1611 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001612
1613 /*
1614 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1615 * will be rejected. Instead look for a better place.
1616 */
Jani Nikula77fec552014-03-31 14:27:22 +03001617};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618
Chris Wilson2c1792a2013-08-01 18:39:55 +01001619static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1620{
1621 return dev->dev_private;
1622}
1623
Chris Wilsonb4519512012-05-11 14:29:30 +01001624/* Iterate over initialised rings */
1625#define for_each_ring(ring__, dev_priv__, i__) \
1626 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1627 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1628
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001629enum hdmi_force_audio {
1630 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1631 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1632 HDMI_AUDIO_AUTO, /* trust EDID */
1633 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1634};
1635
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001636#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001637
Chris Wilson37e680a2012-06-07 15:38:42 +01001638struct drm_i915_gem_object_ops {
1639 /* Interface between the GEM object and its backing storage.
1640 * get_pages() is called once prior to the use of the associated set
1641 * of pages before to binding them into the GTT, and put_pages() is
1642 * called after we no longer need them. As we expect there to be
1643 * associated cost with migrating pages between the backing storage
1644 * and making them available for the GPU (e.g. clflush), we may hold
1645 * onto the pages after they are no longer referenced by the GPU
1646 * in case they may be used again shortly (for example migrating the
1647 * pages to a different memory domain within the GTT). put_pages()
1648 * will therefore most likely be called when the object itself is
1649 * being released or under memory pressure (where we attempt to
1650 * reap pages for the shrinker).
1651 */
1652 int (*get_pages)(struct drm_i915_gem_object *);
1653 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001654 int (*dmabuf_export)(struct drm_i915_gem_object *);
1655 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001656};
1657
Daniel Vettera071fa02014-06-18 23:28:09 +02001658/*
1659 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1660 * considered to be the frontbuffer for the given plane interface-vise. This
1661 * doesn't mean that the hw necessarily already scans it out, but that any
1662 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1663 *
1664 * We have one bit per pipe and per scanout plane type.
1665 */
1666#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1667#define INTEL_FRONTBUFFER_BITS \
1668 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1669#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1670 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1671#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1672 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1673#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1674 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1675#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1676 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001677#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1678 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001679
Eric Anholt673a3942008-07-30 12:06:12 -07001680struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001681 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001682
Chris Wilson37e680a2012-06-07 15:38:42 +01001683 const struct drm_i915_gem_object_ops *ops;
1684
Ben Widawsky2f633152013-07-17 12:19:03 -07001685 /** List of VMAs backed by this object */
1686 struct list_head vma_list;
1687
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001688 /** Stolen memory for this object, instead of being backed by shmem. */
1689 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001690 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001691
Chris Wilson69dc4982010-10-19 10:36:51 +01001692 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001693 /** Used in execbuf to temporarily hold a ref */
1694 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001695
1696 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001697 * This is set if the object is on the active lists (has pending
1698 * rendering and so a non-zero seqno), and is not set if it i s on
1699 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001700 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001701 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001702
1703 /**
1704 * This is set if the object has been written to since last bound
1705 * to the GTT
1706 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001707 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001708
1709 /**
1710 * Fence register bits (if any) for this object. Will be set
1711 * as needed when mapped into the GTT.
1712 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001713 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001714 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001715
1716 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001717 * Advice: are the backing pages purgeable?
1718 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001719 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001720
1721 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001722 * Current tiling mode for the object.
1723 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001724 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001725 /**
1726 * Whether the tiling parameters for the currently associated fence
1727 * register have changed. Note that for the purposes of tracking
1728 * tiling changes we also treat the unfenced register, the register
1729 * slot that the object occupies whilst it executes a fenced
1730 * command (such as BLT on gen2/3), as a "fence".
1731 */
1732 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001733
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001734 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001735 * Is the object at the current location in the gtt mappable and
1736 * fenceable? Used to avoid costly recalculations.
1737 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001738 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001739
1740 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001741 * Whether the current gtt mapping needs to be mappable (and isn't just
1742 * mappable by accident). Track pin and fault separate for a more
1743 * accurate mappable working set.
1744 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001745 unsigned int fault_mappable:1;
1746 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001747 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001748
Chris Wilsoncaea7472010-11-12 13:53:37 +00001749 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301750 * Is the object to be mapped as read-only to the GPU
1751 * Only honoured if hardware has relevant pte bit
1752 */
1753 unsigned long gt_ro:1;
1754
1755 /*
Chris Wilsoncaea7472010-11-12 13:53:37 +00001756 * Is the GPU currently using a fence to access this buffer,
1757 */
1758 unsigned int pending_fenced_gpu_access:1;
1759 unsigned int fenced_gpu_access:1;
1760
Chris Wilson651d7942013-08-08 14:41:10 +01001761 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001762
Daniel Vetter7bddb012012-02-09 17:15:47 +01001763 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001764 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001765 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001766
Daniel Vettera071fa02014-06-18 23:28:09 +02001767 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1768
Chris Wilson9da3da62012-06-01 15:20:22 +01001769 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001770 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001771
Daniel Vetter1286ff72012-05-10 15:25:09 +02001772 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001773 void *dma_buf_vmapping;
1774 int vmapping_count;
1775
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001776 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001777
Chris Wilson1c293ea2012-04-17 15:31:27 +01001778 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001779 uint32_t last_read_seqno;
1780 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001781 /** Breadcrumb of last fenced GPU access to the buffer. */
1782 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001783
Daniel Vetter778c3542010-05-13 11:49:44 +02001784 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001785 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001786
Daniel Vetter80075d42013-10-09 21:23:52 +02001787 /** References from framebuffers, locks out tiling changes. */
1788 unsigned long framebuffer_references;
1789
Eric Anholt280b7132009-03-12 16:56:27 -07001790 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001791 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001792
Jesse Barnes79e53942008-11-07 14:24:08 -08001793 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001794 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001795 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001796
1797 /** for phy allocated objects */
Chris Wilson00731152014-05-21 12:42:56 +01001798 drm_dma_handle_t *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001799
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001800 union {
1801 struct i915_gem_userptr {
1802 uintptr_t ptr;
1803 unsigned read_only :1;
1804 unsigned workers :4;
1805#define I915_GEM_USERPTR_MAX_WORKERS 15
1806
1807 struct mm_struct *mm;
1808 struct i915_mmu_object *mn;
1809 struct work_struct *work;
1810 } userptr;
1811 };
1812};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001813#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001814
Daniel Vettera071fa02014-06-18 23:28:09 +02001815void i915_gem_track_fb(struct drm_i915_gem_object *old,
1816 struct drm_i915_gem_object *new,
1817 unsigned frontbuffer_bits);
1818
Eric Anholt673a3942008-07-30 12:06:12 -07001819/**
1820 * Request queue structure.
1821 *
1822 * The request queue allows us to note sequence numbers that have been emitted
1823 * and may be associated with active buffers to be retired.
1824 *
1825 * By keeping this list, we can avoid having to do questionable
1826 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1827 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1828 */
1829struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001830 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001831 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001832
Eric Anholt673a3942008-07-30 12:06:12 -07001833 /** GEM sequence number associated with this request. */
1834 uint32_t seqno;
1835
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001836 /** Position in the ringbuffer of the start of the request */
1837 u32 head;
1838
1839 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001840 u32 tail;
1841
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001842 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001843 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001844
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001845 /** Batch buffer related to this request if any */
1846 struct drm_i915_gem_object *batch_obj;
1847
Eric Anholt673a3942008-07-30 12:06:12 -07001848 /** Time at which this request was emitted, in jiffies. */
1849 unsigned long emitted_jiffies;
1850
Eric Anholtb9624422009-06-03 07:27:35 +00001851 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001852 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001853
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001854 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001855 /** file_priv list entry for this request */
1856 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001857};
1858
1859struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001860 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001861 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001862
Eric Anholt673a3942008-07-30 12:06:12 -07001863 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001864 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001865 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001866 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001867 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001868 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001869
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001870 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001871 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001872};
1873
Brad Volkin351e3db2014-02-18 10:15:46 -08001874/*
1875 * A command that requires special handling by the command parser.
1876 */
1877struct drm_i915_cmd_descriptor {
1878 /*
1879 * Flags describing how the command parser processes the command.
1880 *
1881 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1882 * a length mask if not set
1883 * CMD_DESC_SKIP: The command is allowed but does not follow the
1884 * standard length encoding for the opcode range in
1885 * which it falls
1886 * CMD_DESC_REJECT: The command is never allowed
1887 * CMD_DESC_REGISTER: The command should be checked against the
1888 * register whitelist for the appropriate ring
1889 * CMD_DESC_MASTER: The command is allowed if the submitting process
1890 * is the DRM master
1891 */
1892 u32 flags;
1893#define CMD_DESC_FIXED (1<<0)
1894#define CMD_DESC_SKIP (1<<1)
1895#define CMD_DESC_REJECT (1<<2)
1896#define CMD_DESC_REGISTER (1<<3)
1897#define CMD_DESC_BITMASK (1<<4)
1898#define CMD_DESC_MASTER (1<<5)
1899
1900 /*
1901 * The command's unique identification bits and the bitmask to get them.
1902 * This isn't strictly the opcode field as defined in the spec and may
1903 * also include type, subtype, and/or subop fields.
1904 */
1905 struct {
1906 u32 value;
1907 u32 mask;
1908 } cmd;
1909
1910 /*
1911 * The command's length. The command is either fixed length (i.e. does
1912 * not include a length field) or has a length field mask. The flag
1913 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1914 * a length mask. All command entries in a command table must include
1915 * length information.
1916 */
1917 union {
1918 u32 fixed;
1919 u32 mask;
1920 } length;
1921
1922 /*
1923 * Describes where to find a register address in the command to check
1924 * against the ring's register whitelist. Only valid if flags has the
1925 * CMD_DESC_REGISTER bit set.
1926 */
1927 struct {
1928 u32 offset;
1929 u32 mask;
1930 } reg;
1931
1932#define MAX_CMD_DESC_BITMASKS 3
1933 /*
1934 * Describes command checks where a particular dword is masked and
1935 * compared against an expected value. If the command does not match
1936 * the expected value, the parser rejects it. Only valid if flags has
1937 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1938 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001939 *
1940 * If the check specifies a non-zero condition_mask then the parser
1941 * only performs the check when the bits specified by condition_mask
1942 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001943 */
1944 struct {
1945 u32 offset;
1946 u32 mask;
1947 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001948 u32 condition_offset;
1949 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001950 } bits[MAX_CMD_DESC_BITMASKS];
1951};
1952
1953/*
1954 * A table of commands requiring special handling by the command parser.
1955 *
1956 * Each ring has an array of tables. Each table consists of an array of command
1957 * descriptors, which must be sorted with command opcodes in ascending order.
1958 */
1959struct drm_i915_cmd_table {
1960 const struct drm_i915_cmd_descriptor *table;
1961 int count;
1962};
1963
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001964#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001965
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001966#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1967#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001968#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001969#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001970#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001971#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1972#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001973#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1974#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1975#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001976#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001977#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001978#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1979#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001980#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1981#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001982#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001983#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001984#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1985 (dev)->pdev->device == 0x0152 || \
1986 (dev)->pdev->device == 0x015a)
1987#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1988 (dev)->pdev->device == 0x0106 || \
1989 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001990#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03001991#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001992#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03001993#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001994#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001995#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001996 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001997#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1998 (((dev)->pdev->device & 0xf) == 0x2 || \
1999 ((dev)->pdev->device & 0xf) == 0x6 || \
2000 ((dev)->pdev->device & 0xf) == 0xe))
2001#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03002002 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002003#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03002004#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03002005 ((dev)->pdev->device & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002006/* ULX machines are also considered ULT. */
2007#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
2008 (dev)->pdev->device == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002009#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002010
Jesse Barnes85436692011-04-06 12:11:14 -07002011/*
2012 * The genX designation typically refers to the render engine, so render
2013 * capability related checks should use IS_GEN, while display and other checks
2014 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2015 * chips, etc.).
2016 */
Zou Nan haicae58522010-11-09 17:17:32 +08002017#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2018#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2019#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2020#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2021#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002022#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002023#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08002024
Ben Widawsky73ae4782013-10-15 10:02:57 -07002025#define RENDER_RING (1<<RCS)
2026#define BSD_RING (1<<VCS)
2027#define BLT_RING (1<<BCS)
2028#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002029#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002030#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002031#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002032#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2033#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2034#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2035#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2036 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002037#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2038
Ben Widawsky254f9652012-06-04 14:42:42 -07002039#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes7365fb72014-05-29 14:33:21 -07002040#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2041#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08002042#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002043#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002044
Chris Wilson05394f32010-11-08 19:18:58 +00002045#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002046#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2047
Daniel Vetterb45305f2012-12-17 16:21:27 +01002048/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2049#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002050/*
2051 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2052 * even when in MSI mode. This results in spurious interrupt warnings if the
2053 * legacy irq no. is shared with another device. The kernel then disables that
2054 * interrupt source and so prevents the other device from working properly.
2055 */
2056#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2057#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002058
Zou Nan haicae58522010-11-09 17:17:32 +08002059/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2060 * rows, which changed the alignment requirements and fence programming.
2061 */
2062#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2063 IS_I915GM(dev)))
2064#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2065#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2066#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002067#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2068#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002069
2070#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2071#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002072#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002073
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002074#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002075
Damien Lespiaudd93be52013-04-22 18:40:39 +01002076#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002077#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002078#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002079#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002080 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002081
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002082#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2083#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2084#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2085#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2086#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2087#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2088
Chris Wilson2c1792a2013-08-01 18:39:55 +01002089#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002090#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002091#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2092#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002093#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002094#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002095
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002096/* DPF == dynamic parity feature */
2097#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2098#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002099
Ben Widawskyc8735b02012-09-07 19:43:39 -07002100#define GT_FREQUENCY_MULTIPLIER 50
2101
Chris Wilson05394f32010-11-08 19:18:58 +00002102#include "i915_trace.h"
2103
Rob Clarkbaa70942013-08-02 13:27:49 -04002104extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002105extern int i915_max_ioctl;
2106
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002107extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2108extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002109extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2110extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2111
Jani Nikulad330a952014-01-21 11:24:25 +02002112/* i915_params.c */
2113struct i915_params {
2114 int modeset;
2115 int panel_ignore_lid;
2116 unsigned int powersave;
2117 int semaphores;
2118 unsigned int lvds_downclock;
2119 int lvds_channel_mode;
2120 int panel_use_ssc;
2121 int vbt_sdvo_panel_type;
2122 int enable_rc6;
2123 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002124 int enable_ppgtt;
2125 int enable_psr;
2126 unsigned int preliminary_hw_support;
2127 int disable_power_well;
2128 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002129 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002130 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002131 /* leave bools at the end to not create holes */
2132 bool enable_hangcheck;
2133 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002134 bool prefault_disable;
2135 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002136 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002137 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302138 int use_mmio_flip;
Jani Nikulad330a952014-01-21 11:24:25 +02002139};
2140extern struct i915_params i915 __read_mostly;
2141
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002143void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002144extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002145extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002146extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002147extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002148extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002149extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002150 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002151extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002152 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002153extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002154#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002155extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2156 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002157#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002158extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002159 struct drm_clip_rect *box,
2160 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002161extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002162extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002163extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2164extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2165extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2166extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002167int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002168
Jesse Barnes073f34d2012-11-02 11:13:59 -07002169extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002170
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002172void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002173__printf(3, 4)
2174void i915_handle_error(struct drm_device *dev, bool wedged,
2175 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176
Deepak S76c3552f2014-01-30 23:08:16 +05302177void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2178 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002179extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002180extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002181
2182extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002183extern void intel_uncore_early_sanitize(struct drm_device *dev,
2184 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002185extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002186extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002187extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002188extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002189
Keith Packard7c463582008-11-04 02:03:27 -08002190void
Jani Nikula50227e12014-03-31 14:27:21 +03002191i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002192 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002193
2194void
Jani Nikula50227e12014-03-31 14:27:21 +03002195i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002196 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002197
Imre Deakf8b79e52014-03-04 19:23:07 +02002198void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2199void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2200
Eric Anholt673a3942008-07-30 12:06:12 -07002201/* i915_gem.c */
2202int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2203 struct drm_file *file_priv);
2204int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2205 struct drm_file *file_priv);
2206int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2207 struct drm_file *file_priv);
2208int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2209 struct drm_file *file_priv);
2210int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2211 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002212int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2213 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002214int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2215 struct drm_file *file_priv);
2216int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2217 struct drm_file *file_priv);
2218int i915_gem_execbuffer(struct drm_device *dev, void *data,
2219 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002220int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2221 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002222int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2223 struct drm_file *file_priv);
2224int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2225 struct drm_file *file_priv);
2226int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2227 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002228int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2229 struct drm_file *file);
2230int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2231 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002232int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2233 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002234int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2235 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002236int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2237 struct drm_file *file_priv);
2238int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2239 struct drm_file *file_priv);
2240int i915_gem_set_tiling(struct drm_device *dev, void *data,
2241 struct drm_file *file_priv);
2242int i915_gem_get_tiling(struct drm_device *dev, void *data,
2243 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002244int i915_gem_init_userptr(struct drm_device *dev);
2245int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2246 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002247int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2248 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002249int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2250 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002251void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002252void *i915_gem_object_alloc(struct drm_device *dev);
2253void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002254void i915_gem_object_init(struct drm_i915_gem_object *obj,
2255 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002256struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2257 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002258void i915_init_vm(struct drm_i915_private *dev_priv,
2259 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002260void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002261void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002262
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002263#define PIN_MAPPABLE 0x1
2264#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002265#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002266#define PIN_OFFSET_BIAS 0x8
2267#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002268int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002269 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002270 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002271 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002272int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002273int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002274void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002275void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002276void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002277
Brad Volkin4c914c02014-02-18 10:15:45 -08002278int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2279 int *needs_clflush);
2280
Chris Wilson37e680a2012-06-07 15:38:42 +01002281int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002282static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2283{
Imre Deak67d5a502013-02-18 19:28:02 +02002284 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002285
Imre Deak67d5a502013-02-18 19:28:02 +02002286 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002287 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002288
2289 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002290}
Chris Wilsona5570172012-09-04 21:02:54 +01002291static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2292{
2293 BUG_ON(obj->pages == NULL);
2294 obj->pages_pin_count++;
2295}
2296static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2297{
2298 BUG_ON(obj->pages_pin_count == 0);
2299 obj->pages_pin_count--;
2300}
2301
Chris Wilson54cf91d2010-11-25 18:00:26 +00002302int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002303int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002304 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002305void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002306 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002307int i915_gem_dumb_create(struct drm_file *file_priv,
2308 struct drm_device *dev,
2309 struct drm_mode_create_dumb *args);
2310int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2311 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002312/**
2313 * Returns true if seq1 is later than seq2.
2314 */
2315static inline bool
2316i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2317{
2318 return (int32_t)(seq1 - seq2) >= 0;
2319}
2320
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002321int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2322int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002323int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002324int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002325
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002326bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2327void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002328
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002329struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002330i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002331
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002332bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002333void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002334int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002335 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302336int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2337
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002338static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2339{
2340 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002341 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002342}
2343
2344static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2345{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002346 return atomic_read(&error->reset_counter) & I915_WEDGED;
2347}
2348
2349static inline u32 i915_reset_count(struct i915_gpu_error *error)
2350{
2351 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002352}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002353
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002354static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2355{
2356 return dev_priv->gpu_error.stop_rings == 0 ||
2357 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2358}
2359
2360static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2361{
2362 return dev_priv->gpu_error.stop_rings == 0 ||
2363 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2364}
2365
Chris Wilson069efc12010-09-30 16:53:18 +01002366void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002367bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002368int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002369int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002370int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002371int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002372void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002373void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002374int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002375int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002376int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002377 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002378 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002379 u32 *seqno);
2380#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002381 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002382int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002383 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002384int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002385int __must_check
2386i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2387 bool write);
2388int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002389i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2390int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002391i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2392 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002393 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002394void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002395int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002396 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002397int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002398void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002399
Chris Wilson467cffb2011-03-07 10:42:03 +00002400uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002401i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2402uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02002403i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2404 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002405
Chris Wilsone4ffd172011-04-04 09:44:39 +01002406int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2407 enum i915_cache_level cache_level);
2408
Daniel Vetter1286ff72012-05-10 15:25:09 +02002409struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2410 struct dma_buf *dma_buf);
2411
2412struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2413 struct drm_gem_object *gem_obj, int flags);
2414
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002415void i915_gem_restore_fences(struct drm_device *dev);
2416
Ben Widawskya70a3142013-07-31 16:59:56 -07002417unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2418 struct i915_address_space *vm);
2419bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2420bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2421 struct i915_address_space *vm);
2422unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2423 struct i915_address_space *vm);
2424struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2425 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002426struct i915_vma *
2427i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2428 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002429
2430struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002431static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2432 struct i915_vma *vma;
2433 list_for_each_entry(vma, &obj->vma_list, vma_link)
2434 if (vma->pin_count > 0)
2435 return true;
2436 return false;
2437}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002438
Ben Widawskya70a3142013-07-31 16:59:56 -07002439/* Some GGTT VM helpers */
2440#define obj_to_ggtt(obj) \
2441 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2442static inline bool i915_is_ggtt(struct i915_address_space *vm)
2443{
2444 struct i915_address_space *ggtt =
2445 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2446 return vm == ggtt;
2447}
2448
2449static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2450{
2451 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2452}
2453
2454static inline unsigned long
2455i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2456{
2457 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2458}
2459
2460static inline unsigned long
2461i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2462{
2463 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2464}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002465
2466static inline int __must_check
2467i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2468 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002469 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002470{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002471 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002472}
Ben Widawskya70a3142013-07-31 16:59:56 -07002473
Daniel Vetterb2871102014-02-14 14:01:19 +01002474static inline int
2475i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2476{
2477 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2478}
2479
2480void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2481
Ben Widawsky254f9652012-06-04 14:42:42 -07002482/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002483#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002484int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002485void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002486void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002487int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002488int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002489void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002490int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002491 struct intel_context *to);
2492struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002493i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002494void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo273497e2014-05-22 14:13:37 +01002495static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002496{
Chris Wilson691e6412014-04-09 09:07:36 +01002497 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002498}
2499
Oscar Mateo273497e2014-05-22 14:13:37 +01002500static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002501{
Chris Wilson691e6412014-04-09 09:07:36 +01002502 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002503}
2504
Oscar Mateo273497e2014-05-22 14:13:37 +01002505static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002506{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002507 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002508}
2509
Ben Widawsky84624812012-06-04 14:42:54 -07002510int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2511 struct drm_file *file);
2512int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2513 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002514
Mika Kuoppala9d0a6fa2014-05-14 17:02:16 +03002515/* i915_gem_render_state.c */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002516int i915_gem_render_state_init(struct intel_engine_cs *ring);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002517/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002518int __must_check i915_gem_evict_something(struct drm_device *dev,
2519 struct i915_address_space *vm,
2520 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002521 unsigned alignment,
2522 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002523 unsigned long start,
2524 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002525 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002526int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002527int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002528
Ben Widawsky0260c422014-03-22 22:47:21 -07002529/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002530static inline void i915_gem_chipset_flush(struct drm_device *dev)
2531{
Chris Wilson05394f32010-11-08 19:18:58 +00002532 if (INTEL_INFO(dev)->gen < 6)
2533 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002534}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002535
Chris Wilson9797fbf2012-04-24 15:47:39 +01002536/* i915_gem_stolen.c */
2537int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002538int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002539void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002540void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002541struct drm_i915_gem_object *
2542i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002543struct drm_i915_gem_object *
2544i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2545 u32 stolen_offset,
2546 u32 gtt_offset,
2547 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002548
Eric Anholt673a3942008-07-30 12:06:12 -07002549/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002550static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002551{
Jani Nikula50227e12014-03-31 14:27:21 +03002552 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002553
2554 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2555 obj->tiling_mode != I915_TILING_NONE;
2556}
2557
Eric Anholt673a3942008-07-30 12:06:12 -07002558void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002559void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2560void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002561
2562/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002563#if WATCH_LISTS
2564int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002565#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002566#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002567#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002568
Ben Gamari20172632009-02-17 20:08:50 -05002569/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002570int i915_debugfs_init(struct drm_minor *minor);
2571void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002572#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002573void intel_display_crc_init(struct drm_device *dev);
2574#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002575static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002576#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002577
2578/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002579__printf(2, 3)
2580void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002581int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2582 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002583int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2584 size_t count, loff_t pos);
2585static inline void i915_error_state_buf_release(
2586 struct drm_i915_error_state_buf *eb)
2587{
2588 kfree(eb->buf);
2589}
Mika Kuoppala58174462014-02-25 17:11:26 +02002590void i915_capture_error_state(struct drm_device *dev, bool wedge,
2591 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002592void i915_error_state_get(struct drm_device *dev,
2593 struct i915_error_state_file_priv *error_priv);
2594void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2595void i915_destroy_error_state(struct drm_device *dev);
2596
2597void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2598const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002599
Brad Volkin351e3db2014-02-18 10:15:46 -08002600/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002601int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002602int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2603void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2604bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2605int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002606 struct drm_i915_gem_object *batch_obj,
2607 u32 batch_start_offset,
2608 bool is_master);
2609
Jesse Barnes317c35d2008-08-25 15:11:06 -07002610/* i915_suspend.c */
2611extern int i915_save_state(struct drm_device *dev);
2612extern int i915_restore_state(struct drm_device *dev);
2613
Daniel Vetterd8157a32013-01-25 17:53:20 +01002614/* i915_ums.c */
2615void i915_save_display_reg(struct drm_device *dev);
2616void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002617
Ben Widawsky0136db52012-04-10 21:17:01 -07002618/* i915_sysfs.c */
2619void i915_setup_sysfs(struct drm_device *dev_priv);
2620void i915_teardown_sysfs(struct drm_device *dev_priv);
2621
Chris Wilsonf899fc62010-07-20 15:44:45 -07002622/* intel_i2c.c */
2623extern int intel_setup_gmbus(struct drm_device *dev);
2624extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002625static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002626{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002627 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002628}
2629
2630extern struct i2c_adapter *intel_gmbus_get_adapter(
2631 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002632extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2633extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002634static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002635{
2636 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2637}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002638extern void intel_i2c_reset(struct drm_device *dev);
2639
Chris Wilson3b617962010-08-24 09:02:58 +01002640/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002641struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002642#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002643extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002644extern void intel_opregion_init(struct drm_device *dev);
2645extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002646extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002647extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2648 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002649extern int intel_opregion_notify_adapter(struct drm_device *dev,
2650 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002651#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002652static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002653static inline void intel_opregion_init(struct drm_device *dev) { return; }
2654static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002655static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002656static inline int
2657intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2658{
2659 return 0;
2660}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002661static inline int
2662intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2663{
2664 return 0;
2665}
Len Brown65e082c2008-10-24 17:18:10 -04002666#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002667
Jesse Barnes723bfd72010-10-07 16:01:13 -07002668/* intel_acpi.c */
2669#ifdef CONFIG_ACPI
2670extern void intel_register_dsm_handler(void);
2671extern void intel_unregister_dsm_handler(void);
2672#else
2673static inline void intel_register_dsm_handler(void) { return; }
2674static inline void intel_unregister_dsm_handler(void) { return; }
2675#endif /* CONFIG_ACPI */
2676
Jesse Barnes79e53942008-11-07 14:24:08 -08002677/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002678extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002679extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002680extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002681extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002682extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002683extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002684extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002685extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2686 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002687extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002688extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002689extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002690extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002691extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002692extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002693extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002694extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2695extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2696extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Imre Deak5209b1f2014-07-01 12:36:17 +03002697extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2698 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002699extern void intel_detect_pch(struct drm_device *dev);
2700extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db52012-04-10 21:17:01 -07002701extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002702
Ben Widawsky2911a352012-04-05 14:47:36 -07002703extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002704int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2705 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002706int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2707 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002708
Sourab Gupta84c33a62014-06-02 16:47:17 +05302709void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2710
Chris Wilson6ef3d422010-08-04 20:26:07 +01002711/* overlay */
2712extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002713extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2714 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002715
2716extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002717extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002718 struct drm_device *dev,
2719 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002720
Ben Widawskyb7287d82011-04-25 11:22:22 -07002721/* On SNB platform, before reading ring registers forcewake bit
2722 * must be set to prevent GT core from power down and stale values being
2723 * returned.
2724 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302725void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2726void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002727void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002728
Ben Widawsky42c05262012-09-26 10:34:00 -07002729int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2730int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002731
2732/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002733u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2734void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2735u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002736u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2737void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2738u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2739void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2740u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2741void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002742u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2743void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002744u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2745void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002746u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2747void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002748u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2749 enum intel_sbi_destination destination);
2750void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2751 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302752u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2753void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002754
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002755int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2756int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002757
Deepak Sc8d9a592013-11-23 14:55:42 +05302758#define FORCEWAKE_RENDER (1 << 0)
2759#define FORCEWAKE_MEDIA (1 << 1)
2760#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2761
2762
Ben Widawsky0b274482013-10-04 21:22:51 -07002763#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2764#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002765
Ben Widawsky0b274482013-10-04 21:22:51 -07002766#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2767#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2768#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2769#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002770
Ben Widawsky0b274482013-10-04 21:22:51 -07002771#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2772#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2773#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2774#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002775
Chris Wilson698b3132014-03-21 13:16:43 +00002776/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2777 * will be implemented using 2 32-bit writes in an arbitrary order with
2778 * an arbitrary delay between them. This can cause the hardware to
2779 * act upon the intermediate value, possibly leading to corruption and
2780 * machine death. You have been warned.
2781 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002782#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2783#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002784
Chris Wilson50877442014-03-21 12:41:53 +00002785#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2786 u32 upper = I915_READ(upper_reg); \
2787 u32 lower = I915_READ(lower_reg); \
2788 u32 tmp = I915_READ(upper_reg); \
2789 if (upper != tmp) { \
2790 upper = tmp; \
2791 lower = I915_READ(lower_reg); \
2792 WARN_ON(I915_READ(upper_reg) != upper); \
2793 } \
2794 (u64)upper << 32 | lower; })
2795
Zou Nan haicae58522010-11-09 17:17:32 +08002796#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2797#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2798
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002799/* "Broadcast RGB" property */
2800#define INTEL_BROADCAST_RGB_AUTO 0
2801#define INTEL_BROADCAST_RGB_FULL 1
2802#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002803
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002804static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2805{
2806 if (HAS_PCH_SPLIT(dev))
2807 return CPU_VGACNTRL;
2808 else if (IS_VALLEYVIEW(dev))
2809 return VLV_VGACNTRL;
2810 else
2811 return VGACNTRL;
2812}
2813
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002814static inline void __user *to_user_ptr(u64 address)
2815{
2816 return (void __user *)(uintptr_t)address;
2817}
2818
Imre Deakdf977292013-05-21 20:03:17 +03002819static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2820{
2821 unsigned long j = msecs_to_jiffies(m);
2822
2823 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2824}
2825
2826static inline unsigned long
2827timespec_to_jiffies_timeout(const struct timespec *value)
2828{
2829 unsigned long j = timespec_to_jiffies(value);
2830
2831 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2832}
2833
Paulo Zanonidce56b32013-12-19 14:29:40 -02002834/*
2835 * If you need to wait X milliseconds between events A and B, but event B
2836 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2837 * when event A happened, then just before event B you call this function and
2838 * pass the timestamp as the first argument, and X as the second argument.
2839 */
2840static inline void
2841wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2842{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002843 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002844
2845 /*
2846 * Don't re-read the value of "jiffies" every time since it may change
2847 * behind our back and break the math.
2848 */
2849 tmp_jiffies = jiffies;
2850 target_jiffies = timestamp_jiffies +
2851 msecs_to_jiffies_timeout(to_wait_ms);
2852
2853 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002854 remaining_jiffies = target_jiffies - tmp_jiffies;
2855 while (remaining_jiffies)
2856 remaining_jiffies =
2857 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002858 }
2859}
2860
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861#endif