blob: 1d597feba97f8b5da7fe820c247e2bd2da135a3a [file] [log] [blame]
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001/*
2 * Copyright © 2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#include "i915_drv.h"
26#include "intel_ringbuffer.h"
27#include "intel_lrc.h"
28
29static const struct engine_info {
30 const char *name;
31 unsigned exec_id;
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010032 enum intel_engine_hw_id hw_id;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010033 u32 mmio_base;
34 unsigned irq_shift;
35 int (*init_legacy)(struct intel_engine_cs *engine);
36 int (*init_execlists)(struct intel_engine_cs *engine);
37} intel_engines[] = {
38 [RCS] = {
39 .name = "render ring",
40 .exec_id = I915_EXEC_RENDER,
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010041 .hw_id = RCS_HW,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010042 .mmio_base = RENDER_RING_BASE,
43 .irq_shift = GEN8_RCS_IRQ_SHIFT,
44 .init_execlists = logical_render_ring_init,
45 .init_legacy = intel_init_render_ring_buffer,
46 },
47 [BCS] = {
48 .name = "blitter ring",
49 .exec_id = I915_EXEC_BLT,
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010050 .hw_id = BCS_HW,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010051 .mmio_base = BLT_RING_BASE,
52 .irq_shift = GEN8_BCS_IRQ_SHIFT,
53 .init_execlists = logical_xcs_ring_init,
54 .init_legacy = intel_init_blt_ring_buffer,
55 },
56 [VCS] = {
57 .name = "bsd ring",
58 .exec_id = I915_EXEC_BSD,
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010059 .hw_id = VCS_HW,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010060 .mmio_base = GEN6_BSD_RING_BASE,
61 .irq_shift = GEN8_VCS1_IRQ_SHIFT,
62 .init_execlists = logical_xcs_ring_init,
63 .init_legacy = intel_init_bsd_ring_buffer,
64 },
65 [VCS2] = {
66 .name = "bsd2 ring",
67 .exec_id = I915_EXEC_BSD,
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010068 .hw_id = VCS2_HW,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010069 .mmio_base = GEN8_BSD2_RING_BASE,
70 .irq_shift = GEN8_VCS2_IRQ_SHIFT,
71 .init_execlists = logical_xcs_ring_init,
72 .init_legacy = intel_init_bsd2_ring_buffer,
73 },
74 [VECS] = {
75 .name = "video enhancement ring",
76 .exec_id = I915_EXEC_VEBOX,
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010077 .hw_id = VECS_HW,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010078 .mmio_base = VEBOX_RING_BASE,
79 .irq_shift = GEN8_VECS_IRQ_SHIFT,
80 .init_execlists = logical_xcs_ring_init,
81 .init_legacy = intel_init_vebox_ring_buffer,
82 },
83};
84
85static struct intel_engine_cs *
86intel_engine_setup(struct drm_i915_private *dev_priv,
87 enum intel_engine_id id)
88{
89 const struct engine_info *info = &intel_engines[id];
90 struct intel_engine_cs *engine = &dev_priv->engine[id];
91
92 engine->id = id;
93 engine->i915 = dev_priv;
94 engine->name = info->name;
95 engine->exec_id = info->exec_id;
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010096 engine->hw_id = engine->guc_id = info->hw_id;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010097 engine->mmio_base = info->mmio_base;
98 engine->irq_shift = info->irq_shift;
99
100 return engine;
101}
102
103/**
104 * intel_engines_init() - allocate, populate and init the Engine Command Streamers
105 * @dev: DRM device.
106 *
107 * Return: non-zero if the initialization failed.
108 */
109int intel_engines_init(struct drm_device *dev)
110{
111 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100112 struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100113 unsigned int mask = 0;
114 int (*init)(struct intel_engine_cs *engine);
115 unsigned int i;
116 int ret;
117
Chris Wilson6ce21352016-07-29 00:45:35 +0100118 WARN_ON(INTEL_INFO(dev_priv)->ring_mask == 0);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100119 WARN_ON(INTEL_INFO(dev_priv)->ring_mask &
120 GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
121
122 for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
123 if (!HAS_ENGINE(dev_priv, i))
124 continue;
125
126 if (i915.enable_execlists)
127 init = intel_engines[i].init_execlists;
128 else
129 init = intel_engines[i].init_legacy;
130
131 if (!init)
132 continue;
133
134 ret = init(intel_engine_setup(dev_priv, i));
135 if (ret)
136 goto cleanup;
137
138 mask |= ENGINE_MASK(i);
139 }
140
141 /*
142 * Catch failures to update intel_engines table when the new engines
143 * are added to the driver by a warning and disabling the forgotten
144 * engines.
145 */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100146 if (WARN_ON(mask != INTEL_INFO(dev_priv)->ring_mask))
147 device_info->ring_mask = mask;
148
149 device_info->num_rings = hweight32(mask);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100150
151 return 0;
152
153cleanup:
154 for (i = 0; i < I915_NUM_ENGINES; i++) {
155 if (i915.enable_execlists)
156 intel_logical_ring_cleanup(&dev_priv->engine[i]);
157 else
Chris Wilson7e37f882016-08-02 22:50:21 +0100158 intel_engine_cleanup(&dev_priv->engine[i]);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100159 }
160
161 return ret;
162}
163
Chris Wilson57f275a2016-08-15 10:49:00 +0100164void intel_engine_init_seqno(struct intel_engine_cs *engine, u32 seqno)
165{
166 struct drm_i915_private *dev_priv = engine->i915;
167
168 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
169 * so long as the semaphore value in the register/page is greater
170 * than the sync value), so whenever we reset the seqno,
171 * so long as we reset the tracking semaphore value to 0, it will
172 * always be before the next request's seqno. If we don't reset
173 * the semaphore value, then when the seqno moves backwards all
174 * future waits will complete instantly (causing rendering corruption).
175 */
176 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
177 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
178 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
179 if (HAS_VEBOX(dev_priv))
180 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
181 }
Chris Wilson51d545d2016-08-15 10:49:02 +0100182 if (dev_priv->semaphore) {
183 struct page *page = i915_vma_first_page(dev_priv->semaphore);
184 void *semaphores;
185
186 /* Semaphores are in noncoherent memory, flush to be safe */
187 semaphores = kmap(page);
Chris Wilson57f275a2016-08-15 10:49:00 +0100188 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
189 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
Chris Wilson51d545d2016-08-15 10:49:02 +0100190 drm_clflush_virt_range(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
191 I915_NUM_ENGINES * gen8_semaphore_seqno_size);
Chris Wilson57f275a2016-08-15 10:49:00 +0100192 kunmap(page);
193 }
194 memset(engine->semaphore.sync_seqno, 0,
195 sizeof(engine->semaphore.sync_seqno));
196
197 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
198 if (engine->irq_seqno_barrier)
199 engine->irq_seqno_barrier(engine);
200 engine->last_submitted_seqno = seqno;
201
202 engine->hangcheck.seqno = seqno;
203
204 /* After manually advancing the seqno, fake the interrupt in case
205 * there are any waiters for that seqno.
206 */
207 intel_engine_wakeup(engine);
208}
209
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100210void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
211{
212 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
213}
214
Chris Wilsondcff85c2016-08-05 10:14:11 +0100215static void intel_engine_init_requests(struct intel_engine_cs *engine)
216{
217 init_request_active(&engine->last_request, NULL);
218 INIT_LIST_HEAD(&engine->request_list);
219}
220
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100221/**
222 * intel_engines_setup_common - setup engine state not requiring hw access
223 * @engine: Engine to setup.
224 *
225 * Initializes @engine@ structure members shared between legacy and execlists
226 * submission modes which do not require hardware access.
227 *
228 * Typically done early in the submission mode specific engine setup stage.
229 */
230void intel_engine_setup_common(struct intel_engine_cs *engine)
231{
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100232 INIT_LIST_HEAD(&engine->execlist_queue);
233 spin_lock_init(&engine->execlist_lock);
234
Chris Wilson04769652016-07-20 09:21:11 +0100235 engine->fence_context = fence_context_alloc(1);
236
Chris Wilsondcff85c2016-08-05 10:14:11 +0100237 intel_engine_init_requests(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100238 intel_engine_init_hangcheck(engine);
Chris Wilson115003e92016-08-04 16:32:19 +0100239 i915_gem_batch_pool_init(engine, &engine->batch_pool);
Chris Wilson7756e452016-08-18 17:17:10 +0100240
241 intel_engine_init_cmd_parser(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100242}
243
Chris Wilsonadc320c2016-08-15 10:48:59 +0100244int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
245{
246 struct drm_i915_gem_object *obj;
247 struct i915_vma *vma;
248 int ret;
249
250 WARN_ON(engine->scratch);
251
252 obj = i915_gem_object_create_stolen(&engine->i915->drm, size);
253 if (!obj)
254 obj = i915_gem_object_create(&engine->i915->drm, size);
255 if (IS_ERR(obj)) {
256 DRM_ERROR("Failed to allocate scratch page\n");
257 return PTR_ERR(obj);
258 }
259
260 vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
261 if (IS_ERR(vma)) {
262 ret = PTR_ERR(vma);
263 goto err_unref;
264 }
265
266 ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
267 if (ret)
268 goto err_unref;
269
270 engine->scratch = vma;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100271 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
272 engine->name, i915_ggtt_offset(vma));
Chris Wilsonadc320c2016-08-15 10:48:59 +0100273 return 0;
274
275err_unref:
276 i915_gem_object_put(obj);
277 return ret;
278}
279
280static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
281{
Chris Wilson19880c42016-08-15 10:49:05 +0100282 i915_vma_unpin_and_release(&engine->scratch);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100283}
284
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100285/**
286 * intel_engines_init_common - initialize cengine state which might require hw access
287 * @engine: Engine to initialize.
288 *
289 * Initializes @engine@ structure members shared between legacy and execlists
290 * submission modes which do require hardware access.
291 *
292 * Typcally done at later stages of submission mode specific engine setup.
293 *
294 * Returns zero on success or an error code on failure.
295 */
296int intel_engine_init_common(struct intel_engine_cs *engine)
297{
298 int ret;
299
300 ret = intel_engine_init_breadcrumbs(engine);
301 if (ret)
302 return ret;
303
Chris Wilson7756e452016-08-18 17:17:10 +0100304 return 0;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100305}
Chris Wilson96a945a2016-08-03 13:19:16 +0100306
307/**
308 * intel_engines_cleanup_common - cleans up the engine state created by
309 * the common initiailizers.
310 * @engine: Engine to cleanup.
311 *
312 * This cleans up everything created by the common helpers.
313 */
314void intel_engine_cleanup_common(struct intel_engine_cs *engine)
315{
Chris Wilsonadc320c2016-08-15 10:48:59 +0100316 intel_engine_cleanup_scratch(engine);
317
Chris Wilson96a945a2016-08-03 13:19:16 +0100318 intel_engine_fini_breadcrumbs(engine);
Chris Wilson7756e452016-08-18 17:17:10 +0100319 intel_engine_cleanup_cmd_parser(engine);
Chris Wilson96a945a2016-08-03 13:19:16 +0100320 i915_gem_batch_pool_fini(&engine->batch_pool);
321}
Chris Wilson1b365952016-10-04 21:11:31 +0100322
323u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
324{
325 struct drm_i915_private *dev_priv = engine->i915;
326 u64 acthd;
327
328 if (INTEL_GEN(dev_priv) >= 8)
329 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
330 RING_ACTHD_UDW(engine->mmio_base));
331 else if (INTEL_GEN(dev_priv) >= 4)
332 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
333 else
334 acthd = I915_READ(ACTHD);
335
336 return acthd;
337}
338
339u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine)
340{
341 struct drm_i915_private *dev_priv = engine->i915;
342 u64 bbaddr;
343
344 if (INTEL_GEN(dev_priv) >= 8)
345 bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
346 RING_BBADDR_UDW(engine->mmio_base));
347 else
348 bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
349
350 return bbaddr;
351}
Chris Wilson0e704472016-10-12 10:05:17 +0100352
353const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
354{
355 switch (type) {
356 case I915_CACHE_NONE: return " uncached";
357 case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
358 case I915_CACHE_L3_LLC: return " L3+LLC";
359 case I915_CACHE_WT: return " WT";
360 default: return "";
361 }
362}
363
364static inline uint32_t
365read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
366 int subslice, i915_reg_t reg)
367{
368 uint32_t mcr;
369 uint32_t ret;
370 enum forcewake_domains fw_domains;
371
372 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
373 FW_REG_READ);
374 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
375 GEN8_MCR_SELECTOR,
376 FW_REG_READ | FW_REG_WRITE);
377
378 spin_lock_irq(&dev_priv->uncore.lock);
379 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
380
381 mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
382 /*
383 * The HW expects the slice and sublice selectors to be reset to 0
384 * after reading out the registers.
385 */
386 WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
387 mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
388 mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
389 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
390
391 ret = I915_READ_FW(reg);
392
393 mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
394 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
395
396 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
397 spin_unlock_irq(&dev_priv->uncore.lock);
398
399 return ret;
400}
401
402/* NB: please notice the memset */
403void intel_engine_get_instdone(struct intel_engine_cs *engine,
404 struct intel_instdone *instdone)
405{
406 struct drm_i915_private *dev_priv = engine->i915;
407 u32 mmio_base = engine->mmio_base;
408 int slice;
409 int subslice;
410
411 memset(instdone, 0, sizeof(*instdone));
412
413 switch (INTEL_GEN(dev_priv)) {
414 default:
415 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
416
417 if (engine->id != RCS)
418 break;
419
420 instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
421 for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
422 instdone->sampler[slice][subslice] =
423 read_subslice_reg(dev_priv, slice, subslice,
424 GEN7_SAMPLER_INSTDONE);
425 instdone->row[slice][subslice] =
426 read_subslice_reg(dev_priv, slice, subslice,
427 GEN7_ROW_INSTDONE);
428 }
429 break;
430 case 7:
431 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
432
433 if (engine->id != RCS)
434 break;
435
436 instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
437 instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
438 instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
439
440 break;
441 case 6:
442 case 5:
443 case 4:
444 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
445
446 if (engine->id == RCS)
447 /* HACK: Using the wrong struct member */
448 instdone->slice_common = I915_READ(GEN4_INSTDONE1);
449 break;
450 case 3:
451 case 2:
452 instdone->instdone = I915_READ(GEN2_INSTDONE);
453 break;
454 }
455}