Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
| 30 | #ifndef _I915_DRV_H_ |
| 31 | #define _I915_DRV_H_ |
| 32 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 33 | #include "i915_reg.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 34 | #include "intel_bios.h" |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 35 | #include <linux/io-mapping.h> |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 36 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | /* General customization: |
| 38 | */ |
| 39 | |
| 40 | #define DRIVER_AUTHOR "Tungsten Graphics, Inc." |
| 41 | |
| 42 | #define DRIVER_NAME "i915" |
| 43 | #define DRIVER_DESC "Intel Graphics" |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 44 | #define DRIVER_DATE "20080730" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 46 | enum pipe { |
| 47 | PIPE_A = 0, |
| 48 | PIPE_B, |
| 49 | }; |
| 50 | |
Keith Packard | 5244021 | 2008-11-18 09:30:25 -0800 | [diff] [blame] | 51 | #define I915_NUM_PIPE 2 |
| 52 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | /* Interface history: |
| 54 | * |
| 55 | * 1.1: Original. |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 56 | * 1.2: Add Power Management |
| 57 | * 1.3: Add vblank support |
Dave Airlie | de227f5 | 2006-01-25 15:31:43 +1100 | [diff] [blame] | 58 | * 1.4: Fix cmdbuffer path, add heap destroy |
Dave Airlie | 702880f | 2006-06-24 17:07:34 +1000 | [diff] [blame] | 59 | * 1.5: Add vblank pipe configuration |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 60 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank |
| 61 | * - Support vertical blank on secondary display pipe |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | */ |
| 63 | #define DRIVER_MAJOR 1 |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 64 | #define DRIVER_MINOR 6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | #define DRIVER_PATCHLEVEL 0 |
| 66 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 67 | #define WATCH_COHERENCY 0 |
| 68 | #define WATCH_BUF 0 |
| 69 | #define WATCH_EXEC 0 |
| 70 | #define WATCH_LRU 0 |
| 71 | #define WATCH_RELOC 0 |
| 72 | #define WATCH_INACTIVE 0 |
| 73 | #define WATCH_PWRITE 0 |
| 74 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 75 | #define I915_GEM_PHYS_CURSOR_0 1 |
| 76 | #define I915_GEM_PHYS_CURSOR_1 2 |
| 77 | #define I915_GEM_PHYS_OVERLAY_REGS 3 |
| 78 | #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS) |
| 79 | |
| 80 | struct drm_i915_gem_phys_object { |
| 81 | int id; |
| 82 | struct page **page_list; |
| 83 | drm_dma_handle_t *handle; |
| 84 | struct drm_gem_object *cur_obj; |
| 85 | }; |
| 86 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 87 | typedef struct _drm_i915_ring_buffer { |
| 88 | int tail_mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | unsigned long Size; |
| 90 | u8 *virtual_start; |
| 91 | int head; |
| 92 | int tail; |
| 93 | int space; |
| 94 | drm_local_map_t map; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 95 | struct drm_gem_object *ring_obj; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | } drm_i915_ring_buffer_t; |
| 97 | |
| 98 | struct mem_block { |
| 99 | struct mem_block *next; |
| 100 | struct mem_block *prev; |
| 101 | int start; |
| 102 | int size; |
Eric Anholt | 6c340ea | 2007-08-25 20:23:09 +1000 | [diff] [blame] | 103 | struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | }; |
| 105 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 106 | struct opregion_header; |
| 107 | struct opregion_acpi; |
| 108 | struct opregion_swsci; |
| 109 | struct opregion_asle; |
| 110 | |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 111 | struct intel_opregion { |
| 112 | struct opregion_header *header; |
| 113 | struct opregion_acpi *acpi; |
| 114 | struct opregion_swsci *swsci; |
| 115 | struct opregion_asle *asle; |
| 116 | int enabled; |
| 117 | }; |
| 118 | |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 119 | struct drm_i915_master_private { |
| 120 | drm_local_map_t *sarea; |
| 121 | struct _drm_i915_sarea *sarea_priv; |
| 122 | }; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 123 | #define I915_FENCE_REG_NONE -1 |
| 124 | |
| 125 | struct drm_i915_fence_reg { |
| 126 | struct drm_gem_object *obj; |
| 127 | }; |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 128 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 129 | typedef struct drm_i915_private { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 130 | struct drm_device *dev; |
| 131 | |
Dave Airlie | ac5c4e7 | 2008-12-19 15:38:34 +1000 | [diff] [blame] | 132 | int has_gem; |
| 133 | |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 134 | void __iomem *regs; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | drm_i915_ring_buffer_t ring; |
| 137 | |
Dave Airlie | 9c8da5e | 2005-07-10 15:38:56 +1000 | [diff] [blame] | 138 | drm_dma_handle_t *status_page_dmah; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | void *hw_status_page; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | dma_addr_t dma_status_page; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 141 | uint32_t counter; |
Wang Zhenyu | dc7a931 | 2007-06-10 15:58:19 +1000 | [diff] [blame] | 142 | unsigned int status_gfx_addr; |
| 143 | drm_local_map_t hws_map; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 144 | struct drm_gem_object *hws_obj; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | |
=?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 146 | unsigned int cpp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | int back_offset; |
| 148 | int front_offset; |
| 149 | int current_page; |
| 150 | int page_flipping; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | |
| 152 | wait_queue_head_t irq_queue; |
| 153 | atomic_t irq_received; |
Eric Anholt | ed4cb41 | 2008-07-29 12:10:39 -0700 | [diff] [blame] | 154 | /** Protects user_irq_refcount and irq_mask_reg */ |
| 155 | spinlock_t user_irq_lock; |
| 156 | /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */ |
| 157 | int user_irq_refcount; |
| 158 | /** Cached value of IMR to avoid reads in updating the bitfield */ |
| 159 | u32 irq_mask_reg; |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 160 | u32 pipestat[2]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | |
| 162 | int tex_lru_log_granularity; |
| 163 | int allow_batchbuffer; |
| 164 | struct mem_block *agp_heap; |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 165 | unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds; |
Dave Airlie | 702880f | 2006-06-24 17:07:34 +1000 | [diff] [blame] | 166 | int vblank_pipe; |
=?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 167 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 168 | bool cursor_needs_physical; |
| 169 | |
| 170 | struct drm_mm vram; |
| 171 | |
| 172 | int irq_enabled; |
| 173 | |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 174 | struct intel_opregion opregion; |
| 175 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 176 | /* LVDS info */ |
| 177 | int backlight_duty_cycle; /* restore backlight to this value */ |
| 178 | bool panel_wants_dither; |
| 179 | struct drm_display_mode *panel_fixed_mode; |
| 180 | struct drm_display_mode *vbt_mode; /* if any */ |
| 181 | |
| 182 | /* Feature bits from the VBIOS */ |
Hannes Eder | 95281e3 | 2008-12-18 15:09:00 +0100 | [diff] [blame] | 183 | unsigned int int_tv_support:1; |
| 184 | unsigned int lvds_dither:1; |
| 185 | unsigned int lvds_vbt:1; |
| 186 | unsigned int int_crt_support:1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 187 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 188 | struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */ |
| 189 | int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */ |
| 190 | int num_fence_regs; /* 8 on pre-965, 16 otherwise */ |
| 191 | |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 192 | /* Register state */ |
| 193 | u8 saveLBB; |
| 194 | u32 saveDSPACNTR; |
| 195 | u32 saveDSPBCNTR; |
Keith Packard | e948e99 | 2008-05-07 12:27:53 +1000 | [diff] [blame] | 196 | u32 saveDSPARB; |
Keith Packard | 881ee98 | 2008-11-02 23:08:44 -0800 | [diff] [blame] | 197 | u32 saveRENDERSTANDBY; |
Peng Li | 461cba2 | 2008-11-18 12:39:02 +0800 | [diff] [blame] | 198 | u32 saveHWS; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 199 | u32 savePIPEACONF; |
| 200 | u32 savePIPEBCONF; |
| 201 | u32 savePIPEASRC; |
| 202 | u32 savePIPEBSRC; |
| 203 | u32 saveFPA0; |
| 204 | u32 saveFPA1; |
| 205 | u32 saveDPLL_A; |
| 206 | u32 saveDPLL_A_MD; |
| 207 | u32 saveHTOTAL_A; |
| 208 | u32 saveHBLANK_A; |
| 209 | u32 saveHSYNC_A; |
| 210 | u32 saveVTOTAL_A; |
| 211 | u32 saveVBLANK_A; |
| 212 | u32 saveVSYNC_A; |
| 213 | u32 saveBCLRPAT_A; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 214 | u32 savePIPEASTAT; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 215 | u32 saveDSPASTRIDE; |
| 216 | u32 saveDSPASIZE; |
| 217 | u32 saveDSPAPOS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 218 | u32 saveDSPAADDR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 219 | u32 saveDSPASURF; |
| 220 | u32 saveDSPATILEOFF; |
| 221 | u32 savePFIT_PGM_RATIOS; |
| 222 | u32 saveBLC_PWM_CTL; |
| 223 | u32 saveBLC_PWM_CTL2; |
| 224 | u32 saveFPB0; |
| 225 | u32 saveFPB1; |
| 226 | u32 saveDPLL_B; |
| 227 | u32 saveDPLL_B_MD; |
| 228 | u32 saveHTOTAL_B; |
| 229 | u32 saveHBLANK_B; |
| 230 | u32 saveHSYNC_B; |
| 231 | u32 saveVTOTAL_B; |
| 232 | u32 saveVBLANK_B; |
| 233 | u32 saveVSYNC_B; |
| 234 | u32 saveBCLRPAT_B; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 235 | u32 savePIPEBSTAT; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 236 | u32 saveDSPBSTRIDE; |
| 237 | u32 saveDSPBSIZE; |
| 238 | u32 saveDSPBPOS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 239 | u32 saveDSPBADDR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 240 | u32 saveDSPBSURF; |
| 241 | u32 saveDSPBTILEOFF; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 242 | u32 saveVGA0; |
| 243 | u32 saveVGA1; |
| 244 | u32 saveVGA_PD; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 245 | u32 saveVGACNTRL; |
| 246 | u32 saveADPA; |
| 247 | u32 saveLVDS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 248 | u32 savePP_ON_DELAYS; |
| 249 | u32 savePP_OFF_DELAYS; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 250 | u32 saveDVOA; |
| 251 | u32 saveDVOB; |
| 252 | u32 saveDVOC; |
| 253 | u32 savePP_ON; |
| 254 | u32 savePP_OFF; |
| 255 | u32 savePP_CONTROL; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 256 | u32 savePP_DIVISOR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 257 | u32 savePFIT_CONTROL; |
| 258 | u32 save_palette_a[256]; |
| 259 | u32 save_palette_b[256]; |
| 260 | u32 saveFBC_CFB_BASE; |
| 261 | u32 saveFBC_LL_BASE; |
| 262 | u32 saveFBC_CONTROL; |
| 263 | u32 saveFBC_CONTROL2; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 264 | u32 saveIER; |
| 265 | u32 saveIIR; |
| 266 | u32 saveIMR; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 267 | u32 saveCACHE_MODE_0; |
Keith Packard | e948e99 | 2008-05-07 12:27:53 +1000 | [diff] [blame] | 268 | u32 saveD_STATE; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 269 | u32 saveCG_2D_DIS; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 270 | u32 saveMI_ARB_STATE; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 271 | u32 saveSWF0[16]; |
| 272 | u32 saveSWF1[16]; |
| 273 | u32 saveSWF2[3]; |
| 274 | u8 saveMSR; |
| 275 | u8 saveSR[8]; |
Jesse Barnes | 123f794 | 2008-02-07 11:15:20 -0800 | [diff] [blame] | 276 | u8 saveGR[25]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 277 | u8 saveAR_INDEX; |
Jesse Barnes | a59e122 | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 278 | u8 saveAR[21]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 279 | u8 saveDACMASK; |
| 280 | u8 saveDACDATA[256*3]; /* 256 3-byte colors */ |
Jesse Barnes | a59e122 | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 281 | u8 saveCR[37]; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 282 | |
| 283 | struct { |
| 284 | struct drm_mm gtt_space; |
| 285 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 286 | struct io_mapping *gtt_mapping; |
Eric Anholt | ab657db1 | 2009-01-23 12:57:47 -0800 | [diff] [blame] | 287 | int gtt_mtrr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 288 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 289 | /** |
| 290 | * List of objects currently involved in rendering from the |
| 291 | * ringbuffer. |
| 292 | * |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 293 | * Includes buffers having the contents of their GPU caches |
| 294 | * flushed, not necessarily primitives. last_rendering_seqno |
| 295 | * represents when the rendering involved will be completed. |
| 296 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 297 | * A reference is held on the buffer while on this list. |
| 298 | */ |
| 299 | struct list_head active_list; |
| 300 | |
| 301 | /** |
| 302 | * List of objects which are not in the ringbuffer but which |
| 303 | * still have a write_domain which needs to be flushed before |
| 304 | * unbinding. |
| 305 | * |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 306 | * last_rendering_seqno is 0 while an object is in this list. |
| 307 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 308 | * A reference is held on the buffer while on this list. |
| 309 | */ |
| 310 | struct list_head flushing_list; |
| 311 | |
| 312 | /** |
| 313 | * LRU list of objects which are not in the ringbuffer and |
| 314 | * are ready to unbind, but are still in the GTT. |
| 315 | * |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 316 | * last_rendering_seqno is 0 while an object is in this list. |
| 317 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 318 | * A reference is not held on the buffer while on this list, |
| 319 | * as merely being GTT-bound shouldn't prevent its being |
| 320 | * freed, and we'll pull it off the list in the free path. |
| 321 | */ |
| 322 | struct list_head inactive_list; |
| 323 | |
| 324 | /** |
| 325 | * List of breadcrumbs associated with GPU requests currently |
| 326 | * outstanding. |
| 327 | */ |
| 328 | struct list_head request_list; |
| 329 | |
| 330 | /** |
| 331 | * We leave the user IRQ off as much as possible, |
| 332 | * but this means that requests will finish and never |
| 333 | * be retired once the system goes idle. Set a timer to |
| 334 | * fire periodically while the ring is running. When it |
| 335 | * fires, go retire requests. |
| 336 | */ |
| 337 | struct delayed_work retire_work; |
| 338 | |
| 339 | uint32_t next_gem_seqno; |
| 340 | |
| 341 | /** |
| 342 | * Waiting sequence number, if any |
| 343 | */ |
| 344 | uint32_t waiting_gem_seqno; |
| 345 | |
| 346 | /** |
| 347 | * Last seq seen at irq time |
| 348 | */ |
| 349 | uint32_t irq_gem_seqno; |
| 350 | |
| 351 | /** |
| 352 | * Flag if the X Server, and thus DRM, is not currently in |
| 353 | * control of the device. |
| 354 | * |
| 355 | * This is set between LeaveVT and EnterVT. It needs to be |
| 356 | * replaced with a semaphore. It also needs to be |
| 357 | * transitioned away from for kernel modesetting. |
| 358 | */ |
| 359 | int suspended; |
| 360 | |
| 361 | /** |
| 362 | * Flag if the hardware appears to be wedged. |
| 363 | * |
| 364 | * This is set when attempts to idle the device timeout. |
| 365 | * It prevents command submission from occuring and makes |
| 366 | * every pending request fail |
| 367 | */ |
| 368 | int wedged; |
| 369 | |
| 370 | /** Bit 6 swizzling required for X tiling */ |
| 371 | uint32_t bit_6_swizzle_x; |
| 372 | /** Bit 6 swizzling required for Y tiling */ |
| 373 | uint32_t bit_6_swizzle_y; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 374 | |
| 375 | /* storage for physical objects */ |
| 376 | struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT]; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 377 | } mm; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 | } drm_i915_private_t; |
| 379 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 380 | /** driver private structure attached to each drm_gem_object */ |
| 381 | struct drm_i915_gem_object { |
| 382 | struct drm_gem_object *obj; |
| 383 | |
| 384 | /** Current space allocated to this object in the GTT, if any. */ |
| 385 | struct drm_mm_node *gtt_space; |
| 386 | |
| 387 | /** This object's place on the active/flushing/inactive lists */ |
| 388 | struct list_head list; |
| 389 | |
| 390 | /** |
| 391 | * This is set if the object is on the active or flushing lists |
| 392 | * (has pending rendering), and is not set if it's on inactive (ready |
| 393 | * to be unbound). |
| 394 | */ |
| 395 | int active; |
| 396 | |
| 397 | /** |
| 398 | * This is set if the object has been written to since last bound |
| 399 | * to the GTT |
| 400 | */ |
| 401 | int dirty; |
| 402 | |
| 403 | /** AGP memory structure for our GTT binding. */ |
| 404 | DRM_AGP_MEM *agp_mem; |
| 405 | |
| 406 | struct page **page_list; |
| 407 | |
| 408 | /** |
| 409 | * Current offset of the object in GTT space. |
| 410 | * |
| 411 | * This is the same as gtt_space->start |
| 412 | */ |
| 413 | uint32_t gtt_offset; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 414 | /** |
| 415 | * Required alignment for the object |
| 416 | */ |
| 417 | uint32_t gtt_alignment; |
| 418 | /** |
| 419 | * Fake offset for use by mmap(2) |
| 420 | */ |
| 421 | uint64_t mmap_offset; |
| 422 | |
| 423 | /** |
| 424 | * Fence register bits (if any) for this object. Will be set |
| 425 | * as needed when mapped into the GTT. |
| 426 | * Protected by dev->struct_mutex. |
| 427 | */ |
| 428 | int fence_reg; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 429 | |
| 430 | /** Boolean whether this object has a valid gtt offset. */ |
| 431 | int gtt_bound; |
| 432 | |
| 433 | /** How many users have pinned this object in GTT space */ |
| 434 | int pin_count; |
| 435 | |
| 436 | /** Breadcrumb of last rendering to the buffer. */ |
| 437 | uint32_t last_rendering_seqno; |
| 438 | |
| 439 | /** Current tiling mode for the object. */ |
| 440 | uint32_t tiling_mode; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 441 | uint32_t stride; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 442 | |
Keith Packard | ba1eb1d | 2008-10-14 19:55:10 -0700 | [diff] [blame] | 443 | /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */ |
| 444 | uint32_t agp_type; |
| 445 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 446 | /** |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 447 | * If present, while GEM_DOMAIN_CPU is in the read domain this array |
| 448 | * flags which individual pages are valid. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 449 | */ |
| 450 | uint8_t *page_cpu_valid; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 451 | |
| 452 | /** User space pin count and filp owning the pin */ |
| 453 | uint32_t user_pin_count; |
| 454 | struct drm_file *pin_filp; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 455 | |
| 456 | /** for phy allocated objects */ |
| 457 | struct drm_i915_gem_phys_object *phys_obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 458 | }; |
| 459 | |
| 460 | /** |
| 461 | * Request queue structure. |
| 462 | * |
| 463 | * The request queue allows us to note sequence numbers that have been emitted |
| 464 | * and may be associated with active buffers to be retired. |
| 465 | * |
| 466 | * By keeping this list, we can avoid having to do questionable |
| 467 | * sequence-number comparisons on buffer last_rendering_seqnos, and associate |
| 468 | * an emission time with seqnos for tracking how far ahead of the GPU we are. |
| 469 | */ |
| 470 | struct drm_i915_gem_request { |
| 471 | /** GEM sequence number associated with this request. */ |
| 472 | uint32_t seqno; |
| 473 | |
| 474 | /** Time at which this request was emitted, in jiffies. */ |
| 475 | unsigned long emitted_jiffies; |
| 476 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 477 | struct list_head list; |
| 478 | }; |
| 479 | |
| 480 | struct drm_i915_file_private { |
| 481 | struct { |
| 482 | uint32_t last_gem_seqno; |
| 483 | uint32_t last_gem_throttle_seqno; |
| 484 | } mm; |
| 485 | }; |
| 486 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 487 | enum intel_chip_family { |
| 488 | CHIP_I8XX = 0x01, |
| 489 | CHIP_I9XX = 0x02, |
| 490 | CHIP_I915 = 0x04, |
| 491 | CHIP_I965 = 0x08, |
| 492 | }; |
| 493 | |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 494 | extern struct drm_ioctl_desc i915_ioctls[]; |
Dave Airlie | b3a8363 | 2005-09-30 18:37:36 +1000 | [diff] [blame] | 495 | extern int i915_max_ioctl; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 496 | extern unsigned int i915_fbpercrtc; |
Dave Airlie | b3a8363 | 2005-09-30 18:37:36 +1000 | [diff] [blame] | 497 | |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 498 | extern int i915_master_create(struct drm_device *dev, struct drm_master *master); |
| 499 | extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master); |
| 500 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 501 | /* i915_dma.c */ |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 502 | extern void i915_kernel_lost_context(struct drm_device * dev); |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 503 | extern int i915_driver_load(struct drm_device *, unsigned long flags); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 504 | extern int i915_driver_unload(struct drm_device *); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 505 | extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 506 | extern void i915_driver_lastclose(struct drm_device * dev); |
Eric Anholt | 6c340ea | 2007-08-25 20:23:09 +1000 | [diff] [blame] | 507 | extern void i915_driver_preclose(struct drm_device *dev, |
| 508 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 509 | extern void i915_driver_postclose(struct drm_device *dev, |
| 510 | struct drm_file *file_priv); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 511 | extern int i915_driver_device_is_agp(struct drm_device * dev); |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 512 | extern long i915_compat_ioctl(struct file *filp, unsigned int cmd, |
| 513 | unsigned long arg); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 514 | extern int i915_emit_box(struct drm_device *dev, |
| 515 | struct drm_clip_rect __user *boxes, |
| 516 | int i, int DR1, int DR4); |
Dave Airlie | af6061a | 2008-05-07 12:15:39 +1000 | [diff] [blame] | 517 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 518 | /* i915_irq.c */ |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 519 | extern int i915_irq_emit(struct drm_device *dev, void *data, |
| 520 | struct drm_file *file_priv); |
| 521 | extern int i915_irq_wait(struct drm_device *dev, void *data, |
| 522 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 523 | void i915_user_irq_get(struct drm_device *dev); |
| 524 | void i915_user_irq_put(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 525 | extern void i915_enable_interrupt (struct drm_device *dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 526 | |
| 527 | extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 528 | extern void i915_driver_irq_preinstall(struct drm_device * dev); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 529 | extern int i915_driver_irq_postinstall(struct drm_device *dev); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 530 | extern void i915_driver_irq_uninstall(struct drm_device * dev); |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 531 | extern int i915_vblank_pipe_set(struct drm_device *dev, void *data, |
| 532 | struct drm_file *file_priv); |
| 533 | extern int i915_vblank_pipe_get(struct drm_device *dev, void *data, |
| 534 | struct drm_file *file_priv); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 535 | extern int i915_enable_vblank(struct drm_device *dev, int crtc); |
| 536 | extern void i915_disable_vblank(struct drm_device *dev, int crtc); |
| 537 | extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc); |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 538 | extern int i915_vblank_swap(struct drm_device *dev, void *data, |
| 539 | struct drm_file *file_priv); |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 540 | extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 541 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 542 | void |
| 543 | i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask); |
| 544 | |
| 545 | void |
| 546 | i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask); |
| 547 | |
| 548 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 549 | /* i915_mem.c */ |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 550 | extern int i915_mem_alloc(struct drm_device *dev, void *data, |
| 551 | struct drm_file *file_priv); |
| 552 | extern int i915_mem_free(struct drm_device *dev, void *data, |
| 553 | struct drm_file *file_priv); |
| 554 | extern int i915_mem_init_heap(struct drm_device *dev, void *data, |
| 555 | struct drm_file *file_priv); |
| 556 | extern int i915_mem_destroy_heap(struct drm_device *dev, void *data, |
| 557 | struct drm_file *file_priv); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 558 | extern void i915_mem_takedown(struct mem_block **heap); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 559 | extern void i915_mem_release(struct drm_device * dev, |
Eric Anholt | 6c340ea | 2007-08-25 20:23:09 +1000 | [diff] [blame] | 560 | struct drm_file *file_priv, struct mem_block *heap); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 561 | /* i915_gem.c */ |
| 562 | int i915_gem_init_ioctl(struct drm_device *dev, void *data, |
| 563 | struct drm_file *file_priv); |
| 564 | int i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 565 | struct drm_file *file_priv); |
| 566 | int i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 567 | struct drm_file *file_priv); |
| 568 | int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
| 569 | struct drm_file *file_priv); |
| 570 | int i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 571 | struct drm_file *file_priv); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 572 | int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 573 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 574 | int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 575 | struct drm_file *file_priv); |
| 576 | int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
| 577 | struct drm_file *file_priv); |
| 578 | int i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 579 | struct drm_file *file_priv); |
| 580 | int i915_gem_pin_ioctl(struct drm_device *dev, void *data, |
| 581 | struct drm_file *file_priv); |
| 582 | int i915_gem_unpin_ioctl(struct drm_device *dev, void *data, |
| 583 | struct drm_file *file_priv); |
| 584 | int i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 585 | struct drm_file *file_priv); |
| 586 | int i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 587 | struct drm_file *file_priv); |
| 588 | int i915_gem_entervt_ioctl(struct drm_device *dev, void *data, |
| 589 | struct drm_file *file_priv); |
| 590 | int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data, |
| 591 | struct drm_file *file_priv); |
| 592 | int i915_gem_set_tiling(struct drm_device *dev, void *data, |
| 593 | struct drm_file *file_priv); |
| 594 | int i915_gem_get_tiling(struct drm_device *dev, void *data, |
| 595 | struct drm_file *file_priv); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 596 | int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
| 597 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 598 | void i915_gem_load(struct drm_device *dev); |
| 599 | int i915_gem_proc_init(struct drm_minor *minor); |
| 600 | void i915_gem_proc_cleanup(struct drm_minor *minor); |
| 601 | int i915_gem_init_object(struct drm_gem_object *obj); |
| 602 | void i915_gem_free_object(struct drm_gem_object *obj); |
| 603 | int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment); |
| 604 | void i915_gem_object_unpin(struct drm_gem_object *obj); |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame^] | 605 | int i915_gem_object_unbind(struct drm_gem_object *obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 606 | void i915_gem_lastclose(struct drm_device *dev); |
| 607 | uint32_t i915_get_gem_seqno(struct drm_device *dev); |
| 608 | void i915_gem_retire_requests(struct drm_device *dev); |
| 609 | void i915_gem_retire_work_handler(struct work_struct *work); |
| 610 | void i915_gem_clflush_object(struct drm_gem_object *obj); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 611 | int i915_gem_object_set_domain(struct drm_gem_object *obj, |
| 612 | uint32_t read_domains, |
| 613 | uint32_t write_domain); |
| 614 | int i915_gem_init_ringbuffer(struct drm_device *dev); |
| 615 | void i915_gem_cleanup_ringbuffer(struct drm_device *dev); |
| 616 | int i915_gem_do_init(struct drm_device *dev, unsigned long start, |
| 617 | unsigned long end); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 618 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 619 | int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, |
| 620 | int write); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 621 | int i915_gem_attach_phys_object(struct drm_device *dev, |
| 622 | struct drm_gem_object *obj, int id); |
| 623 | void i915_gem_detach_phys_object(struct drm_device *dev, |
| 624 | struct drm_gem_object *obj); |
| 625 | void i915_gem_free_all_phys_object(struct drm_device *dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 626 | |
| 627 | /* i915_gem_tiling.c */ |
| 628 | void i915_gem_detect_bit_6_swizzle(struct drm_device *dev); |
| 629 | |
| 630 | /* i915_gem_debug.c */ |
| 631 | void i915_gem_dump_object(struct drm_gem_object *obj, int len, |
| 632 | const char *where, uint32_t mark); |
| 633 | #if WATCH_INACTIVE |
| 634 | void i915_verify_inactive(struct drm_device *dev, char *file, int line); |
| 635 | #else |
| 636 | #define i915_verify_inactive(dev, file, line) |
| 637 | #endif |
| 638 | void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle); |
| 639 | void i915_gem_dump_object(struct drm_gem_object *obj, int len, |
| 640 | const char *where, uint32_t mark); |
| 641 | void i915_dump_lru(struct drm_device *dev, const char *where); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 642 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 643 | /* i915_suspend.c */ |
| 644 | extern int i915_save_state(struct drm_device *dev); |
| 645 | extern int i915_restore_state(struct drm_device *dev); |
| 646 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 647 | /* i915_suspend.c */ |
| 648 | extern int i915_save_state(struct drm_device *dev); |
| 649 | extern int i915_restore_state(struct drm_device *dev); |
| 650 | |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 651 | #ifdef CONFIG_ACPI |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 652 | /* i915_opregion.c */ |
| 653 | extern int intel_opregion_init(struct drm_device *dev); |
| 654 | extern void intel_opregion_free(struct drm_device *dev); |
| 655 | extern void opregion_asle_intr(struct drm_device *dev); |
| 656 | extern void opregion_enable_asle(struct drm_device *dev); |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 657 | #else |
| 658 | static inline int intel_opregion_init(struct drm_device *dev) { return 0; } |
| 659 | static inline void intel_opregion_free(struct drm_device *dev) { return; } |
| 660 | static inline void opregion_asle_intr(struct drm_device *dev) { return; } |
| 661 | static inline void opregion_enable_asle(struct drm_device *dev) { return; } |
| 662 | #endif |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 663 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 664 | /* modesetting */ |
| 665 | extern void intel_modeset_init(struct drm_device *dev); |
| 666 | extern void intel_modeset_cleanup(struct drm_device *dev); |
| 667 | |
Eric Anholt | 546b097 | 2008-09-01 16:45:29 -0700 | [diff] [blame] | 668 | /** |
| 669 | * Lock test for when it's just for synchronization of ring access. |
| 670 | * |
| 671 | * In that case, we don't need to do it when GEM is initialized as nobody else |
| 672 | * has access to the ring. |
| 673 | */ |
| 674 | #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \ |
| 675 | if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \ |
| 676 | LOCK_TEST_WITH_RETURN(dev, file_priv); \ |
| 677 | } while (0) |
| 678 | |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 679 | #define I915_READ(reg) readl(dev_priv->regs + (reg)) |
| 680 | #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg)) |
| 681 | #define I915_READ16(reg) readw(dev_priv->regs + (reg)) |
| 682 | #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg)) |
| 683 | #define I915_READ8(reg) readb(dev_priv->regs + (reg)) |
| 684 | #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg)) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 685 | #ifdef writeq |
| 686 | #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg)) |
| 687 | #else |
| 688 | #define I915_WRITE64(reg, val) (writel(val, dev_priv->regs + (reg)), \ |
| 689 | writel(upper_32_bits(val), dev_priv->regs + \ |
| 690 | (reg) + 4)) |
| 691 | #endif |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 692 | #define POSTING_READ(reg) (void)I915_READ(reg) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 693 | |
| 694 | #define I915_VERBOSE 0 |
| 695 | |
| 696 | #define RING_LOCALS unsigned int outring, ringmask, outcount; \ |
| 697 | volatile char *virt; |
| 698 | |
| 699 | #define BEGIN_LP_RING(n) do { \ |
| 700 | if (I915_VERBOSE) \ |
Márton Németh | 3e684ea | 2008-01-24 15:58:57 +1000 | [diff] [blame] | 701 | DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \ |
| 702 | if (dev_priv->ring.space < (n)*4) \ |
Harvey Harrison | bf9d892 | 2008-04-30 00:55:10 -0700 | [diff] [blame] | 703 | i915_wait_ring(dev, (n)*4, __func__); \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 704 | outcount = 0; \ |
| 705 | outring = dev_priv->ring.tail; \ |
| 706 | ringmask = dev_priv->ring.tail_mask; \ |
| 707 | virt = dev_priv->ring.virtual_start; \ |
| 708 | } while (0) |
| 709 | |
| 710 | #define OUT_RING(n) do { \ |
| 711 | if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \ |
Alan Hourihane | c29b669 | 2006-08-12 16:29:24 +1000 | [diff] [blame] | 712 | *(volatile unsigned int *)(virt + outring) = (n); \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 713 | outcount++; \ |
| 714 | outring += 4; \ |
| 715 | outring &= ringmask; \ |
| 716 | } while (0) |
| 717 | |
| 718 | #define ADVANCE_LP_RING() do { \ |
| 719 | if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \ |
| 720 | dev_priv->ring.tail = outring; \ |
| 721 | dev_priv->ring.space -= outcount * 4; \ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 722 | I915_WRITE(PRB0_TAIL, outring); \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 723 | } while(0) |
| 724 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 725 | /** |
| 726 | * Reads a dword out of the status page, which is written to from the command |
| 727 | * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or |
| 728 | * MI_STORE_DATA_IMM. |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 729 | * |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 730 | * The following dwords have a reserved meaning: |
Keith Packard | 0cdad7e | 2008-10-14 17:19:38 -0700 | [diff] [blame] | 731 | * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes. |
| 732 | * 0x04: ring 0 head pointer |
| 733 | * 0x05: ring 1 head pointer (915-class) |
| 734 | * 0x06: ring 2 head pointer (915-class) |
| 735 | * 0x10-0x1b: Context status DWords (GM45) |
| 736 | * 0x1f: Last written status offset. (GM45) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 737 | * |
Keith Packard | 0cdad7e | 2008-10-14 17:19:38 -0700 | [diff] [blame] | 738 | * The area from dword 0x20 to 0x3ff is available for driver usage. |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 739 | */ |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 740 | #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg]) |
Keith Packard | 0baf823 | 2008-11-08 11:44:14 +1000 | [diff] [blame] | 741 | #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX) |
Keith Packard | 0cdad7e | 2008-10-14 17:19:38 -0700 | [diff] [blame] | 742 | #define I915_GEM_HWS_INDEX 0x20 |
Keith Packard | 0baf823 | 2008-11-08 11:44:14 +1000 | [diff] [blame] | 743 | #define I915_BREADCRUMB_INDEX 0x21 |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 744 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 745 | extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 746 | |
| 747 | #define IS_I830(dev) ((dev)->pci_device == 0x3577) |
| 748 | #define IS_845G(dev) ((dev)->pci_device == 0x2562) |
| 749 | #define IS_I85X(dev) ((dev)->pci_device == 0x3582) |
| 750 | #define IS_I855(dev) ((dev)->pci_device == 0x3582) |
| 751 | #define IS_I865G(dev) ((dev)->pci_device == 0x2572) |
| 752 | |
Carlos MartÃn | 4d1f788 | 2008-01-23 16:41:17 +1000 | [diff] [blame] | 753 | #define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 754 | #define IS_I915GM(dev) ((dev)->pci_device == 0x2592) |
| 755 | #define IS_I945G(dev) ((dev)->pci_device == 0x2772) |
Jesse Barnes | 3bf4846 | 2008-04-06 11:55:04 -0700 | [diff] [blame] | 756 | #define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\ |
| 757 | (dev)->pci_device == 0x27AE) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 758 | #define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \ |
| 759 | (dev)->pci_device == 0x2982 || \ |
| 760 | (dev)->pci_device == 0x2992 || \ |
| 761 | (dev)->pci_device == 0x29A2 || \ |
| 762 | (dev)->pci_device == 0x2A02 || \ |
Zhenyu Wang | 5f5f9d4 | 2008-01-24 16:46:36 +1000 | [diff] [blame] | 763 | (dev)->pci_device == 0x2A12 || \ |
Zhenyu Wang | d3adbc0 | 2008-06-20 12:12:56 +1000 | [diff] [blame] | 764 | (dev)->pci_device == 0x2A42 || \ |
| 765 | (dev)->pci_device == 0x2E02 || \ |
| 766 | (dev)->pci_device == 0x2E12 || \ |
| 767 | (dev)->pci_device == 0x2E22) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 768 | |
| 769 | #define IS_I965GM(dev) ((dev)->pci_device == 0x2A02) |
| 770 | |
Jesse Barnes | b9bfdfe | 2008-08-25 15:16:19 -0700 | [diff] [blame] | 771 | #define IS_GM45(dev) ((dev)->pci_device == 0x2A42) |
Zhenyu Wang | 5f5f9d4 | 2008-01-24 16:46:36 +1000 | [diff] [blame] | 772 | |
Zhenyu Wang | d3adbc0 | 2008-06-20 12:12:56 +1000 | [diff] [blame] | 773 | #define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \ |
| 774 | (dev)->pci_device == 0x2E12 || \ |
Eric Anholt | 60fd99e | 2008-12-03 22:50:02 -0800 | [diff] [blame] | 775 | (dev)->pci_device == 0x2E22 || \ |
| 776 | IS_GM45(dev)) |
Zhenyu Wang | d3adbc0 | 2008-06-20 12:12:56 +1000 | [diff] [blame] | 777 | |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 778 | #define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \ |
| 779 | (dev)->pci_device == 0x29B2 || \ |
| 780 | (dev)->pci_device == 0x29D2) |
| 781 | |
| 782 | #define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \ |
| 783 | IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev)) |
| 784 | |
| 785 | #define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \ |
Jesse Barnes | b9bfdfe | 2008-08-25 15:16:19 -0700 | [diff] [blame] | 786 | IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev)) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 787 | |
Jesse Barnes | b9bfdfe | 2008-08-25 15:16:19 -0700 | [diff] [blame] | 788 | #define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev)) |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame^] | 789 | /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte |
| 790 | * rows, which changed the alignment requirements and fence programming. |
| 791 | */ |
| 792 | #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \ |
| 793 | IS_I915GM(dev))) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 794 | #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev)) |
Zhenyu Wang | b39d50e | 2008-02-19 20:59:09 +1000 | [diff] [blame] | 795 | |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 796 | #define PRIMARY_RINGBUFFER_SIZE (128*1024) |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 797 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 798 | #endif |