blob: 84be46c2a0f93c2e50d7e1bc972bdf0d2a7e4cbc [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
4 Copyright(c) 2007 Intel Corporation.
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28/* ethtool support for igb */
29
30#include <linux/vmalloc.h>
31#include <linux/netdevice.h>
32#include <linux/pci.h>
33#include <linux/delay.h>
34#include <linux/interrupt.h>
35#include <linux/if_ether.h>
36#include <linux/ethtool.h>
37
38#include "igb.h"
39
40struct igb_stats {
41 char stat_string[ETH_GSTRING_LEN];
42 int sizeof_stat;
43 int stat_offset;
44};
45
Julia Lawall030ed682008-02-11 09:25:40 -080046#define IGB_STAT(m) FIELD_SIZEOF(struct igb_adapter, m), \
Auke Kok9d5c8242008-01-24 02:22:38 -080047 offsetof(struct igb_adapter, m)
48static const struct igb_stats igb_gstrings_stats[] = {
49 { "rx_packets", IGB_STAT(stats.gprc) },
50 { "tx_packets", IGB_STAT(stats.gptc) },
51 { "rx_bytes", IGB_STAT(stats.gorc) },
52 { "tx_bytes", IGB_STAT(stats.gotc) },
53 { "rx_broadcast", IGB_STAT(stats.bprc) },
54 { "tx_broadcast", IGB_STAT(stats.bptc) },
55 { "rx_multicast", IGB_STAT(stats.mprc) },
56 { "tx_multicast", IGB_STAT(stats.mptc) },
57 { "rx_errors", IGB_STAT(net_stats.rx_errors) },
58 { "tx_errors", IGB_STAT(net_stats.tx_errors) },
59 { "tx_dropped", IGB_STAT(net_stats.tx_dropped) },
60 { "multicast", IGB_STAT(stats.mprc) },
61 { "collisions", IGB_STAT(stats.colc) },
62 { "rx_length_errors", IGB_STAT(net_stats.rx_length_errors) },
63 { "rx_over_errors", IGB_STAT(net_stats.rx_over_errors) },
64 { "rx_crc_errors", IGB_STAT(stats.crcerrs) },
65 { "rx_frame_errors", IGB_STAT(net_stats.rx_frame_errors) },
66 { "rx_no_buffer_count", IGB_STAT(stats.rnbc) },
67 { "rx_missed_errors", IGB_STAT(stats.mpc) },
68 { "tx_aborted_errors", IGB_STAT(stats.ecol) },
69 { "tx_carrier_errors", IGB_STAT(stats.tncrs) },
70 { "tx_fifo_errors", IGB_STAT(net_stats.tx_fifo_errors) },
71 { "tx_heartbeat_errors", IGB_STAT(net_stats.tx_heartbeat_errors) },
72 { "tx_window_errors", IGB_STAT(stats.latecol) },
73 { "tx_abort_late_coll", IGB_STAT(stats.latecol) },
74 { "tx_deferred_ok", IGB_STAT(stats.dc) },
75 { "tx_single_coll_ok", IGB_STAT(stats.scc) },
76 { "tx_multi_coll_ok", IGB_STAT(stats.mcc) },
77 { "tx_timeout_count", IGB_STAT(tx_timeout_count) },
78 { "tx_restart_queue", IGB_STAT(restart_queue) },
79 { "rx_long_length_errors", IGB_STAT(stats.roc) },
80 { "rx_short_length_errors", IGB_STAT(stats.ruc) },
81 { "rx_align_errors", IGB_STAT(stats.algnerrc) },
82 { "tx_tcp_seg_good", IGB_STAT(stats.tsctc) },
83 { "tx_tcp_seg_failed", IGB_STAT(stats.tsctfc) },
84 { "rx_flow_control_xon", IGB_STAT(stats.xonrxc) },
85 { "rx_flow_control_xoff", IGB_STAT(stats.xoffrxc) },
86 { "tx_flow_control_xon", IGB_STAT(stats.xontxc) },
87 { "tx_flow_control_xoff", IGB_STAT(stats.xofftxc) },
88 { "rx_long_byte_count", IGB_STAT(stats.gorc) },
89 { "rx_csum_offload_good", IGB_STAT(hw_csum_good) },
90 { "rx_csum_offload_errors", IGB_STAT(hw_csum_err) },
Auke Kok9d5c8242008-01-24 02:22:38 -080091 { "alloc_rx_buff_failed", IGB_STAT(alloc_rx_buff_failed) },
92 { "tx_smbus", IGB_STAT(stats.mgptc) },
93 { "rx_smbus", IGB_STAT(stats.mgprc) },
94 { "dropped_smbus", IGB_STAT(stats.mgpdc) },
95};
96
97#define IGB_QUEUE_STATS_LEN \
Wang Chen4cf16532008-11-12 23:38:14 -080098 ((((struct igb_adapter *)netdev_priv(netdev))->num_rx_queues + \
99 ((struct igb_adapter *)netdev_priv(netdev))->num_tx_queues) * \
Auke Kok9d5c8242008-01-24 02:22:38 -0800100 (sizeof(struct igb_queue_stats) / sizeof(u64)))
101#define IGB_GLOBAL_STATS_LEN \
102 sizeof(igb_gstrings_stats) / sizeof(struct igb_stats)
103#define IGB_STATS_LEN (IGB_GLOBAL_STATS_LEN + IGB_QUEUE_STATS_LEN)
104static const char igb_gstrings_test[][ETH_GSTRING_LEN] = {
105 "Register test (offline)", "Eeprom test (offline)",
106 "Interrupt test (offline)", "Loopback test (offline)",
107 "Link test (on/offline)"
108};
109#define IGB_TEST_LEN sizeof(igb_gstrings_test) / ETH_GSTRING_LEN
110
111static int igb_get_settings(struct net_device *netdev, struct ethtool_cmd *ecmd)
112{
113 struct igb_adapter *adapter = netdev_priv(netdev);
114 struct e1000_hw *hw = &adapter->hw;
115
116 if (hw->phy.media_type == e1000_media_type_copper) {
117
118 ecmd->supported = (SUPPORTED_10baseT_Half |
119 SUPPORTED_10baseT_Full |
120 SUPPORTED_100baseT_Half |
121 SUPPORTED_100baseT_Full |
122 SUPPORTED_1000baseT_Full|
123 SUPPORTED_Autoneg |
124 SUPPORTED_TP);
125 ecmd->advertising = ADVERTISED_TP;
126
127 if (hw->mac.autoneg == 1) {
128 ecmd->advertising |= ADVERTISED_Autoneg;
129 /* the e1000 autoneg seems to match ethtool nicely */
130 ecmd->advertising |= hw->phy.autoneg_advertised;
131 }
132
133 ecmd->port = PORT_TP;
134 ecmd->phy_address = hw->phy.addr;
135 } else {
136 ecmd->supported = (SUPPORTED_1000baseT_Full |
137 SUPPORTED_FIBRE |
138 SUPPORTED_Autoneg);
139
140 ecmd->advertising = (ADVERTISED_1000baseT_Full |
141 ADVERTISED_FIBRE |
142 ADVERTISED_Autoneg);
143
144 ecmd->port = PORT_FIBRE;
145 }
146
147 ecmd->transceiver = XCVR_INTERNAL;
148
149 if (rd32(E1000_STATUS) & E1000_STATUS_LU) {
150
151 adapter->hw.mac.ops.get_speed_and_duplex(hw,
152 &adapter->link_speed,
153 &adapter->link_duplex);
154 ecmd->speed = adapter->link_speed;
155
156 /* unfortunately FULL_DUPLEX != DUPLEX_FULL
157 * and HALF_DUPLEX != DUPLEX_HALF */
158
159 if (adapter->link_duplex == FULL_DUPLEX)
160 ecmd->duplex = DUPLEX_FULL;
161 else
162 ecmd->duplex = DUPLEX_HALF;
163 } else {
164 ecmd->speed = -1;
165 ecmd->duplex = -1;
166 }
167
168 ecmd->autoneg = ((hw->phy.media_type == e1000_media_type_fiber) ||
169 hw->mac.autoneg) ? AUTONEG_ENABLE : AUTONEG_DISABLE;
170 return 0;
171}
172
173static int igb_set_settings(struct net_device *netdev, struct ethtool_cmd *ecmd)
174{
175 struct igb_adapter *adapter = netdev_priv(netdev);
176 struct e1000_hw *hw = &adapter->hw;
177
178 /* When SoL/IDER sessions are active, autoneg/speed/duplex
179 * cannot be changed */
180 if (igb_check_reset_block(hw)) {
181 dev_err(&adapter->pdev->dev, "Cannot change link "
182 "characteristics when SoL/IDER is active.\n");
183 return -EINVAL;
184 }
185
186 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
187 msleep(1);
188
189 if (ecmd->autoneg == AUTONEG_ENABLE) {
190 hw->mac.autoneg = 1;
191 if (hw->phy.media_type == e1000_media_type_fiber)
192 hw->phy.autoneg_advertised = ADVERTISED_1000baseT_Full |
193 ADVERTISED_FIBRE |
194 ADVERTISED_Autoneg;
195 else
196 hw->phy.autoneg_advertised = ecmd->advertising |
197 ADVERTISED_TP |
198 ADVERTISED_Autoneg;
199 ecmd->advertising = hw->phy.autoneg_advertised;
200 } else
201 if (igb_set_spd_dplx(adapter, ecmd->speed + ecmd->duplex)) {
202 clear_bit(__IGB_RESETTING, &adapter->state);
203 return -EINVAL;
204 }
205
206 /* reset the link */
207
208 if (netif_running(adapter->netdev)) {
209 igb_down(adapter);
210 igb_up(adapter);
211 } else
212 igb_reset(adapter);
213
214 clear_bit(__IGB_RESETTING, &adapter->state);
215 return 0;
216}
217
218static void igb_get_pauseparam(struct net_device *netdev,
219 struct ethtool_pauseparam *pause)
220{
221 struct igb_adapter *adapter = netdev_priv(netdev);
222 struct e1000_hw *hw = &adapter->hw;
223
224 pause->autoneg =
225 (adapter->fc_autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE);
226
227 if (hw->fc.type == e1000_fc_rx_pause)
228 pause->rx_pause = 1;
229 else if (hw->fc.type == e1000_fc_tx_pause)
230 pause->tx_pause = 1;
231 else if (hw->fc.type == e1000_fc_full) {
232 pause->rx_pause = 1;
233 pause->tx_pause = 1;
234 }
235}
236
237static int igb_set_pauseparam(struct net_device *netdev,
238 struct ethtool_pauseparam *pause)
239{
240 struct igb_adapter *adapter = netdev_priv(netdev);
241 struct e1000_hw *hw = &adapter->hw;
242 int retval = 0;
243
244 adapter->fc_autoneg = pause->autoneg;
245
246 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
247 msleep(1);
248
249 if (pause->rx_pause && pause->tx_pause)
250 hw->fc.type = e1000_fc_full;
251 else if (pause->rx_pause && !pause->tx_pause)
252 hw->fc.type = e1000_fc_rx_pause;
253 else if (!pause->rx_pause && pause->tx_pause)
254 hw->fc.type = e1000_fc_tx_pause;
255 else if (!pause->rx_pause && !pause->tx_pause)
256 hw->fc.type = e1000_fc_none;
257
258 hw->fc.original_type = hw->fc.type;
259
260 if (adapter->fc_autoneg == AUTONEG_ENABLE) {
261 if (netif_running(adapter->netdev)) {
262 igb_down(adapter);
263 igb_up(adapter);
264 } else
265 igb_reset(adapter);
266 } else
267 retval = ((hw->phy.media_type == e1000_media_type_fiber) ?
268 igb_setup_link(hw) : igb_force_mac_fc(hw));
269
270 clear_bit(__IGB_RESETTING, &adapter->state);
271 return retval;
272}
273
274static u32 igb_get_rx_csum(struct net_device *netdev)
275{
276 struct igb_adapter *adapter = netdev_priv(netdev);
277 return adapter->rx_csum;
278}
279
280static int igb_set_rx_csum(struct net_device *netdev, u32 data)
281{
282 struct igb_adapter *adapter = netdev_priv(netdev);
283 adapter->rx_csum = data;
284
285 return 0;
286}
287
288static u32 igb_get_tx_csum(struct net_device *netdev)
289{
290 return (netdev->features & NETIF_F_HW_CSUM) != 0;
291}
292
293static int igb_set_tx_csum(struct net_device *netdev, u32 data)
294{
295 if (data)
296 netdev->features |= NETIF_F_HW_CSUM;
297 else
298 netdev->features &= ~NETIF_F_HW_CSUM;
299
300 return 0;
301}
302
303static int igb_set_tso(struct net_device *netdev, u32 data)
304{
305 struct igb_adapter *adapter = netdev_priv(netdev);
306
307 if (data)
308 netdev->features |= NETIF_F_TSO;
309 else
310 netdev->features &= ~NETIF_F_TSO;
311
312 if (data)
313 netdev->features |= NETIF_F_TSO6;
314 else
315 netdev->features &= ~NETIF_F_TSO6;
316
317 dev_info(&adapter->pdev->dev, "TSO is %s\n",
318 data ? "Enabled" : "Disabled");
319 return 0;
320}
321
322static u32 igb_get_msglevel(struct net_device *netdev)
323{
324 struct igb_adapter *adapter = netdev_priv(netdev);
325 return adapter->msg_enable;
326}
327
328static void igb_set_msglevel(struct net_device *netdev, u32 data)
329{
330 struct igb_adapter *adapter = netdev_priv(netdev);
331 adapter->msg_enable = data;
332}
333
334static int igb_get_regs_len(struct net_device *netdev)
335{
336#define IGB_REGS_LEN 551
337 return IGB_REGS_LEN * sizeof(u32);
338}
339
340static void igb_get_regs(struct net_device *netdev,
341 struct ethtool_regs *regs, void *p)
342{
343 struct igb_adapter *adapter = netdev_priv(netdev);
344 struct e1000_hw *hw = &adapter->hw;
345 u32 *regs_buff = p;
346 u8 i;
347
348 memset(p, 0, IGB_REGS_LEN * sizeof(u32));
349
350 regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
351
352 /* General Registers */
353 regs_buff[0] = rd32(E1000_CTRL);
354 regs_buff[1] = rd32(E1000_STATUS);
355 regs_buff[2] = rd32(E1000_CTRL_EXT);
356 regs_buff[3] = rd32(E1000_MDIC);
357 regs_buff[4] = rd32(E1000_SCTL);
358 regs_buff[5] = rd32(E1000_CONNSW);
359 regs_buff[6] = rd32(E1000_VET);
360 regs_buff[7] = rd32(E1000_LEDCTL);
361 regs_buff[8] = rd32(E1000_PBA);
362 regs_buff[9] = rd32(E1000_PBS);
363 regs_buff[10] = rd32(E1000_FRTIMER);
364 regs_buff[11] = rd32(E1000_TCPTIMER);
365
366 /* NVM Register */
367 regs_buff[12] = rd32(E1000_EECD);
368
369 /* Interrupt */
Alexander Duyckfe59de32008-08-26 04:25:05 -0700370 /* Reading EICS for EICR because they read the
371 * same but EICS does not clear on read */
372 regs_buff[13] = rd32(E1000_EICS);
Auke Kok9d5c8242008-01-24 02:22:38 -0800373 regs_buff[14] = rd32(E1000_EICS);
374 regs_buff[15] = rd32(E1000_EIMS);
375 regs_buff[16] = rd32(E1000_EIMC);
376 regs_buff[17] = rd32(E1000_EIAC);
377 regs_buff[18] = rd32(E1000_EIAM);
Alexander Duyckfe59de32008-08-26 04:25:05 -0700378 /* Reading ICS for ICR because they read the
379 * same but ICS does not clear on read */
380 regs_buff[19] = rd32(E1000_ICS);
Auke Kok9d5c8242008-01-24 02:22:38 -0800381 regs_buff[20] = rd32(E1000_ICS);
382 regs_buff[21] = rd32(E1000_IMS);
383 regs_buff[22] = rd32(E1000_IMC);
384 regs_buff[23] = rd32(E1000_IAC);
385 regs_buff[24] = rd32(E1000_IAM);
386 regs_buff[25] = rd32(E1000_IMIRVP);
387
388 /* Flow Control */
389 regs_buff[26] = rd32(E1000_FCAL);
390 regs_buff[27] = rd32(E1000_FCAH);
391 regs_buff[28] = rd32(E1000_FCTTV);
392 regs_buff[29] = rd32(E1000_FCRTL);
393 regs_buff[30] = rd32(E1000_FCRTH);
394 regs_buff[31] = rd32(E1000_FCRTV);
395
396 /* Receive */
397 regs_buff[32] = rd32(E1000_RCTL);
398 regs_buff[33] = rd32(E1000_RXCSUM);
399 regs_buff[34] = rd32(E1000_RLPML);
400 regs_buff[35] = rd32(E1000_RFCTL);
401 regs_buff[36] = rd32(E1000_MRQC);
402 regs_buff[37] = rd32(E1000_VMD_CTL);
403
404 /* Transmit */
405 regs_buff[38] = rd32(E1000_TCTL);
406 regs_buff[39] = rd32(E1000_TCTL_EXT);
407 regs_buff[40] = rd32(E1000_TIPG);
408 regs_buff[41] = rd32(E1000_DTXCTL);
409
410 /* Wake Up */
411 regs_buff[42] = rd32(E1000_WUC);
412 regs_buff[43] = rd32(E1000_WUFC);
413 regs_buff[44] = rd32(E1000_WUS);
414 regs_buff[45] = rd32(E1000_IPAV);
415 regs_buff[46] = rd32(E1000_WUPL);
416
417 /* MAC */
418 regs_buff[47] = rd32(E1000_PCS_CFG0);
419 regs_buff[48] = rd32(E1000_PCS_LCTL);
420 regs_buff[49] = rd32(E1000_PCS_LSTAT);
421 regs_buff[50] = rd32(E1000_PCS_ANADV);
422 regs_buff[51] = rd32(E1000_PCS_LPAB);
423 regs_buff[52] = rd32(E1000_PCS_NPTX);
424 regs_buff[53] = rd32(E1000_PCS_LPABNP);
425
426 /* Statistics */
427 regs_buff[54] = adapter->stats.crcerrs;
428 regs_buff[55] = adapter->stats.algnerrc;
429 regs_buff[56] = adapter->stats.symerrs;
430 regs_buff[57] = adapter->stats.rxerrc;
431 regs_buff[58] = adapter->stats.mpc;
432 regs_buff[59] = adapter->stats.scc;
433 regs_buff[60] = adapter->stats.ecol;
434 regs_buff[61] = adapter->stats.mcc;
435 regs_buff[62] = adapter->stats.latecol;
436 regs_buff[63] = adapter->stats.colc;
437 regs_buff[64] = adapter->stats.dc;
438 regs_buff[65] = adapter->stats.tncrs;
439 regs_buff[66] = adapter->stats.sec;
440 regs_buff[67] = adapter->stats.htdpmc;
441 regs_buff[68] = adapter->stats.rlec;
442 regs_buff[69] = adapter->stats.xonrxc;
443 regs_buff[70] = adapter->stats.xontxc;
444 regs_buff[71] = adapter->stats.xoffrxc;
445 regs_buff[72] = adapter->stats.xofftxc;
446 regs_buff[73] = adapter->stats.fcruc;
447 regs_buff[74] = adapter->stats.prc64;
448 regs_buff[75] = adapter->stats.prc127;
449 regs_buff[76] = adapter->stats.prc255;
450 regs_buff[77] = adapter->stats.prc511;
451 regs_buff[78] = adapter->stats.prc1023;
452 regs_buff[79] = adapter->stats.prc1522;
453 regs_buff[80] = adapter->stats.gprc;
454 regs_buff[81] = adapter->stats.bprc;
455 regs_buff[82] = adapter->stats.mprc;
456 regs_buff[83] = adapter->stats.gptc;
457 regs_buff[84] = adapter->stats.gorc;
458 regs_buff[86] = adapter->stats.gotc;
459 regs_buff[88] = adapter->stats.rnbc;
460 regs_buff[89] = adapter->stats.ruc;
461 regs_buff[90] = adapter->stats.rfc;
462 regs_buff[91] = adapter->stats.roc;
463 regs_buff[92] = adapter->stats.rjc;
464 regs_buff[93] = adapter->stats.mgprc;
465 regs_buff[94] = adapter->stats.mgpdc;
466 regs_buff[95] = adapter->stats.mgptc;
467 regs_buff[96] = adapter->stats.tor;
468 regs_buff[98] = adapter->stats.tot;
469 regs_buff[100] = adapter->stats.tpr;
470 regs_buff[101] = adapter->stats.tpt;
471 regs_buff[102] = adapter->stats.ptc64;
472 regs_buff[103] = adapter->stats.ptc127;
473 regs_buff[104] = adapter->stats.ptc255;
474 regs_buff[105] = adapter->stats.ptc511;
475 regs_buff[106] = adapter->stats.ptc1023;
476 regs_buff[107] = adapter->stats.ptc1522;
477 regs_buff[108] = adapter->stats.mptc;
478 regs_buff[109] = adapter->stats.bptc;
479 regs_buff[110] = adapter->stats.tsctc;
480 regs_buff[111] = adapter->stats.iac;
481 regs_buff[112] = adapter->stats.rpthc;
482 regs_buff[113] = adapter->stats.hgptc;
483 regs_buff[114] = adapter->stats.hgorc;
484 regs_buff[116] = adapter->stats.hgotc;
485 regs_buff[118] = adapter->stats.lenerrs;
486 regs_buff[119] = adapter->stats.scvpc;
487 regs_buff[120] = adapter->stats.hrmpc;
488
489 /* These should probably be added to e1000_regs.h instead */
490 #define E1000_PSRTYPE_REG(_i) (0x05480 + ((_i) * 4))
Auke Kok9d5c8242008-01-24 02:22:38 -0800491 #define E1000_IP4AT_REG(_i) (0x05840 + ((_i) * 8))
492 #define E1000_IP6AT_REG(_i) (0x05880 + ((_i) * 4))
493 #define E1000_WUPM_REG(_i) (0x05A00 + ((_i) * 4))
494 #define E1000_FFMT_REG(_i) (0x09000 + ((_i) * 8))
495 #define E1000_FFVT_REG(_i) (0x09800 + ((_i) * 8))
496 #define E1000_FFLT_REG(_i) (0x05F00 + ((_i) * 8))
497
498 for (i = 0; i < 4; i++)
499 regs_buff[121 + i] = rd32(E1000_SRRCTL(i));
500 for (i = 0; i < 4; i++)
501 regs_buff[125 + i] = rd32(E1000_PSRTYPE_REG(i));
502 for (i = 0; i < 4; i++)
503 regs_buff[129 + i] = rd32(E1000_RDBAL(i));
504 for (i = 0; i < 4; i++)
505 regs_buff[133 + i] = rd32(E1000_RDBAH(i));
506 for (i = 0; i < 4; i++)
507 regs_buff[137 + i] = rd32(E1000_RDLEN(i));
508 for (i = 0; i < 4; i++)
509 regs_buff[141 + i] = rd32(E1000_RDH(i));
510 for (i = 0; i < 4; i++)
511 regs_buff[145 + i] = rd32(E1000_RDT(i));
512 for (i = 0; i < 4; i++)
513 regs_buff[149 + i] = rd32(E1000_RXDCTL(i));
514
515 for (i = 0; i < 10; i++)
516 regs_buff[153 + i] = rd32(E1000_EITR(i));
517 for (i = 0; i < 8; i++)
518 regs_buff[163 + i] = rd32(E1000_IMIR(i));
519 for (i = 0; i < 8; i++)
520 regs_buff[171 + i] = rd32(E1000_IMIREXT(i));
521 for (i = 0; i < 16; i++)
522 regs_buff[179 + i] = rd32(E1000_RAL(i));
523 for (i = 0; i < 16; i++)
524 regs_buff[195 + i] = rd32(E1000_RAH(i));
525
526 for (i = 0; i < 4; i++)
527 regs_buff[211 + i] = rd32(E1000_TDBAL(i));
528 for (i = 0; i < 4; i++)
529 regs_buff[215 + i] = rd32(E1000_TDBAH(i));
530 for (i = 0; i < 4; i++)
531 regs_buff[219 + i] = rd32(E1000_TDLEN(i));
532 for (i = 0; i < 4; i++)
533 regs_buff[223 + i] = rd32(E1000_TDH(i));
534 for (i = 0; i < 4; i++)
535 regs_buff[227 + i] = rd32(E1000_TDT(i));
536 for (i = 0; i < 4; i++)
537 regs_buff[231 + i] = rd32(E1000_TXDCTL(i));
538 for (i = 0; i < 4; i++)
539 regs_buff[235 + i] = rd32(E1000_TDWBAL(i));
540 for (i = 0; i < 4; i++)
541 regs_buff[239 + i] = rd32(E1000_TDWBAH(i));
542 for (i = 0; i < 4; i++)
543 regs_buff[243 + i] = rd32(E1000_DCA_TXCTRL(i));
544
545 for (i = 0; i < 4; i++)
546 regs_buff[247 + i] = rd32(E1000_IP4AT_REG(i));
547 for (i = 0; i < 4; i++)
548 regs_buff[251 + i] = rd32(E1000_IP6AT_REG(i));
549 for (i = 0; i < 32; i++)
550 regs_buff[255 + i] = rd32(E1000_WUPM_REG(i));
551 for (i = 0; i < 128; i++)
552 regs_buff[287 + i] = rd32(E1000_FFMT_REG(i));
553 for (i = 0; i < 128; i++)
554 regs_buff[415 + i] = rd32(E1000_FFVT_REG(i));
555 for (i = 0; i < 4; i++)
556 regs_buff[543 + i] = rd32(E1000_FFLT_REG(i));
557
558 regs_buff[547] = rd32(E1000_TDFH);
559 regs_buff[548] = rd32(E1000_TDFT);
560 regs_buff[549] = rd32(E1000_TDFHS);
561 regs_buff[550] = rd32(E1000_TDFPC);
562
563}
564
565static int igb_get_eeprom_len(struct net_device *netdev)
566{
567 struct igb_adapter *adapter = netdev_priv(netdev);
568 return adapter->hw.nvm.word_size * 2;
569}
570
571static int igb_get_eeprom(struct net_device *netdev,
572 struct ethtool_eeprom *eeprom, u8 *bytes)
573{
574 struct igb_adapter *adapter = netdev_priv(netdev);
575 struct e1000_hw *hw = &adapter->hw;
576 u16 *eeprom_buff;
577 int first_word, last_word;
578 int ret_val = 0;
579 u16 i;
580
581 if (eeprom->len == 0)
582 return -EINVAL;
583
584 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
585
586 first_word = eeprom->offset >> 1;
587 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
588
589 eeprom_buff = kmalloc(sizeof(u16) *
590 (last_word - first_word + 1), GFP_KERNEL);
591 if (!eeprom_buff)
592 return -ENOMEM;
593
594 if (hw->nvm.type == e1000_nvm_eeprom_spi)
Alexander Duyck312c75a2009-02-06 23:17:47 +0000595 ret_val = hw->nvm.ops.read(hw, first_word,
Auke Kok9d5c8242008-01-24 02:22:38 -0800596 last_word - first_word + 1,
597 eeprom_buff);
598 else {
599 for (i = 0; i < last_word - first_word + 1; i++) {
Alexander Duyck312c75a2009-02-06 23:17:47 +0000600 ret_val = hw->nvm.ops.read(hw, first_word + i, 1,
Auke Kok9d5c8242008-01-24 02:22:38 -0800601 &eeprom_buff[i]);
602 if (ret_val)
603 break;
604 }
605 }
606
607 /* Device's eeprom is always little-endian, word addressable */
608 for (i = 0; i < last_word - first_word + 1; i++)
609 le16_to_cpus(&eeprom_buff[i]);
610
611 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1),
612 eeprom->len);
613 kfree(eeprom_buff);
614
615 return ret_val;
616}
617
618static int igb_set_eeprom(struct net_device *netdev,
619 struct ethtool_eeprom *eeprom, u8 *bytes)
620{
621 struct igb_adapter *adapter = netdev_priv(netdev);
622 struct e1000_hw *hw = &adapter->hw;
623 u16 *eeprom_buff;
624 void *ptr;
625 int max_len, first_word, last_word, ret_val = 0;
626 u16 i;
627
628 if (eeprom->len == 0)
629 return -EOPNOTSUPP;
630
631 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
632 return -EFAULT;
633
634 max_len = hw->nvm.word_size * 2;
635
636 first_word = eeprom->offset >> 1;
637 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
638 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
639 if (!eeprom_buff)
640 return -ENOMEM;
641
642 ptr = (void *)eeprom_buff;
643
644 if (eeprom->offset & 1) {
645 /* need read/modify/write of first changed EEPROM word */
646 /* only the second byte of the word is being modified */
Alexander Duyck312c75a2009-02-06 23:17:47 +0000647 ret_val = hw->nvm.ops.read(hw, first_word, 1,
Auke Kok9d5c8242008-01-24 02:22:38 -0800648 &eeprom_buff[0]);
649 ptr++;
650 }
651 if (((eeprom->offset + eeprom->len) & 1) && (ret_val == 0)) {
652 /* need read/modify/write of last changed EEPROM word */
653 /* only the first byte of the word is being modified */
Alexander Duyck312c75a2009-02-06 23:17:47 +0000654 ret_val = hw->nvm.ops.read(hw, last_word, 1,
Auke Kok9d5c8242008-01-24 02:22:38 -0800655 &eeprom_buff[last_word - first_word]);
656 }
657
658 /* Device's eeprom is always little-endian, word addressable */
659 for (i = 0; i < last_word - first_word + 1; i++)
660 le16_to_cpus(&eeprom_buff[i]);
661
662 memcpy(ptr, bytes, eeprom->len);
663
664 for (i = 0; i < last_word - first_word + 1; i++)
665 eeprom_buff[i] = cpu_to_le16(eeprom_buff[i]);
666
Alexander Duyck312c75a2009-02-06 23:17:47 +0000667 ret_val = hw->nvm.ops.write(hw, first_word,
Auke Kok9d5c8242008-01-24 02:22:38 -0800668 last_word - first_word + 1, eeprom_buff);
669
670 /* Update the checksum over the first part of the EEPROM if needed
671 * and flush shadow RAM for 82573 controllers */
672 if ((ret_val == 0) && ((first_word <= NVM_CHECKSUM_REG)))
673 igb_update_nvm_checksum(hw);
674
675 kfree(eeprom_buff);
676 return ret_val;
677}
678
679static void igb_get_drvinfo(struct net_device *netdev,
680 struct ethtool_drvinfo *drvinfo)
681{
682 struct igb_adapter *adapter = netdev_priv(netdev);
683 char firmware_version[32];
684 u16 eeprom_data;
685
686 strncpy(drvinfo->driver, igb_driver_name, 32);
687 strncpy(drvinfo->version, igb_driver_version, 32);
688
689 /* EEPROM image version # is reported as firmware version # for
690 * 82575 controllers */
Alexander Duyck312c75a2009-02-06 23:17:47 +0000691 adapter->hw.nvm.ops.read(&adapter->hw, 5, 1, &eeprom_data);
Auke Kok9d5c8242008-01-24 02:22:38 -0800692 sprintf(firmware_version, "%d.%d-%d",
693 (eeprom_data & 0xF000) >> 12,
694 (eeprom_data & 0x0FF0) >> 4,
695 eeprom_data & 0x000F);
696
697 strncpy(drvinfo->fw_version, firmware_version, 32);
698 strncpy(drvinfo->bus_info, pci_name(adapter->pdev), 32);
699 drvinfo->n_stats = IGB_STATS_LEN;
700 drvinfo->testinfo_len = IGB_TEST_LEN;
701 drvinfo->regdump_len = igb_get_regs_len(netdev);
702 drvinfo->eedump_len = igb_get_eeprom_len(netdev);
703}
704
705static void igb_get_ringparam(struct net_device *netdev,
706 struct ethtool_ringparam *ring)
707{
708 struct igb_adapter *adapter = netdev_priv(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -0800709
710 ring->rx_max_pending = IGB_MAX_RXD;
711 ring->tx_max_pending = IGB_MAX_TXD;
712 ring->rx_mini_max_pending = 0;
713 ring->rx_jumbo_max_pending = 0;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800714 ring->rx_pending = adapter->rx_ring_count;
715 ring->tx_pending = adapter->tx_ring_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800716 ring->rx_mini_pending = 0;
717 ring->rx_jumbo_pending = 0;
718}
719
720static int igb_set_ringparam(struct net_device *netdev,
721 struct ethtool_ringparam *ring)
722{
723 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800724 struct igb_ring *temp_ring;
Auke Kok9d5c8242008-01-24 02:22:38 -0800725 int i, err;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800726 u32 new_rx_count, new_tx_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800727
728 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
729 return -EINVAL;
730
731 new_rx_count = max(ring->rx_pending, (u32)IGB_MIN_RXD);
732 new_rx_count = min(new_rx_count, (u32)IGB_MAX_RXD);
733 new_rx_count = ALIGN(new_rx_count, REQ_RX_DESCRIPTOR_MULTIPLE);
734
735 new_tx_count = max(ring->tx_pending, (u32)IGB_MIN_TXD);
736 new_tx_count = min(new_tx_count, (u32)IGB_MAX_TXD);
737 new_tx_count = ALIGN(new_tx_count, REQ_TX_DESCRIPTOR_MULTIPLE);
738
Alexander Duyck68fd9912008-11-20 00:48:10 -0800739 if ((new_tx_count == adapter->tx_ring_count) &&
740 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800741 /* nothing to do */
742 return 0;
743 }
744
Alexander Duyck68fd9912008-11-20 00:48:10 -0800745 if (adapter->num_tx_queues > adapter->num_rx_queues)
746 temp_ring = vmalloc(adapter->num_tx_queues * sizeof(struct igb_ring));
747 else
748 temp_ring = vmalloc(adapter->num_rx_queues * sizeof(struct igb_ring));
749 if (!temp_ring)
750 return -ENOMEM;
751
Auke Kok9d5c8242008-01-24 02:22:38 -0800752 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
753 msleep(1);
754
755 if (netif_running(adapter->netdev))
756 igb_down(adapter);
757
758 /*
759 * We can't just free everything and then setup again,
760 * because the ISRs in MSI-X mode get passed pointers
761 * to the tx and rx ring structs.
762 */
Alexander Duyck68fd9912008-11-20 00:48:10 -0800763 if (new_tx_count != adapter->tx_ring_count) {
764 memcpy(temp_ring, adapter->tx_ring,
765 adapter->num_tx_queues * sizeof(struct igb_ring));
766
Auke Kok9d5c8242008-01-24 02:22:38 -0800767 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck68fd9912008-11-20 00:48:10 -0800768 temp_ring[i].count = new_tx_count;
769 err = igb_setup_tx_resources(adapter, &temp_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -0800770 if (err) {
Alexander Duyck68fd9912008-11-20 00:48:10 -0800771 while (i) {
772 i--;
773 igb_free_tx_resources(&temp_ring[i]);
774 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800775 goto err_setup;
776 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800777 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800778
779 for (i = 0; i < adapter->num_tx_queues; i++)
780 igb_free_tx_resources(&adapter->tx_ring[i]);
781
782 memcpy(adapter->tx_ring, temp_ring,
783 adapter->num_tx_queues * sizeof(struct igb_ring));
784
785 adapter->tx_ring_count = new_tx_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800786 }
787
788 if (new_rx_count != adapter->rx_ring->count) {
Alexander Duyck68fd9912008-11-20 00:48:10 -0800789 memcpy(temp_ring, adapter->rx_ring,
790 adapter->num_rx_queues * sizeof(struct igb_ring));
791
Auke Kok9d5c8242008-01-24 02:22:38 -0800792 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck68fd9912008-11-20 00:48:10 -0800793 temp_ring[i].count = new_rx_count;
794 err = igb_setup_rx_resources(adapter, &temp_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -0800795 if (err) {
Alexander Duyck68fd9912008-11-20 00:48:10 -0800796 while (i) {
797 i--;
798 igb_free_rx_resources(&temp_ring[i]);
799 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800800 goto err_setup;
801 }
802
Auke Kok9d5c8242008-01-24 02:22:38 -0800803 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800804
805 for (i = 0; i < adapter->num_rx_queues; i++)
806 igb_free_rx_resources(&adapter->rx_ring[i]);
807
808 memcpy(adapter->rx_ring, temp_ring,
809 adapter->num_rx_queues * sizeof(struct igb_ring));
810
811 adapter->rx_ring_count = new_rx_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800812 }
813
814 err = 0;
815err_setup:
816 if (netif_running(adapter->netdev))
817 igb_up(adapter);
818
819 clear_bit(__IGB_RESETTING, &adapter->state);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800820 vfree(temp_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -0800821 return err;
822}
823
824/* ethtool register test data */
825struct igb_reg_test {
826 u16 reg;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700827 u16 reg_offset;
828 u16 array_len;
829 u16 test_type;
Auke Kok9d5c8242008-01-24 02:22:38 -0800830 u32 mask;
831 u32 write;
832};
833
834/* In the hardware, registers are laid out either singly, in arrays
835 * spaced 0x100 bytes apart, or in contiguous tables. We assume
836 * most tests take place on arrays or single registers (handled
837 * as a single-element array) and special-case the tables.
838 * Table tests are always pattern tests.
839 *
840 * We also make provision for some required setup steps by specifying
841 * registers to be written without any read-back testing.
842 */
843
844#define PATTERN_TEST 1
845#define SET_READ_TEST 2
846#define WRITE_NO_TEST 3
847#define TABLE32_TEST 4
848#define TABLE64_TEST_LO 5
849#define TABLE64_TEST_HI 6
850
Alexander Duyck2d064c02008-07-08 15:10:12 -0700851/* 82576 reg test */
852static struct igb_reg_test reg_test_82576[] = {
853 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
854 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
855 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
856 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
857 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
858 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
859 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
860 { E1000_RDBAL(4), 0x40, 8, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
861 { E1000_RDBAH(4), 0x40, 8, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
862 { E1000_RDLEN(4), 0x40, 8, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
Auke Kok9d5c8242008-01-24 02:22:38 -0800863 /* Enable all four RX queues before testing. */
Alexander Duyck2d064c02008-07-08 15:10:12 -0700864 { E1000_RXDCTL(0), 0x100, 1, WRITE_NO_TEST, 0, E1000_RXDCTL_QUEUE_ENABLE },
865 /* RDH is read-only for 82576, only test RDT. */
866 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
867 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
868 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
869 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
870 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
871 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
872 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
873 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
874 { E1000_TDBAL(4), 0x40, 8, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
875 { E1000_TDBAH(4), 0x40, 8, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
876 { E1000_TDLEN(4), 0x40, 8, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
877 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
878 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
879 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
880 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
881 { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
882 { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
883 { E1000_RA2, 0, 8, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
884 { E1000_RA2, 0, 8, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
885 { E1000_MTA, 0, 128,TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
886 { 0, 0, 0, 0 }
887};
888
889/* 82575 register test */
890static struct igb_reg_test reg_test_82575[] = {
891 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
892 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
893 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
894 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
895 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
896 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
897 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
898 /* Enable all four RX queues before testing. */
899 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, E1000_RXDCTL_QUEUE_ENABLE },
Auke Kok9d5c8242008-01-24 02:22:38 -0800900 /* RDH is read-only for 82575, only test RDT. */
Alexander Duyck2d064c02008-07-08 15:10:12 -0700901 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
902 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
903 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
904 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
905 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
906 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
907 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
908 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
909 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
910 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0x003FFFFB },
911 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0xFFFFFFFF },
912 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
913 { E1000_TXCW, 0x100, 1, PATTERN_TEST, 0xC000FFFF, 0x0000FFFF },
914 { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
915 { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x800FFFFF, 0xFFFFFFFF },
916 { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Auke Kok9d5c8242008-01-24 02:22:38 -0800917 { 0, 0, 0, 0 }
918};
919
920static bool reg_pattern_test(struct igb_adapter *adapter, u64 *data,
921 int reg, u32 mask, u32 write)
922{
923 u32 pat, val;
924 u32 _test[] =
925 {0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
926 for (pat = 0; pat < ARRAY_SIZE(_test); pat++) {
927 writel((_test[pat] & write), (adapter->hw.hw_addr + reg));
928 val = readl(adapter->hw.hw_addr + reg);
929 if (val != (_test[pat] & write & mask)) {
930 dev_err(&adapter->pdev->dev, "pattern test reg %04X "
931 "failed: got 0x%08X expected 0x%08X\n",
932 reg, val, (_test[pat] & write & mask));
933 *data = reg;
934 return 1;
935 }
936 }
937 return 0;
938}
939
940static bool reg_set_and_check(struct igb_adapter *adapter, u64 *data,
941 int reg, u32 mask, u32 write)
942{
943 u32 val;
944 writel((write & mask), (adapter->hw.hw_addr + reg));
945 val = readl(adapter->hw.hw_addr + reg);
946 if ((write & mask) != (val & mask)) {
947 dev_err(&adapter->pdev->dev, "set/check reg %04X test failed:"
948 " got 0x%08X expected 0x%08X\n", reg,
949 (val & mask), (write & mask));
950 *data = reg;
951 return 1;
952 }
953 return 0;
954}
955
956#define REG_PATTERN_TEST(reg, mask, write) \
957 do { \
958 if (reg_pattern_test(adapter, data, reg, mask, write)) \
959 return 1; \
960 } while (0)
961
962#define REG_SET_AND_CHECK(reg, mask, write) \
963 do { \
964 if (reg_set_and_check(adapter, data, reg, mask, write)) \
965 return 1; \
966 } while (0)
967
968static int igb_reg_test(struct igb_adapter *adapter, u64 *data)
969{
970 struct e1000_hw *hw = &adapter->hw;
971 struct igb_reg_test *test;
972 u32 value, before, after;
973 u32 i, toggle;
974
975 toggle = 0x7FFFF3FF;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700976
977 switch (adapter->hw.mac.type) {
978 case e1000_82576:
979 test = reg_test_82576;
980 break;
981 default:
982 test = reg_test_82575;
983 break;
984 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800985
986 /* Because the status register is such a special case,
987 * we handle it separately from the rest of the register
988 * tests. Some bits are read-only, some toggle, and some
989 * are writable on newer MACs.
990 */
991 before = rd32(E1000_STATUS);
992 value = (rd32(E1000_STATUS) & toggle);
993 wr32(E1000_STATUS, toggle);
994 after = rd32(E1000_STATUS) & toggle;
995 if (value != after) {
996 dev_err(&adapter->pdev->dev, "failed STATUS register test "
997 "got: 0x%08X expected: 0x%08X\n", after, value);
998 *data = 1;
999 return 1;
1000 }
1001 /* restore previous status */
1002 wr32(E1000_STATUS, before);
1003
1004 /* Perform the remainder of the register test, looping through
1005 * the test table until we either fail or reach the null entry.
1006 */
1007 while (test->reg) {
1008 for (i = 0; i < test->array_len; i++) {
1009 switch (test->test_type) {
1010 case PATTERN_TEST:
Alexander Duyck2d064c02008-07-08 15:10:12 -07001011 REG_PATTERN_TEST(test->reg + (i * test->reg_offset),
Auke Kok9d5c8242008-01-24 02:22:38 -08001012 test->mask,
1013 test->write);
1014 break;
1015 case SET_READ_TEST:
Alexander Duyck2d064c02008-07-08 15:10:12 -07001016 REG_SET_AND_CHECK(test->reg + (i * test->reg_offset),
Auke Kok9d5c8242008-01-24 02:22:38 -08001017 test->mask,
1018 test->write);
1019 break;
1020 case WRITE_NO_TEST:
1021 writel(test->write,
1022 (adapter->hw.hw_addr + test->reg)
Alexander Duyck2d064c02008-07-08 15:10:12 -07001023 + (i * test->reg_offset));
Auke Kok9d5c8242008-01-24 02:22:38 -08001024 break;
1025 case TABLE32_TEST:
1026 REG_PATTERN_TEST(test->reg + (i * 4),
1027 test->mask,
1028 test->write);
1029 break;
1030 case TABLE64_TEST_LO:
1031 REG_PATTERN_TEST(test->reg + (i * 8),
1032 test->mask,
1033 test->write);
1034 break;
1035 case TABLE64_TEST_HI:
1036 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
1037 test->mask,
1038 test->write);
1039 break;
1040 }
1041 }
1042 test++;
1043 }
1044
1045 *data = 0;
1046 return 0;
1047}
1048
1049static int igb_eeprom_test(struct igb_adapter *adapter, u64 *data)
1050{
1051 u16 temp;
1052 u16 checksum = 0;
1053 u16 i;
1054
1055 *data = 0;
1056 /* Read and add up the contents of the EEPROM */
1057 for (i = 0; i < (NVM_CHECKSUM_REG + 1); i++) {
Alexander Duyck312c75a2009-02-06 23:17:47 +00001058 if ((adapter->hw.nvm.ops.read(&adapter->hw, i, 1, &temp))
Auke Kok9d5c8242008-01-24 02:22:38 -08001059 < 0) {
1060 *data = 1;
1061 break;
1062 }
1063 checksum += temp;
1064 }
1065
1066 /* If Checksum is not Correct return error else test passed */
1067 if ((checksum != (u16) NVM_SUM) && !(*data))
1068 *data = 2;
1069
1070 return *data;
1071}
1072
1073static irqreturn_t igb_test_intr(int irq, void *data)
1074{
1075 struct net_device *netdev = (struct net_device *) data;
1076 struct igb_adapter *adapter = netdev_priv(netdev);
1077 struct e1000_hw *hw = &adapter->hw;
1078
1079 adapter->test_icr |= rd32(E1000_ICR);
1080
1081 return IRQ_HANDLED;
1082}
1083
1084static int igb_intr_test(struct igb_adapter *adapter, u64 *data)
1085{
1086 struct e1000_hw *hw = &adapter->hw;
1087 struct net_device *netdev = adapter->netdev;
1088 u32 mask, i = 0, shared_int = true;
1089 u32 irq = adapter->pdev->irq;
1090
1091 *data = 0;
1092
1093 /* Hook up test interrupt handler just for this test */
1094 if (adapter->msix_entries) {
1095 /* NOTE: we don't test MSI-X interrupts here, yet */
1096 return 0;
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001097 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001098 shared_int = false;
1099 if (request_irq(irq, &igb_test_intr, 0, netdev->name, netdev)) {
1100 *data = 1;
1101 return -1;
1102 }
1103 } else if (!request_irq(irq, &igb_test_intr, IRQF_PROBE_SHARED,
1104 netdev->name, netdev)) {
1105 shared_int = false;
1106 } else if (request_irq(irq, &igb_test_intr, IRQF_SHARED,
1107 netdev->name, netdev)) {
1108 *data = 1;
1109 return -1;
1110 }
1111 dev_info(&adapter->pdev->dev, "testing %s interrupt\n",
1112 (shared_int ? "shared" : "unshared"));
1113
1114 /* Disable all the interrupts */
1115 wr32(E1000_IMC, 0xFFFFFFFF);
1116 msleep(10);
1117
1118 /* Test each interrupt */
1119 for (; i < 10; i++) {
1120 /* Interrupt to test */
1121 mask = 1 << i;
1122
1123 if (!shared_int) {
1124 /* Disable the interrupt to be reported in
1125 * the cause register and then force the same
1126 * interrupt and see if one gets posted. If
1127 * an interrupt was posted to the bus, the
1128 * test failed.
1129 */
1130 adapter->test_icr = 0;
1131 wr32(E1000_IMC, ~mask & 0x00007FFF);
1132 wr32(E1000_ICS, ~mask & 0x00007FFF);
1133 msleep(10);
1134
1135 if (adapter->test_icr & mask) {
1136 *data = 3;
1137 break;
1138 }
1139 }
1140
1141 /* Enable the interrupt to be reported in
1142 * the cause register and then force the same
1143 * interrupt and see if one gets posted. If
1144 * an interrupt was not posted to the bus, the
1145 * test failed.
1146 */
1147 adapter->test_icr = 0;
1148 wr32(E1000_IMS, mask);
1149 wr32(E1000_ICS, mask);
1150 msleep(10);
1151
1152 if (!(adapter->test_icr & mask)) {
1153 *data = 4;
1154 break;
1155 }
1156
1157 if (!shared_int) {
1158 /* Disable the other interrupts to be reported in
1159 * the cause register and then force the other
1160 * interrupts and see if any get posted. If
1161 * an interrupt was posted to the bus, the
1162 * test failed.
1163 */
1164 adapter->test_icr = 0;
1165 wr32(E1000_IMC, ~mask & 0x00007FFF);
1166 wr32(E1000_ICS, ~mask & 0x00007FFF);
1167 msleep(10);
1168
1169 if (adapter->test_icr) {
1170 *data = 5;
1171 break;
1172 }
1173 }
1174 }
1175
1176 /* Disable all the interrupts */
1177 wr32(E1000_IMC, 0xFFFFFFFF);
1178 msleep(10);
1179
1180 /* Unhook test interrupt handler */
1181 free_irq(irq, netdev);
1182
1183 return *data;
1184}
1185
1186static void igb_free_desc_rings(struct igb_adapter *adapter)
1187{
1188 struct igb_ring *tx_ring = &adapter->test_tx_ring;
1189 struct igb_ring *rx_ring = &adapter->test_rx_ring;
1190 struct pci_dev *pdev = adapter->pdev;
1191 int i;
1192
1193 if (tx_ring->desc && tx_ring->buffer_info) {
1194 for (i = 0; i < tx_ring->count; i++) {
1195 struct igb_buffer *buf = &(tx_ring->buffer_info[i]);
1196 if (buf->dma)
1197 pci_unmap_single(pdev, buf->dma, buf->length,
1198 PCI_DMA_TODEVICE);
1199 if (buf->skb)
1200 dev_kfree_skb(buf->skb);
1201 }
1202 }
1203
1204 if (rx_ring->desc && rx_ring->buffer_info) {
1205 for (i = 0; i < rx_ring->count; i++) {
1206 struct igb_buffer *buf = &(rx_ring->buffer_info[i]);
1207 if (buf->dma)
1208 pci_unmap_single(pdev, buf->dma,
1209 IGB_RXBUFFER_2048,
1210 PCI_DMA_FROMDEVICE);
1211 if (buf->skb)
1212 dev_kfree_skb(buf->skb);
1213 }
1214 }
1215
1216 if (tx_ring->desc) {
1217 pci_free_consistent(pdev, tx_ring->size, tx_ring->desc,
1218 tx_ring->dma);
1219 tx_ring->desc = NULL;
1220 }
1221 if (rx_ring->desc) {
1222 pci_free_consistent(pdev, rx_ring->size, rx_ring->desc,
1223 rx_ring->dma);
1224 rx_ring->desc = NULL;
1225 }
1226
1227 kfree(tx_ring->buffer_info);
1228 tx_ring->buffer_info = NULL;
1229 kfree(rx_ring->buffer_info);
1230 rx_ring->buffer_info = NULL;
1231
1232 return;
1233}
1234
1235static int igb_setup_desc_rings(struct igb_adapter *adapter)
1236{
1237 struct e1000_hw *hw = &adapter->hw;
1238 struct igb_ring *tx_ring = &adapter->test_tx_ring;
1239 struct igb_ring *rx_ring = &adapter->test_rx_ring;
1240 struct pci_dev *pdev = adapter->pdev;
1241 u32 rctl;
1242 int i, ret_val;
1243
1244 /* Setup Tx descriptor ring and Tx buffers */
1245
1246 if (!tx_ring->count)
1247 tx_ring->count = IGB_DEFAULT_TXD;
1248
1249 tx_ring->buffer_info = kcalloc(tx_ring->count,
1250 sizeof(struct igb_buffer),
1251 GFP_KERNEL);
1252 if (!tx_ring->buffer_info) {
1253 ret_val = 1;
1254 goto err_nomem;
1255 }
1256
1257 tx_ring->size = tx_ring->count * sizeof(struct e1000_tx_desc);
1258 tx_ring->size = ALIGN(tx_ring->size, 4096);
1259 tx_ring->desc = pci_alloc_consistent(pdev, tx_ring->size,
1260 &tx_ring->dma);
1261 if (!tx_ring->desc) {
1262 ret_val = 2;
1263 goto err_nomem;
1264 }
1265 tx_ring->next_to_use = tx_ring->next_to_clean = 0;
1266
1267 wr32(E1000_TDBAL(0),
1268 ((u64) tx_ring->dma & 0x00000000FFFFFFFF));
1269 wr32(E1000_TDBAH(0), ((u64) tx_ring->dma >> 32));
1270 wr32(E1000_TDLEN(0),
1271 tx_ring->count * sizeof(struct e1000_tx_desc));
1272 wr32(E1000_TDH(0), 0);
1273 wr32(E1000_TDT(0), 0);
1274 wr32(E1000_TCTL,
1275 E1000_TCTL_PSP | E1000_TCTL_EN |
1276 E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT |
1277 E1000_COLLISION_DISTANCE << E1000_COLD_SHIFT);
1278
1279 for (i = 0; i < tx_ring->count; i++) {
1280 struct e1000_tx_desc *tx_desc = E1000_TX_DESC(*tx_ring, i);
1281 struct sk_buff *skb;
1282 unsigned int size = 1024;
1283
1284 skb = alloc_skb(size, GFP_KERNEL);
1285 if (!skb) {
1286 ret_val = 3;
1287 goto err_nomem;
1288 }
1289 skb_put(skb, size);
1290 tx_ring->buffer_info[i].skb = skb;
1291 tx_ring->buffer_info[i].length = skb->len;
1292 tx_ring->buffer_info[i].dma =
1293 pci_map_single(pdev, skb->data, skb->len,
1294 PCI_DMA_TODEVICE);
1295 tx_desc->buffer_addr = cpu_to_le64(tx_ring->buffer_info[i].dma);
1296 tx_desc->lower.data = cpu_to_le32(skb->len);
1297 tx_desc->lower.data |= cpu_to_le32(E1000_TXD_CMD_EOP |
1298 E1000_TXD_CMD_IFCS |
1299 E1000_TXD_CMD_RS);
1300 tx_desc->upper.data = 0;
1301 }
1302
1303 /* Setup Rx descriptor ring and Rx buffers */
1304
1305 if (!rx_ring->count)
1306 rx_ring->count = IGB_DEFAULT_RXD;
1307
1308 rx_ring->buffer_info = kcalloc(rx_ring->count,
1309 sizeof(struct igb_buffer),
1310 GFP_KERNEL);
1311 if (!rx_ring->buffer_info) {
1312 ret_val = 4;
1313 goto err_nomem;
1314 }
1315
1316 rx_ring->size = rx_ring->count * sizeof(struct e1000_rx_desc);
1317 rx_ring->desc = pci_alloc_consistent(pdev, rx_ring->size,
1318 &rx_ring->dma);
1319 if (!rx_ring->desc) {
1320 ret_val = 5;
1321 goto err_nomem;
1322 }
1323 rx_ring->next_to_use = rx_ring->next_to_clean = 0;
1324
1325 rctl = rd32(E1000_RCTL);
1326 wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
1327 wr32(E1000_RDBAL(0),
1328 ((u64) rx_ring->dma & 0xFFFFFFFF));
1329 wr32(E1000_RDBAH(0),
1330 ((u64) rx_ring->dma >> 32));
1331 wr32(E1000_RDLEN(0), rx_ring->size);
1332 wr32(E1000_RDH(0), 0);
1333 wr32(E1000_RDT(0), 0);
Alexander Duyck69d728b2008-11-25 01:04:03 -08001334 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
Auke Kok9d5c8242008-01-24 02:22:38 -08001335 rctl = E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_SZ_2048 |
Alexander Duyck69d728b2008-11-25 01:04:03 -08001336 E1000_RCTL_RDMTS_HALF |
Auke Kok9d5c8242008-01-24 02:22:38 -08001337 (adapter->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
1338 wr32(E1000_RCTL, rctl);
1339 wr32(E1000_SRRCTL(0), 0);
1340
1341 for (i = 0; i < rx_ring->count; i++) {
1342 struct e1000_rx_desc *rx_desc = E1000_RX_DESC(*rx_ring, i);
1343 struct sk_buff *skb;
1344
1345 skb = alloc_skb(IGB_RXBUFFER_2048 + NET_IP_ALIGN,
1346 GFP_KERNEL);
1347 if (!skb) {
1348 ret_val = 6;
1349 goto err_nomem;
1350 }
1351 skb_reserve(skb, NET_IP_ALIGN);
1352 rx_ring->buffer_info[i].skb = skb;
1353 rx_ring->buffer_info[i].dma =
1354 pci_map_single(pdev, skb->data, IGB_RXBUFFER_2048,
1355 PCI_DMA_FROMDEVICE);
1356 rx_desc->buffer_addr = cpu_to_le64(rx_ring->buffer_info[i].dma);
1357 memset(skb->data, 0x00, skb->len);
1358 }
1359
1360 return 0;
1361
1362err_nomem:
1363 igb_free_desc_rings(adapter);
1364 return ret_val;
1365}
1366
1367static void igb_phy_disable_receiver(struct igb_adapter *adapter)
1368{
1369 struct e1000_hw *hw = &adapter->hw;
1370
1371 /* Write out to PHY registers 29 and 30 to disable the Receiver. */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001372 igb_write_phy_reg(hw, 29, 0x001F);
1373 igb_write_phy_reg(hw, 30, 0x8FFC);
1374 igb_write_phy_reg(hw, 29, 0x001A);
1375 igb_write_phy_reg(hw, 30, 0x8FF0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001376}
1377
1378static int igb_integrated_phy_loopback(struct igb_adapter *adapter)
1379{
1380 struct e1000_hw *hw = &adapter->hw;
1381 u32 ctrl_reg = 0;
1382 u32 stat_reg = 0;
1383
1384 hw->mac.autoneg = false;
1385
1386 if (hw->phy.type == e1000_phy_m88) {
1387 /* Auto-MDI/MDIX Off */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001388 igb_write_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, 0x0808);
Auke Kok9d5c8242008-01-24 02:22:38 -08001389 /* reset to update Auto-MDI/MDIX */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001390 igb_write_phy_reg(hw, PHY_CONTROL, 0x9140);
Auke Kok9d5c8242008-01-24 02:22:38 -08001391 /* autoneg off */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001392 igb_write_phy_reg(hw, PHY_CONTROL, 0x8140);
Auke Kok9d5c8242008-01-24 02:22:38 -08001393 }
1394
1395 ctrl_reg = rd32(E1000_CTRL);
1396
1397 /* force 1000, set loopback */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001398 igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
Auke Kok9d5c8242008-01-24 02:22:38 -08001399
1400 /* Now set up the MAC to the same speed/duplex as the PHY. */
1401 ctrl_reg = rd32(E1000_CTRL);
1402 ctrl_reg &= ~E1000_CTRL_SPD_SEL; /* Clear the speed sel bits */
1403 ctrl_reg |= (E1000_CTRL_FRCSPD | /* Set the Force Speed Bit */
1404 E1000_CTRL_FRCDPX | /* Set the Force Duplex Bit */
1405 E1000_CTRL_SPD_1000 |/* Force Speed to 1000 */
1406 E1000_CTRL_FD); /* Force Duplex to FULL */
1407
1408 if (hw->phy.media_type == e1000_media_type_copper &&
1409 hw->phy.type == e1000_phy_m88)
1410 ctrl_reg |= E1000_CTRL_ILOS; /* Invert Loss of Signal */
1411 else {
1412 /* Set the ILOS bit on the fiber Nic if half duplex link is
1413 * detected. */
1414 stat_reg = rd32(E1000_STATUS);
1415 if ((stat_reg & E1000_STATUS_FD) == 0)
1416 ctrl_reg |= (E1000_CTRL_ILOS | E1000_CTRL_SLU);
1417 }
1418
1419 wr32(E1000_CTRL, ctrl_reg);
1420
1421 /* Disable the receiver on the PHY so when a cable is plugged in, the
1422 * PHY does not begin to autoneg when a cable is reconnected to the NIC.
1423 */
1424 if (hw->phy.type == e1000_phy_m88)
1425 igb_phy_disable_receiver(adapter);
1426
1427 udelay(500);
1428
1429 return 0;
1430}
1431
1432static int igb_set_phy_loopback(struct igb_adapter *adapter)
1433{
1434 return igb_integrated_phy_loopback(adapter);
1435}
1436
1437static int igb_setup_loopback_test(struct igb_adapter *adapter)
1438{
1439 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001440 u32 reg;
Auke Kok9d5c8242008-01-24 02:22:38 -08001441
1442 if (hw->phy.media_type == e1000_media_type_fiber ||
1443 hw->phy.media_type == e1000_media_type_internal_serdes) {
Alexander Duyck2d064c02008-07-08 15:10:12 -07001444 reg = rd32(E1000_RCTL);
1445 reg |= E1000_RCTL_LBM_TCVR;
1446 wr32(E1000_RCTL, reg);
1447
1448 wr32(E1000_SCTL, E1000_ENABLE_SERDES_LOOPBACK);
1449
1450 reg = rd32(E1000_CTRL);
1451 reg &= ~(E1000_CTRL_RFCE |
1452 E1000_CTRL_TFCE |
1453 E1000_CTRL_LRST);
1454 reg |= E1000_CTRL_SLU |
1455 E1000_CTRL_FD;
1456 wr32(E1000_CTRL, reg);
1457
1458 /* Unset switch control to serdes energy detect */
1459 reg = rd32(E1000_CONNSW);
1460 reg &= ~E1000_CONNSW_ENRGSRC;
1461 wr32(E1000_CONNSW, reg);
1462
1463 /* Set PCS register for forced speed */
1464 reg = rd32(E1000_PCS_LCTL);
1465 reg &= ~E1000_PCS_LCTL_AN_ENABLE; /* Disable Autoneg*/
1466 reg |= E1000_PCS_LCTL_FLV_LINK_UP | /* Force link up */
1467 E1000_PCS_LCTL_FSV_1000 | /* Force 1000 */
1468 E1000_PCS_LCTL_FDV_FULL | /* SerDes Full duplex */
1469 E1000_PCS_LCTL_FSD | /* Force Speed */
1470 E1000_PCS_LCTL_FORCE_LINK; /* Force Link */
1471 wr32(E1000_PCS_LCTL, reg);
1472
Auke Kok9d5c8242008-01-24 02:22:38 -08001473 return 0;
1474 } else if (hw->phy.media_type == e1000_media_type_copper) {
1475 return igb_set_phy_loopback(adapter);
1476 }
1477
1478 return 7;
1479}
1480
1481static void igb_loopback_cleanup(struct igb_adapter *adapter)
1482{
1483 struct e1000_hw *hw = &adapter->hw;
1484 u32 rctl;
1485 u16 phy_reg;
1486
1487 rctl = rd32(E1000_RCTL);
1488 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
1489 wr32(E1000_RCTL, rctl);
1490
1491 hw->mac.autoneg = true;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001492 igb_read_phy_reg(hw, PHY_CONTROL, &phy_reg);
Auke Kok9d5c8242008-01-24 02:22:38 -08001493 if (phy_reg & MII_CR_LOOPBACK) {
1494 phy_reg &= ~MII_CR_LOOPBACK;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001495 igb_write_phy_reg(hw, PHY_CONTROL, phy_reg);
Auke Kok9d5c8242008-01-24 02:22:38 -08001496 igb_phy_sw_reset(hw);
1497 }
1498}
1499
1500static void igb_create_lbtest_frame(struct sk_buff *skb,
1501 unsigned int frame_size)
1502{
1503 memset(skb->data, 0xFF, frame_size);
1504 frame_size &= ~1;
1505 memset(&skb->data[frame_size / 2], 0xAA, frame_size / 2 - 1);
1506 memset(&skb->data[frame_size / 2 + 10], 0xBE, 1);
1507 memset(&skb->data[frame_size / 2 + 12], 0xAF, 1);
1508}
1509
1510static int igb_check_lbtest_frame(struct sk_buff *skb, unsigned int frame_size)
1511{
1512 frame_size &= ~1;
1513 if (*(skb->data + 3) == 0xFF)
1514 if ((*(skb->data + frame_size / 2 + 10) == 0xBE) &&
1515 (*(skb->data + frame_size / 2 + 12) == 0xAF))
1516 return 0;
1517 return 13;
1518}
1519
1520static int igb_run_loopback_test(struct igb_adapter *adapter)
1521{
1522 struct e1000_hw *hw = &adapter->hw;
1523 struct igb_ring *tx_ring = &adapter->test_tx_ring;
1524 struct igb_ring *rx_ring = &adapter->test_rx_ring;
1525 struct pci_dev *pdev = adapter->pdev;
1526 int i, j, k, l, lc, good_cnt;
1527 int ret_val = 0;
1528 unsigned long time;
1529
1530 wr32(E1000_RDT(0), rx_ring->count - 1);
1531
1532 /* Calculate the loop count based on the largest descriptor ring
1533 * The idea is to wrap the largest ring a number of times using 64
1534 * send/receive pairs during each loop
1535 */
1536
1537 if (rx_ring->count <= tx_ring->count)
1538 lc = ((tx_ring->count / 64) * 2) + 1;
1539 else
1540 lc = ((rx_ring->count / 64) * 2) + 1;
1541
1542 k = l = 0;
1543 for (j = 0; j <= lc; j++) { /* loop count loop */
1544 for (i = 0; i < 64; i++) { /* send the packets */
1545 igb_create_lbtest_frame(tx_ring->buffer_info[k].skb,
1546 1024);
1547 pci_dma_sync_single_for_device(pdev,
1548 tx_ring->buffer_info[k].dma,
1549 tx_ring->buffer_info[k].length,
1550 PCI_DMA_TODEVICE);
1551 k++;
1552 if (k == tx_ring->count)
1553 k = 0;
1554 }
1555 wr32(E1000_TDT(0), k);
1556 msleep(200);
1557 time = jiffies; /* set the start time for the receive */
1558 good_cnt = 0;
1559 do { /* receive the sent packets */
1560 pci_dma_sync_single_for_cpu(pdev,
1561 rx_ring->buffer_info[l].dma,
1562 IGB_RXBUFFER_2048,
1563 PCI_DMA_FROMDEVICE);
1564
1565 ret_val = igb_check_lbtest_frame(
1566 rx_ring->buffer_info[l].skb, 1024);
1567 if (!ret_val)
1568 good_cnt++;
1569 l++;
1570 if (l == rx_ring->count)
1571 l = 0;
1572 /* time + 20 msecs (200 msecs on 2.4) is more than
1573 * enough time to complete the receives, if it's
1574 * exceeded, break and error off
1575 */
1576 } while (good_cnt < 64 && jiffies < (time + 20));
1577 if (good_cnt != 64) {
1578 ret_val = 13; /* ret_val is the same as mis-compare */
1579 break;
1580 }
1581 if (jiffies >= (time + 20)) {
1582 ret_val = 14; /* error code for time out error */
1583 break;
1584 }
1585 } /* end loop count loop */
1586 return ret_val;
1587}
1588
1589static int igb_loopback_test(struct igb_adapter *adapter, u64 *data)
1590{
1591 /* PHY loopback cannot be performed if SoL/IDER
1592 * sessions are active */
1593 if (igb_check_reset_block(&adapter->hw)) {
1594 dev_err(&adapter->pdev->dev,
1595 "Cannot do PHY loopback test "
1596 "when SoL/IDER is active.\n");
1597 *data = 0;
1598 goto out;
1599 }
1600 *data = igb_setup_desc_rings(adapter);
1601 if (*data)
1602 goto out;
1603 *data = igb_setup_loopback_test(adapter);
1604 if (*data)
1605 goto err_loopback;
1606 *data = igb_run_loopback_test(adapter);
1607 igb_loopback_cleanup(adapter);
1608
1609err_loopback:
1610 igb_free_desc_rings(adapter);
1611out:
1612 return *data;
1613}
1614
1615static int igb_link_test(struct igb_adapter *adapter, u64 *data)
1616{
1617 struct e1000_hw *hw = &adapter->hw;
1618 *data = 0;
1619 if (hw->phy.media_type == e1000_media_type_internal_serdes) {
1620 int i = 0;
1621 hw->mac.serdes_has_link = false;
1622
1623 /* On some blade server designs, link establishment
1624 * could take as long as 2-3 minutes */
1625 do {
1626 hw->mac.ops.check_for_link(&adapter->hw);
1627 if (hw->mac.serdes_has_link)
1628 return *data;
1629 msleep(20);
1630 } while (i++ < 3750);
1631
1632 *data = 1;
1633 } else {
1634 hw->mac.ops.check_for_link(&adapter->hw);
1635 if (hw->mac.autoneg)
1636 msleep(4000);
1637
1638 if (!(rd32(E1000_STATUS) &
1639 E1000_STATUS_LU))
1640 *data = 1;
1641 }
1642 return *data;
1643}
1644
1645static void igb_diag_test(struct net_device *netdev,
1646 struct ethtool_test *eth_test, u64 *data)
1647{
1648 struct igb_adapter *adapter = netdev_priv(netdev);
1649 u16 autoneg_advertised;
1650 u8 forced_speed_duplex, autoneg;
1651 bool if_running = netif_running(netdev);
1652
1653 set_bit(__IGB_TESTING, &adapter->state);
1654 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
1655 /* Offline tests */
1656
1657 /* save speed, duplex, autoneg settings */
1658 autoneg_advertised = adapter->hw.phy.autoneg_advertised;
1659 forced_speed_duplex = adapter->hw.mac.forced_speed_duplex;
1660 autoneg = adapter->hw.mac.autoneg;
1661
1662 dev_info(&adapter->pdev->dev, "offline testing starting\n");
1663
1664 /* Link test performed before hardware reset so autoneg doesn't
1665 * interfere with test result */
1666 if (igb_link_test(adapter, &data[4]))
1667 eth_test->flags |= ETH_TEST_FL_FAILED;
1668
1669 if (if_running)
1670 /* indicate we're in test mode */
1671 dev_close(netdev);
1672 else
1673 igb_reset(adapter);
1674
1675 if (igb_reg_test(adapter, &data[0]))
1676 eth_test->flags |= ETH_TEST_FL_FAILED;
1677
1678 igb_reset(adapter);
1679 if (igb_eeprom_test(adapter, &data[1]))
1680 eth_test->flags |= ETH_TEST_FL_FAILED;
1681
1682 igb_reset(adapter);
1683 if (igb_intr_test(adapter, &data[2]))
1684 eth_test->flags |= ETH_TEST_FL_FAILED;
1685
1686 igb_reset(adapter);
1687 if (igb_loopback_test(adapter, &data[3]))
1688 eth_test->flags |= ETH_TEST_FL_FAILED;
1689
1690 /* restore speed, duplex, autoneg settings */
1691 adapter->hw.phy.autoneg_advertised = autoneg_advertised;
1692 adapter->hw.mac.forced_speed_duplex = forced_speed_duplex;
1693 adapter->hw.mac.autoneg = autoneg;
1694
1695 /* force this routine to wait until autoneg complete/timeout */
1696 adapter->hw.phy.autoneg_wait_to_complete = true;
1697 igb_reset(adapter);
1698 adapter->hw.phy.autoneg_wait_to_complete = false;
1699
1700 clear_bit(__IGB_TESTING, &adapter->state);
1701 if (if_running)
1702 dev_open(netdev);
1703 } else {
1704 dev_info(&adapter->pdev->dev, "online testing starting\n");
1705 /* Online tests */
1706 if (igb_link_test(adapter, &data[4]))
1707 eth_test->flags |= ETH_TEST_FL_FAILED;
1708
1709 /* Online tests aren't run; pass by default */
1710 data[0] = 0;
1711 data[1] = 0;
1712 data[2] = 0;
1713 data[3] = 0;
1714
1715 clear_bit(__IGB_TESTING, &adapter->state);
1716 }
1717 msleep_interruptible(4 * 1000);
1718}
1719
1720static int igb_wol_exclusion(struct igb_adapter *adapter,
1721 struct ethtool_wolinfo *wol)
1722{
1723 struct e1000_hw *hw = &adapter->hw;
1724 int retval = 1; /* fail by default */
1725
1726 switch (hw->device_id) {
1727 case E1000_DEV_ID_82575GB_QUAD_COPPER:
1728 /* WoL not supported */
1729 wol->supported = 0;
1730 break;
1731 case E1000_DEV_ID_82575EB_FIBER_SERDES:
Alexander Duyck2d064c02008-07-08 15:10:12 -07001732 case E1000_DEV_ID_82576_FIBER:
1733 case E1000_DEV_ID_82576_SERDES:
Auke Kok9d5c8242008-01-24 02:22:38 -08001734 /* Wake events not supported on port B */
1735 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1) {
1736 wol->supported = 0;
1737 break;
1738 }
1739 /* return success for non excluded adapter ports */
1740 retval = 0;
1741 break;
1742 default:
1743 /* dual port cards only support WoL on port A from now on
1744 * unless it was enabled in the eeprom for port B
1745 * so exclude FUNC_1 ports from having WoL enabled */
1746 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1 &&
1747 !adapter->eeprom_wol) {
1748 wol->supported = 0;
1749 break;
1750 }
1751
1752 retval = 0;
1753 }
1754
1755 return retval;
1756}
1757
1758static void igb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1759{
1760 struct igb_adapter *adapter = netdev_priv(netdev);
1761
1762 wol->supported = WAKE_UCAST | WAKE_MCAST |
1763 WAKE_BCAST | WAKE_MAGIC;
1764 wol->wolopts = 0;
1765
1766 /* this function will set ->supported = 0 and return 1 if wol is not
1767 * supported by this hardware */
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00001768 if (igb_wol_exclusion(adapter, wol) ||
1769 !device_can_wakeup(&adapter->pdev->dev))
Auke Kok9d5c8242008-01-24 02:22:38 -08001770 return;
1771
1772 /* apply any specific unsupported masks here */
1773 switch (adapter->hw.device_id) {
1774 default:
1775 break;
1776 }
1777
1778 if (adapter->wol & E1000_WUFC_EX)
1779 wol->wolopts |= WAKE_UCAST;
1780 if (adapter->wol & E1000_WUFC_MC)
1781 wol->wolopts |= WAKE_MCAST;
1782 if (adapter->wol & E1000_WUFC_BC)
1783 wol->wolopts |= WAKE_BCAST;
1784 if (adapter->wol & E1000_WUFC_MAG)
1785 wol->wolopts |= WAKE_MAGIC;
1786
1787 return;
1788}
1789
1790static int igb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1791{
1792 struct igb_adapter *adapter = netdev_priv(netdev);
1793 struct e1000_hw *hw = &adapter->hw;
1794
1795 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
1796 return -EOPNOTSUPP;
1797
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00001798 if (igb_wol_exclusion(adapter, wol) ||
1799 !device_can_wakeup(&adapter->pdev->dev))
Auke Kok9d5c8242008-01-24 02:22:38 -08001800 return wol->wolopts ? -EOPNOTSUPP : 0;
1801
1802 switch (hw->device_id) {
1803 default:
1804 break;
1805 }
1806
1807 /* these settings will always override what we currently have */
1808 adapter->wol = 0;
1809
1810 if (wol->wolopts & WAKE_UCAST)
1811 adapter->wol |= E1000_WUFC_EX;
1812 if (wol->wolopts & WAKE_MCAST)
1813 adapter->wol |= E1000_WUFC_MC;
1814 if (wol->wolopts & WAKE_BCAST)
1815 adapter->wol |= E1000_WUFC_BC;
1816 if (wol->wolopts & WAKE_MAGIC)
1817 adapter->wol |= E1000_WUFC_MAG;
1818
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00001819 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
1820
Auke Kok9d5c8242008-01-24 02:22:38 -08001821 return 0;
1822}
1823
1824/* toggle LED 4 times per second = 2 "blinks" per second */
1825#define IGB_ID_INTERVAL (HZ/4)
1826
1827/* bit defines for adapter->led_status */
1828#define IGB_LED_ON 0
1829
1830static int igb_phys_id(struct net_device *netdev, u32 data)
1831{
1832 struct igb_adapter *adapter = netdev_priv(netdev);
1833 struct e1000_hw *hw = &adapter->hw;
1834
1835 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
1836 data = (u32)(MAX_SCHEDULE_TIMEOUT / HZ);
1837
1838 igb_blink_led(hw);
1839 msleep_interruptible(data * 1000);
1840
1841 igb_led_off(hw);
1842 clear_bit(IGB_LED_ON, &adapter->led_status);
1843 igb_cleanup_led(hw);
1844
1845 return 0;
1846}
1847
1848static int igb_set_coalesce(struct net_device *netdev,
1849 struct ethtool_coalesce *ec)
1850{
1851 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07001852 struct e1000_hw *hw = &adapter->hw;
1853 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08001854
1855 if ((ec->rx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
1856 ((ec->rx_coalesce_usecs > 3) &&
1857 (ec->rx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
1858 (ec->rx_coalesce_usecs == 2))
1859 return -EINVAL;
1860
1861 /* convert to rate of irq's per second */
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07001862 if (ec->rx_coalesce_usecs && ec->rx_coalesce_usecs <= 3) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001863 adapter->itr_setting = ec->rx_coalesce_usecs;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07001864 adapter->itr = IGB_START_ITR;
1865 } else {
1866 adapter->itr_setting = ec->rx_coalesce_usecs << 2;
1867 adapter->itr = adapter->itr_setting;
1868 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001869
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07001870 for (i = 0; i < adapter->num_rx_queues; i++)
1871 wr32(adapter->rx_ring[i].itr_register, adapter->itr);
Auke Kok9d5c8242008-01-24 02:22:38 -08001872
1873 return 0;
1874}
1875
1876static int igb_get_coalesce(struct net_device *netdev,
1877 struct ethtool_coalesce *ec)
1878{
1879 struct igb_adapter *adapter = netdev_priv(netdev);
1880
1881 if (adapter->itr_setting <= 3)
1882 ec->rx_coalesce_usecs = adapter->itr_setting;
1883 else
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07001884 ec->rx_coalesce_usecs = adapter->itr_setting >> 2;
Auke Kok9d5c8242008-01-24 02:22:38 -08001885
1886 return 0;
1887}
1888
1889
1890static int igb_nway_reset(struct net_device *netdev)
1891{
1892 struct igb_adapter *adapter = netdev_priv(netdev);
1893 if (netif_running(netdev))
1894 igb_reinit_locked(adapter);
1895 return 0;
1896}
1897
1898static int igb_get_sset_count(struct net_device *netdev, int sset)
1899{
1900 switch (sset) {
1901 case ETH_SS_STATS:
1902 return IGB_STATS_LEN;
1903 case ETH_SS_TEST:
1904 return IGB_TEST_LEN;
1905 default:
1906 return -ENOTSUPP;
1907 }
1908}
1909
1910static void igb_get_ethtool_stats(struct net_device *netdev,
1911 struct ethtool_stats *stats, u64 *data)
1912{
1913 struct igb_adapter *adapter = netdev_priv(netdev);
1914 u64 *queue_stat;
1915 int stat_count = sizeof(struct igb_queue_stats) / sizeof(u64);
1916 int j;
1917 int i;
1918
1919 igb_update_stats(adapter);
1920 for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
1921 char *p = (char *)adapter+igb_gstrings_stats[i].stat_offset;
1922 data[i] = (igb_gstrings_stats[i].sizeof_stat ==
1923 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
1924 }
Alexander Duycke21ed352008-07-08 15:07:24 -07001925 for (j = 0; j < adapter->num_tx_queues; j++) {
1926 int k;
1927 queue_stat = (u64 *)&adapter->tx_ring[j].tx_stats;
1928 for (k = 0; k < stat_count; k++)
1929 data[i + k] = queue_stat[k];
1930 i += k;
1931 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001932 for (j = 0; j < adapter->num_rx_queues; j++) {
1933 int k;
1934 queue_stat = (u64 *)&adapter->rx_ring[j].rx_stats;
1935 for (k = 0; k < stat_count; k++)
1936 data[i + k] = queue_stat[k];
1937 i += k;
1938 }
1939}
1940
1941static void igb_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
1942{
1943 struct igb_adapter *adapter = netdev_priv(netdev);
1944 u8 *p = data;
1945 int i;
1946
1947 switch (stringset) {
1948 case ETH_SS_TEST:
1949 memcpy(data, *igb_gstrings_test,
1950 IGB_TEST_LEN*ETH_GSTRING_LEN);
1951 break;
1952 case ETH_SS_STATS:
1953 for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
1954 memcpy(p, igb_gstrings_stats[i].stat_string,
1955 ETH_GSTRING_LEN);
1956 p += ETH_GSTRING_LEN;
1957 }
1958 for (i = 0; i < adapter->num_tx_queues; i++) {
1959 sprintf(p, "tx_queue_%u_packets", i);
1960 p += ETH_GSTRING_LEN;
1961 sprintf(p, "tx_queue_%u_bytes", i);
1962 p += ETH_GSTRING_LEN;
1963 }
1964 for (i = 0; i < adapter->num_rx_queues; i++) {
1965 sprintf(p, "rx_queue_%u_packets", i);
1966 p += ETH_GSTRING_LEN;
1967 sprintf(p, "rx_queue_%u_bytes", i);
1968 p += ETH_GSTRING_LEN;
1969 }
1970/* BUG_ON(p - data != IGB_STATS_LEN * ETH_GSTRING_LEN); */
1971 break;
1972 }
1973}
1974
1975static struct ethtool_ops igb_ethtool_ops = {
1976 .get_settings = igb_get_settings,
1977 .set_settings = igb_set_settings,
1978 .get_drvinfo = igb_get_drvinfo,
1979 .get_regs_len = igb_get_regs_len,
1980 .get_regs = igb_get_regs,
1981 .get_wol = igb_get_wol,
1982 .set_wol = igb_set_wol,
1983 .get_msglevel = igb_get_msglevel,
1984 .set_msglevel = igb_set_msglevel,
1985 .nway_reset = igb_nway_reset,
1986 .get_link = ethtool_op_get_link,
1987 .get_eeprom_len = igb_get_eeprom_len,
1988 .get_eeprom = igb_get_eeprom,
1989 .set_eeprom = igb_set_eeprom,
1990 .get_ringparam = igb_get_ringparam,
1991 .set_ringparam = igb_set_ringparam,
1992 .get_pauseparam = igb_get_pauseparam,
1993 .set_pauseparam = igb_set_pauseparam,
1994 .get_rx_csum = igb_get_rx_csum,
1995 .set_rx_csum = igb_set_rx_csum,
1996 .get_tx_csum = igb_get_tx_csum,
1997 .set_tx_csum = igb_set_tx_csum,
1998 .get_sg = ethtool_op_get_sg,
1999 .set_sg = ethtool_op_set_sg,
2000 .get_tso = ethtool_op_get_tso,
2001 .set_tso = igb_set_tso,
2002 .self_test = igb_diag_test,
2003 .get_strings = igb_get_strings,
2004 .phys_id = igb_phys_id,
2005 .get_sset_count = igb_get_sset_count,
2006 .get_ethtool_stats = igb_get_ethtool_stats,
2007 .get_coalesce = igb_get_coalesce,
2008 .set_coalesce = igb_set_coalesce,
2009};
2010
2011void igb_set_ethtool_ops(struct net_device *netdev)
2012{
2013 SET_ETHTOOL_OPS(netdev, &igb_ethtool_ops);
2014}