blob: 998ae2c49ed27abb8cbe8a1fb8fe8b37adc0468c [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040023#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080026#include "common.h"
27
28/*
29 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
30 * should rely on this file or its contents.
31 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujith394cf0a2009-02-09 13:26:54 +053033struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith394cf0a2009-02-09 13:26:54 +053035/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070036
Ming Lei13bda122009-12-29 22:57:28 +080037#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053038 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080039 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053040 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080041 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053042 (((unsigned long long int)(x)) & 0xffffffff) : \
43 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070044
Sujith394cf0a2009-02-09 13:26:54 +053045/* increment with wrap-around */
46#define INCR(_l, _sz) do { \
47 (_l)++; \
48 (_l) &= ((_sz) - 1); \
49 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070050
Sujith394cf0a2009-02-09 13:26:54 +053051/* decrement with wrap-around */
52#define DECR(_l, _sz) do { \
53 (_l)--; \
54 (_l) &= ((_sz) - 1); \
55 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070056
Sujith394cf0a2009-02-09 13:26:54 +053057#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070058
Sujith394cf0a2009-02-09 13:26:54 +053059#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
Sujith394cf0a2009-02-09 13:26:54 +053064struct ath_config {
65 u32 ath_aggr_prot;
66 u16 txpowlimit;
67 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068};
69
Sujith394cf0a2009-02-09 13:26:54 +053070/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053075 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053076 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
Sujitha119cc42009-03-30 15:28:38 +053082#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
Sujith394cf0a2009-02-09 13:26:54 +053086/**
87 * enum buffer_type - Buffer type flags
88 *
89 * @BUF_HT: Send this buffer using HT capabilities
90 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
91 * @BUF_AGGR: Indicates whether the buffer can be aggregated
92 * (used in aggregation scheduling)
93 * @BUF_RETRY: Indicates whether the buffer is retried
94 * @BUF_XRETRY: To denote excessive retries of the buffer
95 */
96enum buffer_type {
97 BUF_HT = BIT(1),
98 BUF_AMPDU = BIT(2),
99 BUF_AGGR = BIT(3),
100 BUF_RETRY = BIT(4),
101 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700102};
103
Sujith394cf0a2009-02-09 13:26:54 +0530104#define bf_nframes bf_state.bfs_nframes
105#define bf_al bf_state.bfs_al
106#define bf_frmlen bf_state.bfs_frmlen
107#define bf_retries bf_state.bfs_retries
108#define bf_seqno bf_state.bfs_seqno
109#define bf_tidno bf_state.bfs_tidno
110#define bf_keyix bf_state.bfs_keyix
111#define bf_keytype bf_state.bfs_keytype
112#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
113#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
114#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
115#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
116#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700117
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400118#define ATH_TXSTATUS_RING_SIZE 64
119
Sujith394cf0a2009-02-09 13:26:54 +0530120struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400121 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530122 dma_addr_t dd_desc_paddr;
123 u32 dd_desc_len;
124 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530125};
126
127int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
128 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400129 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530130void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
131 struct list_head *head);
132
133/***********/
134/* RX / TX */
135/***********/
136
137#define ATH_MAX_ANTENNA 3
138#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530139#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200140#define ATH_TXBUF_RESERVE 5
141#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530142#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530143#define ATH_MGT_TXMAXTRY 4
Sujith394cf0a2009-02-09 13:26:54 +0530144
145#define TID_TO_WME_AC(_tid) \
146 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
147 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
148 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
149 WME_AC_VO)
150
Sujith394cf0a2009-02-09 13:26:54 +0530151#define ADDBA_EXCHANGE_ATTEMPTS 10
152#define ATH_AGGR_DELIM_SZ 4
153#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
154/* number of delimiters for encryption padding */
155#define ATH_AGGR_ENCRYPTDELIM 10
156/* minimum h/w qdepth to be sustained to maximize aggregation */
157#define ATH_AGGR_MIN_QDEPTH 2
158#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530159
160#define IEEE80211_SEQ_SEQ_SHIFT 4
161#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530162#define IEEE80211_WEP_IVLEN 3
163#define IEEE80211_WEP_KIDLEN 1
164#define IEEE80211_WEP_CRCLEN 4
165#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
166 (IEEE80211_WEP_IVLEN + \
167 IEEE80211_WEP_KIDLEN + \
168 IEEE80211_WEP_CRCLEN))
169
170/* return whether a bit at index _n in bitmap _bm is set
171 * _sz is the size of the bitmap */
172#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
173 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
174
175/* return block-ack bitmap index given sequence and starting sequence */
176#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
177
178/* returns delimiter padding required given the packet length */
179#define ATH_AGGR_GET_NDELIM(_len) \
180 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
181 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
182
183#define BAW_WITHIN(_start, _bawsz, _seqno) \
184 ((((_seqno) - (_start)) & 4095) < (_bawsz))
185
Sujith394cf0a2009-02-09 13:26:54 +0530186#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
187
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400188#define ATH_TX_COMPLETE_POLL_INT 1000
189
Sujith394cf0a2009-02-09 13:26:54 +0530190enum ATH_AGGR_STATUS {
191 ATH_AGGR_DONE,
192 ATH_AGGR_BAW_CLOSED,
193 ATH_AGGR_LIMITED,
194};
195
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400196#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530197struct ath_txq {
Felix Fietkau293f2ba2010-06-12 00:33:49 -0400198 int axq_class;
Sujith17d79042009-02-09 13:27:03 +0530199 u32 axq_qnum;
200 u32 *axq_link;
201 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530202 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530203 u32 axq_depth;
Sujith17d79042009-02-09 13:27:03 +0530204 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400205 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530206 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400207 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
208 struct list_head txq_fifo_pending;
209 u8 txq_headidx;
210 u8 txq_tailidx;
Sujith394cf0a2009-02-09 13:26:54 +0530211};
212
Sujith93ef24b2010-05-20 15:34:40 +0530213struct ath_atx_ac {
214 int sched;
215 int qnum;
216 struct list_head list;
217 struct list_head tid_q;
218};
219
220struct ath_buf_state {
221 int bfs_nframes;
222 u16 bfs_al;
223 u16 bfs_frmlen;
224 int bfs_seqno;
225 int bfs_tidno;
226 int bfs_retries;
227 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400228 u8 bfs_paprd;
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700229 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530230 u32 bfs_keyix;
231 enum ath9k_key_type bfs_keytype;
232};
233
234struct ath_buf {
235 struct list_head list;
236 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
237 an aggregate) */
238 struct ath_buf *bf_next; /* next subframe in the aggregate */
239 struct sk_buff *bf_mpdu; /* enclosing frame structure */
240 void *bf_desc; /* virtual addr of desc */
241 dma_addr_t bf_daddr; /* physical addr of desc */
242 dma_addr_t bf_buf_addr; /* physical addr of data buffer */
243 bool bf_stale;
244 bool bf_isnullfunc;
245 bool bf_tx_aborted;
246 u16 bf_flags;
247 struct ath_buf_state bf_state;
248 dma_addr_t bf_dmacontext;
249 struct ath_wiphy *aphy;
250};
251
252struct ath_atx_tid {
253 struct list_head list;
254 struct list_head buf_q;
255 struct ath_node *an;
256 struct ath_atx_ac *ac;
257 struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
258 u16 seq_start;
259 u16 seq_next;
260 u16 baw_size;
261 int tidno;
262 int baw_head; /* first un-acked tx buffer */
263 int baw_tail; /* next unused tx buffer slot */
264 int sched;
265 int paused;
266 u8 state;
267};
268
269struct ath_node {
270 struct ath_common *common;
271 struct ath_atx_tid tid[WME_NUM_TID];
272 struct ath_atx_ac ac[WME_NUM_AC];
273 u16 maxampdu;
274 u8 mpdudensity;
275 int last_rssi;
276};
277
Sujith394cf0a2009-02-09 13:26:54 +0530278#define AGGR_CLEANUP BIT(1)
279#define AGGR_ADDBA_COMPLETE BIT(2)
280#define AGGR_ADDBA_PROGRESS BIT(3)
281
Sujith394cf0a2009-02-09 13:26:54 +0530282struct ath_tx_control {
283 struct ath_txq *txq;
284 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200285 enum ath9k_internal_frame_type frame_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400286 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530287};
288
Sujith394cf0a2009-02-09 13:26:54 +0530289#define ATH_TX_ERROR 0x01
290#define ATH_TX_XRETRY 0x02
291#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530292
Sujith394cf0a2009-02-09 13:26:54 +0530293struct ath_tx {
294 u16 seq_no;
295 u32 txqsetup;
Felix Fietkau1d2231e2010-06-12 00:33:51 -0400296 int hwq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530297 spinlock_t txbuflock;
298 struct list_head txbuf;
299 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
300 struct ath_descdma txdma;
Felix Fietkau97923b12010-06-12 00:33:55 -0400301 int pending_frames[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530302};
303
Felix Fietkaub5c804752010-04-15 17:38:48 -0400304struct ath_rx_edma {
305 struct sk_buff_head rx_fifo;
306 struct sk_buff_head rx_buffers;
307 u32 rx_fifo_hwsize;
308};
309
Sujith394cf0a2009-02-09 13:26:54 +0530310struct ath_rx {
311 u8 defant;
312 u8 rxotherant;
313 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530314 unsigned int rxfilter;
315 spinlock_t rxflushlock;
316 spinlock_t rxbuflock;
317 struct list_head rxbuf;
318 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400319 struct ath_buf *rx_bufptr;
320 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Sujith394cf0a2009-02-09 13:26:54 +0530321};
322
323int ath_startrecv(struct ath_softc *sc);
324bool ath_stoprecv(struct ath_softc *sc);
325void ath_flushrecv(struct ath_softc *sc);
326u32 ath_calcrxfilter(struct ath_softc *sc);
327int ath_rx_init(struct ath_softc *sc, int nbufs);
328void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400329int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530330struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
331void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
332int ath_tx_setup(struct ath_softc *sc, int haltype);
333void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
334void ath_draintxq(struct ath_softc *sc,
335 struct ath_txq *txq, bool retry_tx);
336void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
337void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
338void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
339int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530340void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530341int ath_txq_update(struct ath_softc *sc, int qnum,
342 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200343int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530344 struct ath_tx_control *txctl);
345void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400346void ath_tx_edma_tasklet(struct ath_softc *sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200347void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530348bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
Sujithf83da962009-07-23 15:32:37 +0530349void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
350 u16 tid, u16 *ssn);
351void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530352void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Senthil Balasubramanian3f7c5c12010-02-03 22:51:13 +0530353void ath9k_enable_ps(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530354
355/********/
Sujith17d79042009-02-09 13:27:03 +0530356/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530357/********/
358
Sujith17d79042009-02-09 13:27:03 +0530359struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530360 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200361 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530362 enum nl80211_iftype av_opmode;
363 struct ath_buf *av_bcbuf;
364 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200365 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530366};
367
368/*******************/
369/* Beacon Handling */
370/*******************/
371
372/*
373 * Regardless of the number of beacons we stagger, (i.e. regardless of the
374 * number of BSSIDs) if a given beacon does not go out even after waiting this
375 * number of beacon intervals, the game's up.
376 */
377#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200378#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530379#define ATH_DEFAULT_BINTVAL 100 /* TU */
380#define ATH_DEFAULT_BMISS_LIMIT 10
381#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
382
383struct ath_beacon_config {
384 u16 beacon_interval;
385 u16 listen_interval;
386 u16 dtim_period;
387 u16 bmiss_timeout;
388 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530389};
390
Sujith394cf0a2009-02-09 13:26:54 +0530391struct ath_beacon {
392 enum {
393 OK, /* no change needed */
394 UPDATE, /* update pending */
395 COMMIT /* beacon sent, commit change */
396 } updateslot; /* slot time update fsm */
397
398 u32 beaconq;
399 u32 bmisscnt;
400 u32 ast_be_xmit;
401 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200402 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200403 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530404 int slottime;
405 int slotupdate;
406 struct ath9k_tx_queue_info beacon_qi;
407 struct ath_descdma bdma;
408 struct ath_txq *cabq;
409 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700410};
411
Sujith9fc9ab02009-03-03 10:16:51 +0530412void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200413void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200414int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530415void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530416int ath_beaconq_config(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700417
Sujith394cf0a2009-02-09 13:26:54 +0530418/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530419/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530420/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530421
Sujith20977d32009-02-20 15:13:28 +0530422#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
423#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400424#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
425#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530426#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
427#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530428
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700429#define ATH_PAPRD_TIMEOUT 100 /* msecs */
430
Felix Fietkau347809f2010-07-02 00:09:52 +0200431void ath_hw_check(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400432void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530433void ath_ani_calibrate(unsigned long data);
434
Sujith0fca65c2010-01-08 10:36:00 +0530435/**********/
436/* BTCOEX */
437/**********/
438
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700439/* Defines the BT AR_BT_COEX_WGHT used */
440enum ath_stomp_type {
441 ATH_BTCOEX_NO_STOMP,
442 ATH_BTCOEX_STOMP_ALL,
443 ATH_BTCOEX_STOMP_LOW,
444 ATH_BTCOEX_STOMP_NONE
445};
446
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700447struct ath_btcoex {
448 bool hw_timer_enabled;
449 spinlock_t btcoex_lock;
450 struct timer_list period_timer; /* Timer for BT period */
451 u32 bt_priority_cnt;
452 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700453 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700454 u32 btcoex_no_stomp; /* in usec */
455 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530456 u32 btscan_no_stomp; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700457 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700458};
459
Sujith0fca65c2010-01-08 10:36:00 +0530460int ath_init_btcoex_timer(struct ath_softc *sc);
461void ath9k_btcoex_timer_resume(struct ath_softc *sc);
462void ath9k_btcoex_timer_pause(struct ath_softc *sc);
463
Sujith394cf0a2009-02-09 13:26:54 +0530464/********************/
465/* LED Control */
466/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530467
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530468#define ATH_LED_PIN_DEF 1
469#define ATH_LED_PIN_9287 8
Sujith394cf0a2009-02-09 13:26:54 +0530470#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
471#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530472
Sujith394cf0a2009-02-09 13:26:54 +0530473enum ath_led_type {
474 ATH_LED_RADIO,
475 ATH_LED_ASSOC,
476 ATH_LED_TX,
477 ATH_LED_RX
478};
Sujithf1dc5602008-10-29 10:16:30 +0530479
Sujith394cf0a2009-02-09 13:26:54 +0530480struct ath_led {
481 struct ath_softc *sc;
482 struct led_classdev led_cdev;
483 enum ath_led_type led_type;
484 char name[32];
485 bool registered;
486};
Sujithf1dc5602008-10-29 10:16:30 +0530487
Sujith0fca65c2010-01-08 10:36:00 +0530488void ath_init_leds(struct ath_softc *sc);
489void ath_deinit_leds(struct ath_softc *sc);
490
Sujith394cf0a2009-02-09 13:26:54 +0530491/********************/
492/* Main driver core */
493/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530494
Sujith394cf0a2009-02-09 13:26:54 +0530495/*
496 * Default cache line size, in bytes.
497 * Used when PCI device not fully initialized by bootrom/BIOS
498*/
499#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530500#define ATH_REGCLASSIDS_MAX 10
501#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
502#define ATH_MAX_SW_RETRIES 10
503#define ATH_CHAN_MAX 255
504#define IEEE80211_WEP_NKID 4 /* number of key ids */
505
Sujith394cf0a2009-02-09 13:26:54 +0530506#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530507#define ATH_RATE_DUMMY_MARKER 0
508
Sujith1b04b932010-01-08 10:36:05 +0530509#define SC_OP_INVALID BIT(0)
510#define SC_OP_BEACONS BIT(1)
511#define SC_OP_RXAGGR BIT(2)
512#define SC_OP_TXAGGR BIT(3)
513#define SC_OP_FULL_RESET BIT(4)
514#define SC_OP_PREAMBLE_SHORT BIT(5)
515#define SC_OP_PROTECT_ENABLE BIT(6)
516#define SC_OP_RXFLUSH BIT(7)
517#define SC_OP_LED_ASSOCIATED BIT(8)
518#define SC_OP_LED_ON BIT(9)
519#define SC_OP_SCANNING BIT(10)
520#define SC_OP_TSF_RESET BIT(11)
521#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530522#define SC_OP_BT_SCAN BIT(13)
Vasanthakumar Thiagarajan6c3118e2010-06-23 06:49:21 -0700523#define SC_OP_ANI_RUN BIT(14)
Sujith1b04b932010-01-08 10:36:05 +0530524
525/* Powersave flags */
526#define PS_WAIT_FOR_BEACON BIT(0)
527#define PS_WAIT_FOR_CAB BIT(1)
528#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
529#define PS_WAIT_FOR_TX_ACK BIT(3)
530#define PS_BEACON_SYNC BIT(4)
531#define PS_NULLFUNC_COMPLETED BIT(5)
532#define PS_ENABLED BIT(6)
Sujith394cf0a2009-02-09 13:26:54 +0530533
Jouni Malinenbce048d2009-03-03 19:23:28 +0200534struct ath_wiphy;
Felix Fietkau545750d2009-11-23 22:21:01 +0100535struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200536
Sujith394cf0a2009-02-09 13:26:54 +0530537struct ath_softc {
538 struct ieee80211_hw *hw;
539 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200540
541 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200542 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200543 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
544 * have NULL entries */
545 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200546 int chan_idx;
547 int chan_is_ht;
548 struct ath_wiphy *next_wiphy;
549 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200550 int wiphy_select_failures;
551 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200552 struct delayed_work wiphy_work;
553 unsigned long wiphy_scheduler_int;
554 int wiphy_scheduler_index;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200555
Sujith394cf0a2009-02-09 13:26:54 +0530556 struct tasklet_struct intr_tq;
557 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530558 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530559 void __iomem *mem;
560 int irq;
561 spinlock_t sc_resetlock;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700562 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400563 spinlock_t sc_pm_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530564 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400565 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200566 struct work_struct hw_check_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400567 struct completion paprd_complete;
Sujith394cf0a2009-02-09 13:26:54 +0530568
Sujith17d79042009-02-09 13:27:03 +0530569 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530570 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530571 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530572 u16 curtxpow;
Sujith17d79042009-02-09 13:27:03 +0530573 u8 nbcnvifs;
574 u16 nvifs;
Gabor Juhos96148322009-07-24 17:27:21 +0200575 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530576 bool ps_idle;
Gabor Juhos709ade92009-07-14 20:17:15 -0400577 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530578
Sujith17d79042009-02-09 13:27:03 +0530579 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530580 struct ath_rx rx;
581 struct ath_tx tx;
582 struct ath_beacon beacon;
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400583 const struct ath_rate_table *cur_rate_table;
Felix Fietkau545750d2009-11-23 22:21:01 +0100584 enum wireless_mode cur_rate_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530585 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
586
587 struct ath_led radio_led;
588 struct ath_led assoc_led;
589 struct ath_led tx_led;
590 struct ath_led rx_led;
591 struct delayed_work ath_led_blink_work;
592 int led_on_duration;
593 int led_off_duration;
594 int led_on_cnt;
595 int led_off_cnt;
596
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200597 int beacon_interval;
598
Felix Fietkaua830df02009-11-23 22:33:27 +0100599#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530600 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700601#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530602 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400603 struct delayed_work tx_complete_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700604 struct ath_btcoex btcoex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400605
606 struct ath_descdma txsdma;
Sujith394cf0a2009-02-09 13:26:54 +0530607};
608
Jouni Malinenbce048d2009-03-03 19:23:28 +0200609struct ath_wiphy {
610 struct ath_softc *sc; /* shared for all virtual wiphys */
611 struct ieee80211_hw *hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200612 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200613 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200614 ATH_WIPHY_ACTIVE,
615 ATH_WIPHY_PAUSING,
616 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200617 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200618 } state;
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700619 bool idle;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200620 int chan_idx;
621 int chan_is_ht;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200622};
623
Sujith55624202010-01-08 10:36:02 +0530624void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530625int ath_reset(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530626int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
627int ath_cabq_update(struct ath_softc *);
628
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700629static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530630{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700631 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530632}
633
Sujith394cf0a2009-02-09 13:26:54 +0530634extern struct ieee80211_ops ath9k_ops;
Sujith55624202010-01-08 10:36:02 +0530635extern int modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530636extern int led_blink;
Sujith394cf0a2009-02-09 13:26:54 +0530637
638irqreturn_t ath_isr(int irq, void *dev);
Sujith285f2dd2010-01-08 10:36:07 +0530639int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700640 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530641void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530642void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200643void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
644 struct ath9k_channel *ichan);
645void ath_update_chainmask(struct ath_softc *sc, int is_ht);
646int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
647 struct ath9k_channel *hchan);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800648
649void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
650void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Sujith55624202010-01-08 10:36:02 +0530651bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
Sujith394cf0a2009-02-09 13:26:54 +0530652
653#ifdef CONFIG_PCI
654int ath_pci_init(void);
655void ath_pci_exit(void);
656#else
657static inline int ath_pci_init(void) { return 0; };
658static inline void ath_pci_exit(void) {};
659#endif
660
661#ifdef CONFIG_ATHEROS_AR71XX
662int ath_ahb_init(void);
663void ath_ahb_exit(void);
664#else
665static inline int ath_ahb_init(void) { return 0; };
666static inline void ath_ahb_exit(void) {};
667#endif
668
Gabor Juhos0bc07982009-07-14 20:17:14 -0400669void ath9k_ps_wakeup(struct ath_softc *sc);
670void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200671
672void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200673int ath9k_wiphy_add(struct ath_softc *sc);
674int ath9k_wiphy_del(struct ath_wiphy *aphy);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200675void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
676int ath9k_wiphy_pause(struct ath_wiphy *aphy);
677int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200678int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200679void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200680void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200681bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200682void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
683 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200684bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200685void ath9k_wiphy_work(struct work_struct *work);
Luis R. Rodriguez64839172009-07-14 20:22:53 -0400686bool ath9k_all_wiphys_idle(struct ath_softc *sc);
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700687void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200688
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800689void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
Vasanthakumar Thiagarajan68e8f2f2010-07-22 02:24:11 -0700690bool ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800691
Sujith0fca65c2010-01-08 10:36:00 +0530692void ath_start_rfkill_poll(struct ath_softc *sc);
693extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
694
Sujith394cf0a2009-02-09 13:26:54 +0530695#endif /* ATH9K_H */