blob: 8d904df75ad832a9a9294753ff24061981267f43 [file] [log] [blame]
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -03001/*
2 * GHES/EDAC Linux driver
3 *
4 * This file may be distributed under the terms of the GNU General Public
5 * License version 2.
6 *
Mauro Carvalho Chehab37e59f82014-02-07 08:03:07 -02007 * Copyright (c) 2013 by Mauro Carvalho Chehab
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -03008 *
9 * Red Hat Inc. http://www.redhat.com
10 */
11
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -030012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
13
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030014#include <acpi/ghes.h>
15#include <linux/edac.h>
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -030016#include <linux/dmi.h>
Mauro Carvalho Chehab78d88e82016-10-29 15:16:34 -020017#include "edac_module.h"
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -030018#include <ras/ras_event.h>
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030019
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030020struct ghes_edac_pvt {
21 struct list_head list;
22 struct ghes *ghes;
23 struct mem_ctl_info *mci;
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -030024
25 /* Buffers for the error handling routine */
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -030026 char detail_location[240];
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -030027 char other_detail[160];
28 char msg[80];
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030029};
30
Borislav Petkov0fe5f282017-08-16 10:33:44 +020031static atomic_t ghes_init = ATOMIC_INIT(0);
32static struct ghes_edac_pvt *ghes_pvt;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030033
Borislav Petkov0fe5f282017-08-16 10:33:44 +020034/*
35 * Sync with other, potentially concurrent callers of
36 * ghes_edac_report_mem_error(). We don't know what the
37 * "inventive" firmware would do.
38 */
39static DEFINE_SPINLOCK(ghes_lock);
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -030040
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -030041/* Memory Device - Type 17 of SMBIOS spec */
42struct memdev_dmi_entry {
43 u8 type;
44 u8 length;
45 u16 handle;
46 u16 phys_mem_array_handle;
47 u16 mem_err_info_handle;
48 u16 total_width;
49 u16 data_width;
50 u16 size;
51 u8 form_factor;
52 u8 device_set;
53 u8 device_locator;
54 u8 bank_locator;
55 u8 memory_type;
56 u16 type_detail;
57 u16 speed;
58 u8 manufacturer;
59 u8 serial_number;
60 u8 asset_tag;
61 u8 part_number;
62 u8 attributes;
63 u32 extended_size;
64 u16 conf_mem_clk_speed;
65} __attribute__((__packed__));
66
67struct ghes_edac_dimm_fill {
68 struct mem_ctl_info *mci;
69 unsigned count;
70};
71
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -030072static void ghes_edac_count_dimms(const struct dmi_header *dh, void *arg)
73{
74 int *num_dimm = arg;
75
76 if (dh->type == DMI_ENTRY_MEM_DEVICE)
77 (*num_dimm)++;
78}
79
80static void ghes_edac_dmidecode(const struct dmi_header *dh, void *arg)
81{
82 struct ghes_edac_dimm_fill *dimm_fill = arg;
83 struct mem_ctl_info *mci = dimm_fill->mci;
84
85 if (dh->type == DMI_ENTRY_MEM_DEVICE) {
86 struct memdev_dmi_entry *entry = (struct memdev_dmi_entry *)dh;
87 struct dimm_info *dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms,
88 mci->n_layers,
89 dimm_fill->count, 0, 0);
90
91 if (entry->size == 0xffff) {
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -030092 pr_info("Can't get DIMM%i size\n",
93 dimm_fill->count);
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -030094 dimm->nr_pages = MiB_TO_PAGES(32);/* Unknown */
95 } else if (entry->size == 0x7fff) {
96 dimm->nr_pages = MiB_TO_PAGES(entry->extended_size);
97 } else {
98 if (entry->size & 1 << 15)
99 dimm->nr_pages = MiB_TO_PAGES((entry->size &
100 0x7fff) << 10);
101 else
102 dimm->nr_pages = MiB_TO_PAGES(entry->size);
103 }
104
105 switch (entry->memory_type) {
106 case 0x12:
107 if (entry->type_detail & 1 << 13)
108 dimm->mtype = MEM_RDDR;
109 else
110 dimm->mtype = MEM_DDR;
111 break;
112 case 0x13:
113 if (entry->type_detail & 1 << 13)
114 dimm->mtype = MEM_RDDR2;
115 else
116 dimm->mtype = MEM_DDR2;
117 break;
118 case 0x14:
119 dimm->mtype = MEM_FB_DDR2;
120 break;
121 case 0x18:
122 if (entry->type_detail & 1 << 13)
123 dimm->mtype = MEM_RDDR3;
124 else
125 dimm->mtype = MEM_DDR3;
126 break;
127 default:
128 if (entry->type_detail & 1 << 6)
129 dimm->mtype = MEM_RMBS;
130 else if ((entry->type_detail & ((1 << 7) | (1 << 13)))
131 == ((1 << 7) | (1 << 13)))
132 dimm->mtype = MEM_RDR;
133 else if (entry->type_detail & 1 << 7)
134 dimm->mtype = MEM_SDR;
135 else if (entry->type_detail & 1 << 9)
136 dimm->mtype = MEM_EDO;
137 else
138 dimm->mtype = MEM_UNKNOWN;
139 }
140
141 /*
142 * Actually, we can only detect if the memory has bits for
143 * checksum or not
144 */
145 if (entry->total_width == entry->data_width)
146 dimm->edac_mode = EDAC_NONE;
147 else
148 dimm->edac_mode = EDAC_SECDED;
149
150 dimm->dtype = DEV_UNKNOWN;
151 dimm->grain = 128; /* Likely, worse case */
152
153 /*
154 * FIXME: It shouldn't be hard to also fill the DIMM labels
155 */
156
157 if (dimm->nr_pages) {
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300158 edac_dbg(1, "DIMM%i: %s size = %d MB%s\n",
Aravind Gopalakrishnan58a9c252015-09-16 15:53:29 -0500159 dimm_fill->count, edac_mem_types[dimm->mtype],
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300160 PAGES_TO_MiB(dimm->nr_pages),
161 (dimm->edac_mode != EDAC_NONE) ? "(ECC)" : "");
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300162 edac_dbg(2, "\ttype %d, detail 0x%02x, width %d(total %d)\n",
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300163 entry->memory_type, entry->type_detail,
164 entry->total_width, entry->data_width);
165 }
166
167 dimm_fill->count++;
168 }
169}
170
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300171void ghes_edac_report_mem_error(struct ghes *ghes, int sev,
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300172 struct cper_sec_mem_err *mem_err)
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300173{
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300174 enum hw_event_mc_err_type type;
175 struct edac_raw_error_desc *e;
176 struct mem_ctl_info *mci;
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200177 struct ghes_edac_pvt *pvt = ghes_pvt;
178 unsigned long flags;
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300179 char *p;
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -0300180 u8 grain_bits;
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300181
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300182 if (!pvt) {
183 pr_err("Internal error: Can't find EDAC structure\n");
184 return;
185 }
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200186
187 /*
188 * We can do the locking below because GHES defers error processing
189 * from NMI to IRQ context. Whenever that changes, we'd at least
190 * know.
191 */
192 if (WARN_ON_ONCE(in_nmi()))
193 return;
194
195 spin_lock_irqsave(&ghes_lock, flags);
196
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300197 mci = pvt->mci;
198 e = &mci->error_desc;
199
200 /* Cleans the error report buffer */
201 memset(e, 0, sizeof (*e));
202 e->error_count = 1;
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300203 strcpy(e->label, "unknown label");
204 e->msg = pvt->msg;
205 e->other_detail = pvt->other_detail;
206 e->top_layer = -1;
207 e->mid_layer = -1;
208 e->low_layer = -1;
209 *pvt->other_detail = '\0';
210 *pvt->msg = '\0';
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300211
212 switch (sev) {
213 case GHES_SEV_CORRECTED:
214 type = HW_EVENT_ERR_CORRECTED;
215 break;
216 case GHES_SEV_RECOVERABLE:
217 type = HW_EVENT_ERR_UNCORRECTED;
218 break;
219 case GHES_SEV_PANIC:
220 type = HW_EVENT_ERR_FATAL;
221 break;
222 default:
223 case GHES_SEV_NO:
224 type = HW_EVENT_ERR_INFO;
225 }
226
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300227 edac_dbg(1, "error validation_bits: 0x%08llx\n",
228 (long long)mem_err->validation_bits);
229
230 /* Error type, mapped on e->msg */
231 if (mem_err->validation_bits & CPER_MEM_VALID_ERROR_TYPE) {
232 p = pvt->msg;
233 switch (mem_err->error_type) {
234 case 0:
235 p += sprintf(p, "Unknown");
236 break;
237 case 1:
238 p += sprintf(p, "No error");
239 break;
240 case 2:
241 p += sprintf(p, "Single-bit ECC");
242 break;
243 case 3:
244 p += sprintf(p, "Multi-bit ECC");
245 break;
246 case 4:
247 p += sprintf(p, "Single-symbol ChipKill ECC");
248 break;
249 case 5:
250 p += sprintf(p, "Multi-symbol ChipKill ECC");
251 break;
252 case 6:
253 p += sprintf(p, "Master abort");
254 break;
255 case 7:
256 p += sprintf(p, "Target abort");
257 break;
258 case 8:
259 p += sprintf(p, "Parity Error");
260 break;
261 case 9:
262 p += sprintf(p, "Watchdog timeout");
263 break;
264 case 10:
265 p += sprintf(p, "Invalid address");
266 break;
267 case 11:
268 p += sprintf(p, "Mirror Broken");
269 break;
270 case 12:
271 p += sprintf(p, "Memory Sparing");
272 break;
273 case 13:
274 p += sprintf(p, "Scrub corrected error");
275 break;
276 case 14:
277 p += sprintf(p, "Scrub uncorrected error");
278 break;
279 case 15:
280 p += sprintf(p, "Physical Memory Map-out event");
281 break;
282 default:
283 p += sprintf(p, "reserved error (%d)",
284 mem_err->error_type);
285 }
286 } else {
287 strcpy(pvt->msg, "unknown error");
288 }
289
290 /* Error address */
Chen, Gong147de142013-10-18 14:30:13 -0700291 if (mem_err->validation_bits & CPER_MEM_VALID_PA) {
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300292 e->page_frame_number = mem_err->physical_addr >> PAGE_SHIFT;
293 e->offset_in_page = mem_err->physical_addr & ~PAGE_MASK;
294 }
295
296 /* Error grain */
Chen, Gong147de142013-10-18 14:30:13 -0700297 if (mem_err->validation_bits & CPER_MEM_VALID_PA_MASK)
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300298 e->grain = ~(mem_err->physical_addr_mask & ~PAGE_MASK);
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300299
300 /* Memory error location, mapped on e->location */
301 p = e->location;
302 if (mem_err->validation_bits & CPER_MEM_VALID_NODE)
303 p += sprintf(p, "node:%d ", mem_err->node);
304 if (mem_err->validation_bits & CPER_MEM_VALID_CARD)
305 p += sprintf(p, "card:%d ", mem_err->card);
306 if (mem_err->validation_bits & CPER_MEM_VALID_MODULE)
307 p += sprintf(p, "module:%d ", mem_err->module);
Chen, Gong56507692013-10-18 14:30:38 -0700308 if (mem_err->validation_bits & CPER_MEM_VALID_RANK_NUMBER)
309 p += sprintf(p, "rank:%d ", mem_err->rank);
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300310 if (mem_err->validation_bits & CPER_MEM_VALID_BANK)
311 p += sprintf(p, "bank:%d ", mem_err->bank);
312 if (mem_err->validation_bits & CPER_MEM_VALID_ROW)
313 p += sprintf(p, "row:%d ", mem_err->row);
314 if (mem_err->validation_bits & CPER_MEM_VALID_COLUMN)
315 p += sprintf(p, "col:%d ", mem_err->column);
316 if (mem_err->validation_bits & CPER_MEM_VALID_BIT_POSITION)
317 p += sprintf(p, "bit_pos:%d ", mem_err->bit_pos);
Chen, Gong56507692013-10-18 14:30:38 -0700318 if (mem_err->validation_bits & CPER_MEM_VALID_MODULE_HANDLE) {
319 const char *bank = NULL, *device = NULL;
320 dmi_memdev_name(mem_err->mem_dev_handle, &bank, &device);
321 if (bank != NULL && device != NULL)
322 p += sprintf(p, "DIMM location:%s %s ", bank, device);
323 else
324 p += sprintf(p, "DIMM DMI handle: 0x%.4x ",
325 mem_err->mem_dev_handle);
326 }
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300327 if (p > e->location)
328 *(p - 1) = '\0';
329
330 /* All other fields are mapped on e->other_detail */
331 p = pvt->other_detail;
332 if (mem_err->validation_bits & CPER_MEM_VALID_ERROR_STATUS) {
333 u64 status = mem_err->error_status;
334
335 p += sprintf(p, "status(0x%016llx): ", (long long)status);
336 switch ((status >> 8) & 0xff) {
337 case 1:
338 p += sprintf(p, "Error detected internal to the component ");
339 break;
340 case 16:
341 p += sprintf(p, "Error detected in the bus ");
342 break;
343 case 4:
344 p += sprintf(p, "Storage error in DRAM memory ");
345 break;
346 case 5:
347 p += sprintf(p, "Storage error in TLB ");
348 break;
349 case 6:
350 p += sprintf(p, "Storage error in cache ");
351 break;
352 case 7:
353 p += sprintf(p, "Error in one or more functional units ");
354 break;
355 case 8:
356 p += sprintf(p, "component failed self test ");
357 break;
358 case 9:
359 p += sprintf(p, "Overflow or undervalue of internal queue ");
360 break;
361 case 17:
362 p += sprintf(p, "Virtual address not found on IO-TLB or IO-PDIR ");
363 break;
364 case 18:
365 p += sprintf(p, "Improper access error ");
366 break;
367 case 19:
368 p += sprintf(p, "Access to a memory address which is not mapped to any component ");
369 break;
370 case 20:
371 p += sprintf(p, "Loss of Lockstep ");
372 break;
373 case 21:
374 p += sprintf(p, "Response not associated with a request ");
375 break;
376 case 22:
377 p += sprintf(p, "Bus parity error - must also set the A, C, or D Bits ");
378 break;
379 case 23:
380 p += sprintf(p, "Detection of a PATH_ERROR ");
381 break;
382 case 25:
383 p += sprintf(p, "Bus operation timeout ");
384 break;
385 case 26:
386 p += sprintf(p, "A read was issued to data that has been poisoned ");
387 break;
388 default:
389 p += sprintf(p, "reserved ");
390 break;
391 }
392 }
393 if (mem_err->validation_bits & CPER_MEM_VALID_REQUESTOR_ID)
394 p += sprintf(p, "requestorID: 0x%016llx ",
395 (long long)mem_err->requestor_id);
396 if (mem_err->validation_bits & CPER_MEM_VALID_RESPONDER_ID)
397 p += sprintf(p, "responderID: 0x%016llx ",
398 (long long)mem_err->responder_id);
399 if (mem_err->validation_bits & CPER_MEM_VALID_TARGET_ID)
400 p += sprintf(p, "targetID: 0x%016llx ",
401 (long long)mem_err->responder_id);
402 if (p > pvt->other_detail)
403 *(p - 1) = '\0';
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300404
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -0300405 /* Generate the trace event */
406 grain_bits = fls_long(e->grain);
Dan Carpenter665aa8c2014-08-01 11:25:14 +0300407 snprintf(pvt->detail_location, sizeof(pvt->detail_location),
408 "APEI location: %s %s", e->location, e->other_detail);
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -0300409 trace_mc_event(type, e->msg, e->label, e->error_count,
410 mci->mc_idx, e->top_layer, e->mid_layer, e->low_layer,
Tan Xiaojun990995b2015-10-20 19:45:38 +0800411 (e->page_frame_number << PAGE_SHIFT) | e->offset_in_page,
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -0300412 grain_bits, e->syndrome, pvt->detail_location);
413
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300414 edac_raw_mc_handle_error(type, mci, e);
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200415 spin_unlock_irqrestore(&ghes_lock, flags);
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300416}
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300417
418int ghes_edac_register(struct ghes *ghes, struct device *dev)
419{
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300420 bool fake = false;
421 int rc, num_dimm = 0;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300422 struct mem_ctl_info *mci;
423 struct edac_mc_layer layers[1];
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300424 struct ghes_edac_dimm_fill dimm_fill;
425
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200426 /*
427 * We have only one logical memory controller to which all DIMMs belong.
428 */
429 if (atomic_inc_return(&ghes_init) > 1)
430 return 0;
431
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300432 /* Get the number of DIMMs */
433 dmi_walk(ghes_edac_count_dimms, &num_dimm);
434
435 /* Check if we've got a bogus BIOS */
436 if (num_dimm == 0) {
437 fake = true;
438 num_dimm = 1;
439 }
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300440
441 layers[0].type = EDAC_MC_LAYER_ALL_MEM;
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300442 layers[0].size = num_dimm;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300443 layers[0].is_virt_csrow = true;
444
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200445 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(struct ghes_edac_pvt));
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300446 if (!mci) {
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300447 pr_info("Can't allocate memory for EDAC data\n");
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300448 return -ENOMEM;
449 }
450
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200451 ghes_pvt = mci->pvt_info;
452 ghes_pvt->ghes = ghes;
453 ghes_pvt->mci = mci;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300454
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200455 mci->pdev = dev;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300456 mci->mtype_cap = MEM_FLAG_EMPTY;
457 mci->edac_ctl_cap = EDAC_FLAG_NONE;
458 mci->edac_cap = EDAC_FLAG_NONE;
459 mci->mod_name = "ghes_edac.c";
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300460 mci->ctl_name = "ghes_edac";
461 mci->dev_name = "ghes";
462
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200463 if (!fake) {
464 pr_info("This EDAC driver relies on BIOS to enumerate memory and get error reports.\n");
465 pr_info("Unfortunately, not all BIOSes reflect the memory layout correctly.\n");
466 pr_info("So, the end result of using this driver varies from vendor to vendor.\n");
467 pr_info("If you find incorrect reports, please contact your hardware vendor\n");
468 pr_info("to correct its BIOS.\n");
469 pr_info("This system has %d DIMM sockets.\n", num_dimm);
470 } else {
471 pr_info("This system has a very crappy BIOS: It doesn't even list the DIMMS.\n");
472 pr_info("Its SMBIOS info is wrong. It is doubtful that the error report would\n");
473 pr_info("work on such system. Use this driver with caution\n");
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300474 }
475
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300476 if (!fake) {
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200477 dimm_fill.count = 0;
478 dimm_fill.mci = mci;
479 dmi_walk(ghes_edac_dmidecode, &dimm_fill);
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300480 } else {
481 struct dimm_info *dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms,
482 mci->n_layers, 0, 0, 0);
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300483
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300484 dimm->nr_pages = 1;
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300485 dimm->grain = 128;
486 dimm->mtype = MEM_UNKNOWN;
487 dimm->dtype = DEV_UNKNOWN;
488 dimm->edac_mode = EDAC_SECDED;
489 }
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300490
491 rc = edac_mc_add_mc(mci);
492 if (rc < 0) {
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300493 pr_info("Can't register at EDAC core\n");
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300494 edac_mc_free(mci);
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300495 return -ENODEV;
496 }
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300497 return 0;
498}
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300499
500void ghes_edac_unregister(struct ghes *ghes)
501{
502 struct mem_ctl_info *mci;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300503
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200504 mci = ghes_pvt->mci;
505 edac_mc_del_mc(mci->pdev);
506 edac_mc_free(mci);
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300507}