blob: e0171c75b60c611d249552368d17920a7f951f48 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/ktime.h>
Stephen Rothwell568d7c72016-03-17 15:30:49 +110029#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040030#include <drm/drmP.h>
31#include <drm/amdgpu_drm.h>
32#include "amdgpu.h"
33
34void amdgpu_gem_object_free(struct drm_gem_object *gobj)
35{
36 struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
37
38 if (robj) {
39 if (robj->gem_base.import_attach)
40 drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
Christian König9298e522015-06-03 21:31:20 +020041 amdgpu_mn_unregister(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040042 amdgpu_bo_unref(&robj);
43 }
44}
45
46int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
47 int alignment, u32 initial_domain,
48 u64 flags, bool kernel,
49 struct drm_gem_object **obj)
50{
51 struct amdgpu_bo *robj;
52 unsigned long max_size;
53 int r;
54
55 *obj = NULL;
56 /* At least align on page size */
57 if (alignment < PAGE_SIZE) {
58 alignment = PAGE_SIZE;
59 }
60
61 if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
62 /* Maximum bo size is the unpinned gtt size since we use the gtt to
63 * handle vram to system pool migrations.
64 */
65 max_size = adev->mc.gtt_size - adev->gart_pin_size;
66 if (size > max_size) {
67 DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
68 size >> 20, max_size >> 20);
69 return -ENOMEM;
70 }
71 }
72retry:
Christian König72d76682015-09-03 17:34:59 +020073 r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
74 flags, NULL, NULL, &robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 if (r) {
76 if (r != -ERESTARTSYS) {
77 if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
78 initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
79 goto retry;
80 }
81 DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
82 size, initial_domain, alignment, r);
83 }
84 return r;
85 }
86 *obj = &robj->gem_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040087
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088 return 0;
89}
90
Christian König418aa0c2016-02-15 16:59:57 +010091void amdgpu_gem_force_release(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092{
Christian König418aa0c2016-02-15 16:59:57 +010093 struct drm_device *ddev = adev->ddev;
94 struct drm_file *file;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040095
Daniel Vetter1d2ac402016-04-26 19:29:41 +020096 mutex_lock(&ddev->filelist_mutex);
Christian König418aa0c2016-02-15 16:59:57 +010097
98 list_for_each_entry(file, &ddev->filelist, lhead) {
99 struct drm_gem_object *gobj;
100 int handle;
101
102 WARN_ONCE(1, "Still active user space clients!\n");
103 spin_lock(&file->table_lock);
104 idr_for_each_entry(&file->object_idr, gobj, handle) {
105 WARN_ONCE(1, "And also active allocations!\n");
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200106 drm_gem_object_unreference_unlocked(gobj);
Christian König418aa0c2016-02-15 16:59:57 +0100107 }
108 idr_destroy(&file->object_idr);
109 spin_unlock(&file->table_lock);
110 }
111
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200112 mutex_unlock(&ddev->filelist_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400113}
114
115/*
116 * Call from drm_gem_handle_create which appear in both new and open ioctl
117 * case.
118 */
119int amdgpu_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
120{
Christian König765e7fb2016-09-15 15:06:50 +0200121 struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
122 struct amdgpu_device *adev = abo->adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
124 struct amdgpu_vm *vm = &fpriv->vm;
125 struct amdgpu_bo_va *bo_va;
126 int r;
Christian König765e7fb2016-09-15 15:06:50 +0200127 r = amdgpu_bo_reserve(abo, false);
Chunming Zhoue98c1b02015-11-13 15:22:04 +0800128 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130
Christian König765e7fb2016-09-15 15:06:50 +0200131 bo_va = amdgpu_vm_bo_find(vm, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400132 if (!bo_va) {
Christian König765e7fb2016-09-15 15:06:50 +0200133 bo_va = amdgpu_vm_bo_add(adev, vm, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134 } else {
135 ++bo_va->ref_count;
136 }
Christian König765e7fb2016-09-15 15:06:50 +0200137 amdgpu_bo_unreserve(abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138 return 0;
139}
140
141void amdgpu_gem_object_close(struct drm_gem_object *obj,
142 struct drm_file *file_priv)
143{
Christian Königb5a5ec52016-03-08 17:47:46 +0100144 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
145 struct amdgpu_device *adev = bo->adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
147 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb5a5ec52016-03-08 17:47:46 +0100148
149 struct amdgpu_bo_list_entry vm_pd;
150 struct list_head list, duplicates;
151 struct ttm_validate_buffer tv;
152 struct ww_acquire_ctx ticket;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400153 struct amdgpu_bo_va *bo_va;
154 int r;
Christian Königb5a5ec52016-03-08 17:47:46 +0100155
156 INIT_LIST_HEAD(&list);
157 INIT_LIST_HEAD(&duplicates);
158
159 tv.bo = &bo->tbo;
160 tv.shared = true;
161 list_add(&tv.head, &list);
162
163 amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
164
Christian König35264f62016-03-17 17:14:10 +0100165 r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400166 if (r) {
167 dev_err(adev->dev, "leaking bo va because "
168 "we fail to reserve bo (%d)\n", r);
169 return;
170 }
Christian Königb5a5ec52016-03-08 17:47:46 +0100171 bo_va = amdgpu_vm_bo_find(vm, bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400172 if (bo_va) {
173 if (--bo_va->ref_count == 0) {
174 amdgpu_vm_bo_rmv(adev, bo_va);
175 }
176 }
Christian Königb5a5ec52016-03-08 17:47:46 +0100177 ttm_eu_backoff_reservation(&ticket, &list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178}
179
180static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
181{
182 if (r == -EDEADLK) {
183 r = amdgpu_gpu_reset(adev);
184 if (!r)
185 r = -EAGAIN;
186 }
187 return r;
188}
189
190/*
191 * GEM ioctls.
192 */
193int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
194 struct drm_file *filp)
195{
196 struct amdgpu_device *adev = dev->dev_private;
197 union drm_amdgpu_gem_create *args = data;
198 uint64_t size = args->in.bo_size;
199 struct drm_gem_object *gobj;
200 uint32_t handle;
201 bool kernel = false;
202 int r;
203
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400204 /* create a gem object to contain this object in */
205 if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
206 AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
207 kernel = true;
208 if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
209 size = size << AMDGPU_GDS_SHIFT;
210 else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
211 size = size << AMDGPU_GWS_SHIFT;
212 else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
213 size = size << AMDGPU_OA_SHIFT;
214 else {
215 r = -EINVAL;
216 goto error_unlock;
217 }
218 }
219 size = roundup(size, PAGE_SIZE);
220
221 r = amdgpu_gem_object_create(adev, size, args->in.alignment,
222 (u32)(0xffffffff & args->in.domains),
223 args->in.domain_flags,
224 kernel, &gobj);
225 if (r)
226 goto error_unlock;
227
228 r = drm_gem_handle_create(filp, gobj, &handle);
229 /* drop reference from allocate - handle holds it now */
230 drm_gem_object_unreference_unlocked(gobj);
231 if (r)
232 goto error_unlock;
233
234 memset(args, 0, sizeof(*args));
235 args->out.handle = handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400236 return 0;
237
238error_unlock:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400239 r = amdgpu_gem_handle_lockup(adev, r);
240 return r;
241}
242
243int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
244 struct drm_file *filp)
245{
246 struct amdgpu_device *adev = dev->dev_private;
247 struct drm_amdgpu_gem_userptr *args = data;
248 struct drm_gem_object *gobj;
249 struct amdgpu_bo *bo;
250 uint32_t handle;
251 int r;
252
253 if (offset_in_page(args->addr | args->size))
254 return -EINVAL;
255
256 /* reject unknown flag values */
257 if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
258 AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
259 AMDGPU_GEM_USERPTR_REGISTER))
260 return -EINVAL;
261
Christian König358c2582016-03-11 15:29:27 +0100262 if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
263 !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400264
Christian König358c2582016-03-11 15:29:27 +0100265 /* if we want to write to it we must install a MMU notifier */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400266 return -EACCES;
267 }
268
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400269 /* create a gem object to contain this object in */
270 r = amdgpu_gem_object_create(adev, args->size, 0,
271 AMDGPU_GEM_DOMAIN_CPU, 0,
272 0, &gobj);
273 if (r)
274 goto handle_lockup;
275
276 bo = gem_to_amdgpu_bo(gobj);
Christian König1ea863f2015-12-18 22:13:12 +0100277 bo->prefered_domains = AMDGPU_GEM_DOMAIN_GTT;
278 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400279 r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
280 if (r)
281 goto release_object;
282
283 if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
284 r = amdgpu_mn_register(bo, args->addr);
285 if (r)
286 goto release_object;
287 }
288
289 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
290 down_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100291
292 r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
293 bo->tbo.ttm->pages);
294 if (r)
295 goto unlock_mmap_sem;
296
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400297 r = amdgpu_bo_reserve(bo, true);
Christian König2f568db2016-02-23 12:36:59 +0100298 if (r)
299 goto free_pages;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400300
301 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
302 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
303 amdgpu_bo_unreserve(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400304 if (r)
Christian König2f568db2016-02-23 12:36:59 +0100305 goto free_pages;
306
307 up_read(&current->mm->mmap_sem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400308 }
309
310 r = drm_gem_handle_create(filp, gobj, &handle);
311 /* drop reference from allocate - handle holds it now */
312 drm_gem_object_unreference_unlocked(gobj);
313 if (r)
314 goto handle_lockup;
315
316 args->handle = handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400317 return 0;
318
Christian König2f568db2016-02-23 12:36:59 +0100319free_pages:
320 release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
321
322unlock_mmap_sem:
323 up_read(&current->mm->mmap_sem);
324
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400325release_object:
326 drm_gem_object_unreference_unlocked(gobj);
327
328handle_lockup:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400329 r = amdgpu_gem_handle_lockup(adev, r);
330
331 return r;
332}
333
334int amdgpu_mode_dumb_mmap(struct drm_file *filp,
335 struct drm_device *dev,
336 uint32_t handle, uint64_t *offset_p)
337{
338 struct drm_gem_object *gobj;
339 struct amdgpu_bo *robj;
340
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100341 gobj = drm_gem_object_lookup(filp, handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400342 if (gobj == NULL) {
343 return -ENOENT;
344 }
345 robj = gem_to_amdgpu_bo(gobj);
Christian Königcc325d12016-02-08 11:08:35 +0100346 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
Christian König271c8122015-05-13 14:30:53 +0200347 (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400348 drm_gem_object_unreference_unlocked(gobj);
349 return -EPERM;
350 }
351 *offset_p = amdgpu_bo_mmap_offset(robj);
352 drm_gem_object_unreference_unlocked(gobj);
353 return 0;
354}
355
356int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
357 struct drm_file *filp)
358{
359 union drm_amdgpu_gem_mmap *args = data;
360 uint32_t handle = args->in.handle;
361 memset(args, 0, sizeof(*args));
362 return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
363}
364
365/**
366 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
367 *
368 * @timeout_ns: timeout in ns
369 *
370 * Calculate the timeout in jiffies from an absolute timeout in ns.
371 */
372unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
373{
374 unsigned long timeout_jiffies;
375 ktime_t timeout;
376
377 /* clamp timeout if it's to large */
378 if (((int64_t)timeout_ns) < 0)
379 return MAX_SCHEDULE_TIMEOUT;
380
Christian König0f117702015-07-08 16:58:48 +0200381 timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400382 if (ktime_to_ns(timeout) < 0)
383 return 0;
384
385 timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
386 /* clamp timeout to avoid unsigned-> signed overflow */
387 if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
388 return MAX_SCHEDULE_TIMEOUT - 1;
389
390 return timeout_jiffies;
391}
392
393int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
394 struct drm_file *filp)
395{
396 struct amdgpu_device *adev = dev->dev_private;
397 union drm_amdgpu_gem_wait_idle *args = data;
398 struct drm_gem_object *gobj;
399 struct amdgpu_bo *robj;
400 uint32_t handle = args->in.handle;
401 unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
402 int r = 0;
403 long ret;
404
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100405 gobj = drm_gem_object_lookup(filp, handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400406 if (gobj == NULL) {
407 return -ENOENT;
408 }
409 robj = gem_to_amdgpu_bo(gobj);
Chris Wilson0fea2ed2016-08-29 08:08:24 +0100410 ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
411 timeout);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400412
413 /* ret == 0 means not signaled,
414 * ret > 0 means signaled
415 * ret < 0 means interrupted before timeout
416 */
417 if (ret >= 0) {
418 memset(args, 0, sizeof(*args));
419 args->out.status = (ret == 0);
420 } else
421 r = ret;
422
423 drm_gem_object_unreference_unlocked(gobj);
424 r = amdgpu_gem_handle_lockup(adev, r);
425 return r;
426}
427
428int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
429 struct drm_file *filp)
430{
431 struct drm_amdgpu_gem_metadata *args = data;
432 struct drm_gem_object *gobj;
433 struct amdgpu_bo *robj;
434 int r = -1;
435
436 DRM_DEBUG("%d \n", args->handle);
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100437 gobj = drm_gem_object_lookup(filp, args->handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400438 if (gobj == NULL)
439 return -ENOENT;
440 robj = gem_to_amdgpu_bo(gobj);
441
442 r = amdgpu_bo_reserve(robj, false);
443 if (unlikely(r != 0))
444 goto out;
445
446 if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
447 amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
448 r = amdgpu_bo_get_metadata(robj, args->data.data,
449 sizeof(args->data.data),
450 &args->data.data_size_bytes,
451 &args->data.flags);
452 } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
Dan Carpenter0913eab2015-09-23 14:00:35 +0300453 if (args->data.data_size_bytes > sizeof(args->data.data)) {
454 r = -EINVAL;
455 goto unreserve;
456 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400457 r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
458 if (!r)
459 r = amdgpu_bo_set_metadata(robj, args->data.data,
460 args->data.data_size_bytes,
461 args->data.flags);
462 }
463
Dan Carpenter0913eab2015-09-23 14:00:35 +0300464unreserve:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400465 amdgpu_bo_unreserve(robj);
466out:
467 drm_gem_object_unreference_unlocked(gobj);
468 return r;
469}
470
471/**
472 * amdgpu_gem_va_update_vm -update the bo_va in its VM
473 *
474 * @adev: amdgpu_device pointer
475 * @bo_va: bo_va to update
476 *
477 * Update the bo_va directly after setting it's address. Errors are not
478 * vital here, so they are not reported back to userspace.
479 */
480static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
monk.liu194a3362015-07-22 13:29:28 +0800481 struct amdgpu_bo_va *bo_va, uint32_t operation)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400482{
483 struct ttm_validate_buffer tv, *entry;
Christian König56467eb2015-12-11 15:16:32 +0100484 struct amdgpu_bo_list_entry vm_pd;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400485 struct ww_acquire_ctx ticket;
Christian Königbf60efd2015-09-04 10:47:56 +0200486 struct list_head list, duplicates;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400487 unsigned domain;
488 int r;
489
490 INIT_LIST_HEAD(&list);
Christian Königbf60efd2015-09-04 10:47:56 +0200491 INIT_LIST_HEAD(&duplicates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400492
493 tv.bo = &bo_va->bo->tbo;
494 tv.shared = true;
495 list_add(&tv.head, &list);
496
Christian König56467eb2015-12-11 15:16:32 +0100497 amdgpu_vm_get_pd_bo(bo_va->vm, &list, &vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400498
Christian Königbf60efd2015-09-04 10:47:56 +0200499 /* Provide duplicates to avoid -EALREADY */
500 r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400501 if (r)
Christian König56467eb2015-12-11 15:16:32 +0100502 goto error_print;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400503
Christian König5a712a82016-06-21 16:28:15 +0200504 amdgpu_vm_get_pt_bos(adev, bo_va->vm, &duplicates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400505 list_for_each_entry(entry, &list, head) {
506 domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
507 /* if anything is swapped out don't swap it in here,
508 just abort and wait for the next CS */
509 if (domain == AMDGPU_GEM_DOMAIN_CPU)
510 goto error_unreserve;
511 }
Chunming Zhoue410b5c2015-12-07 15:02:52 +0800512 list_for_each_entry(entry, &duplicates, head) {
513 domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
514 /* if anything is swapped out don't swap it in here,
515 just abort and wait for the next CS */
516 if (domain == AMDGPU_GEM_DOMAIN_CPU)
517 goto error_unreserve;
518 }
519
Chunming Zhou43c27fb2015-11-12 15:33:09 +0800520 r = amdgpu_vm_update_page_directory(adev, bo_va->vm);
521 if (r)
522 goto error_unreserve;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400524 r = amdgpu_vm_clear_freed(adev, bo_va->vm);
525 if (r)
Chunming Zhouf48b2652015-10-16 14:06:19 +0800526 goto error_unreserve;
monk.liu194a3362015-07-22 13:29:28 +0800527
528 if (operation == AMDGPU_VA_OP_MAP)
Flora Cui05dcb5c2016-09-22 11:34:47 +0800529 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400530
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400531error_unreserve:
532 ttm_eu_backoff_reservation(&ticket, &list);
533
Christian König56467eb2015-12-11 15:16:32 +0100534error_print:
Christian König68fdd3d2015-06-16 14:50:02 +0200535 if (r && r != -ERESTARTSYS)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400536 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
537}
538
539
540
541int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
542 struct drm_file *filp)
543{
Christian König34b5f6a2015-06-08 15:03:00 +0200544 struct drm_amdgpu_gem_va *args = data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400545 struct drm_gem_object *gobj;
546 struct amdgpu_device *adev = dev->dev_private;
547 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Christian König765e7fb2016-09-15 15:06:50 +0200548 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400549 struct amdgpu_bo_va *bo_va;
Chunming Zhou49b02b12015-11-13 14:18:38 +0800550 struct ttm_validate_buffer tv, tv_pd;
551 struct ww_acquire_ctx ticket;
552 struct list_head list, duplicates;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400553 uint32_t invalid_flags, va_flags = 0;
554 int r = 0;
555
Christian König34b5f6a2015-06-08 15:03:00 +0200556 if (!adev->vm_manager.enabled)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400557 return -ENOTTY;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400558
Christian König34b5f6a2015-06-08 15:03:00 +0200559 if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400560 dev_err(&dev->pdev->dev,
561 "va_address 0x%lX is in reserved area 0x%X\n",
Christian König34b5f6a2015-06-08 15:03:00 +0200562 (unsigned long)args->va_address,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400563 AMDGPU_VA_RESERVED_SIZE);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400564 return -EINVAL;
565 }
566
Christian Königfc220f62015-06-29 17:12:20 +0200567 invalid_flags = ~(AMDGPU_VM_DELAY_UPDATE | AMDGPU_VM_PAGE_READABLE |
568 AMDGPU_VM_PAGE_WRITEABLE | AMDGPU_VM_PAGE_EXECUTABLE);
Christian König34b5f6a2015-06-08 15:03:00 +0200569 if ((args->flags & invalid_flags)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400570 dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
Christian König34b5f6a2015-06-08 15:03:00 +0200571 args->flags, invalid_flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400572 return -EINVAL;
573 }
574
Christian König34b5f6a2015-06-08 15:03:00 +0200575 switch (args->operation) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400576 case AMDGPU_VA_OP_MAP:
577 case AMDGPU_VA_OP_UNMAP:
578 break;
579 default:
580 dev_err(&dev->pdev->dev, "unsupported operation %d\n",
Christian König34b5f6a2015-06-08 15:03:00 +0200581 args->operation);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400582 return -EINVAL;
583 }
584
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100585 gobj = drm_gem_object_lookup(filp, args->handle);
Christian König34b5f6a2015-06-08 15:03:00 +0200586 if (gobj == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400587 return -ENOENT;
Christian König765e7fb2016-09-15 15:06:50 +0200588 abo = gem_to_amdgpu_bo(gobj);
Chunming Zhou49b02b12015-11-13 14:18:38 +0800589 INIT_LIST_HEAD(&list);
590 INIT_LIST_HEAD(&duplicates);
Christian König765e7fb2016-09-15 15:06:50 +0200591 tv.bo = &abo->tbo;
Chunming Zhou49b02b12015-11-13 14:18:38 +0800592 tv.shared = true;
593 list_add(&tv.head, &list);
594
Christian Königb5a5ec52016-03-08 17:47:46 +0100595 tv_pd.bo = &fpriv->vm.page_directory->tbo;
596 tv_pd.shared = true;
597 list_add(&tv_pd.head, &list);
598
Chunming Zhou49b02b12015-11-13 14:18:38 +0800599 r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400600 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400601 drm_gem_object_unreference_unlocked(gobj);
602 return r;
603 }
Christian König34b5f6a2015-06-08 15:03:00 +0200604
Christian König765e7fb2016-09-15 15:06:50 +0200605 bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400606 if (!bo_va) {
Chunming Zhou49b02b12015-11-13 14:18:38 +0800607 ttm_eu_backoff_reservation(&ticket, &list);
608 drm_gem_object_unreference_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400609 return -ENOENT;
610 }
611
Christian König34b5f6a2015-06-08 15:03:00 +0200612 switch (args->operation) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400613 case AMDGPU_VA_OP_MAP:
Christian König34b5f6a2015-06-08 15:03:00 +0200614 if (args->flags & AMDGPU_VM_PAGE_READABLE)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400615 va_flags |= AMDGPU_PTE_READABLE;
Christian König34b5f6a2015-06-08 15:03:00 +0200616 if (args->flags & AMDGPU_VM_PAGE_WRITEABLE)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400617 va_flags |= AMDGPU_PTE_WRITEABLE;
Christian König34b5f6a2015-06-08 15:03:00 +0200618 if (args->flags & AMDGPU_VM_PAGE_EXECUTABLE)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400619 va_flags |= AMDGPU_PTE_EXECUTABLE;
Christian König34b5f6a2015-06-08 15:03:00 +0200620 r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
621 args->offset_in_bo, args->map_size,
Christian König9f7eb532015-05-18 16:05:57 +0200622 va_flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400623 break;
624 case AMDGPU_VA_OP_UNMAP:
Christian König34b5f6a2015-06-08 15:03:00 +0200625 r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400626 break;
627 default:
628 break;
629 }
Chunming Zhou49b02b12015-11-13 14:18:38 +0800630 ttm_eu_backoff_reservation(&ticket, &list);
Christian König63780762016-02-19 10:03:03 +0100631 if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) &&
632 !amdgpu_vm_debug)
monk.liu194a3362015-07-22 13:29:28 +0800633 amdgpu_gem_va_update_vm(adev, bo_va, args->operation);
Chunming Zhoue98c1b02015-11-13 15:22:04 +0800634
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400635 drm_gem_object_unreference_unlocked(gobj);
636 return r;
637}
638
639int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
640 struct drm_file *filp)
641{
642 struct drm_amdgpu_gem_op *args = data;
643 struct drm_gem_object *gobj;
644 struct amdgpu_bo *robj;
645 int r;
646
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100647 gobj = drm_gem_object_lookup(filp, args->handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400648 if (gobj == NULL) {
649 return -ENOENT;
650 }
651 robj = gem_to_amdgpu_bo(gobj);
652
653 r = amdgpu_bo_reserve(robj, false);
654 if (unlikely(r))
655 goto out;
656
657 switch (args->op) {
658 case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
659 struct drm_amdgpu_gem_create_in info;
660 void __user *out = (void __user *)(long)args->value;
661
662 info.bo_size = robj->gem_base.size;
663 info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
Christian König1ea863f2015-12-18 22:13:12 +0100664 info.domains = robj->prefered_domains;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400665 info.domain_flags = robj->flags;
Christian König4c28fb02015-08-28 17:27:54 +0200666 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400667 if (copy_to_user(out, &info, sizeof(info)))
668 r = -EFAULT;
669 break;
670 }
Marek Olšákd8f65a22015-05-27 14:30:38 +0200671 case AMDGPU_GEM_OP_SET_PLACEMENT:
Christian Königcc325d12016-02-08 11:08:35 +0100672 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400673 r = -EPERM;
Christian König4c28fb02015-08-28 17:27:54 +0200674 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400675 break;
676 }
Christian König1ea863f2015-12-18 22:13:12 +0100677 robj->prefered_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
678 AMDGPU_GEM_DOMAIN_GTT |
679 AMDGPU_GEM_DOMAIN_CPU);
680 robj->allowed_domains = robj->prefered_domains;
681 if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
682 robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
683
Christian König4c28fb02015-08-28 17:27:54 +0200684 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400685 break;
686 default:
Christian König4c28fb02015-08-28 17:27:54 +0200687 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400688 r = -EINVAL;
689 }
690
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400691out:
692 drm_gem_object_unreference_unlocked(gobj);
693 return r;
694}
695
696int amdgpu_mode_dumb_create(struct drm_file *file_priv,
697 struct drm_device *dev,
698 struct drm_mode_create_dumb *args)
699{
700 struct amdgpu_device *adev = dev->dev_private;
701 struct drm_gem_object *gobj;
702 uint32_t handle;
703 int r;
704
705 args->pitch = amdgpu_align_pitch(adev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
Dan Carpenter54ef0b52015-09-23 14:00:59 +0300706 args->size = (u64)args->pitch * args->height;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400707 args->size = ALIGN(args->size, PAGE_SIZE);
708
709 r = amdgpu_gem_object_create(adev, args->size, 0,
710 AMDGPU_GEM_DOMAIN_VRAM,
Alex Deucher857d9132015-08-27 00:14:16 -0400711 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
712 ttm_bo_type_device,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400713 &gobj);
714 if (r)
715 return -ENOMEM;
716
717 r = drm_gem_handle_create(file_priv, gobj, &handle);
718 /* drop reference from allocate - handle holds it now */
719 drm_gem_object_unreference_unlocked(gobj);
720 if (r) {
721 return r;
722 }
723 args->handle = handle;
724 return 0;
725}
726
727#if defined(CONFIG_DEBUG_FS)
Christian König7ea23562016-02-15 15:23:00 +0100728static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
729{
730 struct drm_gem_object *gobj = ptr;
731 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
732 struct seq_file *m = data;
733
734 unsigned domain;
735 const char *placement;
736 unsigned pin_count;
737
738 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
739 switch (domain) {
740 case AMDGPU_GEM_DOMAIN_VRAM:
741 placement = "VRAM";
742 break;
743 case AMDGPU_GEM_DOMAIN_GTT:
744 placement = " GTT";
745 break;
746 case AMDGPU_GEM_DOMAIN_CPU:
747 default:
748 placement = " CPU";
749 break;
750 }
751 seq_printf(m, "\t0x%08x: %12ld byte %s @ 0x%010Lx",
752 id, amdgpu_bo_size(bo), placement,
753 amdgpu_bo_gpu_offset(bo));
754
755 pin_count = ACCESS_ONCE(bo->pin_count);
756 if (pin_count)
757 seq_printf(m, " pin count %d", pin_count);
758 seq_printf(m, "\n");
759
760 return 0;
761}
762
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400763static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
764{
765 struct drm_info_node *node = (struct drm_info_node *)m->private;
766 struct drm_device *dev = node->minor->dev;
Christian König7ea23562016-02-15 15:23:00 +0100767 struct drm_file *file;
768 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400769
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200770 r = mutex_lock_interruptible(&dev->filelist_mutex);
Christian König7ea23562016-02-15 15:23:00 +0100771 if (r)
772 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400773
Christian König7ea23562016-02-15 15:23:00 +0100774 list_for_each_entry(file, &dev->filelist, lhead) {
775 struct task_struct *task;
Christian Königb22e3ce2016-02-15 12:41:37 +0100776
Christian König7ea23562016-02-15 15:23:00 +0100777 /*
778 * Although we have a valid reference on file->pid, that does
779 * not guarantee that the task_struct who called get_pid() is
780 * still alive (e.g. get_pid(current) => fork() => exit()).
781 * Therefore, we need to protect this ->comm access using RCU.
782 */
783 rcu_read_lock();
784 task = pid_task(file->pid, PIDTYPE_PID);
785 seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
786 task ? task->comm : "<unknown>");
787 rcu_read_unlock();
788
789 spin_lock(&file->table_lock);
790 idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
791 spin_unlock(&file->table_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400792 }
Christian König7ea23562016-02-15 15:23:00 +0100793
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200794 mutex_unlock(&dev->filelist_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400795 return 0;
796}
797
Nils Wallménius06ab6832016-05-02 12:46:15 -0400798static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400799 {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
800};
801#endif
802
803int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
804{
805#if defined(CONFIG_DEBUG_FS)
806 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
807#endif
808 return 0;
809}