| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Hardware modules present on the OMAP44xx chips |
| 3 | * |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4 | * Copyright (C) 2009-2012 Texas Instruments, Inc. |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 5 | * Copyright (C) 2009-2010 Nokia Corporation |
| 6 | * |
| 7 | * Paul Walmsley |
| 8 | * Benoit Cousson |
| 9 | * |
| 10 | * This file is automatically generated from the OMAP hardware databases. |
| 11 | * We respectfully ask that any modifications to this file be coordinated |
| 12 | * with the public linux-omap@vger.kernel.org mailing list and the |
| 13 | * authors above to ensure that the autogeneration scripts are kept |
| 14 | * up-to-date with the file contents. |
| Sricharan R | 3b9b101 | 2013-06-07 17:26:15 +0530 | [diff] [blame] | 15 | * Note that this file is currently not in sync with autogeneration scripts. |
| 16 | * The above note to be removed, once it is synced up. |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 17 | * |
| 18 | * This program is free software; you can redistribute it and/or modify |
| 19 | * it under the terms of the GNU General Public License version 2 as |
| 20 | * published by the Free Software Foundation. |
| 21 | */ |
| 22 | |
| 23 | #include <linux/io.h> |
| Andreas Fenkart | 55143438 | 2014-11-08 15:33:09 +0100 | [diff] [blame] | 24 | #include <linux/platform_data/hsmmc-omap.h> |
| Jean Pihet | b86aeaf | 2012-04-25 16:06:20 +0530 | [diff] [blame] | 25 | #include <linux/power/smartreflex.h> |
| Tony Lindgren | 3a8761c | 2012-10-08 09:11:22 -0700 | [diff] [blame] | 26 | #include <linux/i2c-omap.h> |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 27 | |
| Tony Lindgren | 45c3eb7 | 2012-11-30 08:41:50 -0800 | [diff] [blame] | 28 | #include <linux/omap-dma.h> |
| Tony Lindgren | 2a296c8 | 2012-10-02 17:41:35 -0700 | [diff] [blame] | 29 | |
| Tony Lindgren | 2a296c8 | 2012-10-02 17:41:35 -0700 | [diff] [blame] | 30 | #include "omap_hwmod.h" |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 31 | #include "omap_hwmod_common_data.h" |
| Paul Walmsley | d198b51 | 2010-12-21 15:30:54 -0700 | [diff] [blame] | 32 | #include "cm1_44xx.h" |
| 33 | #include "cm2_44xx.h" |
| 34 | #include "prm44xx.h" |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 35 | #include "prm-regbits-44xx.h" |
| Tony Lindgren | 3a8761c | 2012-10-08 09:11:22 -0700 | [diff] [blame] | 36 | #include "i2c.h" |
| Paul Walmsley | ff2516f | 2010-12-21 15:39:15 -0700 | [diff] [blame] | 37 | #include "wd_timer.h" |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 38 | |
| 39 | /* Base offset for all OMAP4 interrupts external to MPUSS */ |
| 40 | #define OMAP44XX_IRQ_GIC_START 32 |
| 41 | |
| 42 | /* Base offset for all OMAP4 dma requests */ |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 43 | #define OMAP44XX_DMA_REQ_START 1 |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 44 | |
| 45 | /* |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 46 | * IP blocks |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 47 | */ |
| 48 | |
| 49 | /* |
| 50 | * 'dmm' class |
| 51 | * instance(s): dmm |
| 52 | */ |
| 53 | static struct omap_hwmod_class omap44xx_dmm_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 54 | .name = "dmm", |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 55 | }; |
| 56 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 57 | /* dmm */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 58 | static struct omap_hwmod omap44xx_dmm_hwmod = { |
| 59 | .name = "dmm", |
| 60 | .class = &omap44xx_dmm_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 61 | .clkdm_name = "l3_emif_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 62 | .prcm = { |
| 63 | .omap4 = { |
| 64 | .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 65 | .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 66 | }, |
| 67 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 68 | }; |
| 69 | |
| 70 | /* |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 71 | * 'l3' class |
| 72 | * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3 |
| 73 | */ |
| 74 | static struct omap_hwmod_class omap44xx_l3_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 75 | .name = "l3", |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 76 | }; |
| 77 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 78 | /* l3_instr */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 79 | static struct omap_hwmod omap44xx_l3_instr_hwmod = { |
| 80 | .name = "l3_instr", |
| 81 | .class = &omap44xx_l3_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 82 | .clkdm_name = "l3_instr_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 83 | .prcm = { |
| 84 | .omap4 = { |
| 85 | .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 86 | .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 87 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 88 | }, |
| 89 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 90 | }; |
| 91 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 92 | /* l3_main_1 */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 93 | static struct omap_hwmod omap44xx_l3_main_1_hwmod = { |
| 94 | .name = "l3_main_1", |
| 95 | .class = &omap44xx_l3_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 96 | .clkdm_name = "l3_1_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 97 | .prcm = { |
| 98 | .omap4 = { |
| 99 | .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 100 | .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 101 | }, |
| 102 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 103 | }; |
| 104 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 105 | /* l3_main_2 */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 106 | static struct omap_hwmod omap44xx_l3_main_2_hwmod = { |
| 107 | .name = "l3_main_2", |
| 108 | .class = &omap44xx_l3_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 109 | .clkdm_name = "l3_2_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 110 | .prcm = { |
| 111 | .omap4 = { |
| 112 | .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 113 | .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 114 | }, |
| 115 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 116 | }; |
| 117 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 118 | /* l3_main_3 */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 119 | static struct omap_hwmod omap44xx_l3_main_3_hwmod = { |
| 120 | .name = "l3_main_3", |
| 121 | .class = &omap44xx_l3_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 122 | .clkdm_name = "l3_instr_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 123 | .prcm = { |
| 124 | .omap4 = { |
| 125 | .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 126 | .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 127 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 128 | }, |
| 129 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 130 | }; |
| 131 | |
| 132 | /* |
| 133 | * 'l4' class |
| 134 | * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup |
| 135 | */ |
| 136 | static struct omap_hwmod_class omap44xx_l4_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 137 | .name = "l4", |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 138 | }; |
| 139 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 140 | /* l4_abe */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 141 | static struct omap_hwmod omap44xx_l4_abe_hwmod = { |
| 142 | .name = "l4_abe", |
| 143 | .class = &omap44xx_l4_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 144 | .clkdm_name = "abe_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 145 | .prcm = { |
| 146 | .omap4 = { |
| 147 | .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET, |
| Tero Kristo | ce80979 | 2012-09-23 17:28:19 -0600 | [diff] [blame] | 148 | .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET, |
| 149 | .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK, |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 150 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 151 | }, |
| 152 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 153 | }; |
| 154 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 155 | /* l4_cfg */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 156 | static struct omap_hwmod omap44xx_l4_cfg_hwmod = { |
| 157 | .name = "l4_cfg", |
| 158 | .class = &omap44xx_l4_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 159 | .clkdm_name = "l4_cfg_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 160 | .prcm = { |
| 161 | .omap4 = { |
| 162 | .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 163 | .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 164 | }, |
| 165 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 166 | }; |
| 167 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 168 | /* l4_per */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 169 | static struct omap_hwmod omap44xx_l4_per_hwmod = { |
| 170 | .name = "l4_per", |
| 171 | .class = &omap44xx_l4_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 172 | .clkdm_name = "l4_per_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 173 | .prcm = { |
| 174 | .omap4 = { |
| 175 | .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 176 | .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 177 | }, |
| 178 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 179 | }; |
| 180 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 181 | /* l4_wkup */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 182 | static struct omap_hwmod omap44xx_l4_wkup_hwmod = { |
| 183 | .name = "l4_wkup", |
| 184 | .class = &omap44xx_l4_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 185 | .clkdm_name = "l4_wkup_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 186 | .prcm = { |
| 187 | .omap4 = { |
| 188 | .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 189 | .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 190 | }, |
| 191 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 192 | }; |
| 193 | |
| 194 | /* |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 195 | * 'mpu_bus' class |
| 196 | * instance(s): mpu_private |
| 197 | */ |
| 198 | static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 199 | .name = "mpu_bus", |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 200 | }; |
| 201 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 202 | /* mpu_private */ |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 203 | static struct omap_hwmod omap44xx_mpu_private_hwmod = { |
| 204 | .name = "mpu_private", |
| 205 | .class = &omap44xx_mpu_bus_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 206 | .clkdm_name = "mpuss_clkdm", |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 207 | .prcm = { |
| 208 | .omap4 = { |
| 209 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 210 | }, |
| 211 | }, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 212 | }; |
| 213 | |
| 214 | /* |
| Benoît Cousson | 9a817bc8 | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 215 | * 'ocp_wp_noc' class |
| 216 | * instance(s): ocp_wp_noc |
| 217 | */ |
| 218 | static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = { |
| 219 | .name = "ocp_wp_noc", |
| 220 | }; |
| 221 | |
| 222 | /* ocp_wp_noc */ |
| 223 | static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = { |
| 224 | .name = "ocp_wp_noc", |
| 225 | .class = &omap44xx_ocp_wp_noc_hwmod_class, |
| 226 | .clkdm_name = "l3_instr_clkdm", |
| 227 | .prcm = { |
| 228 | .omap4 = { |
| 229 | .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET, |
| 230 | .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET, |
| 231 | .modulemode = MODULEMODE_HWCTRL, |
| 232 | }, |
| 233 | }, |
| 234 | }; |
| 235 | |
| 236 | /* |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 237 | * Modules omap_hwmod structures |
| 238 | * |
| 239 | * The following IPs are excluded for the moment because: |
| 240 | * - They do not need an explicit SW control using omap_hwmod API. |
| 241 | * - They still need to be validated with the driver |
| 242 | * properly adapted to omap_hwmod / omap_device |
| 243 | * |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 244 | * usim |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 245 | */ |
| 246 | |
| 247 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 248 | * 'aess' class |
| 249 | * audio engine sub system |
| 250 | */ |
| 251 | |
| 252 | static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = { |
| 253 | .rev_offs = 0x0000, |
| 254 | .sysc_offs = 0x0010, |
| 255 | .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE), |
| 256 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| Benoit Cousson | c614ebf | 2011-07-01 22:54:01 +0200 | [diff] [blame] | 257 | MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART | |
| 258 | MSTANDBY_SMART_WKUP), |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 259 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 260 | }; |
| 261 | |
| 262 | static struct omap_hwmod_class omap44xx_aess_hwmod_class = { |
| 263 | .name = "aess", |
| 264 | .sysc = &omap44xx_aess_sysc, |
| Paul Walmsley | c02060d | 2013-02-10 11:22:23 -0700 | [diff] [blame] | 265 | .enable_preprogram = omap_hwmod_aess_preprogram, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 266 | }; |
| 267 | |
| 268 | /* aess */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 269 | static struct omap_hwmod omap44xx_aess_hwmod = { |
| 270 | .name = "aess", |
| 271 | .class = &omap44xx_aess_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 272 | .clkdm_name = "abe_clkdm", |
| Sebastien Guiriec | 9f0c599 | 2013-02-10 11:22:24 -0700 | [diff] [blame] | 273 | .main_clk = "aess_fclk", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 274 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 275 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 276 | .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 277 | .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET, |
| Tero Kristo | ce80979 | 2012-09-23 17:28:19 -0600 | [diff] [blame] | 278 | .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 279 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 280 | }, |
| 281 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 282 | }; |
| 283 | |
| 284 | /* |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 285 | * 'c2c' class |
| 286 | * chip 2 chip interface used to plug the ape soc (omap) with an external modem |
| 287 | * soc |
| 288 | */ |
| 289 | |
| 290 | static struct omap_hwmod_class omap44xx_c2c_hwmod_class = { |
| 291 | .name = "c2c", |
| 292 | }; |
| 293 | |
| 294 | /* c2c */ |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 295 | static struct omap_hwmod omap44xx_c2c_hwmod = { |
| 296 | .name = "c2c", |
| 297 | .class = &omap44xx_c2c_hwmod_class, |
| 298 | .clkdm_name = "d2d_clkdm", |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 299 | .prcm = { |
| 300 | .omap4 = { |
| 301 | .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET, |
| 302 | .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET, |
| 303 | }, |
| 304 | }, |
| 305 | }; |
| 306 | |
| 307 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 308 | * 'counter' class |
| 309 | * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock |
| 310 | */ |
| 311 | |
| 312 | static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = { |
| 313 | .rev_offs = 0x0000, |
| 314 | .sysc_offs = 0x0004, |
| 315 | .sysc_flags = SYSC_HAS_SIDLEMODE, |
| Paul Walmsley | 252a4c5 | 2012-06-17 11:57:51 -0600 | [diff] [blame] | 316 | .idlemodes = (SIDLE_FORCE | SIDLE_NO), |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 317 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 318 | }; |
| 319 | |
| 320 | static struct omap_hwmod_class omap44xx_counter_hwmod_class = { |
| 321 | .name = "counter", |
| 322 | .sysc = &omap44xx_counter_sysc, |
| 323 | }; |
| 324 | |
| 325 | /* counter_32k */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 326 | static struct omap_hwmod omap44xx_counter_32k_hwmod = { |
| 327 | .name = "counter_32k", |
| 328 | .class = &omap44xx_counter_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 329 | .clkdm_name = "l4_wkup_clkdm", |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 330 | .flags = HWMOD_SWSUP_SIDLE, |
| 331 | .main_clk = "sys_32k_ck", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 332 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 333 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 334 | .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 335 | .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 336 | }, |
| 337 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 338 | }; |
| 339 | |
| 340 | /* |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 341 | * 'ctrl_module' class |
| 342 | * attila core control module + core pad control module + wkup pad control |
| 343 | * module + attila wkup control module |
| 344 | */ |
| 345 | |
| 346 | static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = { |
| 347 | .rev_offs = 0x0000, |
| 348 | .sysc_offs = 0x0010, |
| 349 | .sysc_flags = SYSC_HAS_SIDLEMODE, |
| 350 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 351 | SIDLE_SMART_WKUP), |
| 352 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 353 | }; |
| 354 | |
| 355 | static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = { |
| 356 | .name = "ctrl_module", |
| 357 | .sysc = &omap44xx_ctrl_module_sysc, |
| 358 | }; |
| 359 | |
| 360 | /* ctrl_module_core */ |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 361 | static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = { |
| 362 | .name = "ctrl_module_core", |
| 363 | .class = &omap44xx_ctrl_module_hwmod_class, |
| 364 | .clkdm_name = "l4_cfg_clkdm", |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 365 | .prcm = { |
| 366 | .omap4 = { |
| 367 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 368 | }, |
| 369 | }, |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 370 | }; |
| 371 | |
| 372 | /* ctrl_module_pad_core */ |
| 373 | static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = { |
| 374 | .name = "ctrl_module_pad_core", |
| 375 | .class = &omap44xx_ctrl_module_hwmod_class, |
| 376 | .clkdm_name = "l4_cfg_clkdm", |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 377 | .prcm = { |
| 378 | .omap4 = { |
| 379 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 380 | }, |
| 381 | }, |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 382 | }; |
| 383 | |
| 384 | /* ctrl_module_wkup */ |
| 385 | static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = { |
| 386 | .name = "ctrl_module_wkup", |
| 387 | .class = &omap44xx_ctrl_module_hwmod_class, |
| 388 | .clkdm_name = "l4_wkup_clkdm", |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 389 | .prcm = { |
| 390 | .omap4 = { |
| 391 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 392 | }, |
| 393 | }, |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 394 | }; |
| 395 | |
| 396 | /* ctrl_module_pad_wkup */ |
| 397 | static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = { |
| 398 | .name = "ctrl_module_pad_wkup", |
| 399 | .class = &omap44xx_ctrl_module_hwmod_class, |
| 400 | .clkdm_name = "l4_wkup_clkdm", |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 401 | .prcm = { |
| 402 | .omap4 = { |
| 403 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 404 | }, |
| 405 | }, |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 406 | }; |
| 407 | |
| 408 | /* |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 409 | * 'debugss' class |
| 410 | * debug and emulation sub system |
| 411 | */ |
| 412 | |
| 413 | static struct omap_hwmod_class omap44xx_debugss_hwmod_class = { |
| 414 | .name = "debugss", |
| 415 | }; |
| 416 | |
| 417 | /* debugss */ |
| 418 | static struct omap_hwmod omap44xx_debugss_hwmod = { |
| 419 | .name = "debugss", |
| 420 | .class = &omap44xx_debugss_hwmod_class, |
| 421 | .clkdm_name = "emu_sys_clkdm", |
| 422 | .main_clk = "trace_clk_div_ck", |
| 423 | .prcm = { |
| 424 | .omap4 = { |
| 425 | .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET, |
| 426 | .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET, |
| 427 | }, |
| 428 | }, |
| 429 | }; |
| 430 | |
| 431 | /* |
| Benoit Cousson | d7cf5f3 | 2010-12-23 22:30:31 +0000 | [diff] [blame] | 432 | * 'dma' class |
| 433 | * dma controller for data exchange between memory to memory (i.e. internal or |
| 434 | * external memory) and gp peripherals to memory or memory to gp peripherals |
| 435 | */ |
| 436 | |
| 437 | static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = { |
| 438 | .rev_offs = 0x0000, |
| 439 | .sysc_offs = 0x002c, |
| 440 | .syss_offs = 0x0028, |
| 441 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 442 | SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE | |
| 443 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 444 | SYSS_HAS_RESET_STATUS), |
| 445 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 446 | MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART), |
| 447 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 448 | }; |
| 449 | |
| 450 | static struct omap_hwmod_class omap44xx_dma_hwmod_class = { |
| 451 | .name = "dma", |
| 452 | .sysc = &omap44xx_dma_sysc, |
| 453 | }; |
| 454 | |
| 455 | /* dma dev_attr */ |
| 456 | static struct omap_dma_dev_attr dma_dev_attr = { |
| 457 | .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY | |
| 458 | IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY, |
| 459 | .lch_count = 32, |
| 460 | }; |
| 461 | |
| 462 | /* dma_system */ |
| Benoit Cousson | d7cf5f3 | 2010-12-23 22:30:31 +0000 | [diff] [blame] | 463 | static struct omap_hwmod omap44xx_dma_system_hwmod = { |
| 464 | .name = "dma_system", |
| 465 | .class = &omap44xx_dma_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 466 | .clkdm_name = "l3_dma_clkdm", |
| Benoit Cousson | d7cf5f3 | 2010-12-23 22:30:31 +0000 | [diff] [blame] | 467 | .main_clk = "l3_div_ck", |
| 468 | .prcm = { |
| 469 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 470 | .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 471 | .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET, |
| Benoit Cousson | d7cf5f3 | 2010-12-23 22:30:31 +0000 | [diff] [blame] | 472 | }, |
| 473 | }, |
| 474 | .dev_attr = &dma_dev_attr, |
| Benoit Cousson | d7cf5f3 | 2010-12-23 22:30:31 +0000 | [diff] [blame] | 475 | }; |
| 476 | |
| 477 | /* |
| Benoit Cousson | 8ca476d | 2011-01-25 22:01:00 +0000 | [diff] [blame] | 478 | * 'dmic' class |
| 479 | * digital microphone controller |
| 480 | */ |
| 481 | |
| 482 | static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = { |
| 483 | .rev_offs = 0x0000, |
| 484 | .sysc_offs = 0x0010, |
| 485 | .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS | |
| 486 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 487 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 488 | SIDLE_SMART_WKUP), |
| 489 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 490 | }; |
| 491 | |
| 492 | static struct omap_hwmod_class omap44xx_dmic_hwmod_class = { |
| 493 | .name = "dmic", |
| 494 | .sysc = &omap44xx_dmic_sysc, |
| 495 | }; |
| 496 | |
| 497 | /* dmic */ |
| Benoit Cousson | 8ca476d | 2011-01-25 22:01:00 +0000 | [diff] [blame] | 498 | static struct omap_hwmod omap44xx_dmic_hwmod = { |
| 499 | .name = "dmic", |
| 500 | .class = &omap44xx_dmic_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 501 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 502 | .main_clk = "func_dmic_abe_gfclk", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 503 | .prcm = { |
| Benoit Cousson | 8ca476d | 2011-01-25 22:01:00 +0000 | [diff] [blame] | 504 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 505 | .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 506 | .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 507 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 8ca476d | 2011-01-25 22:01:00 +0000 | [diff] [blame] | 508 | }, |
| 509 | }, |
| Benoit Cousson | 8ca476d | 2011-01-25 22:01:00 +0000 | [diff] [blame] | 510 | }; |
| 511 | |
| 512 | /* |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 513 | * 'dsp' class |
| 514 | * dsp sub-system |
| 515 | */ |
| 516 | |
| 517 | static struct omap_hwmod_class omap44xx_dsp_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 518 | .name = "dsp", |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 519 | }; |
| 520 | |
| 521 | /* dsp */ |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 522 | static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = { |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 523 | { .name = "dsp", .rst_shift = 0 }, |
| 524 | }; |
| 525 | |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 526 | static struct omap_hwmod omap44xx_dsp_hwmod = { |
| 527 | .name = "dsp", |
| 528 | .class = &omap44xx_dsp_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 529 | .clkdm_name = "tesla_clkdm", |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 530 | .rst_lines = omap44xx_dsp_resets, |
| 531 | .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets), |
| Omar Ramirez Luna | 298ea44 | 2012-11-19 19:05:52 -0600 | [diff] [blame] | 532 | .main_clk = "dpll_iva_m4x2_ck", |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 533 | .prcm = { |
| 534 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 535 | .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET, |
| Benoit Cousson | eaac329 | 2011-07-10 05:56:31 -0600 | [diff] [blame] | 536 | .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 537 | .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 538 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 539 | }, |
| 540 | }, |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 541 | }; |
| 542 | |
| 543 | /* |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 544 | * 'dss' class |
| 545 | * display sub-system |
| 546 | */ |
| 547 | |
| 548 | static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = { |
| 549 | .rev_offs = 0x0000, |
| 550 | .syss_offs = 0x0014, |
| 551 | .sysc_flags = SYSS_HAS_RESET_STATUS, |
| 552 | }; |
| 553 | |
| 554 | static struct omap_hwmod_class omap44xx_dss_hwmod_class = { |
| 555 | .name = "dss", |
| 556 | .sysc = &omap44xx_dss_sysc, |
| Tomi Valkeinen | 13662dc | 2011-11-08 03:16:13 -0700 | [diff] [blame] | 557 | .reset = omap_dss_reset, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 558 | }; |
| 559 | |
| 560 | /* dss */ |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 561 | static struct omap_hwmod_opt_clk dss_opt_clks[] = { |
| 562 | { .role = "sys_clk", .clk = "dss_sys_clk" }, |
| 563 | { .role = "tv_clk", .clk = "dss_tv_clk" }, |
| Tomi Valkeinen | 4d0698d | 2011-11-08 03:16:12 -0700 | [diff] [blame] | 564 | { .role = "hdmi_clk", .clk = "dss_48mhz_clk" }, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 565 | }; |
| 566 | |
| 567 | static struct omap_hwmod omap44xx_dss_hwmod = { |
| 568 | .name = "dss_core", |
| Tomi Valkeinen | 37ad085 | 2011-11-08 03:16:11 -0700 | [diff] [blame] | 569 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 570 | .class = &omap44xx_dss_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 571 | .clkdm_name = "l3_dss_clkdm", |
| Tomi Valkeinen | da7cdfa | 2011-07-09 20:39:45 -0600 | [diff] [blame] | 572 | .main_clk = "dss_dss_clk", |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 573 | .prcm = { |
| 574 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 575 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 576 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 577 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 578 | }, |
| 579 | }, |
| 580 | .opt_clks = dss_opt_clks, |
| 581 | .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks), |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 582 | }; |
| 583 | |
| 584 | /* |
| 585 | * 'dispc' class |
| 586 | * display controller |
| 587 | */ |
| 588 | |
| 589 | static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = { |
| 590 | .rev_offs = 0x0000, |
| 591 | .sysc_offs = 0x0010, |
| 592 | .syss_offs = 0x0014, |
| 593 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 594 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE | |
| 595 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 596 | SYSS_HAS_RESET_STATUS), |
| 597 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 598 | MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART), |
| 599 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 600 | }; |
| 601 | |
| 602 | static struct omap_hwmod_class omap44xx_dispc_hwmod_class = { |
| 603 | .name = "dispc", |
| 604 | .sysc = &omap44xx_dispc_sysc, |
| 605 | }; |
| 606 | |
| 607 | /* dss_dispc */ |
| Archit Taneja | b923d40 | 2011-10-06 18:04:08 -0600 | [diff] [blame] | 608 | static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = { |
| 609 | .manager_count = 3, |
| 610 | .has_framedonetv_irq = 1 |
| 611 | }; |
| 612 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 613 | static struct omap_hwmod omap44xx_dss_dispc_hwmod = { |
| 614 | .name = "dss_dispc", |
| 615 | .class = &omap44xx_dispc_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 616 | .clkdm_name = "l3_dss_clkdm", |
| Tomi Valkeinen | da7cdfa | 2011-07-09 20:39:45 -0600 | [diff] [blame] | 617 | .main_clk = "dss_dss_clk", |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 618 | .prcm = { |
| 619 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 620 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 621 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 622 | }, |
| 623 | }, |
| Tomi Valkeinen | 543b284 | 2014-10-09 17:03:16 +0300 | [diff] [blame] | 624 | .dev_attr = &omap44xx_dss_dispc_dev_attr, |
| 625 | .parent_hwmod = &omap44xx_dss_hwmod, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 626 | }; |
| 627 | |
| 628 | /* |
| 629 | * 'dsi' class |
| 630 | * display serial interface controller |
| 631 | */ |
| 632 | |
| 633 | static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = { |
| 634 | .rev_offs = 0x0000, |
| 635 | .sysc_offs = 0x0010, |
| 636 | .syss_offs = 0x0014, |
| 637 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 638 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE | |
| 639 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 640 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 641 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 642 | }; |
| 643 | |
| 644 | static struct omap_hwmod_class omap44xx_dsi_hwmod_class = { |
| 645 | .name = "dsi", |
| 646 | .sysc = &omap44xx_dsi_sysc, |
| 647 | }; |
| 648 | |
| 649 | /* dss_dsi1 */ |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 650 | static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = { |
| 651 | { .role = "sys_clk", .clk = "dss_sys_clk" }, |
| 652 | }; |
| 653 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 654 | static struct omap_hwmod omap44xx_dss_dsi1_hwmod = { |
| 655 | .name = "dss_dsi1", |
| 656 | .class = &omap44xx_dsi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 657 | .clkdm_name = "l3_dss_clkdm", |
| Tomi Valkeinen | da7cdfa | 2011-07-09 20:39:45 -0600 | [diff] [blame] | 658 | .main_clk = "dss_dss_clk", |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 659 | .prcm = { |
| 660 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 661 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 662 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 663 | }, |
| 664 | }, |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 665 | .opt_clks = dss_dsi1_opt_clks, |
| 666 | .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks), |
| Tomi Valkeinen | 543b284 | 2014-10-09 17:03:16 +0300 | [diff] [blame] | 667 | .parent_hwmod = &omap44xx_dss_hwmod, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 668 | }; |
| 669 | |
| 670 | /* dss_dsi2 */ |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 671 | static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = { |
| 672 | { .role = "sys_clk", .clk = "dss_sys_clk" }, |
| 673 | }; |
| 674 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 675 | static struct omap_hwmod omap44xx_dss_dsi2_hwmod = { |
| 676 | .name = "dss_dsi2", |
| 677 | .class = &omap44xx_dsi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 678 | .clkdm_name = "l3_dss_clkdm", |
| Tomi Valkeinen | da7cdfa | 2011-07-09 20:39:45 -0600 | [diff] [blame] | 679 | .main_clk = "dss_dss_clk", |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 680 | .prcm = { |
| 681 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 682 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 683 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 684 | }, |
| 685 | }, |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 686 | .opt_clks = dss_dsi2_opt_clks, |
| 687 | .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks), |
| Tomi Valkeinen | 543b284 | 2014-10-09 17:03:16 +0300 | [diff] [blame] | 688 | .parent_hwmod = &omap44xx_dss_hwmod, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 689 | }; |
| 690 | |
| 691 | /* |
| 692 | * 'hdmi' class |
| 693 | * hdmi controller |
| 694 | */ |
| 695 | |
| 696 | static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = { |
| 697 | .rev_offs = 0x0000, |
| 698 | .sysc_offs = 0x0010, |
| 699 | .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE | |
| 700 | SYSC_HAS_SOFTRESET), |
| 701 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 702 | SIDLE_SMART_WKUP), |
| 703 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 704 | }; |
| 705 | |
| 706 | static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = { |
| 707 | .name = "hdmi", |
| 708 | .sysc = &omap44xx_hdmi_sysc, |
| 709 | }; |
| 710 | |
| 711 | /* dss_hdmi */ |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 712 | static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = { |
| 713 | { .role = "sys_clk", .clk = "dss_sys_clk" }, |
| Tero Kristo | 24d8d49 | 2017-05-31 17:59:59 +0300 | [diff] [blame] | 714 | { .role = "hdmi_clk", .clk = "dss_48mhz_clk" }, |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 715 | }; |
| 716 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 717 | static struct omap_hwmod omap44xx_dss_hdmi_hwmod = { |
| 718 | .name = "dss_hdmi", |
| 719 | .class = &omap44xx_hdmi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 720 | .clkdm_name = "l3_dss_clkdm", |
| Ricardo Neri | dc57aef | 2012-06-21 10:08:53 +0200 | [diff] [blame] | 721 | /* |
| 722 | * HDMI audio requires to use no-idle mode. Hence, |
| 723 | * set idle mode by software. |
| 724 | */ |
| Tero Kristo | 24d8d49 | 2017-05-31 17:59:59 +0300 | [diff] [blame] | 725 | .flags = HWMOD_SWSUP_SIDLE | HWMOD_OPT_CLKS_NEEDED, |
| Tomi Valkeinen | 4d0698d | 2011-11-08 03:16:12 -0700 | [diff] [blame] | 726 | .main_clk = "dss_48mhz_clk", |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 727 | .prcm = { |
| 728 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 729 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 730 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 731 | }, |
| 732 | }, |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 733 | .opt_clks = dss_hdmi_opt_clks, |
| 734 | .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks), |
| Tomi Valkeinen | 543b284 | 2014-10-09 17:03:16 +0300 | [diff] [blame] | 735 | .parent_hwmod = &omap44xx_dss_hwmod, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 736 | }; |
| 737 | |
| 738 | /* |
| 739 | * 'rfbi' class |
| 740 | * remote frame buffer interface |
| 741 | */ |
| 742 | |
| 743 | static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = { |
| 744 | .rev_offs = 0x0000, |
| 745 | .sysc_offs = 0x0010, |
| 746 | .syss_offs = 0x0014, |
| 747 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE | |
| 748 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 749 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 750 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 751 | }; |
| 752 | |
| 753 | static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = { |
| 754 | .name = "rfbi", |
| 755 | .sysc = &omap44xx_rfbi_sysc, |
| 756 | }; |
| 757 | |
| 758 | /* dss_rfbi */ |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 759 | static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = { |
| Tomi Valkeinen | 2cc84f4 | 2014-10-09 17:03:18 +0300 | [diff] [blame] | 760 | { .role = "ick", .clk = "l3_div_ck" }, |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 761 | }; |
| 762 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 763 | static struct omap_hwmod omap44xx_dss_rfbi_hwmod = { |
| 764 | .name = "dss_rfbi", |
| 765 | .class = &omap44xx_rfbi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 766 | .clkdm_name = "l3_dss_clkdm", |
| Tomi Valkeinen | da7cdfa | 2011-07-09 20:39:45 -0600 | [diff] [blame] | 767 | .main_clk = "dss_dss_clk", |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 768 | .prcm = { |
| 769 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 770 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 771 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 772 | }, |
| 773 | }, |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 774 | .opt_clks = dss_rfbi_opt_clks, |
| 775 | .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks), |
| Tomi Valkeinen | 543b284 | 2014-10-09 17:03:16 +0300 | [diff] [blame] | 776 | .parent_hwmod = &omap44xx_dss_hwmod, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 777 | }; |
| 778 | |
| 779 | /* |
| 780 | * 'venc' class |
| 781 | * video encoder |
| 782 | */ |
| 783 | |
| 784 | static struct omap_hwmod_class omap44xx_venc_hwmod_class = { |
| 785 | .name = "venc", |
| 786 | }; |
| 787 | |
| 788 | /* dss_venc */ |
| Tero Kristo | 24d8d49 | 2017-05-31 17:59:59 +0300 | [diff] [blame] | 789 | static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = { |
| 790 | { .role = "tv_clk", .clk = "dss_tv_clk" }, |
| 791 | }; |
| 792 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 793 | static struct omap_hwmod omap44xx_dss_venc_hwmod = { |
| 794 | .name = "dss_venc", |
| 795 | .class = &omap44xx_venc_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 796 | .clkdm_name = "l3_dss_clkdm", |
| Tomi Valkeinen | 4d0698d | 2011-11-08 03:16:12 -0700 | [diff] [blame] | 797 | .main_clk = "dss_tv_clk", |
| Tero Kristo | 24d8d49 | 2017-05-31 17:59:59 +0300 | [diff] [blame] | 798 | .flags = HWMOD_OPT_CLKS_NEEDED, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 799 | .prcm = { |
| 800 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 801 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 802 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 803 | }, |
| 804 | }, |
| Tomi Valkeinen | 543b284 | 2014-10-09 17:03:16 +0300 | [diff] [blame] | 805 | .parent_hwmod = &omap44xx_dss_hwmod, |
| Tero Kristo | 24d8d49 | 2017-05-31 17:59:59 +0300 | [diff] [blame] | 806 | .opt_clks = dss_venc_opt_clks, |
| 807 | .opt_clks_cnt = ARRAY_SIZE(dss_venc_opt_clks), |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 808 | }; |
| 809 | |
| Tero Kristo | 1df5eaa | 2017-06-13 16:45:50 +0300 | [diff] [blame] | 810 | /* sha0 HIB2 (the 'P' (public) device) */ |
| 811 | static struct omap_hwmod_class_sysconfig omap44xx_sha0_sysc = { |
| 812 | .rev_offs = 0x100, |
| 813 | .sysc_offs = 0x110, |
| 814 | .syss_offs = 0x114, |
| 815 | .sysc_flags = SYSS_HAS_RESET_STATUS, |
| 816 | }; |
| 817 | |
| 818 | static struct omap_hwmod_class omap44xx_sha0_hwmod_class = { |
| 819 | .name = "sham", |
| 820 | .sysc = &omap44xx_sha0_sysc, |
| 821 | }; |
| 822 | |
| 823 | struct omap_hwmod omap44xx_sha0_hwmod = { |
| 824 | .name = "sham", |
| 825 | .class = &omap44xx_sha0_hwmod_class, |
| 826 | .clkdm_name = "l4_secure_clkdm", |
| 827 | .main_clk = "l3_div_ck", |
| 828 | .prcm = { |
| 829 | .omap4 = { |
| 830 | .clkctrl_offs = OMAP4_CM_L4SEC_SHA2MD51_CLKCTRL_OFFSET, |
| 831 | .context_offs = OMAP4_RM_L4SEC_SHA2MD51_CONTEXT_OFFSET, |
| 832 | .modulemode = MODULEMODE_SWCTRL, |
| 833 | }, |
| 834 | }, |
| 835 | }; |
| 836 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 837 | /* |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 838 | * 'elm' class |
| 839 | * bch error location module |
| 840 | */ |
| 841 | |
| 842 | static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = { |
| 843 | .rev_offs = 0x0000, |
| 844 | .sysc_offs = 0x0010, |
| 845 | .syss_offs = 0x0014, |
| 846 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 847 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 848 | SYSS_HAS_RESET_STATUS), |
| 849 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 850 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 851 | }; |
| 852 | |
| 853 | static struct omap_hwmod_class omap44xx_elm_hwmod_class = { |
| 854 | .name = "elm", |
| 855 | .sysc = &omap44xx_elm_sysc, |
| 856 | }; |
| 857 | |
| 858 | /* elm */ |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 859 | static struct omap_hwmod omap44xx_elm_hwmod = { |
| 860 | .name = "elm", |
| 861 | .class = &omap44xx_elm_hwmod_class, |
| 862 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 863 | .prcm = { |
| 864 | .omap4 = { |
| 865 | .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET, |
| 866 | .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET, |
| 867 | }, |
| 868 | }, |
| 869 | }; |
| 870 | |
| 871 | /* |
| Paul Walmsley | bf30f95 | 2012-04-19 13:33:52 -0600 | [diff] [blame] | 872 | * 'emif' class |
| 873 | * external memory interface no1 |
| 874 | */ |
| 875 | |
| 876 | static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = { |
| 877 | .rev_offs = 0x0000, |
| 878 | }; |
| 879 | |
| 880 | static struct omap_hwmod_class omap44xx_emif_hwmod_class = { |
| 881 | .name = "emif", |
| 882 | .sysc = &omap44xx_emif_sysc, |
| 883 | }; |
| 884 | |
| 885 | /* emif1 */ |
| Paul Walmsley | bf30f95 | 2012-04-19 13:33:52 -0600 | [diff] [blame] | 886 | static struct omap_hwmod omap44xx_emif1_hwmod = { |
| 887 | .name = "emif1", |
| 888 | .class = &omap44xx_emif_hwmod_class, |
| 889 | .clkdm_name = "l3_emif_clkdm", |
| Rajendra Nayak | b2eb000 | 2013-08-20 13:02:44 +0530 | [diff] [blame] | 890 | .flags = HWMOD_INIT_NO_IDLE, |
| Paul Walmsley | bf30f95 | 2012-04-19 13:33:52 -0600 | [diff] [blame] | 891 | .main_clk = "ddrphy_ck", |
| 892 | .prcm = { |
| 893 | .omap4 = { |
| 894 | .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET, |
| 895 | .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET, |
| 896 | .modulemode = MODULEMODE_HWCTRL, |
| 897 | }, |
| 898 | }, |
| 899 | }; |
| 900 | |
| 901 | /* emif2 */ |
| Paul Walmsley | bf30f95 | 2012-04-19 13:33:52 -0600 | [diff] [blame] | 902 | static struct omap_hwmod omap44xx_emif2_hwmod = { |
| 903 | .name = "emif2", |
| 904 | .class = &omap44xx_emif_hwmod_class, |
| 905 | .clkdm_name = "l3_emif_clkdm", |
| Rajendra Nayak | b2eb000 | 2013-08-20 13:02:44 +0530 | [diff] [blame] | 906 | .flags = HWMOD_INIT_NO_IDLE, |
| Paul Walmsley | bf30f95 | 2012-04-19 13:33:52 -0600 | [diff] [blame] | 907 | .main_clk = "ddrphy_ck", |
| 908 | .prcm = { |
| 909 | .omap4 = { |
| 910 | .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET, |
| 911 | .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET, |
| 912 | .modulemode = MODULEMODE_HWCTRL, |
| 913 | }, |
| 914 | }, |
| 915 | }; |
| 916 | |
| 917 | /* |
| Sebastian Reichel | 9a9ded8 | 2017-06-13 11:28:45 +0200 | [diff] [blame] | 918 | Crypto modules AES0/1 belong to: |
| 919 | PD_L4_PER power domain |
| 920 | CD_L4_SEC clock domain |
| 921 | On the L3, the AES modules are mapped to |
| 922 | L3_CLK2: Peripherals and multimedia sub clock domain |
| 923 | */ |
| 924 | static struct omap_hwmod_class_sysconfig omap44xx_aes_sysc = { |
| 925 | .rev_offs = 0x80, |
| 926 | .sysc_offs = 0x84, |
| 927 | .syss_offs = 0x88, |
| 928 | .sysc_flags = SYSS_HAS_RESET_STATUS, |
| 929 | }; |
| 930 | |
| 931 | static struct omap_hwmod_class omap44xx_aes_hwmod_class = { |
| 932 | .name = "aes", |
| 933 | .sysc = &omap44xx_aes_sysc, |
| 934 | }; |
| 935 | |
| 936 | static struct omap_hwmod omap44xx_aes1_hwmod = { |
| 937 | .name = "aes1", |
| 938 | .class = &omap44xx_aes_hwmod_class, |
| 939 | .clkdm_name = "l4_secure_clkdm", |
| 940 | .main_clk = "l3_div_ck", |
| 941 | .prcm = { |
| 942 | .omap4 = { |
| 943 | .context_offs = OMAP4_RM_L4SEC_AES1_CONTEXT_OFFSET, |
| 944 | .clkctrl_offs = OMAP4_CM_L4SEC_AES1_CLKCTRL_OFFSET, |
| 945 | .modulemode = MODULEMODE_SWCTRL, |
| 946 | }, |
| 947 | }, |
| 948 | }; |
| 949 | |
| 950 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__aes1 = { |
| 951 | .master = &omap44xx_l4_per_hwmod, |
| 952 | .slave = &omap44xx_aes1_hwmod, |
| 953 | .clk = "l3_div_ck", |
| 954 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 955 | }; |
| 956 | |
| Sebastian Reichel | 478523d | 2017-06-13 11:28:46 +0200 | [diff] [blame] | 957 | static struct omap_hwmod omap44xx_aes2_hwmod = { |
| 958 | .name = "aes2", |
| 959 | .class = &omap44xx_aes_hwmod_class, |
| 960 | .clkdm_name = "l4_secure_clkdm", |
| 961 | .main_clk = "l3_div_ck", |
| 962 | .prcm = { |
| 963 | .omap4 = { |
| 964 | .context_offs = OMAP4_RM_L4SEC_AES2_CONTEXT_OFFSET, |
| 965 | .clkctrl_offs = OMAP4_CM_L4SEC_AES2_CLKCTRL_OFFSET, |
| 966 | .modulemode = MODULEMODE_SWCTRL, |
| 967 | }, |
| 968 | }, |
| 969 | }; |
| 970 | |
| 971 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__aes2 = { |
| 972 | .master = &omap44xx_l4_per_hwmod, |
| 973 | .slave = &omap44xx_aes2_hwmod, |
| 974 | .clk = "l3_div_ck", |
| 975 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 976 | }; |
| 977 | |
| Sebastian Reichel | 9a9ded8 | 2017-06-13 11:28:45 +0200 | [diff] [blame] | 978 | /* |
| Sebastian Reichel | ebea90d | 2017-06-13 11:28:47 +0200 | [diff] [blame] | 979 | * 'des' class for DES3DES module |
| 980 | */ |
| 981 | static struct omap_hwmod_class_sysconfig omap44xx_des_sysc = { |
| 982 | .rev_offs = 0x30, |
| 983 | .sysc_offs = 0x34, |
| 984 | .syss_offs = 0x38, |
| 985 | .sysc_flags = SYSS_HAS_RESET_STATUS, |
| 986 | }; |
| 987 | |
| 988 | static struct omap_hwmod_class omap44xx_des_hwmod_class = { |
| 989 | .name = "des", |
| 990 | .sysc = &omap44xx_des_sysc, |
| 991 | }; |
| 992 | |
| 993 | static struct omap_hwmod omap44xx_des_hwmod = { |
| 994 | .name = "des", |
| 995 | .class = &omap44xx_des_hwmod_class, |
| 996 | .clkdm_name = "l4_secure_clkdm", |
| 997 | .main_clk = "l3_div_ck", |
| 998 | .prcm = { |
| 999 | .omap4 = { |
| 1000 | .context_offs = OMAP4_RM_L4SEC_DES3DES_CONTEXT_OFFSET, |
| 1001 | .clkctrl_offs = OMAP4_CM_L4SEC_DES3DES_CLKCTRL_OFFSET, |
| 1002 | .modulemode = MODULEMODE_SWCTRL, |
| 1003 | }, |
| 1004 | }, |
| 1005 | }; |
| 1006 | |
| 1007 | struct omap_hwmod_ocp_if omap44xx_l3_main_2__des = { |
| 1008 | .master = &omap44xx_l3_main_2_hwmod, |
| 1009 | .slave = &omap44xx_des_hwmod, |
| 1010 | .clk = "l3_div_ck", |
| 1011 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1012 | }; |
| 1013 | |
| 1014 | /* |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 1015 | * 'fdif' class |
| 1016 | * face detection hw accelerator module |
| 1017 | */ |
| 1018 | |
| 1019 | static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = { |
| 1020 | .rev_offs = 0x0000, |
| 1021 | .sysc_offs = 0x0010, |
| 1022 | /* |
| 1023 | * FDIF needs 100 OCP clk cycles delay after a softreset before |
| 1024 | * accessing sysconfig again. |
| 1025 | * The lowest frequency at the moment for L3 bus is 100 MHz, so |
| 1026 | * 1usec delay is needed. Add an x2 margin to be safe (2 usecs). |
| 1027 | * |
| 1028 | * TODO: Indicate errata when available. |
| 1029 | */ |
| 1030 | .srst_udelay = 2, |
| 1031 | .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS | |
| 1032 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 1033 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1034 | MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART), |
| 1035 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1036 | }; |
| 1037 | |
| 1038 | static struct omap_hwmod_class omap44xx_fdif_hwmod_class = { |
| 1039 | .name = "fdif", |
| 1040 | .sysc = &omap44xx_fdif_sysc, |
| 1041 | }; |
| 1042 | |
| 1043 | /* fdif */ |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 1044 | static struct omap_hwmod omap44xx_fdif_hwmod = { |
| 1045 | .name = "fdif", |
| 1046 | .class = &omap44xx_fdif_hwmod_class, |
| 1047 | .clkdm_name = "iss_clkdm", |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 1048 | .main_clk = "fdif_fck", |
| 1049 | .prcm = { |
| 1050 | .omap4 = { |
| 1051 | .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET, |
| 1052 | .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET, |
| 1053 | .modulemode = MODULEMODE_SWCTRL, |
| 1054 | }, |
| 1055 | }, |
| 1056 | }; |
| 1057 | |
| 1058 | /* |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1059 | * 'gpio' class |
| 1060 | * general purpose io module |
| 1061 | */ |
| 1062 | |
| 1063 | static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = { |
| 1064 | .rev_offs = 0x0000, |
| 1065 | .sysc_offs = 0x0010, |
| 1066 | .syss_offs = 0x0114, |
| Benoit Cousson | 0cfe875 | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1067 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP | |
| 1068 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 1069 | SYSS_HAS_RESET_STATUS), |
| Benoit Cousson | 7cffa6b | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 1070 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1071 | SIDLE_SMART_WKUP), |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1072 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1073 | }; |
| 1074 | |
| 1075 | static struct omap_hwmod_class omap44xx_gpio_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 1076 | .name = "gpio", |
| 1077 | .sysc = &omap44xx_gpio_sysc, |
| 1078 | .rev = 2, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1079 | }; |
| 1080 | |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1081 | /* gpio1 */ |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1082 | static struct omap_hwmod_opt_clk gpio1_opt_clks[] = { |
| Benoit Cousson | b399bca | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1083 | { .role = "dbclk", .clk = "gpio1_dbclk" }, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1084 | }; |
| 1085 | |
| 1086 | static struct omap_hwmod omap44xx_gpio1_hwmod = { |
| 1087 | .name = "gpio1", |
| 1088 | .class = &omap44xx_gpio_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1089 | .clkdm_name = "l4_wkup_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1090 | .main_clk = "l4_wkup_clk_mux_ck", |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1091 | .prcm = { |
| 1092 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1093 | .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1094 | .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1095 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1096 | }, |
| 1097 | }, |
| 1098 | .opt_clks = gpio1_opt_clks, |
| 1099 | .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks), |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1100 | }; |
| 1101 | |
| 1102 | /* gpio2 */ |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1103 | static struct omap_hwmod_opt_clk gpio2_opt_clks[] = { |
| Benoit Cousson | b399bca | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1104 | { .role = "dbclk", .clk = "gpio2_dbclk" }, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1105 | }; |
| 1106 | |
| 1107 | static struct omap_hwmod omap44xx_gpio2_hwmod = { |
| 1108 | .name = "gpio2", |
| 1109 | .class = &omap44xx_gpio_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1110 | .clkdm_name = "l4_per_clkdm", |
| Benoit Cousson | b399bca | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1111 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1112 | .main_clk = "l4_div_ck", |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1113 | .prcm = { |
| 1114 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1115 | .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1116 | .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1117 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1118 | }, |
| 1119 | }, |
| 1120 | .opt_clks = gpio2_opt_clks, |
| 1121 | .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks), |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1122 | }; |
| 1123 | |
| 1124 | /* gpio3 */ |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1125 | static struct omap_hwmod_opt_clk gpio3_opt_clks[] = { |
| Benoit Cousson | b399bca | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1126 | { .role = "dbclk", .clk = "gpio3_dbclk" }, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1127 | }; |
| 1128 | |
| 1129 | static struct omap_hwmod omap44xx_gpio3_hwmod = { |
| 1130 | .name = "gpio3", |
| 1131 | .class = &omap44xx_gpio_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1132 | .clkdm_name = "l4_per_clkdm", |
| Benoit Cousson | b399bca | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1133 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1134 | .main_clk = "l4_div_ck", |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1135 | .prcm = { |
| 1136 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1137 | .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1138 | .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1139 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1140 | }, |
| 1141 | }, |
| 1142 | .opt_clks = gpio3_opt_clks, |
| 1143 | .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks), |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1144 | }; |
| 1145 | |
| 1146 | /* gpio4 */ |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1147 | static struct omap_hwmod_opt_clk gpio4_opt_clks[] = { |
| Benoit Cousson | b399bca | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1148 | { .role = "dbclk", .clk = "gpio4_dbclk" }, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1149 | }; |
| 1150 | |
| 1151 | static struct omap_hwmod omap44xx_gpio4_hwmod = { |
| 1152 | .name = "gpio4", |
| 1153 | .class = &omap44xx_gpio_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1154 | .clkdm_name = "l4_per_clkdm", |
| Benoit Cousson | b399bca | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1155 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1156 | .main_clk = "l4_div_ck", |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1157 | .prcm = { |
| 1158 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1159 | .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1160 | .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1161 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1162 | }, |
| 1163 | }, |
| 1164 | .opt_clks = gpio4_opt_clks, |
| 1165 | .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks), |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1166 | }; |
| 1167 | |
| 1168 | /* gpio5 */ |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1169 | static struct omap_hwmod_opt_clk gpio5_opt_clks[] = { |
| Benoit Cousson | b399bca | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1170 | { .role = "dbclk", .clk = "gpio5_dbclk" }, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1171 | }; |
| 1172 | |
| 1173 | static struct omap_hwmod omap44xx_gpio5_hwmod = { |
| 1174 | .name = "gpio5", |
| 1175 | .class = &omap44xx_gpio_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1176 | .clkdm_name = "l4_per_clkdm", |
| Benoit Cousson | b399bca | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1177 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1178 | .main_clk = "l4_div_ck", |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1179 | .prcm = { |
| 1180 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1181 | .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1182 | .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1183 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1184 | }, |
| 1185 | }, |
| 1186 | .opt_clks = gpio5_opt_clks, |
| 1187 | .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks), |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1188 | }; |
| 1189 | |
| 1190 | /* gpio6 */ |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1191 | static struct omap_hwmod_opt_clk gpio6_opt_clks[] = { |
| Benoit Cousson | b399bca | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1192 | { .role = "dbclk", .clk = "gpio6_dbclk" }, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1193 | }; |
| 1194 | |
| 1195 | static struct omap_hwmod omap44xx_gpio6_hwmod = { |
| 1196 | .name = "gpio6", |
| 1197 | .class = &omap44xx_gpio_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1198 | .clkdm_name = "l4_per_clkdm", |
| Benoit Cousson | b399bca | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1199 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1200 | .main_clk = "l4_div_ck", |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1201 | .prcm = { |
| 1202 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1203 | .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1204 | .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1205 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1206 | }, |
| 1207 | }, |
| 1208 | .opt_clks = gpio6_opt_clks, |
| 1209 | .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks), |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1210 | }; |
| 1211 | |
| 1212 | /* |
| Benoît Cousson | eb42b5d | 2012-04-19 13:33:51 -0600 | [diff] [blame] | 1213 | * 'gpmc' class |
| 1214 | * general purpose memory controller |
| 1215 | */ |
| 1216 | |
| 1217 | static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = { |
| 1218 | .rev_offs = 0x0000, |
| 1219 | .sysc_offs = 0x0010, |
| 1220 | .syss_offs = 0x0014, |
| 1221 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE | |
| 1222 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 1223 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1224 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1225 | }; |
| 1226 | |
| 1227 | static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = { |
| 1228 | .name = "gpmc", |
| 1229 | .sysc = &omap44xx_gpmc_sysc, |
| 1230 | }; |
| 1231 | |
| 1232 | /* gpmc */ |
| Benoît Cousson | eb42b5d | 2012-04-19 13:33:51 -0600 | [diff] [blame] | 1233 | static struct omap_hwmod omap44xx_gpmc_hwmod = { |
| 1234 | .name = "gpmc", |
| 1235 | .class = &omap44xx_gpmc_hwmod_class, |
| 1236 | .clkdm_name = "l3_2_clkdm", |
| Tony Lindgren | 63aa945 | 2015-06-01 19:22:10 -0600 | [diff] [blame] | 1237 | /* Skip reset for CONFIG_OMAP_GPMC_DEBUG for bootloader timings */ |
| 1238 | .flags = DEBUG_OMAP_GPMC_HWMOD_FLAGS, |
| Benoît Cousson | eb42b5d | 2012-04-19 13:33:51 -0600 | [diff] [blame] | 1239 | .prcm = { |
| 1240 | .omap4 = { |
| 1241 | .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET, |
| 1242 | .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET, |
| 1243 | .modulemode = MODULEMODE_HWCTRL, |
| 1244 | }, |
| 1245 | }, |
| 1246 | }; |
| 1247 | |
| 1248 | /* |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 1249 | * 'gpu' class |
| 1250 | * 2d/3d graphics accelerator |
| 1251 | */ |
| 1252 | |
| 1253 | static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = { |
| 1254 | .rev_offs = 0x1fc00, |
| 1255 | .sysc_offs = 0x1fc10, |
| 1256 | .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE), |
| 1257 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1258 | SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO | |
| 1259 | MSTANDBY_SMART | MSTANDBY_SMART_WKUP), |
| 1260 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1261 | }; |
| 1262 | |
| 1263 | static struct omap_hwmod_class omap44xx_gpu_hwmod_class = { |
| 1264 | .name = "gpu", |
| 1265 | .sysc = &omap44xx_gpu_sysc, |
| 1266 | }; |
| 1267 | |
| 1268 | /* gpu */ |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 1269 | static struct omap_hwmod omap44xx_gpu_hwmod = { |
| 1270 | .name = "gpu", |
| 1271 | .class = &omap44xx_gpu_hwmod_class, |
| 1272 | .clkdm_name = "l3_gfx_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1273 | .main_clk = "sgx_clk_mux", |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 1274 | .prcm = { |
| 1275 | .omap4 = { |
| 1276 | .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET, |
| 1277 | .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET, |
| 1278 | .modulemode = MODULEMODE_SWCTRL, |
| 1279 | }, |
| 1280 | }, |
| 1281 | }; |
| 1282 | |
| 1283 | /* |
| Paul Walmsley | a091c08 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 1284 | * 'hdq1w' class |
| 1285 | * hdq / 1-wire serial interface controller |
| 1286 | */ |
| 1287 | |
| 1288 | static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = { |
| 1289 | .rev_offs = 0x0000, |
| 1290 | .sysc_offs = 0x0014, |
| 1291 | .syss_offs = 0x0018, |
| 1292 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET | |
| 1293 | SYSS_HAS_RESET_STATUS), |
| 1294 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1295 | }; |
| 1296 | |
| 1297 | static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = { |
| 1298 | .name = "hdq1w", |
| 1299 | .sysc = &omap44xx_hdq1w_sysc, |
| 1300 | }; |
| 1301 | |
| 1302 | /* hdq1w */ |
| Paul Walmsley | a091c08 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 1303 | static struct omap_hwmod omap44xx_hdq1w_hwmod = { |
| 1304 | .name = "hdq1w", |
| 1305 | .class = &omap44xx_hdq1w_hwmod_class, |
| 1306 | .clkdm_name = "l4_per_clkdm", |
| 1307 | .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */ |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1308 | .main_clk = "func_12m_fclk", |
| Paul Walmsley | a091c08 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 1309 | .prcm = { |
| 1310 | .omap4 = { |
| 1311 | .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET, |
| 1312 | .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET, |
| 1313 | .modulemode = MODULEMODE_SWCTRL, |
| 1314 | }, |
| 1315 | }, |
| 1316 | }; |
| 1317 | |
| 1318 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1319 | * 'hsi' class |
| 1320 | * mipi high-speed synchronous serial interface (multichannel and full-duplex |
| 1321 | * serial if) |
| 1322 | */ |
| 1323 | |
| 1324 | static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = { |
| 1325 | .rev_offs = 0x0000, |
| 1326 | .sysc_offs = 0x0010, |
| 1327 | .syss_offs = 0x0014, |
| 1328 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE | |
| 1329 | SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE | |
| 1330 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 1331 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1332 | SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO | |
| Benoit Cousson | c614ebf | 2011-07-01 22:54:01 +0200 | [diff] [blame] | 1333 | MSTANDBY_SMART | MSTANDBY_SMART_WKUP), |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1334 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1335 | }; |
| 1336 | |
| 1337 | static struct omap_hwmod_class omap44xx_hsi_hwmod_class = { |
| 1338 | .name = "hsi", |
| 1339 | .sysc = &omap44xx_hsi_sysc, |
| 1340 | }; |
| 1341 | |
| 1342 | /* hsi */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1343 | static struct omap_hwmod omap44xx_hsi_hwmod = { |
| 1344 | .name = "hsi", |
| 1345 | .class = &omap44xx_hsi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1346 | .clkdm_name = "l3_init_clkdm", |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1347 | .main_clk = "hsi_fck", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1348 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1349 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1350 | .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1351 | .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1352 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1353 | }, |
| 1354 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1355 | }; |
| 1356 | |
| 1357 | /* |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1358 | * 'i2c' class |
| 1359 | * multimaster high-speed i2c controller |
| 1360 | */ |
| 1361 | |
| 1362 | static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = { |
| 1363 | .sysc_offs = 0x0010, |
| 1364 | .syss_offs = 0x0090, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1365 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 1366 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE | |
| Benoit Cousson | 0cfe875 | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 1367 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| Benoit Cousson | 7cffa6b | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 1368 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1369 | SIDLE_SMART_WKUP), |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1370 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1371 | }; |
| 1372 | |
| 1373 | static struct omap_hwmod_class omap44xx_i2c_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 1374 | .name = "i2c", |
| 1375 | .sysc = &omap44xx_i2c_sysc, |
| Andy Green | db791a7 | 2011-07-10 05:27:15 -0600 | [diff] [blame] | 1376 | .rev = OMAP_I2C_IP_VERSION_2, |
| Avinash.H.M | 6d3c55f | 2011-07-10 05:27:16 -0600 | [diff] [blame] | 1377 | .reset = &omap_i2c_reset, |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1378 | }; |
| 1379 | |
| 1380 | /* i2c1 */ |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1381 | static struct omap_hwmod omap44xx_i2c1_hwmod = { |
| 1382 | .name = "i2c1", |
| 1383 | .class = &omap44xx_i2c_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1384 | .clkdm_name = "l4_per_clkdm", |
| Shubhrajyoti D | 3e47dc6 | 2011-12-13 16:25:54 +0530 | [diff] [blame] | 1385 | .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1386 | .main_clk = "func_96m_fclk", |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1387 | .prcm = { |
| 1388 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1389 | .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1390 | .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1391 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1392 | }, |
| 1393 | }, |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1394 | }; |
| 1395 | |
| 1396 | /* i2c2 */ |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1397 | static struct omap_hwmod omap44xx_i2c2_hwmod = { |
| 1398 | .name = "i2c2", |
| 1399 | .class = &omap44xx_i2c_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1400 | .clkdm_name = "l4_per_clkdm", |
| Shubhrajyoti D | 3e47dc6 | 2011-12-13 16:25:54 +0530 | [diff] [blame] | 1401 | .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1402 | .main_clk = "func_96m_fclk", |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1403 | .prcm = { |
| 1404 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1405 | .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1406 | .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1407 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1408 | }, |
| 1409 | }, |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1410 | }; |
| 1411 | |
| 1412 | /* i2c3 */ |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1413 | static struct omap_hwmod omap44xx_i2c3_hwmod = { |
| 1414 | .name = "i2c3", |
| 1415 | .class = &omap44xx_i2c_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1416 | .clkdm_name = "l4_per_clkdm", |
| Shubhrajyoti D | 3e47dc6 | 2011-12-13 16:25:54 +0530 | [diff] [blame] | 1417 | .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1418 | .main_clk = "func_96m_fclk", |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1419 | .prcm = { |
| 1420 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1421 | .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1422 | .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1423 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1424 | }, |
| 1425 | }, |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1426 | }; |
| 1427 | |
| 1428 | /* i2c4 */ |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1429 | static struct omap_hwmod omap44xx_i2c4_hwmod = { |
| 1430 | .name = "i2c4", |
| 1431 | .class = &omap44xx_i2c_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1432 | .clkdm_name = "l4_per_clkdm", |
| Shubhrajyoti D | 3e47dc6 | 2011-12-13 16:25:54 +0530 | [diff] [blame] | 1433 | .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1434 | .main_clk = "func_96m_fclk", |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1435 | .prcm = { |
| 1436 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1437 | .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1438 | .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1439 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1440 | }, |
| 1441 | }, |
| Benoit Cousson | f776471 | 2010-09-21 19:37:14 +0530 | [diff] [blame] | 1442 | }; |
| 1443 | |
| 1444 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1445 | * 'ipu' class |
| 1446 | * imaging processor unit |
| 1447 | */ |
| 1448 | |
| 1449 | static struct omap_hwmod_class omap44xx_ipu_hwmod_class = { |
| 1450 | .name = "ipu", |
| 1451 | }; |
| 1452 | |
| 1453 | /* ipu */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1454 | static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = { |
| Paul Walmsley | f2f5736 | 2012-04-18 19:10:02 -0600 | [diff] [blame] | 1455 | { .name = "cpu0", .rst_shift = 0 }, |
| 1456 | { .name = "cpu1", .rst_shift = 1 }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1457 | }; |
| 1458 | |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1459 | static struct omap_hwmod omap44xx_ipu_hwmod = { |
| 1460 | .name = "ipu", |
| 1461 | .class = &omap44xx_ipu_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1462 | .clkdm_name = "ducati_clkdm", |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1463 | .rst_lines = omap44xx_ipu_resets, |
| 1464 | .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets), |
| Omar Ramirez Luna | 298ea44 | 2012-11-19 19:05:52 -0600 | [diff] [blame] | 1465 | .main_clk = "ducati_clk_mux_ck", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1466 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1467 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1468 | .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET, |
| Benoit Cousson | eaac329 | 2011-07-10 05:56:31 -0600 | [diff] [blame] | 1469 | .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1470 | .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1471 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1472 | }, |
| 1473 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1474 | }; |
| 1475 | |
| 1476 | /* |
| 1477 | * 'iss' class |
| 1478 | * external images sensor pixel data processor |
| 1479 | */ |
| 1480 | |
| 1481 | static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = { |
| 1482 | .rev_offs = 0x0000, |
| 1483 | .sysc_offs = 0x0010, |
| Fernando Guzman Lugo | d99de7f | 2012-04-13 05:08:03 -0600 | [diff] [blame] | 1484 | /* |
| 1485 | * ISS needs 100 OCP clk cycles delay after a softreset before |
| 1486 | * accessing sysconfig again. |
| 1487 | * The lowest frequency at the moment for L3 bus is 100 MHz, so |
| 1488 | * 1usec delay is needed. Add an x2 margin to be safe (2 usecs). |
| 1489 | * |
| 1490 | * TODO: Indicate errata when available. |
| 1491 | */ |
| 1492 | .srst_udelay = 2, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1493 | .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS | |
| 1494 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 1495 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1496 | SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO | |
| Benoit Cousson | c614ebf | 2011-07-01 22:54:01 +0200 | [diff] [blame] | 1497 | MSTANDBY_SMART | MSTANDBY_SMART_WKUP), |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1498 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1499 | }; |
| 1500 | |
| 1501 | static struct omap_hwmod_class omap44xx_iss_hwmod_class = { |
| 1502 | .name = "iss", |
| 1503 | .sysc = &omap44xx_iss_sysc, |
| 1504 | }; |
| 1505 | |
| 1506 | /* iss */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1507 | static struct omap_hwmod_opt_clk iss_opt_clks[] = { |
| 1508 | { .role = "ctrlclk", .clk = "iss_ctrlclk" }, |
| 1509 | }; |
| 1510 | |
| 1511 | static struct omap_hwmod omap44xx_iss_hwmod = { |
| 1512 | .name = "iss", |
| 1513 | .class = &omap44xx_iss_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1514 | .clkdm_name = "iss_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1515 | .main_clk = "ducati_clk_mux_ck", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1516 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1517 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1518 | .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1519 | .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1520 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1521 | }, |
| 1522 | }, |
| 1523 | .opt_clks = iss_opt_clks, |
| 1524 | .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks), |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1525 | }; |
| 1526 | |
| 1527 | /* |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1528 | * 'iva' class |
| 1529 | * multi-standard video encoder/decoder hardware accelerator |
| 1530 | */ |
| 1531 | |
| 1532 | static struct omap_hwmod_class omap44xx_iva_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 1533 | .name = "iva", |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1534 | }; |
| 1535 | |
| 1536 | /* iva */ |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1537 | static struct omap_hwmod_rst_info omap44xx_iva_resets[] = { |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1538 | { .name = "seq0", .rst_shift = 0 }, |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1539 | { .name = "seq1", .rst_shift = 1 }, |
| Paul Walmsley | f2f5736 | 2012-04-18 19:10:02 -0600 | [diff] [blame] | 1540 | { .name = "logic", .rst_shift = 2 }, |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1541 | }; |
| 1542 | |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1543 | static struct omap_hwmod omap44xx_iva_hwmod = { |
| 1544 | .name = "iva", |
| 1545 | .class = &omap44xx_iva_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1546 | .clkdm_name = "ivahd_clkdm", |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1547 | .rst_lines = omap44xx_iva_resets, |
| 1548 | .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets), |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1549 | .main_clk = "dpll_iva_m5x2_ck", |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1550 | .prcm = { |
| 1551 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1552 | .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET, |
| Benoit Cousson | eaac329 | 2011-07-10 05:56:31 -0600 | [diff] [blame] | 1553 | .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1554 | .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1555 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1556 | }, |
| 1557 | }, |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1558 | }; |
| 1559 | |
| 1560 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1561 | * 'kbd' class |
| 1562 | * keyboard controller |
| 1563 | */ |
| 1564 | |
| 1565 | static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = { |
| 1566 | .rev_offs = 0x0000, |
| 1567 | .sysc_offs = 0x0010, |
| 1568 | .syss_offs = 0x0014, |
| 1569 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 1570 | SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP | |
| 1571 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 1572 | SYSS_HAS_RESET_STATUS), |
| 1573 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1574 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1575 | }; |
| 1576 | |
| 1577 | static struct omap_hwmod_class omap44xx_kbd_hwmod_class = { |
| 1578 | .name = "kbd", |
| 1579 | .sysc = &omap44xx_kbd_sysc, |
| 1580 | }; |
| 1581 | |
| 1582 | /* kbd */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1583 | static struct omap_hwmod omap44xx_kbd_hwmod = { |
| 1584 | .name = "kbd", |
| 1585 | .class = &omap44xx_kbd_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1586 | .clkdm_name = "l4_wkup_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1587 | .main_clk = "sys_32k_ck", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1588 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1589 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1590 | .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1591 | .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1592 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1593 | }, |
| 1594 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1595 | }; |
| 1596 | |
| 1597 | /* |
| Benoit Cousson | ec5df92 | 2011-02-02 19:27:21 +0000 | [diff] [blame] | 1598 | * 'mailbox' class |
| 1599 | * mailbox module allowing communication between the on-chip processors using a |
| 1600 | * queued mailbox-interrupt mechanism. |
| 1601 | */ |
| 1602 | |
| 1603 | static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = { |
| 1604 | .rev_offs = 0x0000, |
| 1605 | .sysc_offs = 0x0010, |
| 1606 | .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE | |
| 1607 | SYSC_HAS_SOFTRESET), |
| 1608 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1609 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1610 | }; |
| 1611 | |
| 1612 | static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = { |
| 1613 | .name = "mailbox", |
| 1614 | .sysc = &omap44xx_mailbox_sysc, |
| 1615 | }; |
| 1616 | |
| 1617 | /* mailbox */ |
| Benoit Cousson | ec5df92 | 2011-02-02 19:27:21 +0000 | [diff] [blame] | 1618 | static struct omap_hwmod omap44xx_mailbox_hwmod = { |
| 1619 | .name = "mailbox", |
| 1620 | .class = &omap44xx_mailbox_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1621 | .clkdm_name = "l4_cfg_clkdm", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1622 | .prcm = { |
| Benoit Cousson | ec5df92 | 2011-02-02 19:27:21 +0000 | [diff] [blame] | 1623 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1624 | .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1625 | .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET, |
| Benoit Cousson | ec5df92 | 2011-02-02 19:27:21 +0000 | [diff] [blame] | 1626 | }, |
| 1627 | }, |
| Benoit Cousson | ec5df92 | 2011-02-02 19:27:21 +0000 | [diff] [blame] | 1628 | }; |
| 1629 | |
| 1630 | /* |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 1631 | * 'mcasp' class |
| 1632 | * multi-channel audio serial port controller |
| 1633 | */ |
| 1634 | |
| 1635 | /* The IP is not compliant to type1 / type2 scheme */ |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 1636 | static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = { |
| 1637 | .sysc_offs = 0x0004, |
| 1638 | .sysc_flags = SYSC_HAS_SIDLEMODE, |
| 1639 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1640 | SIDLE_SMART_WKUP), |
| 1641 | .sysc_fields = &omap_hwmod_sysc_type_mcasp, |
| 1642 | }; |
| 1643 | |
| 1644 | static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = { |
| 1645 | .name = "mcasp", |
| 1646 | .sysc = &omap44xx_mcasp_sysc, |
| 1647 | }; |
| 1648 | |
| 1649 | /* mcasp */ |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 1650 | static struct omap_hwmod omap44xx_mcasp_hwmod = { |
| 1651 | .name = "mcasp", |
| 1652 | .class = &omap44xx_mcasp_hwmod_class, |
| 1653 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1654 | .main_clk = "func_mcasp_abe_gfclk", |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 1655 | .prcm = { |
| 1656 | .omap4 = { |
| 1657 | .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET, |
| 1658 | .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET, |
| 1659 | .modulemode = MODULEMODE_SWCTRL, |
| 1660 | }, |
| 1661 | }, |
| 1662 | }; |
| 1663 | |
| 1664 | /* |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1665 | * 'mcbsp' class |
| 1666 | * multi channel buffered serial port controller |
| 1667 | */ |
| 1668 | |
| 1669 | static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = { |
| 1670 | .sysc_offs = 0x008c, |
| 1671 | .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP | |
| 1672 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 1673 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1674 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1675 | }; |
| 1676 | |
| 1677 | static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = { |
| 1678 | .name = "mcbsp", |
| 1679 | .sysc = &omap44xx_mcbsp_sysc, |
| 1680 | }; |
| 1681 | |
| 1682 | /* mcbsp1 */ |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1683 | static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = { |
| 1684 | { .role = "pad_fck", .clk = "pad_clks_ck" }, |
| Benoit Cousson | d7a0b51 | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 1685 | { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1686 | }; |
| 1687 | |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1688 | static struct omap_hwmod omap44xx_mcbsp1_hwmod = { |
| 1689 | .name = "mcbsp1", |
| 1690 | .class = &omap44xx_mcbsp_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1691 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1692 | .main_clk = "func_mcbsp1_gfclk", |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1693 | .prcm = { |
| 1694 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1695 | .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1696 | .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1697 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1698 | }, |
| 1699 | }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1700 | .opt_clks = mcbsp1_opt_clks, |
| 1701 | .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks), |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1702 | }; |
| 1703 | |
| 1704 | /* mcbsp2 */ |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1705 | static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = { |
| 1706 | { .role = "pad_fck", .clk = "pad_clks_ck" }, |
| Benoit Cousson | d7a0b51 | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 1707 | { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1708 | }; |
| 1709 | |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1710 | static struct omap_hwmod omap44xx_mcbsp2_hwmod = { |
| 1711 | .name = "mcbsp2", |
| 1712 | .class = &omap44xx_mcbsp_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1713 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1714 | .main_clk = "func_mcbsp2_gfclk", |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1715 | .prcm = { |
| 1716 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1717 | .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1718 | .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1719 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1720 | }, |
| 1721 | }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1722 | .opt_clks = mcbsp2_opt_clks, |
| 1723 | .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks), |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1724 | }; |
| 1725 | |
| 1726 | /* mcbsp3 */ |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1727 | static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = { |
| 1728 | { .role = "pad_fck", .clk = "pad_clks_ck" }, |
| Benoit Cousson | d7a0b51 | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 1729 | { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1730 | }; |
| 1731 | |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1732 | static struct omap_hwmod omap44xx_mcbsp3_hwmod = { |
| 1733 | .name = "mcbsp3", |
| 1734 | .class = &omap44xx_mcbsp_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1735 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1736 | .main_clk = "func_mcbsp3_gfclk", |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1737 | .prcm = { |
| 1738 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1739 | .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1740 | .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1741 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1742 | }, |
| 1743 | }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1744 | .opt_clks = mcbsp3_opt_clks, |
| 1745 | .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks), |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1746 | }; |
| 1747 | |
| 1748 | /* mcbsp4 */ |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1749 | static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = { |
| 1750 | { .role = "pad_fck", .clk = "pad_clks_ck" }, |
| Benoit Cousson | d7a0b51 | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 1751 | { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1752 | }; |
| 1753 | |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1754 | static struct omap_hwmod omap44xx_mcbsp4_hwmod = { |
| 1755 | .name = "mcbsp4", |
| 1756 | .class = &omap44xx_mcbsp_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1757 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1758 | .main_clk = "per_mcbsp4_gfclk", |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1759 | .prcm = { |
| 1760 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1761 | .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1762 | .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1763 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1764 | }, |
| 1765 | }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1766 | .opt_clks = mcbsp4_opt_clks, |
| 1767 | .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks), |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1768 | }; |
| 1769 | |
| 1770 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1771 | * 'mcpdm' class |
| 1772 | * multi channel pdm controller (proprietary interface with phoenix power |
| 1773 | * ic) |
| 1774 | */ |
| 1775 | |
| 1776 | static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = { |
| 1777 | .rev_offs = 0x0000, |
| 1778 | .sysc_offs = 0x0010, |
| 1779 | .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS | |
| 1780 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 1781 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1782 | SIDLE_SMART_WKUP), |
| 1783 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1784 | }; |
| 1785 | |
| 1786 | static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = { |
| 1787 | .name = "mcpdm", |
| 1788 | .sysc = &omap44xx_mcpdm_sysc, |
| 1789 | }; |
| 1790 | |
| 1791 | /* mcpdm */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1792 | static struct omap_hwmod omap44xx_mcpdm_hwmod = { |
| 1793 | .name = "mcpdm", |
| 1794 | .class = &omap44xx_mcpdm_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1795 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | bc05244 | 2012-10-29 22:02:14 -0600 | [diff] [blame] | 1796 | /* |
| 1797 | * It's suspected that the McPDM requires an off-chip main |
| 1798 | * functional clock, controlled via I2C. This IP block is |
| 1799 | * currently reset very early during boot, before I2C is |
| 1800 | * available, so it doesn't seem that we have any choice in |
| 1801 | * the kernel other than to avoid resetting it. |
| Peter Ujfalusi | 12d82e4 | 2013-01-18 16:48:16 -0700 | [diff] [blame] | 1802 | * |
| 1803 | * Also, McPDM needs to be configured to NO_IDLE mode when it |
| 1804 | * is in used otherwise vital clocks will be gated which |
| 1805 | * results 'slow motion' audio playback. |
| Paul Walmsley | bc05244 | 2012-10-29 22:02:14 -0600 | [diff] [blame] | 1806 | */ |
| Peter Ujfalusi | 12d82e4 | 2013-01-18 16:48:16 -0700 | [diff] [blame] | 1807 | .flags = HWMOD_EXT_OPT_MAIN_CLK | HWMOD_SWSUP_SIDLE, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1808 | .main_clk = "pad_clks_ck", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1809 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1810 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1811 | .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1812 | .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1813 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1814 | }, |
| 1815 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1816 | }; |
| 1817 | |
| 1818 | /* |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1819 | * 'mcspi' class |
| 1820 | * multichannel serial port interface (mcspi) / master/slave synchronous serial |
| 1821 | * bus |
| 1822 | */ |
| 1823 | |
| 1824 | static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = { |
| 1825 | .rev_offs = 0x0000, |
| 1826 | .sysc_offs = 0x0010, |
| 1827 | .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS | |
| 1828 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 1829 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1830 | SIDLE_SMART_WKUP), |
| 1831 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1832 | }; |
| 1833 | |
| 1834 | static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = { |
| 1835 | .name = "mcspi", |
| 1836 | .sysc = &omap44xx_mcspi_sysc, |
| 1837 | }; |
| 1838 | |
| 1839 | /* mcspi1 */ |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1840 | static struct omap_hwmod omap44xx_mcspi1_hwmod = { |
| 1841 | .name = "mcspi1", |
| 1842 | .class = &omap44xx_mcspi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1843 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1844 | .main_clk = "func_48m_fclk", |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1845 | .prcm = { |
| 1846 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1847 | .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1848 | .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1849 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1850 | }, |
| 1851 | }, |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1852 | }; |
| 1853 | |
| 1854 | /* mcspi2 */ |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1855 | static struct omap_hwmod omap44xx_mcspi2_hwmod = { |
| 1856 | .name = "mcspi2", |
| 1857 | .class = &omap44xx_mcspi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1858 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1859 | .main_clk = "func_48m_fclk", |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1860 | .prcm = { |
| 1861 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1862 | .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1863 | .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1864 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1865 | }, |
| 1866 | }, |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1867 | }; |
| 1868 | |
| 1869 | /* mcspi3 */ |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1870 | static struct omap_hwmod omap44xx_mcspi3_hwmod = { |
| 1871 | .name = "mcspi3", |
| 1872 | .class = &omap44xx_mcspi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1873 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1874 | .main_clk = "func_48m_fclk", |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1875 | .prcm = { |
| 1876 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1877 | .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1878 | .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1879 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1880 | }, |
| 1881 | }, |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1882 | }; |
| 1883 | |
| 1884 | /* mcspi4 */ |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1885 | static struct omap_hwmod omap44xx_mcspi4_hwmod = { |
| 1886 | .name = "mcspi4", |
| 1887 | .class = &omap44xx_mcspi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1888 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1889 | .main_clk = "func_48m_fclk", |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1890 | .prcm = { |
| 1891 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1892 | .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1893 | .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1894 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1895 | }, |
| 1896 | }, |
| Benoit Cousson | 9bcbd7f | 2011-02-02 17:52:13 +0530 | [diff] [blame] | 1897 | }; |
| 1898 | |
| 1899 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1900 | * 'mmc' class |
| 1901 | * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller |
| 1902 | */ |
| 1903 | |
| 1904 | static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = { |
| 1905 | .rev_offs = 0x0000, |
| 1906 | .sysc_offs = 0x0010, |
| 1907 | .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE | |
| 1908 | SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE | |
| 1909 | SYSC_HAS_SOFTRESET), |
| 1910 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1911 | SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO | |
| Benoit Cousson | c614ebf | 2011-07-01 22:54:01 +0200 | [diff] [blame] | 1912 | MSTANDBY_SMART | MSTANDBY_SMART_WKUP), |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1913 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1914 | }; |
| 1915 | |
| 1916 | static struct omap_hwmod_class omap44xx_mmc_hwmod_class = { |
| 1917 | .name = "mmc", |
| 1918 | .sysc = &omap44xx_mmc_sysc, |
| 1919 | }; |
| 1920 | |
| 1921 | /* mmc1 */ |
| Andreas Fenkart | 55143438 | 2014-11-08 15:33:09 +0100 | [diff] [blame] | 1922 | static struct omap_hsmmc_dev_attr mmc1_dev_attr = { |
| Kishore Kadiyala | 6ab8946 | 2011-03-01 13:12:56 -0800 | [diff] [blame] | 1923 | .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT, |
| 1924 | }; |
| 1925 | |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1926 | static struct omap_hwmod omap44xx_mmc1_hwmod = { |
| 1927 | .name = "mmc1", |
| 1928 | .class = &omap44xx_mmc_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1929 | .clkdm_name = "l3_init_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1930 | .main_clk = "hsmmc1_fclk", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1931 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1932 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1933 | .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1934 | .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1935 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1936 | }, |
| 1937 | }, |
| Kishore Kadiyala | 6ab8946 | 2011-03-01 13:12:56 -0800 | [diff] [blame] | 1938 | .dev_attr = &mmc1_dev_attr, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1939 | }; |
| 1940 | |
| 1941 | /* mmc2 */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1942 | static struct omap_hwmod omap44xx_mmc2_hwmod = { |
| 1943 | .name = "mmc2", |
| 1944 | .class = &omap44xx_mmc_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1945 | .clkdm_name = "l3_init_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1946 | .main_clk = "hsmmc2_fclk", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1947 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1948 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1949 | .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1950 | .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1951 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1952 | }, |
| 1953 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1954 | }; |
| 1955 | |
| 1956 | /* mmc3 */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1957 | static struct omap_hwmod omap44xx_mmc3_hwmod = { |
| 1958 | .name = "mmc3", |
| 1959 | .class = &omap44xx_mmc_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1960 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1961 | .main_clk = "func_48m_fclk", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1962 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1963 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1964 | .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1965 | .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1966 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1967 | }, |
| 1968 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1969 | }; |
| 1970 | |
| 1971 | /* mmc4 */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1972 | static struct omap_hwmod omap44xx_mmc4_hwmod = { |
| 1973 | .name = "mmc4", |
| 1974 | .class = &omap44xx_mmc_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1975 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1976 | .main_clk = "func_48m_fclk", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1977 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1978 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1979 | .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1980 | .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1981 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1982 | }, |
| 1983 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1984 | }; |
| 1985 | |
| 1986 | /* mmc5 */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1987 | static struct omap_hwmod omap44xx_mmc5_hwmod = { |
| 1988 | .name = "mmc5", |
| 1989 | .class = &omap44xx_mmc_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1990 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1991 | .main_clk = "func_48m_fclk", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1992 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1993 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1994 | .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1995 | .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1996 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1997 | }, |
| 1998 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1999 | }; |
| 2000 | |
| 2001 | /* |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2002 | * 'mmu' class |
| 2003 | * The memory management unit performs virtual to physical address translation |
| 2004 | * for its requestors. |
| 2005 | */ |
| 2006 | |
| 2007 | static struct omap_hwmod_class_sysconfig mmu_sysc = { |
| 2008 | .rev_offs = 0x000, |
| 2009 | .sysc_offs = 0x010, |
| 2010 | .syss_offs = 0x014, |
| 2011 | .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | |
| 2012 | SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE), |
| 2013 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 2014 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2015 | }; |
| 2016 | |
| 2017 | static struct omap_hwmod_class omap44xx_mmu_hwmod_class = { |
| 2018 | .name = "mmu", |
| 2019 | .sysc = &mmu_sysc, |
| 2020 | }; |
| 2021 | |
| 2022 | /* mmu ipu */ |
| 2023 | |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2024 | static struct omap_hwmod omap44xx_mmu_ipu_hwmod; |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2025 | static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = { |
| 2026 | { .name = "mmu_cache", .rst_shift = 2 }, |
| 2027 | }; |
| 2028 | |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2029 | /* l3_main_2 -> mmu_ipu */ |
| 2030 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = { |
| 2031 | .master = &omap44xx_l3_main_2_hwmod, |
| 2032 | .slave = &omap44xx_mmu_ipu_hwmod, |
| 2033 | .clk = "l3_div_ck", |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2034 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2035 | }; |
| 2036 | |
| 2037 | static struct omap_hwmod omap44xx_mmu_ipu_hwmod = { |
| 2038 | .name = "mmu_ipu", |
| 2039 | .class = &omap44xx_mmu_hwmod_class, |
| 2040 | .clkdm_name = "ducati_clkdm", |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2041 | .rst_lines = omap44xx_mmu_ipu_resets, |
| 2042 | .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets), |
| 2043 | .main_clk = "ducati_clk_mux_ck", |
| 2044 | .prcm = { |
| 2045 | .omap4 = { |
| 2046 | .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET, |
| 2047 | .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET, |
| 2048 | .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET, |
| 2049 | .modulemode = MODULEMODE_HWCTRL, |
| 2050 | }, |
| 2051 | }, |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2052 | }; |
| 2053 | |
| 2054 | /* mmu dsp */ |
| 2055 | |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2056 | static struct omap_hwmod omap44xx_mmu_dsp_hwmod; |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2057 | static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = { |
| 2058 | { .name = "mmu_cache", .rst_shift = 1 }, |
| 2059 | }; |
| 2060 | |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2061 | /* l4_cfg -> dsp */ |
| 2062 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = { |
| 2063 | .master = &omap44xx_l4_cfg_hwmod, |
| 2064 | .slave = &omap44xx_mmu_dsp_hwmod, |
| 2065 | .clk = "l4_div_ck", |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2066 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2067 | }; |
| 2068 | |
| 2069 | static struct omap_hwmod omap44xx_mmu_dsp_hwmod = { |
| 2070 | .name = "mmu_dsp", |
| 2071 | .class = &omap44xx_mmu_hwmod_class, |
| 2072 | .clkdm_name = "tesla_clkdm", |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2073 | .rst_lines = omap44xx_mmu_dsp_resets, |
| 2074 | .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets), |
| 2075 | .main_clk = "dpll_iva_m4x2_ck", |
| 2076 | .prcm = { |
| 2077 | .omap4 = { |
| 2078 | .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET, |
| 2079 | .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET, |
| 2080 | .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET, |
| 2081 | .modulemode = MODULEMODE_HWCTRL, |
| 2082 | }, |
| 2083 | }, |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 2084 | }; |
| 2085 | |
| 2086 | /* |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 2087 | * 'mpu' class |
| 2088 | * mpu sub-system |
| 2089 | */ |
| 2090 | |
| 2091 | static struct omap_hwmod_class omap44xx_mpu_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 2092 | .name = "mpu", |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 2093 | }; |
| 2094 | |
| 2095 | /* mpu */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 2096 | static struct omap_hwmod omap44xx_mpu_hwmod = { |
| 2097 | .name = "mpu", |
| 2098 | .class = &omap44xx_mpu_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2099 | .clkdm_name = "mpuss_clkdm", |
| Rajendra Nayak | b2eb000 | 2013-08-20 13:02:44 +0530 | [diff] [blame] | 2100 | .flags = HWMOD_INIT_NO_IDLE, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 2101 | .main_clk = "dpll_mpu_m2_ck", |
| 2102 | .prcm = { |
| 2103 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2104 | .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2105 | .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 2106 | }, |
| 2107 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 2108 | }; |
| 2109 | |
| Benoit Cousson | 92b18d1 | 2010-09-23 20:02:41 +0530 | [diff] [blame] | 2110 | /* |
| Paul Walmsley | e17f18c | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 2111 | * 'ocmc_ram' class |
| 2112 | * top-level core on-chip ram |
| 2113 | */ |
| 2114 | |
| 2115 | static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = { |
| 2116 | .name = "ocmc_ram", |
| 2117 | }; |
| 2118 | |
| 2119 | /* ocmc_ram */ |
| 2120 | static struct omap_hwmod omap44xx_ocmc_ram_hwmod = { |
| 2121 | .name = "ocmc_ram", |
| 2122 | .class = &omap44xx_ocmc_ram_hwmod_class, |
| 2123 | .clkdm_name = "l3_2_clkdm", |
| 2124 | .prcm = { |
| 2125 | .omap4 = { |
| 2126 | .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET, |
| 2127 | .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET, |
| 2128 | }, |
| 2129 | }, |
| 2130 | }; |
| 2131 | |
| 2132 | /* |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2133 | * 'ocp2scp' class |
| 2134 | * bridge to transform ocp interface protocol to scp (serial control port) |
| 2135 | * protocol |
| 2136 | */ |
| 2137 | |
| Benoit Cousson | 33c976e | 2012-09-23 17:28:21 -0600 | [diff] [blame] | 2138 | static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = { |
| 2139 | .rev_offs = 0x0000, |
| 2140 | .sysc_offs = 0x0010, |
| 2141 | .syss_offs = 0x0014, |
| 2142 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE | |
| 2143 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 2144 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 2145 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2146 | }; |
| 2147 | |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2148 | static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = { |
| 2149 | .name = "ocp2scp", |
| Benoit Cousson | 33c976e | 2012-09-23 17:28:21 -0600 | [diff] [blame] | 2150 | .sysc = &omap44xx_ocp2scp_sysc, |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2151 | }; |
| 2152 | |
| 2153 | /* ocp2scp_usb_phy */ |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2154 | static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = { |
| 2155 | .name = "ocp2scp_usb_phy", |
| 2156 | .class = &omap44xx_ocp2scp_hwmod_class, |
| 2157 | .clkdm_name = "l3_init_clkdm", |
| Kishon Vijay Abraham I | f4d7a53 | 2013-04-10 19:41:38 +0000 | [diff] [blame] | 2158 | /* |
| 2159 | * ocp2scp_usb_phy_phy_48m is provided by the OMAP4 PRCM IP |
| 2160 | * block as an "optional clock," and normally should never be |
| 2161 | * specified as the main_clk for an OMAP IP block. However it |
| 2162 | * turns out that this clock is actually the main clock for |
| 2163 | * the ocp2scp_usb_phy IP block: |
| 2164 | * http://lists.infradead.org/pipermail/linux-arm-kernel/2012-September/119943.html |
| 2165 | * So listing ocp2scp_usb_phy_phy_48m as a main_clk here seems |
| 2166 | * to be the best workaround. |
| 2167 | */ |
| 2168 | .main_clk = "ocp2scp_usb_phy_phy_48m", |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2169 | .prcm = { |
| 2170 | .omap4 = { |
| 2171 | .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET, |
| 2172 | .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET, |
| 2173 | .modulemode = MODULEMODE_HWCTRL, |
| 2174 | }, |
| 2175 | }, |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2176 | }; |
| 2177 | |
| 2178 | /* |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 2179 | * 'prcm' class |
| 2180 | * power and reset manager (part of the prcm infrastructure) + clock manager 2 |
| 2181 | * + clock manager 1 (in always on power domain) + local prm in mpu |
| 2182 | */ |
| 2183 | |
| 2184 | static struct omap_hwmod_class omap44xx_prcm_hwmod_class = { |
| 2185 | .name = "prcm", |
| 2186 | }; |
| 2187 | |
| 2188 | /* prcm_mpu */ |
| 2189 | static struct omap_hwmod omap44xx_prcm_mpu_hwmod = { |
| 2190 | .name = "prcm_mpu", |
| 2191 | .class = &omap44xx_prcm_hwmod_class, |
| 2192 | .clkdm_name = "l4_wkup_clkdm", |
| Paul Walmsley | 53cce97 | 2012-09-23 17:28:22 -0600 | [diff] [blame] | 2193 | .flags = HWMOD_NO_IDLEST, |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 2194 | .prcm = { |
| 2195 | .omap4 = { |
| 2196 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 2197 | }, |
| 2198 | }, |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 2199 | }; |
| 2200 | |
| 2201 | /* cm_core_aon */ |
| 2202 | static struct omap_hwmod omap44xx_cm_core_aon_hwmod = { |
| 2203 | .name = "cm_core_aon", |
| 2204 | .class = &omap44xx_prcm_hwmod_class, |
| Paul Walmsley | 53cce97 | 2012-09-23 17:28:22 -0600 | [diff] [blame] | 2205 | .flags = HWMOD_NO_IDLEST, |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 2206 | .prcm = { |
| 2207 | .omap4 = { |
| 2208 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 2209 | }, |
| 2210 | }, |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 2211 | }; |
| 2212 | |
| 2213 | /* cm_core */ |
| 2214 | static struct omap_hwmod omap44xx_cm_core_hwmod = { |
| 2215 | .name = "cm_core", |
| 2216 | .class = &omap44xx_prcm_hwmod_class, |
| Paul Walmsley | 53cce97 | 2012-09-23 17:28:22 -0600 | [diff] [blame] | 2217 | .flags = HWMOD_NO_IDLEST, |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 2218 | .prcm = { |
| 2219 | .omap4 = { |
| 2220 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 2221 | }, |
| 2222 | }, |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 2223 | }; |
| 2224 | |
| 2225 | /* prm */ |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 2226 | static struct omap_hwmod_rst_info omap44xx_prm_resets[] = { |
| 2227 | { .name = "rst_global_warm_sw", .rst_shift = 0 }, |
| 2228 | { .name = "rst_global_cold_sw", .rst_shift = 1 }, |
| 2229 | }; |
| 2230 | |
| 2231 | static struct omap_hwmod omap44xx_prm_hwmod = { |
| 2232 | .name = "prm", |
| 2233 | .class = &omap44xx_prcm_hwmod_class, |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 2234 | .rst_lines = omap44xx_prm_resets, |
| 2235 | .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets), |
| 2236 | }; |
| 2237 | |
| 2238 | /* |
| 2239 | * 'scrm' class |
| 2240 | * system clock and reset manager |
| 2241 | */ |
| 2242 | |
| 2243 | static struct omap_hwmod_class omap44xx_scrm_hwmod_class = { |
| 2244 | .name = "scrm", |
| 2245 | }; |
| 2246 | |
| 2247 | /* scrm */ |
| 2248 | static struct omap_hwmod omap44xx_scrm_hwmod = { |
| 2249 | .name = "scrm", |
| 2250 | .class = &omap44xx_scrm_hwmod_class, |
| 2251 | .clkdm_name = "l4_wkup_clkdm", |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 2252 | .prcm = { |
| 2253 | .omap4 = { |
| 2254 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 2255 | }, |
| 2256 | }, |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 2257 | }; |
| 2258 | |
| 2259 | /* |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 2260 | * 'sl2if' class |
| 2261 | * shared level 2 memory interface |
| 2262 | */ |
| 2263 | |
| 2264 | static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = { |
| 2265 | .name = "sl2if", |
| 2266 | }; |
| 2267 | |
| 2268 | /* sl2if */ |
| 2269 | static struct omap_hwmod omap44xx_sl2if_hwmod = { |
| 2270 | .name = "sl2if", |
| 2271 | .class = &omap44xx_sl2if_hwmod_class, |
| 2272 | .clkdm_name = "ivahd_clkdm", |
| 2273 | .prcm = { |
| 2274 | .omap4 = { |
| 2275 | .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET, |
| 2276 | .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET, |
| 2277 | .modulemode = MODULEMODE_HWCTRL, |
| 2278 | }, |
| 2279 | }, |
| 2280 | }; |
| 2281 | |
| 2282 | /* |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 2283 | * 'slimbus' class |
| 2284 | * bidirectional, multi-drop, multi-channel two-line serial interface between |
| 2285 | * the device and external components |
| 2286 | */ |
| 2287 | |
| 2288 | static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = { |
| 2289 | .rev_offs = 0x0000, |
| 2290 | .sysc_offs = 0x0010, |
| 2291 | .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE | |
| 2292 | SYSC_HAS_SOFTRESET), |
| 2293 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2294 | SIDLE_SMART_WKUP), |
| 2295 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 2296 | }; |
| 2297 | |
| 2298 | static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = { |
| 2299 | .name = "slimbus", |
| 2300 | .sysc = &omap44xx_slimbus_sysc, |
| 2301 | }; |
| 2302 | |
| 2303 | /* slimbus1 */ |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 2304 | static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = { |
| 2305 | { .role = "fclk_1", .clk = "slimbus1_fclk_1" }, |
| 2306 | { .role = "fclk_0", .clk = "slimbus1_fclk_0" }, |
| 2307 | { .role = "fclk_2", .clk = "slimbus1_fclk_2" }, |
| 2308 | { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" }, |
| 2309 | }; |
| 2310 | |
| 2311 | static struct omap_hwmod omap44xx_slimbus1_hwmod = { |
| 2312 | .name = "slimbus1", |
| 2313 | .class = &omap44xx_slimbus_hwmod_class, |
| 2314 | .clkdm_name = "abe_clkdm", |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 2315 | .prcm = { |
| 2316 | .omap4 = { |
| 2317 | .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET, |
| 2318 | .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET, |
| 2319 | .modulemode = MODULEMODE_SWCTRL, |
| 2320 | }, |
| 2321 | }, |
| 2322 | .opt_clks = slimbus1_opt_clks, |
| 2323 | .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks), |
| 2324 | }; |
| 2325 | |
| 2326 | /* slimbus2 */ |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 2327 | static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = { |
| 2328 | { .role = "fclk_1", .clk = "slimbus2_fclk_1" }, |
| 2329 | { .role = "fclk_0", .clk = "slimbus2_fclk_0" }, |
| 2330 | { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" }, |
| 2331 | }; |
| 2332 | |
| 2333 | static struct omap_hwmod omap44xx_slimbus2_hwmod = { |
| 2334 | .name = "slimbus2", |
| 2335 | .class = &omap44xx_slimbus_hwmod_class, |
| 2336 | .clkdm_name = "l4_per_clkdm", |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 2337 | .prcm = { |
| 2338 | .omap4 = { |
| 2339 | .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET, |
| 2340 | .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET, |
| 2341 | .modulemode = MODULEMODE_SWCTRL, |
| 2342 | }, |
| 2343 | }, |
| 2344 | .opt_clks = slimbus2_opt_clks, |
| 2345 | .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks), |
| 2346 | }; |
| 2347 | |
| 2348 | /* |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2349 | * 'smartreflex' class |
| 2350 | * smartreflex module (monitor silicon performance and outputs a measure of |
| 2351 | * performance error) |
| 2352 | */ |
| 2353 | |
| 2354 | /* The IP is not compliant to type1 / type2 scheme */ |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2355 | static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = { |
| 2356 | .sysc_offs = 0x0038, |
| 2357 | .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE), |
| 2358 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2359 | SIDLE_SMART_WKUP), |
| Tony Lindgren | bf80705 | 2017-12-15 09:41:01 -0800 | [diff] [blame] | 2360 | .sysc_fields = &omap36xx_sr_sysc_fields, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2361 | }; |
| 2362 | |
| 2363 | static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 2364 | .name = "smartreflex", |
| 2365 | .sysc = &omap44xx_smartreflex_sysc, |
| 2366 | .rev = 2, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2367 | }; |
| 2368 | |
| 2369 | /* smartreflex_core */ |
| Shweta Gulati | cea6b94 | 2012-02-29 23:33:37 +0100 | [diff] [blame] | 2370 | static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = { |
| 2371 | .sensor_voltdm_name = "core", |
| 2372 | }; |
| 2373 | |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2374 | static struct omap_hwmod omap44xx_smartreflex_core_hwmod = { |
| 2375 | .name = "smartreflex_core", |
| 2376 | .class = &omap44xx_smartreflex_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2377 | .clkdm_name = "l4_ao_clkdm", |
| Paul Walmsley | 212738a | 2011-07-09 19:14:06 -0600 | [diff] [blame] | 2378 | |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2379 | .main_clk = "smartreflex_core_fck", |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2380 | .prcm = { |
| 2381 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2382 | .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2383 | .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2384 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2385 | }, |
| 2386 | }, |
| Shweta Gulati | cea6b94 | 2012-02-29 23:33:37 +0100 | [diff] [blame] | 2387 | .dev_attr = &smartreflex_core_dev_attr, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2388 | }; |
| 2389 | |
| 2390 | /* smartreflex_iva */ |
| Shweta Gulati | cea6b94 | 2012-02-29 23:33:37 +0100 | [diff] [blame] | 2391 | static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = { |
| 2392 | .sensor_voltdm_name = "iva", |
| 2393 | }; |
| 2394 | |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2395 | static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = { |
| 2396 | .name = "smartreflex_iva", |
| 2397 | .class = &omap44xx_smartreflex_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2398 | .clkdm_name = "l4_ao_clkdm", |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2399 | .main_clk = "smartreflex_iva_fck", |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2400 | .prcm = { |
| 2401 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2402 | .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2403 | .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2404 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2405 | }, |
| 2406 | }, |
| Shweta Gulati | cea6b94 | 2012-02-29 23:33:37 +0100 | [diff] [blame] | 2407 | .dev_attr = &smartreflex_iva_dev_attr, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2408 | }; |
| 2409 | |
| 2410 | /* smartreflex_mpu */ |
| Shweta Gulati | cea6b94 | 2012-02-29 23:33:37 +0100 | [diff] [blame] | 2411 | static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = { |
| 2412 | .sensor_voltdm_name = "mpu", |
| 2413 | }; |
| 2414 | |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2415 | static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = { |
| 2416 | .name = "smartreflex_mpu", |
| 2417 | .class = &omap44xx_smartreflex_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2418 | .clkdm_name = "l4_ao_clkdm", |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2419 | .main_clk = "smartreflex_mpu_fck", |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2420 | .prcm = { |
| 2421 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2422 | .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2423 | .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2424 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2425 | }, |
| 2426 | }, |
| Shweta Gulati | cea6b94 | 2012-02-29 23:33:37 +0100 | [diff] [blame] | 2427 | .dev_attr = &smartreflex_mpu_dev_attr, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2428 | }; |
| 2429 | |
| 2430 | /* |
| Benoit Cousson | d11c217 | 2011-02-02 12:04:36 +0000 | [diff] [blame] | 2431 | * 'spinlock' class |
| 2432 | * spinlock provides hardware assistance for synchronizing the processes |
| 2433 | * running on multiple processors |
| 2434 | */ |
| 2435 | |
| 2436 | static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = { |
| 2437 | .rev_offs = 0x0000, |
| 2438 | .sysc_offs = 0x0010, |
| 2439 | .syss_offs = 0x0014, |
| 2440 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 2441 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE | |
| 2442 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| Suman Anna | 7731966 | 2013-12-23 16:48:48 -0600 | [diff] [blame] | 2443 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| Benoit Cousson | d11c217 | 2011-02-02 12:04:36 +0000 | [diff] [blame] | 2444 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2445 | }; |
| 2446 | |
| 2447 | static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = { |
| 2448 | .name = "spinlock", |
| 2449 | .sysc = &omap44xx_spinlock_sysc, |
| 2450 | }; |
| 2451 | |
| 2452 | /* spinlock */ |
| Benoit Cousson | d11c217 | 2011-02-02 12:04:36 +0000 | [diff] [blame] | 2453 | static struct omap_hwmod omap44xx_spinlock_hwmod = { |
| 2454 | .name = "spinlock", |
| 2455 | .class = &omap44xx_spinlock_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2456 | .clkdm_name = "l4_cfg_clkdm", |
| Benoit Cousson | d11c217 | 2011-02-02 12:04:36 +0000 | [diff] [blame] | 2457 | .prcm = { |
| 2458 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2459 | .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2460 | .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET, |
| Benoit Cousson | d11c217 | 2011-02-02 12:04:36 +0000 | [diff] [blame] | 2461 | }, |
| 2462 | }, |
| Benoit Cousson | d11c217 | 2011-02-02 12:04:36 +0000 | [diff] [blame] | 2463 | }; |
| 2464 | |
| 2465 | /* |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2466 | * 'timer' class |
| 2467 | * general purpose timer module with accurate 1ms tick |
| 2468 | * This class contains several variants: ['timer_1ms', 'timer'] |
| 2469 | */ |
| 2470 | |
| 2471 | static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = { |
| 2472 | .rev_offs = 0x0000, |
| 2473 | .sysc_offs = 0x0010, |
| 2474 | .syss_offs = 0x0014, |
| 2475 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 2476 | SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP | |
| 2477 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 2478 | SYSS_HAS_RESET_STATUS), |
| 2479 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 2480 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2481 | }; |
| 2482 | |
| 2483 | static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = { |
| 2484 | .name = "timer", |
| 2485 | .sysc = &omap44xx_timer_1ms_sysc, |
| 2486 | }; |
| 2487 | |
| 2488 | static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = { |
| 2489 | .rev_offs = 0x0000, |
| 2490 | .sysc_offs = 0x0010, |
| 2491 | .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS | |
| 2492 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 2493 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2494 | SIDLE_SMART_WKUP), |
| 2495 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 2496 | }; |
| 2497 | |
| 2498 | static struct omap_hwmod_class omap44xx_timer_hwmod_class = { |
| 2499 | .name = "timer", |
| 2500 | .sysc = &omap44xx_timer_sysc, |
| 2501 | }; |
| 2502 | |
| 2503 | /* timer1 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2504 | static struct omap_hwmod omap44xx_timer1_hwmod = { |
| 2505 | .name = "timer1", |
| 2506 | .class = &omap44xx_timer_1ms_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2507 | .clkdm_name = "l4_wkup_clkdm", |
| Jon Hunter | 10759e8 | 2012-07-11 13:00:13 -0500 | [diff] [blame] | 2508 | .flags = HWMOD_SET_DEFAULT_CLOCKACT, |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2509 | .main_clk = "dmt1_clk_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2510 | .prcm = { |
| 2511 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2512 | .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2513 | .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2514 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2515 | }, |
| 2516 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2517 | }; |
| 2518 | |
| 2519 | /* timer2 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2520 | static struct omap_hwmod omap44xx_timer2_hwmod = { |
| 2521 | .name = "timer2", |
| 2522 | .class = &omap44xx_timer_1ms_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2523 | .clkdm_name = "l4_per_clkdm", |
| Jon Hunter | 10759e8 | 2012-07-11 13:00:13 -0500 | [diff] [blame] | 2524 | .flags = HWMOD_SET_DEFAULT_CLOCKACT, |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2525 | .main_clk = "cm2_dm2_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2526 | .prcm = { |
| 2527 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2528 | .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2529 | .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2530 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2531 | }, |
| 2532 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2533 | }; |
| 2534 | |
| 2535 | /* timer3 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2536 | static struct omap_hwmod omap44xx_timer3_hwmod = { |
| 2537 | .name = "timer3", |
| 2538 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2539 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2540 | .main_clk = "cm2_dm3_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2541 | .prcm = { |
| 2542 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2543 | .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2544 | .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2545 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2546 | }, |
| 2547 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2548 | }; |
| 2549 | |
| 2550 | /* timer4 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2551 | static struct omap_hwmod omap44xx_timer4_hwmod = { |
| 2552 | .name = "timer4", |
| 2553 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2554 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2555 | .main_clk = "cm2_dm4_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2556 | .prcm = { |
| 2557 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2558 | .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2559 | .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2560 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2561 | }, |
| 2562 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2563 | }; |
| 2564 | |
| 2565 | /* timer5 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2566 | static struct omap_hwmod omap44xx_timer5_hwmod = { |
| 2567 | .name = "timer5", |
| 2568 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2569 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2570 | .main_clk = "timer5_sync_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2571 | .prcm = { |
| 2572 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2573 | .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2574 | .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2575 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2576 | }, |
| 2577 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2578 | }; |
| 2579 | |
| 2580 | /* timer6 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2581 | static struct omap_hwmod omap44xx_timer6_hwmod = { |
| 2582 | .name = "timer6", |
| 2583 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2584 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2585 | .main_clk = "timer6_sync_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2586 | .prcm = { |
| 2587 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2588 | .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2589 | .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2590 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2591 | }, |
| 2592 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2593 | }; |
| 2594 | |
| 2595 | /* timer7 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2596 | static struct omap_hwmod omap44xx_timer7_hwmod = { |
| 2597 | .name = "timer7", |
| 2598 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2599 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2600 | .main_clk = "timer7_sync_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2601 | .prcm = { |
| 2602 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2603 | .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2604 | .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2605 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2606 | }, |
| 2607 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2608 | }; |
| 2609 | |
| 2610 | /* timer8 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2611 | static struct omap_hwmod omap44xx_timer8_hwmod = { |
| 2612 | .name = "timer8", |
| 2613 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2614 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2615 | .main_clk = "timer8_sync_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2616 | .prcm = { |
| 2617 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2618 | .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2619 | .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2620 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2621 | }, |
| 2622 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2623 | }; |
| 2624 | |
| 2625 | /* timer9 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2626 | static struct omap_hwmod omap44xx_timer9_hwmod = { |
| 2627 | .name = "timer9", |
| 2628 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2629 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2630 | .main_clk = "cm2_dm9_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2631 | .prcm = { |
| 2632 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2633 | .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2634 | .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2635 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2636 | }, |
| 2637 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2638 | }; |
| 2639 | |
| 2640 | /* timer10 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2641 | static struct omap_hwmod omap44xx_timer10_hwmod = { |
| 2642 | .name = "timer10", |
| 2643 | .class = &omap44xx_timer_1ms_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2644 | .clkdm_name = "l4_per_clkdm", |
| Jon Hunter | 10759e8 | 2012-07-11 13:00:13 -0500 | [diff] [blame] | 2645 | .flags = HWMOD_SET_DEFAULT_CLOCKACT, |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2646 | .main_clk = "cm2_dm10_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2647 | .prcm = { |
| 2648 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2649 | .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2650 | .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2651 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2652 | }, |
| 2653 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2654 | }; |
| 2655 | |
| 2656 | /* timer11 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2657 | static struct omap_hwmod omap44xx_timer11_hwmod = { |
| 2658 | .name = "timer11", |
| 2659 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2660 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2661 | .main_clk = "cm2_dm11_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2662 | .prcm = { |
| 2663 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2664 | .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2665 | .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2666 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2667 | }, |
| 2668 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2669 | }; |
| 2670 | |
| 2671 | /* |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2672 | * 'uart' class |
| 2673 | * universal asynchronous receiver/transmitter (uart) |
| 2674 | */ |
| 2675 | |
| 2676 | static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = { |
| 2677 | .rev_offs = 0x0050, |
| 2678 | .sysc_offs = 0x0054, |
| 2679 | .syss_offs = 0x0058, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 2680 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP | |
| Benoit Cousson | 0cfe875 | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 2681 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 2682 | SYSS_HAS_RESET_STATUS), |
| Benoit Cousson | 7cffa6b | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 2683 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2684 | SIDLE_SMART_WKUP), |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2685 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2686 | }; |
| 2687 | |
| 2688 | static struct omap_hwmod_class omap44xx_uart_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 2689 | .name = "uart", |
| 2690 | .sysc = &omap44xx_uart_sysc, |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2691 | }; |
| 2692 | |
| 2693 | /* uart1 */ |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2694 | static struct omap_hwmod omap44xx_uart1_hwmod = { |
| 2695 | .name = "uart1", |
| 2696 | .class = &omap44xx_uart_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2697 | .clkdm_name = "l4_per_clkdm", |
| Santosh Shilimkar | 66dde54 | 2013-05-15 20:18:39 +0530 | [diff] [blame] | 2698 | .flags = HWMOD_SWSUP_SIDLE_ACT, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 2699 | .main_clk = "func_48m_fclk", |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2700 | .prcm = { |
| 2701 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2702 | .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2703 | .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2704 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2705 | }, |
| 2706 | }, |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2707 | }; |
| 2708 | |
| 2709 | /* uart2 */ |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2710 | static struct omap_hwmod omap44xx_uart2_hwmod = { |
| 2711 | .name = "uart2", |
| 2712 | .class = &omap44xx_uart_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2713 | .clkdm_name = "l4_per_clkdm", |
| Santosh Shilimkar | 66dde54 | 2013-05-15 20:18:39 +0530 | [diff] [blame] | 2714 | .flags = HWMOD_SWSUP_SIDLE_ACT, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 2715 | .main_clk = "func_48m_fclk", |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2716 | .prcm = { |
| 2717 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2718 | .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2719 | .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2720 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2721 | }, |
| 2722 | }, |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2723 | }; |
| 2724 | |
| 2725 | /* uart3 */ |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2726 | static struct omap_hwmod omap44xx_uart3_hwmod = { |
| 2727 | .name = "uart3", |
| 2728 | .class = &omap44xx_uart_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2729 | .clkdm_name = "l4_per_clkdm", |
| Rajendra Nayak | 7dedd34 | 2013-07-28 23:01:48 -0600 | [diff] [blame] | 2730 | .flags = DEBUG_OMAP4UART3_FLAGS | HWMOD_SWSUP_SIDLE_ACT, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 2731 | .main_clk = "func_48m_fclk", |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2732 | .prcm = { |
| 2733 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2734 | .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2735 | .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2736 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2737 | }, |
| 2738 | }, |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2739 | }; |
| 2740 | |
| 2741 | /* uart4 */ |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2742 | static struct omap_hwmod omap44xx_uart4_hwmod = { |
| 2743 | .name = "uart4", |
| 2744 | .class = &omap44xx_uart_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2745 | .clkdm_name = "l4_per_clkdm", |
| Rajendra Nayak | 7dedd34 | 2013-07-28 23:01:48 -0600 | [diff] [blame] | 2746 | .flags = DEBUG_OMAP4UART4_FLAGS | HWMOD_SWSUP_SIDLE_ACT, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 2747 | .main_clk = "func_48m_fclk", |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2748 | .prcm = { |
| 2749 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2750 | .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2751 | .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2752 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2753 | }, |
| 2754 | }, |
| Benoit Cousson | db12ba5 | 2010-09-27 20:19:19 +0530 | [diff] [blame] | 2755 | }; |
| 2756 | |
| Benoit Cousson | 9780a9c | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 2757 | /* |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2758 | * 'usb_host_fs' class |
| 2759 | * full-speed usb host controller |
| 2760 | */ |
| 2761 | |
| 2762 | /* The IP is not compliant to type1 / type2 scheme */ |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2763 | static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = { |
| 2764 | .rev_offs = 0x0000, |
| 2765 | .sysc_offs = 0x0210, |
| 2766 | .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE | |
| 2767 | SYSC_HAS_SOFTRESET), |
| 2768 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2769 | SIDLE_SMART_WKUP), |
| 2770 | .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs, |
| 2771 | }; |
| 2772 | |
| 2773 | static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = { |
| 2774 | .name = "usb_host_fs", |
| 2775 | .sysc = &omap44xx_usb_host_fs_sysc, |
| 2776 | }; |
| 2777 | |
| 2778 | /* usb_host_fs */ |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2779 | static struct omap_hwmod omap44xx_usb_host_fs_hwmod = { |
| 2780 | .name = "usb_host_fs", |
| 2781 | .class = &omap44xx_usb_host_fs_hwmod_class, |
| 2782 | .clkdm_name = "l3_init_clkdm", |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2783 | .main_clk = "usb_host_fs_fck", |
| 2784 | .prcm = { |
| 2785 | .omap4 = { |
| 2786 | .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET, |
| 2787 | .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET, |
| 2788 | .modulemode = MODULEMODE_SWCTRL, |
| 2789 | }, |
| 2790 | }, |
| 2791 | }; |
| 2792 | |
| 2793 | /* |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2794 | * 'usb_host_hs' class |
| 2795 | * high-speed multi-port usb host controller |
| 2796 | */ |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2797 | |
| 2798 | static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = { |
| 2799 | .rev_offs = 0x0000, |
| 2800 | .sysc_offs = 0x0010, |
| 2801 | .syss_offs = 0x0014, |
| 2802 | .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE | |
| Roger Quadros | b483a4a | 2013-12-03 16:25:46 +0200 | [diff] [blame] | 2803 | SYSC_HAS_SOFTRESET | SYSC_HAS_RESET_STATUS), |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2804 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2805 | SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO | |
| 2806 | MSTANDBY_SMART | MSTANDBY_SMART_WKUP), |
| 2807 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 2808 | }; |
| 2809 | |
| 2810 | static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = { |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2811 | .name = "usb_host_hs", |
| 2812 | .sysc = &omap44xx_usb_host_hs_sysc, |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2813 | }; |
| 2814 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2815 | /* usb_host_hs */ |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2816 | static struct omap_hwmod omap44xx_usb_host_hs_hwmod = { |
| 2817 | .name = "usb_host_hs", |
| 2818 | .class = &omap44xx_usb_host_hs_hwmod_class, |
| 2819 | .clkdm_name = "l3_init_clkdm", |
| 2820 | .main_clk = "usb_host_hs_fck", |
| 2821 | .prcm = { |
| 2822 | .omap4 = { |
| 2823 | .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET, |
| 2824 | .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET, |
| 2825 | .modulemode = MODULEMODE_SWCTRL, |
| 2826 | }, |
| 2827 | }, |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2828 | |
| 2829 | /* |
| 2830 | * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock |
| 2831 | * id: i660 |
| 2832 | * |
| 2833 | * Description: |
| 2834 | * In the following configuration : |
| 2835 | * - USBHOST module is set to smart-idle mode |
| 2836 | * - PRCM asserts idle_req to the USBHOST module ( This typically |
| 2837 | * happens when the system is going to a low power mode : all ports |
| 2838 | * have been suspended, the master part of the USBHOST module has |
| 2839 | * entered the standby state, and SW has cut the functional clocks) |
| 2840 | * - an USBHOST interrupt occurs before the module is able to answer |
| 2841 | * idle_ack, typically a remote wakeup IRQ. |
| 2842 | * Then the USB HOST module will enter a deadlock situation where it |
| 2843 | * is no more accessible nor functional. |
| 2844 | * |
| 2845 | * Workaround: |
| 2846 | * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE |
| 2847 | */ |
| 2848 | |
| 2849 | /* |
| 2850 | * Errata: USB host EHCI may stall when entering smart-standby mode |
| 2851 | * Id: i571 |
| 2852 | * |
| 2853 | * Description: |
| 2854 | * When the USBHOST module is set to smart-standby mode, and when it is |
| 2855 | * ready to enter the standby state (i.e. all ports are suspended and |
| 2856 | * all attached devices are in suspend mode), then it can wrongly assert |
| 2857 | * the Mstandby signal too early while there are still some residual OCP |
| 2858 | * transactions ongoing. If this condition occurs, the internal state |
| 2859 | * machine may go to an undefined state and the USB link may be stuck |
| 2860 | * upon the next resume. |
| 2861 | * |
| 2862 | * Workaround: |
| 2863 | * Don't use smart standby; use only force standby, |
| 2864 | * hence HWMOD_SWSUP_MSTANDBY |
| 2865 | */ |
| 2866 | |
| Roger Quadros | b483a4a | 2013-12-03 16:25:46 +0200 | [diff] [blame] | 2867 | .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY, |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2868 | }; |
| 2869 | |
| 2870 | /* |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2871 | * 'usb_otg_hs' class |
| 2872 | * high-speed on-the-go universal serial bus (usb_otg_hs) controller |
| 2873 | */ |
| 2874 | |
| 2875 | static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = { |
| 2876 | .rev_offs = 0x0400, |
| 2877 | .sysc_offs = 0x0404, |
| 2878 | .syss_offs = 0x0408, |
| 2879 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP | |
| 2880 | SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE | |
| 2881 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 2882 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2883 | SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO | |
| 2884 | MSTANDBY_SMART), |
| 2885 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2886 | }; |
| 2887 | |
| 2888 | static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = { |
| 2889 | .name = "usb_otg_hs", |
| 2890 | .sysc = &omap44xx_usb_otg_hs_sysc, |
| 2891 | }; |
| 2892 | |
| 2893 | /* usb_otg_hs */ |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2894 | static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = { |
| 2895 | { .role = "xclk", .clk = "usb_otg_hs_xclk" }, |
| 2896 | }; |
| 2897 | |
| 2898 | static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = { |
| 2899 | .name = "usb_otg_hs", |
| 2900 | .class = &omap44xx_usb_otg_hs_hwmod_class, |
| 2901 | .clkdm_name = "l3_init_clkdm", |
| 2902 | .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2903 | .main_clk = "usb_otg_hs_ick", |
| 2904 | .prcm = { |
| 2905 | .omap4 = { |
| 2906 | .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET, |
| 2907 | .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET, |
| 2908 | .modulemode = MODULEMODE_HWCTRL, |
| 2909 | }, |
| 2910 | }, |
| 2911 | .opt_clks = usb_otg_hs_opt_clks, |
| 2912 | .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks), |
| 2913 | }; |
| 2914 | |
| 2915 | /* |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2916 | * 'usb_tll_hs' class |
| 2917 | * usb_tll_hs module is the adapter on the usb_host_hs ports |
| 2918 | */ |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2919 | |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2920 | static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = { |
| 2921 | .rev_offs = 0x0000, |
| 2922 | .sysc_offs = 0x0010, |
| 2923 | .syss_offs = 0x0014, |
| 2924 | .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | |
| 2925 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET | |
| 2926 | SYSC_HAS_AUTOIDLE), |
| 2927 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 2928 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2929 | }; |
| 2930 | |
| 2931 | static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = { |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2932 | .name = "usb_tll_hs", |
| 2933 | .sysc = &omap44xx_usb_tll_hs_sysc, |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2934 | }; |
| 2935 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2936 | static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = { |
| 2937 | .name = "usb_tll_hs", |
| 2938 | .class = &omap44xx_usb_tll_hs_hwmod_class, |
| 2939 | .clkdm_name = "l3_init_clkdm", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2940 | .main_clk = "usb_tll_hs_ick", |
| 2941 | .prcm = { |
| 2942 | .omap4 = { |
| 2943 | .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET, |
| 2944 | .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET, |
| 2945 | .modulemode = MODULEMODE_HWCTRL, |
| 2946 | }, |
| 2947 | }, |
| 2948 | }; |
| 2949 | |
| 2950 | /* |
| 2951 | * 'wd_timer' class |
| 2952 | * 32-bit watchdog upward counter that generates a pulse on the reset pin on |
| 2953 | * overflow condition |
| 2954 | */ |
| 2955 | |
| 2956 | static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = { |
| 2957 | .rev_offs = 0x0000, |
| 2958 | .sysc_offs = 0x0010, |
| 2959 | .syss_offs = 0x0014, |
| 2960 | .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE | |
| 2961 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 2962 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2963 | SIDLE_SMART_WKUP), |
| 2964 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2965 | }; |
| 2966 | |
| 2967 | static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = { |
| 2968 | .name = "wd_timer", |
| 2969 | .sysc = &omap44xx_wd_timer_sysc, |
| 2970 | .pre_shutdown = &omap2_wd_timer_disable, |
| Kevin Hilman | 414e412 | 2012-05-08 11:34:30 -0600 | [diff] [blame] | 2971 | .reset = &omap2_wd_timer_reset, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2972 | }; |
| 2973 | |
| 2974 | /* wd_timer2 */ |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2975 | static struct omap_hwmod omap44xx_wd_timer2_hwmod = { |
| 2976 | .name = "wd_timer2", |
| 2977 | .class = &omap44xx_wd_timer_hwmod_class, |
| 2978 | .clkdm_name = "l4_wkup_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 2979 | .main_clk = "sys_32k_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2980 | .prcm = { |
| 2981 | .omap4 = { |
| 2982 | .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET, |
| 2983 | .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET, |
| 2984 | .modulemode = MODULEMODE_SWCTRL, |
| 2985 | }, |
| 2986 | }, |
| 2987 | }; |
| 2988 | |
| 2989 | /* wd_timer3 */ |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2990 | static struct omap_hwmod omap44xx_wd_timer3_hwmod = { |
| 2991 | .name = "wd_timer3", |
| 2992 | .class = &omap44xx_wd_timer_hwmod_class, |
| 2993 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 2994 | .main_clk = "sys_32k_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2995 | .prcm = { |
| 2996 | .omap4 = { |
| 2997 | .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET, |
| 2998 | .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET, |
| 2999 | .modulemode = MODULEMODE_SWCTRL, |
| 3000 | }, |
| 3001 | }, |
| 3002 | }; |
| 3003 | |
| 3004 | |
| 3005 | /* |
| 3006 | * interfaces |
| 3007 | */ |
| 3008 | |
| 3009 | /* l3_main_1 -> dmm */ |
| 3010 | static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = { |
| 3011 | .master = &omap44xx_l3_main_1_hwmod, |
| 3012 | .slave = &omap44xx_dmm_hwmod, |
| 3013 | .clk = "l3_div_ck", |
| 3014 | .user = OCP_USER_SDMA, |
| 3015 | }; |
| 3016 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3017 | /* mpu -> dmm */ |
| 3018 | static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = { |
| 3019 | .master = &omap44xx_mpu_hwmod, |
| 3020 | .slave = &omap44xx_dmm_hwmod, |
| 3021 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3022 | .user = OCP_USER_MPU, |
| 3023 | }; |
| 3024 | |
| 3025 | /* iva -> l3_instr */ |
| 3026 | static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = { |
| 3027 | .master = &omap44xx_iva_hwmod, |
| 3028 | .slave = &omap44xx_l3_instr_hwmod, |
| 3029 | .clk = "l3_div_ck", |
| 3030 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3031 | }; |
| 3032 | |
| 3033 | /* l3_main_3 -> l3_instr */ |
| 3034 | static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = { |
| 3035 | .master = &omap44xx_l3_main_3_hwmod, |
| 3036 | .slave = &omap44xx_l3_instr_hwmod, |
| 3037 | .clk = "l3_div_ck", |
| 3038 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3039 | }; |
| 3040 | |
| Benoît Cousson | 9a817bc8 | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 3041 | /* ocp_wp_noc -> l3_instr */ |
| 3042 | static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = { |
| 3043 | .master = &omap44xx_ocp_wp_noc_hwmod, |
| 3044 | .slave = &omap44xx_l3_instr_hwmod, |
| 3045 | .clk = "l3_div_ck", |
| 3046 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3047 | }; |
| 3048 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3049 | /* dsp -> l3_main_1 */ |
| 3050 | static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = { |
| 3051 | .master = &omap44xx_dsp_hwmod, |
| 3052 | .slave = &omap44xx_l3_main_1_hwmod, |
| 3053 | .clk = "l3_div_ck", |
| 3054 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3055 | }; |
| 3056 | |
| 3057 | /* dss -> l3_main_1 */ |
| 3058 | static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = { |
| 3059 | .master = &omap44xx_dss_hwmod, |
| 3060 | .slave = &omap44xx_l3_main_1_hwmod, |
| 3061 | .clk = "l3_div_ck", |
| 3062 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3063 | }; |
| 3064 | |
| 3065 | /* l3_main_2 -> l3_main_1 */ |
| 3066 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = { |
| 3067 | .master = &omap44xx_l3_main_2_hwmod, |
| 3068 | .slave = &omap44xx_l3_main_1_hwmod, |
| 3069 | .clk = "l3_div_ck", |
| 3070 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3071 | }; |
| 3072 | |
| 3073 | /* l4_cfg -> l3_main_1 */ |
| 3074 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = { |
| 3075 | .master = &omap44xx_l4_cfg_hwmod, |
| 3076 | .slave = &omap44xx_l3_main_1_hwmod, |
| 3077 | .clk = "l4_div_ck", |
| 3078 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3079 | }; |
| 3080 | |
| 3081 | /* mmc1 -> l3_main_1 */ |
| 3082 | static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = { |
| 3083 | .master = &omap44xx_mmc1_hwmod, |
| 3084 | .slave = &omap44xx_l3_main_1_hwmod, |
| 3085 | .clk = "l3_div_ck", |
| 3086 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3087 | }; |
| 3088 | |
| 3089 | /* mmc2 -> l3_main_1 */ |
| 3090 | static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = { |
| 3091 | .master = &omap44xx_mmc2_hwmod, |
| 3092 | .slave = &omap44xx_l3_main_1_hwmod, |
| 3093 | .clk = "l3_div_ck", |
| 3094 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3095 | }; |
| 3096 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3097 | /* mpu -> l3_main_1 */ |
| 3098 | static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = { |
| 3099 | .master = &omap44xx_mpu_hwmod, |
| 3100 | .slave = &omap44xx_l3_main_1_hwmod, |
| 3101 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3102 | .user = OCP_USER_MPU, |
| 3103 | }; |
| 3104 | |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 3105 | /* debugss -> l3_main_2 */ |
| 3106 | static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = { |
| 3107 | .master = &omap44xx_debugss_hwmod, |
| 3108 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3109 | .clk = "dbgclk_mux_ck", |
| 3110 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3111 | }; |
| 3112 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3113 | /* dma_system -> l3_main_2 */ |
| 3114 | static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = { |
| 3115 | .master = &omap44xx_dma_system_hwmod, |
| 3116 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3117 | .clk = "l3_div_ck", |
| 3118 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3119 | }; |
| 3120 | |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 3121 | /* fdif -> l3_main_2 */ |
| 3122 | static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = { |
| 3123 | .master = &omap44xx_fdif_hwmod, |
| 3124 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3125 | .clk = "l3_div_ck", |
| 3126 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3127 | }; |
| 3128 | |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3129 | /* gpu -> l3_main_2 */ |
| 3130 | static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = { |
| 3131 | .master = &omap44xx_gpu_hwmod, |
| 3132 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3133 | .clk = "l3_div_ck", |
| 3134 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3135 | }; |
| 3136 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3137 | /* hsi -> l3_main_2 */ |
| 3138 | static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = { |
| 3139 | .master = &omap44xx_hsi_hwmod, |
| 3140 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3141 | .clk = "l3_div_ck", |
| 3142 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3143 | }; |
| 3144 | |
| 3145 | /* ipu -> l3_main_2 */ |
| 3146 | static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = { |
| 3147 | .master = &omap44xx_ipu_hwmod, |
| 3148 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3149 | .clk = "l3_div_ck", |
| 3150 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3151 | }; |
| 3152 | |
| 3153 | /* iss -> l3_main_2 */ |
| 3154 | static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = { |
| 3155 | .master = &omap44xx_iss_hwmod, |
| 3156 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3157 | .clk = "l3_div_ck", |
| 3158 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3159 | }; |
| 3160 | |
| 3161 | /* iva -> l3_main_2 */ |
| 3162 | static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = { |
| 3163 | .master = &omap44xx_iva_hwmod, |
| 3164 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3165 | .clk = "l3_div_ck", |
| 3166 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3167 | }; |
| 3168 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3169 | /* l3_main_1 -> l3_main_2 */ |
| 3170 | static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = { |
| 3171 | .master = &omap44xx_l3_main_1_hwmod, |
| 3172 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3173 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3174 | .user = OCP_USER_MPU, |
| 3175 | }; |
| 3176 | |
| 3177 | /* l4_cfg -> l3_main_2 */ |
| 3178 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = { |
| 3179 | .master = &omap44xx_l4_cfg_hwmod, |
| 3180 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3181 | .clk = "l4_div_ck", |
| 3182 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3183 | }; |
| 3184 | |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 3185 | /* usb_host_fs -> l3_main_2 */ |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 3186 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = { |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 3187 | .master = &omap44xx_usb_host_fs_hwmod, |
| 3188 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3189 | .clk = "l3_div_ck", |
| 3190 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3191 | }; |
| 3192 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3193 | /* usb_host_hs -> l3_main_2 */ |
| 3194 | static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = { |
| 3195 | .master = &omap44xx_usb_host_hs_hwmod, |
| 3196 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3197 | .clk = "l3_div_ck", |
| 3198 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3199 | }; |
| 3200 | |
| 3201 | /* usb_otg_hs -> l3_main_2 */ |
| 3202 | static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = { |
| 3203 | .master = &omap44xx_usb_otg_hs_hwmod, |
| 3204 | .slave = &omap44xx_l3_main_2_hwmod, |
| 3205 | .clk = "l3_div_ck", |
| 3206 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3207 | }; |
| 3208 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3209 | /* l3_main_1 -> l3_main_3 */ |
| 3210 | static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = { |
| 3211 | .master = &omap44xx_l3_main_1_hwmod, |
| 3212 | .slave = &omap44xx_l3_main_3_hwmod, |
| 3213 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3214 | .user = OCP_USER_MPU, |
| 3215 | }; |
| 3216 | |
| 3217 | /* l3_main_2 -> l3_main_3 */ |
| 3218 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = { |
| 3219 | .master = &omap44xx_l3_main_2_hwmod, |
| 3220 | .slave = &omap44xx_l3_main_3_hwmod, |
| 3221 | .clk = "l3_div_ck", |
| 3222 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3223 | }; |
| 3224 | |
| 3225 | /* l4_cfg -> l3_main_3 */ |
| 3226 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = { |
| 3227 | .master = &omap44xx_l4_cfg_hwmod, |
| 3228 | .slave = &omap44xx_l3_main_3_hwmod, |
| 3229 | .clk = "l4_div_ck", |
| 3230 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3231 | }; |
| 3232 | |
| 3233 | /* aess -> l4_abe */ |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 3234 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = { |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3235 | .master = &omap44xx_aess_hwmod, |
| 3236 | .slave = &omap44xx_l4_abe_hwmod, |
| 3237 | .clk = "ocp_abe_iclk", |
| 3238 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3239 | }; |
| 3240 | |
| 3241 | /* dsp -> l4_abe */ |
| 3242 | static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = { |
| 3243 | .master = &omap44xx_dsp_hwmod, |
| 3244 | .slave = &omap44xx_l4_abe_hwmod, |
| 3245 | .clk = "ocp_abe_iclk", |
| 3246 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3247 | }; |
| 3248 | |
| 3249 | /* l3_main_1 -> l4_abe */ |
| 3250 | static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = { |
| 3251 | .master = &omap44xx_l3_main_1_hwmod, |
| 3252 | .slave = &omap44xx_l4_abe_hwmod, |
| 3253 | .clk = "l3_div_ck", |
| 3254 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3255 | }; |
| 3256 | |
| 3257 | /* mpu -> l4_abe */ |
| 3258 | static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = { |
| 3259 | .master = &omap44xx_mpu_hwmod, |
| 3260 | .slave = &omap44xx_l4_abe_hwmod, |
| 3261 | .clk = "ocp_abe_iclk", |
| 3262 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3263 | }; |
| 3264 | |
| 3265 | /* l3_main_1 -> l4_cfg */ |
| 3266 | static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = { |
| 3267 | .master = &omap44xx_l3_main_1_hwmod, |
| 3268 | .slave = &omap44xx_l4_cfg_hwmod, |
| 3269 | .clk = "l3_div_ck", |
| 3270 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3271 | }; |
| 3272 | |
| 3273 | /* l3_main_2 -> l4_per */ |
| 3274 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = { |
| 3275 | .master = &omap44xx_l3_main_2_hwmod, |
| 3276 | .slave = &omap44xx_l4_per_hwmod, |
| 3277 | .clk = "l3_div_ck", |
| 3278 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3279 | }; |
| 3280 | |
| 3281 | /* l4_cfg -> l4_wkup */ |
| 3282 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = { |
| 3283 | .master = &omap44xx_l4_cfg_hwmod, |
| 3284 | .slave = &omap44xx_l4_wkup_hwmod, |
| 3285 | .clk = "l4_div_ck", |
| 3286 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3287 | }; |
| 3288 | |
| 3289 | /* mpu -> mpu_private */ |
| 3290 | static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = { |
| 3291 | .master = &omap44xx_mpu_hwmod, |
| 3292 | .slave = &omap44xx_mpu_private_hwmod, |
| 3293 | .clk = "l3_div_ck", |
| 3294 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3295 | }; |
| 3296 | |
| Benoît Cousson | 9a817bc8 | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 3297 | /* l4_cfg -> ocp_wp_noc */ |
| 3298 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = { |
| 3299 | .master = &omap44xx_l4_cfg_hwmod, |
| 3300 | .slave = &omap44xx_ocp_wp_noc_hwmod, |
| 3301 | .clk = "l4_div_ck", |
| Benoît Cousson | 9a817bc8 | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 3302 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3303 | }; |
| 3304 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3305 | /* l4_abe -> aess */ |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 3306 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = { |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3307 | .master = &omap44xx_l4_abe_hwmod, |
| 3308 | .slave = &omap44xx_aess_hwmod, |
| 3309 | .clk = "ocp_abe_iclk", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3310 | .user = OCP_USER_MPU, |
| 3311 | }; |
| 3312 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3313 | /* l4_abe -> aess (dma) */ |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 3314 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = { |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3315 | .master = &omap44xx_l4_abe_hwmod, |
| 3316 | .slave = &omap44xx_aess_hwmod, |
| 3317 | .clk = "ocp_abe_iclk", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3318 | .user = OCP_USER_SDMA, |
| 3319 | }; |
| 3320 | |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3321 | /* l3_main_2 -> c2c */ |
| 3322 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = { |
| 3323 | .master = &omap44xx_l3_main_2_hwmod, |
| 3324 | .slave = &omap44xx_c2c_hwmod, |
| 3325 | .clk = "l3_div_ck", |
| 3326 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3327 | }; |
| 3328 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3329 | /* l4_wkup -> counter_32k */ |
| 3330 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = { |
| 3331 | .master = &omap44xx_l4_wkup_hwmod, |
| 3332 | .slave = &omap44xx_counter_32k_hwmod, |
| 3333 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3334 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3335 | }; |
| 3336 | |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 3337 | /* l4_cfg -> ctrl_module_core */ |
| 3338 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = { |
| 3339 | .master = &omap44xx_l4_cfg_hwmod, |
| 3340 | .slave = &omap44xx_ctrl_module_core_hwmod, |
| 3341 | .clk = "l4_div_ck", |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 3342 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3343 | }; |
| 3344 | |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 3345 | /* l4_cfg -> ctrl_module_pad_core */ |
| 3346 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = { |
| 3347 | .master = &omap44xx_l4_cfg_hwmod, |
| 3348 | .slave = &omap44xx_ctrl_module_pad_core_hwmod, |
| 3349 | .clk = "l4_div_ck", |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 3350 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3351 | }; |
| 3352 | |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 3353 | /* l4_wkup -> ctrl_module_wkup */ |
| 3354 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = { |
| 3355 | .master = &omap44xx_l4_wkup_hwmod, |
| 3356 | .slave = &omap44xx_ctrl_module_wkup_hwmod, |
| 3357 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 3358 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3359 | }; |
| 3360 | |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 3361 | /* l4_wkup -> ctrl_module_pad_wkup */ |
| 3362 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = { |
| 3363 | .master = &omap44xx_l4_wkup_hwmod, |
| 3364 | .slave = &omap44xx_ctrl_module_pad_wkup_hwmod, |
| 3365 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 3366 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3367 | }; |
| 3368 | |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 3369 | /* l3_instr -> debugss */ |
| 3370 | static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = { |
| 3371 | .master = &omap44xx_l3_instr_hwmod, |
| 3372 | .slave = &omap44xx_debugss_hwmod, |
| 3373 | .clk = "l3_div_ck", |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 3374 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3375 | }; |
| 3376 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3377 | /* l4_cfg -> dma_system */ |
| 3378 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = { |
| 3379 | .master = &omap44xx_l4_cfg_hwmod, |
| 3380 | .slave = &omap44xx_dma_system_hwmod, |
| 3381 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3382 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3383 | }; |
| 3384 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3385 | /* l4_abe -> dmic */ |
| 3386 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = { |
| 3387 | .master = &omap44xx_l4_abe_hwmod, |
| 3388 | .slave = &omap44xx_dmic_hwmod, |
| 3389 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3390 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3391 | }; |
| 3392 | |
| 3393 | /* dsp -> iva */ |
| 3394 | static struct omap_hwmod_ocp_if omap44xx_dsp__iva = { |
| 3395 | .master = &omap44xx_dsp_hwmod, |
| 3396 | .slave = &omap44xx_iva_hwmod, |
| 3397 | .clk = "dpll_iva_m5x2_ck", |
| 3398 | .user = OCP_USER_DSP, |
| 3399 | }; |
| 3400 | |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3401 | /* dsp -> sl2if */ |
| Tero Kristo | b360124 | 2012-09-03 11:50:53 -0600 | [diff] [blame] | 3402 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = { |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3403 | .master = &omap44xx_dsp_hwmod, |
| 3404 | .slave = &omap44xx_sl2if_hwmod, |
| 3405 | .clk = "dpll_iva_m5x2_ck", |
| 3406 | .user = OCP_USER_DSP, |
| 3407 | }; |
| 3408 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3409 | /* l4_cfg -> dsp */ |
| 3410 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = { |
| 3411 | .master = &omap44xx_l4_cfg_hwmod, |
| 3412 | .slave = &omap44xx_dsp_hwmod, |
| 3413 | .clk = "l4_div_ck", |
| 3414 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3415 | }; |
| 3416 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3417 | /* l3_main_2 -> dss */ |
| 3418 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = { |
| 3419 | .master = &omap44xx_l3_main_2_hwmod, |
| 3420 | .slave = &omap44xx_dss_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 3421 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3422 | .user = OCP_USER_SDMA, |
| 3423 | }; |
| 3424 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3425 | /* l4_per -> dss */ |
| 3426 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = { |
| 3427 | .master = &omap44xx_l4_per_hwmod, |
| 3428 | .slave = &omap44xx_dss_hwmod, |
| 3429 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3430 | .user = OCP_USER_MPU, |
| 3431 | }; |
| 3432 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3433 | /* l3_main_2 -> dss_dispc */ |
| 3434 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = { |
| 3435 | .master = &omap44xx_l3_main_2_hwmod, |
| 3436 | .slave = &omap44xx_dss_dispc_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 3437 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3438 | .user = OCP_USER_SDMA, |
| 3439 | }; |
| 3440 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3441 | /* l4_per -> dss_dispc */ |
| 3442 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = { |
| 3443 | .master = &omap44xx_l4_per_hwmod, |
| 3444 | .slave = &omap44xx_dss_dispc_hwmod, |
| 3445 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3446 | .user = OCP_USER_MPU, |
| 3447 | }; |
| 3448 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3449 | /* l3_main_2 -> dss_dsi1 */ |
| 3450 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = { |
| 3451 | .master = &omap44xx_l3_main_2_hwmod, |
| 3452 | .slave = &omap44xx_dss_dsi1_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 3453 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3454 | .user = OCP_USER_SDMA, |
| 3455 | }; |
| 3456 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3457 | /* l4_per -> dss_dsi1 */ |
| 3458 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = { |
| 3459 | .master = &omap44xx_l4_per_hwmod, |
| 3460 | .slave = &omap44xx_dss_dsi1_hwmod, |
| 3461 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3462 | .user = OCP_USER_MPU, |
| 3463 | }; |
| 3464 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3465 | /* l3_main_2 -> dss_dsi2 */ |
| 3466 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = { |
| 3467 | .master = &omap44xx_l3_main_2_hwmod, |
| 3468 | .slave = &omap44xx_dss_dsi2_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 3469 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3470 | .user = OCP_USER_SDMA, |
| 3471 | }; |
| 3472 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3473 | /* l4_per -> dss_dsi2 */ |
| 3474 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = { |
| 3475 | .master = &omap44xx_l4_per_hwmod, |
| 3476 | .slave = &omap44xx_dss_dsi2_hwmod, |
| 3477 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3478 | .user = OCP_USER_MPU, |
| 3479 | }; |
| 3480 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3481 | /* l3_main_2 -> dss_hdmi */ |
| 3482 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = { |
| 3483 | .master = &omap44xx_l3_main_2_hwmod, |
| 3484 | .slave = &omap44xx_dss_hdmi_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 3485 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3486 | .user = OCP_USER_SDMA, |
| 3487 | }; |
| 3488 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3489 | /* l4_per -> dss_hdmi */ |
| 3490 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = { |
| 3491 | .master = &omap44xx_l4_per_hwmod, |
| 3492 | .slave = &omap44xx_dss_hdmi_hwmod, |
| 3493 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3494 | .user = OCP_USER_MPU, |
| 3495 | }; |
| 3496 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3497 | /* l3_main_2 -> dss_rfbi */ |
| 3498 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = { |
| 3499 | .master = &omap44xx_l3_main_2_hwmod, |
| 3500 | .slave = &omap44xx_dss_rfbi_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 3501 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3502 | .user = OCP_USER_SDMA, |
| 3503 | }; |
| 3504 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3505 | /* l4_per -> dss_rfbi */ |
| 3506 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = { |
| 3507 | .master = &omap44xx_l4_per_hwmod, |
| 3508 | .slave = &omap44xx_dss_rfbi_hwmod, |
| 3509 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3510 | .user = OCP_USER_MPU, |
| 3511 | }; |
| 3512 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3513 | /* l3_main_2 -> dss_venc */ |
| 3514 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = { |
| 3515 | .master = &omap44xx_l3_main_2_hwmod, |
| 3516 | .slave = &omap44xx_dss_venc_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 3517 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3518 | .user = OCP_USER_SDMA, |
| 3519 | }; |
| 3520 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3521 | /* l4_per -> dss_venc */ |
| 3522 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = { |
| 3523 | .master = &omap44xx_l4_per_hwmod, |
| 3524 | .slave = &omap44xx_dss_venc_hwmod, |
| 3525 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3526 | .user = OCP_USER_MPU, |
| 3527 | }; |
| 3528 | |
| Tero Kristo | 1df5eaa | 2017-06-13 16:45:50 +0300 | [diff] [blame] | 3529 | /* l3_main_2 -> sham */ |
| 3530 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__sha0 = { |
| 3531 | .master = &omap44xx_l3_main_2_hwmod, |
| 3532 | .slave = &omap44xx_sha0_hwmod, |
| 3533 | .clk = "l3_div_ck", |
| 3534 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3535 | }; |
| 3536 | |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3537 | /* l4_per -> elm */ |
| 3538 | static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = { |
| 3539 | .master = &omap44xx_l4_per_hwmod, |
| 3540 | .slave = &omap44xx_elm_hwmod, |
| 3541 | .clk = "l4_div_ck", |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3542 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3543 | }; |
| 3544 | |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 3545 | /* l4_cfg -> fdif */ |
| 3546 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = { |
| 3547 | .master = &omap44xx_l4_cfg_hwmod, |
| 3548 | .slave = &omap44xx_fdif_hwmod, |
| 3549 | .clk = "l4_div_ck", |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 3550 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3551 | }; |
| 3552 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3553 | /* l4_wkup -> gpio1 */ |
| 3554 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = { |
| 3555 | .master = &omap44xx_l4_wkup_hwmod, |
| 3556 | .slave = &omap44xx_gpio1_hwmod, |
| 3557 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3558 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3559 | }; |
| 3560 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3561 | /* l4_per -> gpio2 */ |
| 3562 | static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = { |
| 3563 | .master = &omap44xx_l4_per_hwmod, |
| 3564 | .slave = &omap44xx_gpio2_hwmod, |
| 3565 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3566 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3567 | }; |
| 3568 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3569 | /* l4_per -> gpio3 */ |
| 3570 | static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = { |
| 3571 | .master = &omap44xx_l4_per_hwmod, |
| 3572 | .slave = &omap44xx_gpio3_hwmod, |
| 3573 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3574 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3575 | }; |
| 3576 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3577 | /* l4_per -> gpio4 */ |
| 3578 | static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = { |
| 3579 | .master = &omap44xx_l4_per_hwmod, |
| 3580 | .slave = &omap44xx_gpio4_hwmod, |
| 3581 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3582 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3583 | }; |
| 3584 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3585 | /* l4_per -> gpio5 */ |
| 3586 | static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = { |
| 3587 | .master = &omap44xx_l4_per_hwmod, |
| 3588 | .slave = &omap44xx_gpio5_hwmod, |
| 3589 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3590 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3591 | }; |
| 3592 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3593 | /* l4_per -> gpio6 */ |
| 3594 | static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = { |
| 3595 | .master = &omap44xx_l4_per_hwmod, |
| 3596 | .slave = &omap44xx_gpio6_hwmod, |
| 3597 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3598 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3599 | }; |
| 3600 | |
| Benoît Cousson | eb42b5d | 2012-04-19 13:33:51 -0600 | [diff] [blame] | 3601 | /* l3_main_2 -> gpmc */ |
| 3602 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = { |
| 3603 | .master = &omap44xx_l3_main_2_hwmod, |
| 3604 | .slave = &omap44xx_gpmc_hwmod, |
| 3605 | .clk = "l3_div_ck", |
| Benoît Cousson | eb42b5d | 2012-04-19 13:33:51 -0600 | [diff] [blame] | 3606 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3607 | }; |
| 3608 | |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3609 | /* l3_main_2 -> gpu */ |
| 3610 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = { |
| 3611 | .master = &omap44xx_l3_main_2_hwmod, |
| 3612 | .slave = &omap44xx_gpu_hwmod, |
| 3613 | .clk = "l3_div_ck", |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3614 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3615 | }; |
| 3616 | |
| Paul Walmsley | a091c08 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 3617 | /* l4_per -> hdq1w */ |
| 3618 | static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = { |
| 3619 | .master = &omap44xx_l4_per_hwmod, |
| 3620 | .slave = &omap44xx_hdq1w_hwmod, |
| 3621 | .clk = "l4_div_ck", |
| Paul Walmsley | a091c08 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 3622 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3623 | }; |
| 3624 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3625 | /* l4_cfg -> hsi */ |
| 3626 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = { |
| 3627 | .master = &omap44xx_l4_cfg_hwmod, |
| 3628 | .slave = &omap44xx_hsi_hwmod, |
| 3629 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3630 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3631 | }; |
| 3632 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3633 | /* l4_per -> i2c1 */ |
| 3634 | static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = { |
| 3635 | .master = &omap44xx_l4_per_hwmod, |
| 3636 | .slave = &omap44xx_i2c1_hwmod, |
| 3637 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3638 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3639 | }; |
| 3640 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3641 | /* l4_per -> i2c2 */ |
| 3642 | static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = { |
| 3643 | .master = &omap44xx_l4_per_hwmod, |
| 3644 | .slave = &omap44xx_i2c2_hwmod, |
| 3645 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3646 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3647 | }; |
| 3648 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3649 | /* l4_per -> i2c3 */ |
| 3650 | static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = { |
| 3651 | .master = &omap44xx_l4_per_hwmod, |
| 3652 | .slave = &omap44xx_i2c3_hwmod, |
| 3653 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3654 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3655 | }; |
| 3656 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3657 | /* l4_per -> i2c4 */ |
| 3658 | static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = { |
| 3659 | .master = &omap44xx_l4_per_hwmod, |
| 3660 | .slave = &omap44xx_i2c4_hwmod, |
| 3661 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3662 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3663 | }; |
| 3664 | |
| 3665 | /* l3_main_2 -> ipu */ |
| 3666 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = { |
| 3667 | .master = &omap44xx_l3_main_2_hwmod, |
| 3668 | .slave = &omap44xx_ipu_hwmod, |
| 3669 | .clk = "l3_div_ck", |
| 3670 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3671 | }; |
| 3672 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3673 | /* l3_main_2 -> iss */ |
| 3674 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = { |
| 3675 | .master = &omap44xx_l3_main_2_hwmod, |
| 3676 | .slave = &omap44xx_iss_hwmod, |
| 3677 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3678 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3679 | }; |
| 3680 | |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3681 | /* iva -> sl2if */ |
| Tero Kristo | b360124 | 2012-09-03 11:50:53 -0600 | [diff] [blame] | 3682 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = { |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3683 | .master = &omap44xx_iva_hwmod, |
| 3684 | .slave = &omap44xx_sl2if_hwmod, |
| 3685 | .clk = "dpll_iva_m5x2_ck", |
| 3686 | .user = OCP_USER_IVA, |
| 3687 | }; |
| 3688 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3689 | /* l3_main_2 -> iva */ |
| 3690 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = { |
| 3691 | .master = &omap44xx_l3_main_2_hwmod, |
| 3692 | .slave = &omap44xx_iva_hwmod, |
| 3693 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3694 | .user = OCP_USER_MPU, |
| 3695 | }; |
| 3696 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3697 | /* l4_wkup -> kbd */ |
| 3698 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = { |
| 3699 | .master = &omap44xx_l4_wkup_hwmod, |
| 3700 | .slave = &omap44xx_kbd_hwmod, |
| 3701 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3702 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3703 | }; |
| 3704 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3705 | /* l4_cfg -> mailbox */ |
| 3706 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = { |
| 3707 | .master = &omap44xx_l4_cfg_hwmod, |
| 3708 | .slave = &omap44xx_mailbox_hwmod, |
| 3709 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3710 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3711 | }; |
| 3712 | |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3713 | /* l4_abe -> mcasp */ |
| 3714 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = { |
| 3715 | .master = &omap44xx_l4_abe_hwmod, |
| 3716 | .slave = &omap44xx_mcasp_hwmod, |
| 3717 | .clk = "ocp_abe_iclk", |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3718 | .user = OCP_USER_MPU, |
| 3719 | }; |
| 3720 | |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3721 | /* l4_abe -> mcasp (dma) */ |
| 3722 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = { |
| 3723 | .master = &omap44xx_l4_abe_hwmod, |
| 3724 | .slave = &omap44xx_mcasp_hwmod, |
| 3725 | .clk = "ocp_abe_iclk", |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3726 | .user = OCP_USER_SDMA, |
| 3727 | }; |
| 3728 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3729 | /* l4_abe -> mcbsp1 */ |
| 3730 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = { |
| 3731 | .master = &omap44xx_l4_abe_hwmod, |
| 3732 | .slave = &omap44xx_mcbsp1_hwmod, |
| 3733 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3734 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3735 | }; |
| 3736 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3737 | /* l4_abe -> mcbsp2 */ |
| 3738 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = { |
| 3739 | .master = &omap44xx_l4_abe_hwmod, |
| 3740 | .slave = &omap44xx_mcbsp2_hwmod, |
| 3741 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3742 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3743 | }; |
| 3744 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3745 | /* l4_abe -> mcbsp3 */ |
| 3746 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = { |
| 3747 | .master = &omap44xx_l4_abe_hwmod, |
| 3748 | .slave = &omap44xx_mcbsp3_hwmod, |
| 3749 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3750 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3751 | }; |
| 3752 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3753 | /* l4_per -> mcbsp4 */ |
| 3754 | static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = { |
| 3755 | .master = &omap44xx_l4_per_hwmod, |
| 3756 | .slave = &omap44xx_mcbsp4_hwmod, |
| 3757 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3758 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3759 | }; |
| 3760 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3761 | /* l4_abe -> mcpdm */ |
| 3762 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = { |
| 3763 | .master = &omap44xx_l4_abe_hwmod, |
| 3764 | .slave = &omap44xx_mcpdm_hwmod, |
| 3765 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3766 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3767 | }; |
| 3768 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3769 | /* l4_per -> mcspi1 */ |
| 3770 | static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = { |
| 3771 | .master = &omap44xx_l4_per_hwmod, |
| 3772 | .slave = &omap44xx_mcspi1_hwmod, |
| 3773 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3774 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3775 | }; |
| 3776 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3777 | /* l4_per -> mcspi2 */ |
| 3778 | static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = { |
| 3779 | .master = &omap44xx_l4_per_hwmod, |
| 3780 | .slave = &omap44xx_mcspi2_hwmod, |
| 3781 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3782 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3783 | }; |
| 3784 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3785 | /* l4_per -> mcspi3 */ |
| 3786 | static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = { |
| 3787 | .master = &omap44xx_l4_per_hwmod, |
| 3788 | .slave = &omap44xx_mcspi3_hwmod, |
| 3789 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3790 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3791 | }; |
| 3792 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3793 | /* l4_per -> mcspi4 */ |
| 3794 | static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = { |
| 3795 | .master = &omap44xx_l4_per_hwmod, |
| 3796 | .slave = &omap44xx_mcspi4_hwmod, |
| 3797 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3798 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3799 | }; |
| 3800 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3801 | /* l4_per -> mmc1 */ |
| 3802 | static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = { |
| 3803 | .master = &omap44xx_l4_per_hwmod, |
| 3804 | .slave = &omap44xx_mmc1_hwmod, |
| 3805 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3806 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3807 | }; |
| 3808 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3809 | /* l4_per -> mmc2 */ |
| 3810 | static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = { |
| 3811 | .master = &omap44xx_l4_per_hwmod, |
| 3812 | .slave = &omap44xx_mmc2_hwmod, |
| 3813 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3814 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3815 | }; |
| 3816 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3817 | /* l4_per -> mmc3 */ |
| 3818 | static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = { |
| 3819 | .master = &omap44xx_l4_per_hwmod, |
| 3820 | .slave = &omap44xx_mmc3_hwmod, |
| 3821 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3822 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3823 | }; |
| 3824 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3825 | /* l4_per -> mmc4 */ |
| 3826 | static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = { |
| 3827 | .master = &omap44xx_l4_per_hwmod, |
| 3828 | .slave = &omap44xx_mmc4_hwmod, |
| 3829 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3830 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3831 | }; |
| 3832 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3833 | /* l4_per -> mmc5 */ |
| 3834 | static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = { |
| 3835 | .master = &omap44xx_l4_per_hwmod, |
| 3836 | .slave = &omap44xx_mmc5_hwmod, |
| 3837 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3838 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3839 | }; |
| 3840 | |
| Paul Walmsley | e17f18c | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 3841 | /* l3_main_2 -> ocmc_ram */ |
| 3842 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = { |
| 3843 | .master = &omap44xx_l3_main_2_hwmod, |
| 3844 | .slave = &omap44xx_ocmc_ram_hwmod, |
| 3845 | .clk = "l3_div_ck", |
| 3846 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3847 | }; |
| 3848 | |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 3849 | /* l4_cfg -> ocp2scp_usb_phy */ |
| 3850 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = { |
| 3851 | .master = &omap44xx_l4_cfg_hwmod, |
| 3852 | .slave = &omap44xx_ocp2scp_usb_phy_hwmod, |
| 3853 | .clk = "l4_div_ck", |
| 3854 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3855 | }; |
| 3856 | |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3857 | /* mpu_private -> prcm_mpu */ |
| 3858 | static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = { |
| 3859 | .master = &omap44xx_mpu_private_hwmod, |
| 3860 | .slave = &omap44xx_prcm_mpu_hwmod, |
| 3861 | .clk = "l3_div_ck", |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3862 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3863 | }; |
| 3864 | |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3865 | /* l4_wkup -> cm_core_aon */ |
| 3866 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = { |
| 3867 | .master = &omap44xx_l4_wkup_hwmod, |
| 3868 | .slave = &omap44xx_cm_core_aon_hwmod, |
| 3869 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3870 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3871 | }; |
| 3872 | |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3873 | /* l4_cfg -> cm_core */ |
| 3874 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = { |
| 3875 | .master = &omap44xx_l4_cfg_hwmod, |
| 3876 | .slave = &omap44xx_cm_core_hwmod, |
| 3877 | .clk = "l4_div_ck", |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3878 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3879 | }; |
| 3880 | |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3881 | /* l4_wkup -> prm */ |
| 3882 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = { |
| 3883 | .master = &omap44xx_l4_wkup_hwmod, |
| 3884 | .slave = &omap44xx_prm_hwmod, |
| 3885 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3886 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3887 | }; |
| 3888 | |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3889 | /* l4_wkup -> scrm */ |
| 3890 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = { |
| 3891 | .master = &omap44xx_l4_wkup_hwmod, |
| 3892 | .slave = &omap44xx_scrm_hwmod, |
| 3893 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3894 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3895 | }; |
| 3896 | |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3897 | /* l3_main_2 -> sl2if */ |
| Tero Kristo | b360124 | 2012-09-03 11:50:53 -0600 | [diff] [blame] | 3898 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = { |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3899 | .master = &omap44xx_l3_main_2_hwmod, |
| 3900 | .slave = &omap44xx_sl2if_hwmod, |
| 3901 | .clk = "l3_div_ck", |
| 3902 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3903 | }; |
| 3904 | |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3905 | /* l4_abe -> slimbus1 */ |
| 3906 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = { |
| 3907 | .master = &omap44xx_l4_abe_hwmod, |
| 3908 | .slave = &omap44xx_slimbus1_hwmod, |
| 3909 | .clk = "ocp_abe_iclk", |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3910 | .user = OCP_USER_MPU, |
| 3911 | }; |
| 3912 | |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3913 | /* l4_abe -> slimbus1 (dma) */ |
| 3914 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = { |
| 3915 | .master = &omap44xx_l4_abe_hwmod, |
| 3916 | .slave = &omap44xx_slimbus1_hwmod, |
| 3917 | .clk = "ocp_abe_iclk", |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3918 | .user = OCP_USER_SDMA, |
| 3919 | }; |
| 3920 | |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3921 | /* l4_per -> slimbus2 */ |
| 3922 | static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = { |
| 3923 | .master = &omap44xx_l4_per_hwmod, |
| 3924 | .slave = &omap44xx_slimbus2_hwmod, |
| 3925 | .clk = "l4_div_ck", |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3926 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3927 | }; |
| 3928 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3929 | /* l4_cfg -> smartreflex_core */ |
| 3930 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = { |
| 3931 | .master = &omap44xx_l4_cfg_hwmod, |
| 3932 | .slave = &omap44xx_smartreflex_core_hwmod, |
| 3933 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3934 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3935 | }; |
| 3936 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3937 | /* l4_cfg -> smartreflex_iva */ |
| 3938 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = { |
| 3939 | .master = &omap44xx_l4_cfg_hwmod, |
| 3940 | .slave = &omap44xx_smartreflex_iva_hwmod, |
| 3941 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3942 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3943 | }; |
| 3944 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3945 | /* l4_cfg -> smartreflex_mpu */ |
| 3946 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = { |
| 3947 | .master = &omap44xx_l4_cfg_hwmod, |
| 3948 | .slave = &omap44xx_smartreflex_mpu_hwmod, |
| 3949 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3950 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3951 | }; |
| 3952 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3953 | /* l4_cfg -> spinlock */ |
| 3954 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = { |
| 3955 | .master = &omap44xx_l4_cfg_hwmod, |
| 3956 | .slave = &omap44xx_spinlock_hwmod, |
| 3957 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3958 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3959 | }; |
| 3960 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3961 | /* l4_wkup -> timer1 */ |
| 3962 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = { |
| 3963 | .master = &omap44xx_l4_wkup_hwmod, |
| 3964 | .slave = &omap44xx_timer1_hwmod, |
| 3965 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3966 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3967 | }; |
| 3968 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3969 | /* l4_per -> timer2 */ |
| 3970 | static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = { |
| 3971 | .master = &omap44xx_l4_per_hwmod, |
| 3972 | .slave = &omap44xx_timer2_hwmod, |
| 3973 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3974 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3975 | }; |
| 3976 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3977 | /* l4_per -> timer3 */ |
| 3978 | static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = { |
| 3979 | .master = &omap44xx_l4_per_hwmod, |
| 3980 | .slave = &omap44xx_timer3_hwmod, |
| 3981 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3982 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3983 | }; |
| 3984 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3985 | /* l4_per -> timer4 */ |
| 3986 | static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = { |
| 3987 | .master = &omap44xx_l4_per_hwmod, |
| 3988 | .slave = &omap44xx_timer4_hwmod, |
| 3989 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3990 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3991 | }; |
| 3992 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3993 | /* l4_abe -> timer5 */ |
| 3994 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = { |
| 3995 | .master = &omap44xx_l4_abe_hwmod, |
| 3996 | .slave = &omap44xx_timer5_hwmod, |
| 3997 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3998 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3999 | }; |
| 4000 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4001 | /* l4_abe -> timer6 */ |
| 4002 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = { |
| 4003 | .master = &omap44xx_l4_abe_hwmod, |
| 4004 | .slave = &omap44xx_timer6_hwmod, |
| 4005 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 4006 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4007 | }; |
| 4008 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4009 | /* l4_abe -> timer7 */ |
| 4010 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = { |
| 4011 | .master = &omap44xx_l4_abe_hwmod, |
| 4012 | .slave = &omap44xx_timer7_hwmod, |
| 4013 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 4014 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4015 | }; |
| 4016 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4017 | /* l4_abe -> timer8 */ |
| 4018 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = { |
| 4019 | .master = &omap44xx_l4_abe_hwmod, |
| 4020 | .slave = &omap44xx_timer8_hwmod, |
| 4021 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 4022 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4023 | }; |
| 4024 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4025 | /* l4_per -> timer9 */ |
| 4026 | static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = { |
| 4027 | .master = &omap44xx_l4_per_hwmod, |
| 4028 | .slave = &omap44xx_timer9_hwmod, |
| 4029 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4030 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4031 | }; |
| 4032 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4033 | /* l4_per -> timer10 */ |
| 4034 | static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = { |
| 4035 | .master = &omap44xx_l4_per_hwmod, |
| 4036 | .slave = &omap44xx_timer10_hwmod, |
| 4037 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4038 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4039 | }; |
| 4040 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4041 | /* l4_per -> timer11 */ |
| 4042 | static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = { |
| 4043 | .master = &omap44xx_l4_per_hwmod, |
| 4044 | .slave = &omap44xx_timer11_hwmod, |
| 4045 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4046 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4047 | }; |
| 4048 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4049 | /* l4_per -> uart1 */ |
| 4050 | static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = { |
| 4051 | .master = &omap44xx_l4_per_hwmod, |
| 4052 | .slave = &omap44xx_uart1_hwmod, |
| 4053 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4054 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4055 | }; |
| 4056 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4057 | /* l4_per -> uart2 */ |
| 4058 | static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = { |
| 4059 | .master = &omap44xx_l4_per_hwmod, |
| 4060 | .slave = &omap44xx_uart2_hwmod, |
| 4061 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4062 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4063 | }; |
| 4064 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4065 | /* l4_per -> uart3 */ |
| 4066 | static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = { |
| 4067 | .master = &omap44xx_l4_per_hwmod, |
| 4068 | .slave = &omap44xx_uart3_hwmod, |
| 4069 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4070 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4071 | }; |
| 4072 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4073 | /* l4_per -> uart4 */ |
| 4074 | static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = { |
| 4075 | .master = &omap44xx_l4_per_hwmod, |
| 4076 | .slave = &omap44xx_uart4_hwmod, |
| 4077 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4078 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4079 | }; |
| 4080 | |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 4081 | /* l4_cfg -> usb_host_fs */ |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 4082 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = { |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 4083 | .master = &omap44xx_l4_cfg_hwmod, |
| 4084 | .slave = &omap44xx_usb_host_fs_hwmod, |
| 4085 | .clk = "l4_div_ck", |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 4086 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4087 | }; |
| 4088 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4089 | /* l4_cfg -> usb_host_hs */ |
| 4090 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = { |
| 4091 | .master = &omap44xx_l4_cfg_hwmod, |
| 4092 | .slave = &omap44xx_usb_host_hs_hwmod, |
| 4093 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4094 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4095 | }; |
| 4096 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4097 | /* l4_cfg -> usb_otg_hs */ |
| 4098 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = { |
| 4099 | .master = &omap44xx_l4_cfg_hwmod, |
| 4100 | .slave = &omap44xx_usb_otg_hs_hwmod, |
| 4101 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4102 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4103 | }; |
| 4104 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4105 | /* l4_cfg -> usb_tll_hs */ |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 4106 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = { |
| 4107 | .master = &omap44xx_l4_cfg_hwmod, |
| 4108 | .slave = &omap44xx_usb_tll_hs_hwmod, |
| 4109 | .clk = "l4_div_ck", |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 4110 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4111 | }; |
| 4112 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4113 | /* l4_wkup -> wd_timer2 */ |
| 4114 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = { |
| 4115 | .master = &omap44xx_l4_wkup_hwmod, |
| 4116 | .slave = &omap44xx_wd_timer2_hwmod, |
| 4117 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4118 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4119 | }; |
| 4120 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4121 | /* l4_abe -> wd_timer3 */ |
| 4122 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = { |
| 4123 | .master = &omap44xx_l4_abe_hwmod, |
| 4124 | .slave = &omap44xx_wd_timer3_hwmod, |
| 4125 | .clk = "ocp_abe_iclk", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4126 | .user = OCP_USER_MPU, |
| 4127 | }; |
| 4128 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4129 | /* l4_abe -> wd_timer3 (dma) */ |
| 4130 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = { |
| 4131 | .master = &omap44xx_l4_abe_hwmod, |
| 4132 | .slave = &omap44xx_wd_timer3_hwmod, |
| 4133 | .clk = "ocp_abe_iclk", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 4134 | .user = OCP_USER_SDMA, |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 4135 | }; |
| 4136 | |
| Sricharan R | 3b9b101 | 2013-06-07 17:26:15 +0530 | [diff] [blame] | 4137 | /* mpu -> emif1 */ |
| 4138 | static struct omap_hwmod_ocp_if omap44xx_mpu__emif1 = { |
| 4139 | .master = &omap44xx_mpu_hwmod, |
| 4140 | .slave = &omap44xx_emif1_hwmod, |
| 4141 | .clk = "l3_div_ck", |
| 4142 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4143 | }; |
| 4144 | |
| 4145 | /* mpu -> emif2 */ |
| 4146 | static struct omap_hwmod_ocp_if omap44xx_mpu__emif2 = { |
| 4147 | .master = &omap44xx_mpu_hwmod, |
| 4148 | .slave = &omap44xx_emif2_hwmod, |
| 4149 | .clk = "l3_div_ck", |
| 4150 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 4151 | }; |
| 4152 | |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4153 | static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = { |
| 4154 | &omap44xx_l3_main_1__dmm, |
| 4155 | &omap44xx_mpu__dmm, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4156 | &omap44xx_iva__l3_instr, |
| 4157 | &omap44xx_l3_main_3__l3_instr, |
| Benoît Cousson | 9a817bc8 | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 4158 | &omap44xx_ocp_wp_noc__l3_instr, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4159 | &omap44xx_dsp__l3_main_1, |
| 4160 | &omap44xx_dss__l3_main_1, |
| 4161 | &omap44xx_l3_main_2__l3_main_1, |
| 4162 | &omap44xx_l4_cfg__l3_main_1, |
| 4163 | &omap44xx_mmc1__l3_main_1, |
| 4164 | &omap44xx_mmc2__l3_main_1, |
| 4165 | &omap44xx_mpu__l3_main_1, |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 4166 | &omap44xx_debugss__l3_main_2, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4167 | &omap44xx_dma_system__l3_main_2, |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 4168 | &omap44xx_fdif__l3_main_2, |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 4169 | &omap44xx_gpu__l3_main_2, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4170 | &omap44xx_hsi__l3_main_2, |
| 4171 | &omap44xx_ipu__l3_main_2, |
| 4172 | &omap44xx_iss__l3_main_2, |
| 4173 | &omap44xx_iva__l3_main_2, |
| 4174 | &omap44xx_l3_main_1__l3_main_2, |
| 4175 | &omap44xx_l4_cfg__l3_main_2, |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 4176 | /* &omap44xx_usb_host_fs__l3_main_2, */ |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4177 | &omap44xx_usb_host_hs__l3_main_2, |
| 4178 | &omap44xx_usb_otg_hs__l3_main_2, |
| 4179 | &omap44xx_l3_main_1__l3_main_3, |
| 4180 | &omap44xx_l3_main_2__l3_main_3, |
| 4181 | &omap44xx_l4_cfg__l3_main_3, |
| Sebastien Guiriec | 5cebb23 | 2013-02-10 11:17:16 -0700 | [diff] [blame] | 4182 | &omap44xx_aess__l4_abe, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4183 | &omap44xx_dsp__l4_abe, |
| 4184 | &omap44xx_l3_main_1__l4_abe, |
| 4185 | &omap44xx_mpu__l4_abe, |
| 4186 | &omap44xx_l3_main_1__l4_cfg, |
| 4187 | &omap44xx_l3_main_2__l4_per, |
| 4188 | &omap44xx_l4_cfg__l4_wkup, |
| 4189 | &omap44xx_mpu__mpu_private, |
| Benoît Cousson | 9a817bc8 | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 4190 | &omap44xx_l4_cfg__ocp_wp_noc, |
| Sebastien Guiriec | 5cebb23 | 2013-02-10 11:17:16 -0700 | [diff] [blame] | 4191 | &omap44xx_l4_abe__aess, |
| 4192 | &omap44xx_l4_abe__aess_dma, |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 4193 | &omap44xx_l3_main_2__c2c, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4194 | &omap44xx_l4_wkup__counter_32k, |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 4195 | &omap44xx_l4_cfg__ctrl_module_core, |
| 4196 | &omap44xx_l4_cfg__ctrl_module_pad_core, |
| 4197 | &omap44xx_l4_wkup__ctrl_module_wkup, |
| 4198 | &omap44xx_l4_wkup__ctrl_module_pad_wkup, |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 4199 | &omap44xx_l3_instr__debugss, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4200 | &omap44xx_l4_cfg__dma_system, |
| 4201 | &omap44xx_l4_abe__dmic, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4202 | &omap44xx_dsp__iva, |
| Tero Kristo | b360124 | 2012-09-03 11:50:53 -0600 | [diff] [blame] | 4203 | /* &omap44xx_dsp__sl2if, */ |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4204 | &omap44xx_l4_cfg__dsp, |
| 4205 | &omap44xx_l3_main_2__dss, |
| 4206 | &omap44xx_l4_per__dss, |
| 4207 | &omap44xx_l3_main_2__dss_dispc, |
| 4208 | &omap44xx_l4_per__dss_dispc, |
| 4209 | &omap44xx_l3_main_2__dss_dsi1, |
| 4210 | &omap44xx_l4_per__dss_dsi1, |
| 4211 | &omap44xx_l3_main_2__dss_dsi2, |
| 4212 | &omap44xx_l4_per__dss_dsi2, |
| 4213 | &omap44xx_l3_main_2__dss_hdmi, |
| 4214 | &omap44xx_l4_per__dss_hdmi, |
| 4215 | &omap44xx_l3_main_2__dss_rfbi, |
| 4216 | &omap44xx_l4_per__dss_rfbi, |
| 4217 | &omap44xx_l3_main_2__dss_venc, |
| 4218 | &omap44xx_l4_per__dss_venc, |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 4219 | &omap44xx_l4_per__elm, |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 4220 | &omap44xx_l4_cfg__fdif, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4221 | &omap44xx_l4_wkup__gpio1, |
| 4222 | &omap44xx_l4_per__gpio2, |
| 4223 | &omap44xx_l4_per__gpio3, |
| 4224 | &omap44xx_l4_per__gpio4, |
| 4225 | &omap44xx_l4_per__gpio5, |
| 4226 | &omap44xx_l4_per__gpio6, |
| Benoît Cousson | eb42b5d | 2012-04-19 13:33:51 -0600 | [diff] [blame] | 4227 | &omap44xx_l3_main_2__gpmc, |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 4228 | &omap44xx_l3_main_2__gpu, |
| Paul Walmsley | a091c08 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 4229 | &omap44xx_l4_per__hdq1w, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4230 | &omap44xx_l4_cfg__hsi, |
| 4231 | &omap44xx_l4_per__i2c1, |
| 4232 | &omap44xx_l4_per__i2c2, |
| 4233 | &omap44xx_l4_per__i2c3, |
| 4234 | &omap44xx_l4_per__i2c4, |
| 4235 | &omap44xx_l3_main_2__ipu, |
| 4236 | &omap44xx_l3_main_2__iss, |
| Tero Kristo | b360124 | 2012-09-03 11:50:53 -0600 | [diff] [blame] | 4237 | /* &omap44xx_iva__sl2if, */ |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4238 | &omap44xx_l3_main_2__iva, |
| 4239 | &omap44xx_l4_wkup__kbd, |
| 4240 | &omap44xx_l4_cfg__mailbox, |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 4241 | &omap44xx_l4_abe__mcasp, |
| 4242 | &omap44xx_l4_abe__mcasp_dma, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4243 | &omap44xx_l4_abe__mcbsp1, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4244 | &omap44xx_l4_abe__mcbsp2, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4245 | &omap44xx_l4_abe__mcbsp3, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4246 | &omap44xx_l4_per__mcbsp4, |
| 4247 | &omap44xx_l4_abe__mcpdm, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4248 | &omap44xx_l4_per__mcspi1, |
| 4249 | &omap44xx_l4_per__mcspi2, |
| 4250 | &omap44xx_l4_per__mcspi3, |
| 4251 | &omap44xx_l4_per__mcspi4, |
| 4252 | &omap44xx_l4_per__mmc1, |
| 4253 | &omap44xx_l4_per__mmc2, |
| 4254 | &omap44xx_l4_per__mmc3, |
| 4255 | &omap44xx_l4_per__mmc4, |
| 4256 | &omap44xx_l4_per__mmc5, |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 4257 | &omap44xx_l3_main_2__mmu_ipu, |
| 4258 | &omap44xx_l4_cfg__mmu_dsp, |
| Paul Walmsley | e17f18c | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 4259 | &omap44xx_l3_main_2__ocmc_ram, |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 4260 | &omap44xx_l4_cfg__ocp2scp_usb_phy, |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 4261 | &omap44xx_mpu_private__prcm_mpu, |
| 4262 | &omap44xx_l4_wkup__cm_core_aon, |
| 4263 | &omap44xx_l4_cfg__cm_core, |
| 4264 | &omap44xx_l4_wkup__prm, |
| 4265 | &omap44xx_l4_wkup__scrm, |
| Tero Kristo | b360124 | 2012-09-03 11:50:53 -0600 | [diff] [blame] | 4266 | /* &omap44xx_l3_main_2__sl2if, */ |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 4267 | &omap44xx_l4_abe__slimbus1, |
| 4268 | &omap44xx_l4_abe__slimbus1_dma, |
| 4269 | &omap44xx_l4_per__slimbus2, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4270 | &omap44xx_l4_cfg__smartreflex_core, |
| 4271 | &omap44xx_l4_cfg__smartreflex_iva, |
| 4272 | &omap44xx_l4_cfg__smartreflex_mpu, |
| 4273 | &omap44xx_l4_cfg__spinlock, |
| 4274 | &omap44xx_l4_wkup__timer1, |
| 4275 | &omap44xx_l4_per__timer2, |
| 4276 | &omap44xx_l4_per__timer3, |
| 4277 | &omap44xx_l4_per__timer4, |
| 4278 | &omap44xx_l4_abe__timer5, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4279 | &omap44xx_l4_abe__timer6, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4280 | &omap44xx_l4_abe__timer7, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4281 | &omap44xx_l4_abe__timer8, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4282 | &omap44xx_l4_per__timer9, |
| 4283 | &omap44xx_l4_per__timer10, |
| 4284 | &omap44xx_l4_per__timer11, |
| 4285 | &omap44xx_l4_per__uart1, |
| 4286 | &omap44xx_l4_per__uart2, |
| 4287 | &omap44xx_l4_per__uart3, |
| 4288 | &omap44xx_l4_per__uart4, |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 4289 | /* &omap44xx_l4_cfg__usb_host_fs, */ |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4290 | &omap44xx_l4_cfg__usb_host_hs, |
| 4291 | &omap44xx_l4_cfg__usb_otg_hs, |
| 4292 | &omap44xx_l4_cfg__usb_tll_hs, |
| 4293 | &omap44xx_l4_wkup__wd_timer2, |
| 4294 | &omap44xx_l4_abe__wd_timer3, |
| 4295 | &omap44xx_l4_abe__wd_timer3_dma, |
| Sricharan R | 3b9b101 | 2013-06-07 17:26:15 +0530 | [diff] [blame] | 4296 | &omap44xx_mpu__emif1, |
| 4297 | &omap44xx_mpu__emif2, |
| Sebastian Reichel | 9a9ded8 | 2017-06-13 11:28:45 +0200 | [diff] [blame] | 4298 | &omap44xx_l3_main_2__aes1, |
| Sebastian Reichel | 478523d | 2017-06-13 11:28:46 +0200 | [diff] [blame] | 4299 | &omap44xx_l3_main_2__aes2, |
| Sebastian Reichel | ebea90d | 2017-06-13 11:28:47 +0200 | [diff] [blame] | 4300 | &omap44xx_l3_main_2__des, |
| Tero Kristo | 1df5eaa | 2017-06-13 16:45:50 +0300 | [diff] [blame] | 4301 | &omap44xx_l3_main_2__sha0, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 4302 | NULL, |
| 4303 | }; |
| 4304 | |
| 4305 | int __init omap44xx_hwmod_init(void) |
| 4306 | { |
| Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 4307 | omap_hwmod_init(); |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 4308 | return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs); |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 4309 | } |
| 4310 | |