blob: 4cf0caaa33c74bd8cdcf20ab0595118064df7515 [file] [log] [blame]
Paul Mackerras047ea782005-11-19 20:17:32 +11001#ifndef _ASM_POWERPC_PCI_BRIDGE_H
2#define _ASM_POWERPC_PCI_BRIDGE_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01003#ifdef __KERNEL__
Stephen Rothwell7cd1de62007-12-06 18:02:28 +11004/*
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 */
Kumar Gala5531e412007-06-27 00:16:25 -050010#include <linux/pci.h>
Kumar Galaa4c9e322007-06-27 13:09:43 -050011#include <linux/list.h>
12#include <linux/ioport.h>
Rob Herringf4ffd5e2011-06-29 11:46:54 -050013#include <asm-generic/pci-bridge.h>
Kumar Galaa4c9e322007-06-27 13:09:43 -050014
Stephen Rothwell44ef3392007-12-10 14:33:21 +110015struct device_node;
16
Kumar Gala5531e412007-06-27 00:16:25 -050017/*
Daniel Axtense02def52015-03-31 16:00:42 +110018 * PCI controller operations
19 */
20struct pci_controller_ops {
21 void (*dma_dev_setup)(struct pci_dev *dev);
Daniel Axtensb122c952015-03-31 16:00:43 +110022 void (*dma_bus_setup)(struct pci_bus *bus);
Daniel Axtensff9df8c2015-03-31 16:00:44 +110023
24 int (*probe_mode)(struct pci_bus *);
Daniel Axtensb31e79f2015-03-31 16:00:45 +110025
26 /* Called when pci_enable_device() is called. Returns true to
27 * allow assignment/enabling of the device. */
28 bool (*enable_device_hook)(struct pci_dev *);
Daniel Axtens542070b2015-03-31 16:00:46 +110029
Michael Neuling10e79632015-05-27 16:06:57 +100030 void (*release_device)(struct pci_dev *);
31
Daniel Axtens542070b2015-03-31 16:00:46 +110032 /* Called during PCI resource reassignment */
33 resource_size_t (*window_alignment)(struct pci_bus *, unsigned long type);
Daniel Axtenscd16c7b2015-03-31 16:00:47 +110034 void (*reset_secondary_bus)(struct pci_dev *dev);
Daniel Axtense059b102015-04-14 14:27:54 +100035
36#ifdef CONFIG_PCI_MSI
37 int (*setup_msi_irqs)(struct pci_dev *dev,
38 int nvec, int type);
39 void (*teardown_msi_irqs)(struct pci_dev *dev);
40#endif
Daniel Axtens3405c252015-04-28 15:12:06 +100041
42 int (*dma_set_mask)(struct pci_dev *dev, u64 dma_mask);
Daniel Axtense02def52015-03-31 16:00:42 +110043};
44
45/*
Kumar Gala5531e412007-06-27 00:16:25 -050046 * Structure of a PCI controller (host bridge)
47 */
48struct pci_controller {
49 struct pci_bus *bus;
Kumar Galaa4c9e322007-06-27 13:09:43 -050050 char is_dynamic;
Stephen Rothwell72119912007-12-11 11:00:13 +110051#ifdef CONFIG_PPC64
52 int node;
53#endif
Stephen Rothwell44ef3392007-12-10 14:33:21 +110054 struct device_node *dn;
Kumar Galaa4c9e322007-06-27 13:09:43 -050055 struct list_head list_node;
Kumar Gala5531e412007-06-27 00:16:25 -050056 struct device *parent;
57
58 int first_busno;
59 int last_busno;
60 int self_busno;
Yinghai Lube8e60d2012-05-17 18:51:12 -070061 struct resource busn;
Kumar Gala5531e412007-06-27 00:16:25 -050062
63 void __iomem *io_base_virt;
Stephen Rothwell72119912007-12-11 11:00:13 +110064#ifdef CONFIG_PPC64
65 void *io_base_alloc;
66#endif
Kumar Gala5531e412007-06-27 00:16:25 -050067 resource_size_t io_base_phys;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +110068 resource_size_t pci_io_size;
Kumar Gala5531e412007-06-27 00:16:25 -050069
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +110070 /* Some machines have a special region to forward the ISA
71 * "memory" cycles such as VGA memory regions. Left to 0
72 * if unsupported
73 */
74 resource_size_t isa_mem_phys;
75 resource_size_t isa_mem_size;
76
Daniel Axtense02def52015-03-31 16:00:42 +110077 struct pci_controller_ops controller_ops;
Kumar Gala5531e412007-06-27 00:16:25 -050078 struct pci_ops *ops;
Stephen Rothwell70fbb932007-12-21 15:23:48 +110079 unsigned int __iomem *cfg_addr;
80 void __iomem *cfg_data;
Kumar Gala5531e412007-06-27 00:16:25 -050081
82 /*
83 * Used for variants of PCI indirect handling and possible quirks:
84 * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
85 * EXT_REG - provides access to PCI-e extended registers
Lucas De Marchi25985ed2011-03-30 22:57:33 -030086 * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
Kumar Gala5531e412007-06-27 00:16:25 -050087 * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
88 * to determine which bus number to match on when generating type0
89 * config cycles
Kumar Gala62c66c82007-07-11 13:22:41 -050090 * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
91 * hanging if we don't have link and try to do config cycles to
92 * anything but the PHB. Only allow talking to the PHB if this is
93 * set.
Kumar Gala2e56ff22007-07-19 16:07:35 -050094 * BIG_ENDIAN - cfg_addr is a big endian register
Josh Boyer5ce4b592008-06-17 19:01:38 -040095 * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
96 * the PLB4. Effectively disable MRM commands by setting this.
Kumar Gala34642bb2013-03-13 14:07:15 -050097 * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe
98 * link status is in a RC PCIe cfg register (vs being a SoC register)
Kumar Gala5531e412007-06-27 00:16:25 -050099 */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100100#define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
101#define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
102#define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
103#define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
104#define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
Josh Boyer5ce4b592008-06-17 19:01:38 -0400105#define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
Kumar Gala34642bb2013-03-13 14:07:15 -0500106#define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040
Kumar Gala5531e412007-06-27 00:16:25 -0500107 u32 indirect_type;
Kumar Gala5531e412007-06-27 00:16:25 -0500108 /* Currently, we limit ourselves to 1 IO range and 3 mem
109 * ranges since the common pci_bus structure can't handle more
110 */
111 struct resource io_resource;
112 struct resource mem_resources[3];
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000113 resource_size_t mem_offset[3];
Kumar Gala5516b542007-06-27 01:17:57 -0500114 int global_number; /* PCI domain number */
Becky Bruce89d93342009-04-20 11:26:48 -0500115
116 resource_size_t dma_window_base_cur;
117 resource_size_t dma_window_size;
118
Stephen Rothwell72119912007-12-11 11:00:13 +1100119#ifdef CONFIG_PPC64
120 unsigned long buid;
Gavin Shancca87d32015-03-17 16:15:02 +1100121 struct pci_dn *pci_data;
Kumar Gala34642bb2013-03-13 14:07:15 -0500122#endif /* CONFIG_PPC64 */
Stephen Rothwell72119912007-12-11 11:00:13 +1100123
124 void *private_data;
Kumar Gala5531e412007-06-27 00:16:25 -0500125};
126
Kumar Gala5531e412007-06-27 00:16:25 -0500127/* These are used for config access before all the PCI probing
128 has been done. */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100129extern int early_read_config_byte(struct pci_controller *hose, int bus,
130 int dev_fn, int where, u8 *val);
131extern int early_read_config_word(struct pci_controller *hose, int bus,
132 int dev_fn, int where, u16 *val);
133extern int early_read_config_dword(struct pci_controller *hose, int bus,
134 int dev_fn, int where, u32 *val);
135extern int early_write_config_byte(struct pci_controller *hose, int bus,
136 int dev_fn, int where, u8 val);
137extern int early_write_config_word(struct pci_controller *hose, int bus,
138 int dev_fn, int where, u16 val);
139extern int early_write_config_dword(struct pci_controller *hose, int bus,
140 int dev_fn, int where, u32 val);
Kumar Gala5531e412007-06-27 00:16:25 -0500141
Kumar Gala38805e52007-07-10 23:37:45 -0500142extern int early_find_capability(struct pci_controller *hose, int bus,
143 int dev_fn, int cap);
144
Kumar Gala5531e412007-06-27 00:16:25 -0500145extern void setup_indirect_pci(struct pci_controller* hose,
Valentine Barshakd94bad82007-10-08 22:51:24 +1000146 resource_size_t cfg_addr,
147 resource_size_t cfg_data, u32 flags);
Kumar Gala89c2dd62009-08-25 16:20:45 +0000148
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +0200149extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
150 int offset, int len, u32 *val);
151
Kim Phillips6d5f6a02015-01-22 19:05:06 -0600152extern int __indirect_read_config(struct pci_controller *hose,
153 unsigned char bus_number, unsigned int devfn,
154 int offset, int len, u32 *val);
155
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +0200156extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
157 int offset, int len, u32 val);
158
Kumar Gala89c2dd62009-08-25 16:20:45 +0000159static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
160{
161 return bus->sysdata;
162}
163
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000164#ifndef CONFIG_PPC64
165
166extern int pci_device_from_OF_node(struct device_node *node,
167 u8 *bus, u8 *devfn);
168extern void pci_create_OF_bus_map(void);
169
Kumar Gala89c2dd62009-08-25 16:20:45 +0000170static inline int isa_vaddr_is_ioport(void __iomem *address)
171{
172 /* No specific ISA handling on ppc32 at this stage, it
173 * all goes through PCI
174 */
175 return 0;
176}
177
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100178#else /* CONFIG_PPC64 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180/*
Paul Mackerras16353172005-09-06 13:17:54 +1000181 * PCI stuff, for nodes representing PCI devices, pointed to
182 * by device_node->data.
183 */
Paul Mackerras16353172005-09-06 13:17:54 +1000184struct iommu_table;
185
186struct pci_dn {
Gavin Shancca87d32015-03-17 16:15:02 +1100187 int flags;
Gavin Shana8b2f822015-03-25 16:23:52 +0800188#define PCI_DN_FLAG_IOV_VF 0x01
Gavin Shancca87d32015-03-17 16:15:02 +1100189
Linas Vepstas7684b402005-11-03 18:55:19 -0600190 int busno; /* pci bus number */
Linas Vepstas7684b402005-11-03 18:55:19 -0600191 int devfn; /* pci device and function number */
Gavin Shanc035ff12015-03-17 16:15:04 +1100192 int vendor_id; /* Vendor ID */
193 int device_id; /* Device ID */
194 int class_code; /* Device class code */
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100195
Gavin Shancca87d32015-03-17 16:15:02 +1100196 struct pci_dn *parent;
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000197 struct pci_controller *phb; /* for pci devices */
198 struct iommu_table *iommu_table; /* for phb's or bridges */
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000199 struct device_node *node; /* back-pointer to the device_node */
200
201 int pci_ext_config_space; /* for pci devices */
202
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000203#ifdef CONFIG_EEH
Gavin Shan2a0352f2012-03-20 21:30:27 +0000204 struct eeh_dev *edev; /* eeh device */
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000205#endif
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000206#define IODA_INVALID_PE (-1)
207#ifdef CONFIG_PPC_POWERNV
208 int pe_number;
Wei Yang6e628c72015-03-25 16:23:55 +0800209#ifdef CONFIG_PCI_IOV
210 u16 vfs_expanded; /* number of VFs IOV BAR expanded */
Wei Yang781a8682015-03-25 16:23:57 +0800211 u16 num_vfs; /* number of VFs enabled*/
212 int offset; /* PE# for the first VF PE */
Wei Yang5b88ec22015-03-25 16:23:58 +0800213#define M64_PER_IOV 4
214 int m64_per_iov;
Wei Yang781a8682015-03-25 16:23:57 +0800215#define IODA_INVALID_M64 (-1)
Wei Yang02639b02015-03-25 16:23:59 +0800216 int m64_wins[PCI_SRIOV_NUM_BARS][M64_PER_IOV];
Wei Yang6e628c72015-03-25 16:23:55 +0800217#endif /* CONFIG_PCI_IOV */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000218#endif
Gavin Shancca87d32015-03-17 16:15:02 +1100219 struct list_head child_list;
220 struct list_head list;
Paul Mackerras16353172005-09-06 13:17:54 +1000221};
222
223/* Get the pointer to a device_node's pci_dn */
224#define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
225
Gavin Shancca87d32015-03-17 16:15:02 +1100226extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus,
227 int devfn);
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000228extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev);
Gavin Shana8b2f822015-03-25 16:23:52 +0800229extern struct pci_dn *add_dev_pci_data(struct pci_dev *pdev);
230extern void remove_dev_pci_data(struct pci_dev *pdev);
Gavin Shancca87d32015-03-17 16:15:02 +1100231extern void *update_dn_pci_info(struct device_node *dn, void *data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000233static inline int pci_device_from_OF_node(struct device_node *np,
234 u8 *bus, u8 *devfn)
235{
236 if (!PCI_DN(np))
237 return -ENODEV;
238 *bus = PCI_DN(np)->busno;
239 *devfn = PCI_DN(np)->devfn;
240 return 0;
241}
242
Gavin Shan2a0352f2012-03-20 21:30:27 +0000243#if defined(CONFIG_EEH)
Gavin Shane8e9b342015-03-17 16:15:05 +1100244static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn)
245{
246 return pdn ? pdn->edev : NULL;
247}
Gavin Shanf8f7d632012-09-07 22:44:22 +0000248#else
Gavin Shane8e9b342015-03-17 16:15:05 +1100249#define pdn_to_eeh_dev(x) (NULL)
Gavin Shan2a0352f2012-03-20 21:30:27 +0000250#endif
251
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600252/** Find the bus corresponding to the indicated device node */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100253extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600254
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600255/** Remove all of the PCI devices under this bus */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100256extern void pcibios_remove_pci_devices(struct pci_bus *bus);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600257
258/** Discover new pci devices under this bus, and add them */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100259extern void pcibios_add_pci_devices(struct pci_bus *bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100261
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000262extern void isa_bridge_find_early(struct pci_controller *hose);
263
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000264static inline int isa_vaddr_is_ioport(void __iomem *address)
265{
266 /* Check if address hits the reserved legacy IO range */
267 unsigned long ea = (unsigned long)address;
268 return ea >= ISA_IO_BASE && ea < ISA_IO_END;
269}
270
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000271extern int pcibios_unmap_io_space(struct pci_bus *bus);
272extern int pcibios_map_io_space(struct pci_bus *bus);
273
Anton Blanchard357518f2006-06-10 20:53:06 +1000274#ifdef CONFIG_NUMA
275#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
276#else
277#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
278#endif
279
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100280#endif /* CONFIG_PPC64 */
Kumar Gala5531e412007-06-27 00:16:25 -0500281
282/* Get the PCI host controller for an OF device */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100283extern struct pci_controller *pci_find_hose_for_OF_device(
284 struct device_node* node);
Kumar Gala5531e412007-06-27 00:16:25 -0500285
286/* Fill up host controller resources from the OF node */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100287extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
288 struct device_node *dev, int primary);
Kumar Gala5531e412007-06-27 00:16:25 -0500289
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100290/* Allocate & free a PCI host bridge structure */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100291extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100292extern void pcibios_free_controller(struct pci_controller *phb);
293
Kumar Gala5531e412007-06-27 00:16:25 -0500294#ifdef CONFIG_PCI
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000295extern int pcibios_vaddr_is_ioport(void __iomem *address);
Kumar Gala5531e412007-06-27 00:16:25 -0500296#else
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000297static inline int pcibios_vaddr_is_ioport(void __iomem *address)
298{
299 return 0;
300}
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100301#endif /* CONFIG_PCI */
Kumar Gala5531e412007-06-27 00:16:25 -0500302
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100303#endif /* __KERNEL__ */
304#endif /* _ASM_POWERPC_PCI_BRIDGE_H */