Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 1 | /* |
Joerg Roedel | 5d0d715 | 2010-10-13 11:13:21 +0200 | [diff] [blame] | 2 | * Copyright (C) 2007-2010 Advanced Micro Devices, Inc. |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 3 | * Author: Joerg Roedel <joerg.roedel@amd.com> |
| 4 | * Leo Duran <leo.duran@amd.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License version 2 as published |
| 8 | * by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 18 | */ |
| 19 | |
| 20 | #include <linux/pci.h> |
| 21 | #include <linux/acpi.h> |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 22 | #include <linux/list.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 23 | #include <linux/slab.h> |
Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 24 | #include <linux/syscore_ops.h> |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 25 | #include <linux/interrupt.h> |
| 26 | #include <linux/msi.h> |
Joerg Roedel | 403f81d | 2011-06-14 16:44:25 +0200 | [diff] [blame] | 27 | #include <linux/amd-iommu.h> |
Joerg Roedel | 400a28a | 2011-11-28 15:11:02 +0100 | [diff] [blame] | 28 | #include <linux/export.h> |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 29 | #include <linux/acpi.h> |
| 30 | #include <acpi/acpi.h> |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 31 | #include <asm/pci-direct.h> |
FUJITA Tomonori | 46a7fa2 | 2008-07-11 10:23:42 +0900 | [diff] [blame] | 32 | #include <asm/iommu.h> |
Joerg Roedel | 1d9b16d | 2008-11-27 18:39:15 +0100 | [diff] [blame] | 33 | #include <asm/gart.h> |
FUJITA Tomonori | ea1b0d3 | 2009-11-10 19:46:15 +0900 | [diff] [blame] | 34 | #include <asm/x86_init.h> |
Konrad Rzeszutek Wilk | 22e6daf | 2010-08-26 13:58:03 -0400 | [diff] [blame] | 35 | #include <asm/iommu_table.h> |
Joerg Roedel | 403f81d | 2011-06-14 16:44:25 +0200 | [diff] [blame] | 36 | |
| 37 | #include "amd_iommu_proto.h" |
| 38 | #include "amd_iommu_types.h" |
| 39 | |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 40 | /* |
| 41 | * definitions for the ACPI scanning code |
| 42 | */ |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 43 | #define IVRS_HEADER_LENGTH 48 |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 44 | |
| 45 | #define ACPI_IVHD_TYPE 0x10 |
| 46 | #define ACPI_IVMD_TYPE_ALL 0x20 |
| 47 | #define ACPI_IVMD_TYPE 0x21 |
| 48 | #define ACPI_IVMD_TYPE_RANGE 0x22 |
| 49 | |
| 50 | #define IVHD_DEV_ALL 0x01 |
| 51 | #define IVHD_DEV_SELECT 0x02 |
| 52 | #define IVHD_DEV_SELECT_RANGE_START 0x03 |
| 53 | #define IVHD_DEV_RANGE_END 0x04 |
| 54 | #define IVHD_DEV_ALIAS 0x42 |
| 55 | #define IVHD_DEV_ALIAS_RANGE 0x43 |
| 56 | #define IVHD_DEV_EXT_SELECT 0x46 |
| 57 | #define IVHD_DEV_EXT_SELECT_RANGE 0x47 |
| 58 | |
Joerg Roedel | 6da7342 | 2009-05-04 11:44:38 +0200 | [diff] [blame] | 59 | #define IVHD_FLAG_HT_TUN_EN_MASK 0x01 |
| 60 | #define IVHD_FLAG_PASSPW_EN_MASK 0x02 |
| 61 | #define IVHD_FLAG_RESPASSPW_EN_MASK 0x04 |
| 62 | #define IVHD_FLAG_ISOC_EN_MASK 0x08 |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 63 | |
| 64 | #define IVMD_FLAG_EXCL_RANGE 0x08 |
| 65 | #define IVMD_FLAG_UNITY_MAP 0x01 |
| 66 | |
| 67 | #define ACPI_DEVFLAG_INITPASS 0x01 |
| 68 | #define ACPI_DEVFLAG_EXTINT 0x02 |
| 69 | #define ACPI_DEVFLAG_NMI 0x04 |
| 70 | #define ACPI_DEVFLAG_SYSMGT1 0x10 |
| 71 | #define ACPI_DEVFLAG_SYSMGT2 0x20 |
| 72 | #define ACPI_DEVFLAG_LINT0 0x40 |
| 73 | #define ACPI_DEVFLAG_LINT1 0x80 |
| 74 | #define ACPI_DEVFLAG_ATSDIS 0x10000000 |
| 75 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 76 | /* |
| 77 | * ACPI table definitions |
| 78 | * |
| 79 | * These data structures are laid over the table to parse the important values |
| 80 | * out of it. |
| 81 | */ |
| 82 | |
| 83 | /* |
| 84 | * structure describing one IOMMU in the ACPI table. Typically followed by one |
| 85 | * or more ivhd_entrys. |
| 86 | */ |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 87 | struct ivhd_header { |
| 88 | u8 type; |
| 89 | u8 flags; |
| 90 | u16 length; |
| 91 | u16 devid; |
| 92 | u16 cap_ptr; |
| 93 | u64 mmio_phys; |
| 94 | u16 pci_seg; |
| 95 | u16 info; |
| 96 | u32 reserved; |
| 97 | } __attribute__((packed)); |
| 98 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 99 | /* |
| 100 | * A device entry describing which devices a specific IOMMU translates and |
| 101 | * which requestor ids they use. |
| 102 | */ |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 103 | struct ivhd_entry { |
| 104 | u8 type; |
| 105 | u16 devid; |
| 106 | u8 flags; |
| 107 | u32 ext; |
| 108 | } __attribute__((packed)); |
| 109 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 110 | /* |
| 111 | * An AMD IOMMU memory definition structure. It defines things like exclusion |
| 112 | * ranges for devices and regions that should be unity mapped. |
| 113 | */ |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 114 | struct ivmd_header { |
| 115 | u8 type; |
| 116 | u8 flags; |
| 117 | u16 length; |
| 118 | u16 devid; |
| 119 | u16 aux; |
| 120 | u64 resv; |
| 121 | u64 range_start; |
| 122 | u64 range_length; |
| 123 | } __attribute__((packed)); |
| 124 | |
Joerg Roedel | fefda11 | 2009-05-20 12:21:42 +0200 | [diff] [blame] | 125 | bool amd_iommu_dump; |
| 126 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 127 | static bool amd_iommu_detected; |
Joerg Roedel | a523572 | 2010-05-11 17:12:33 +0200 | [diff] [blame] | 128 | static bool __initdata amd_iommu_disabled; |
Joerg Roedel | c1cbebe | 2008-07-03 19:35:10 +0200 | [diff] [blame] | 129 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 130 | u16 amd_iommu_last_bdf; /* largest PCI device id we have |
| 131 | to handle */ |
Joerg Roedel | 2e22847 | 2008-07-11 17:14:31 +0200 | [diff] [blame] | 132 | LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 133 | we find in ACPI */ |
Dan Carpenter | 3775d48 | 2012-06-27 12:09:18 +0300 | [diff] [blame] | 134 | u32 amd_iommu_unmap_flush; /* if true, flush on every unmap */ |
Joerg Roedel | 928abd2 | 2008-06-26 21:27:40 +0200 | [diff] [blame] | 135 | |
Joerg Roedel | 2e22847 | 2008-07-11 17:14:31 +0200 | [diff] [blame] | 136 | LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 137 | system */ |
| 138 | |
Joerg Roedel | bb52777 | 2009-11-20 14:31:51 +0100 | [diff] [blame] | 139 | /* Array to assign indices to IOMMUs*/ |
| 140 | struct amd_iommu *amd_iommus[MAX_IOMMUS]; |
| 141 | int amd_iommus_present; |
| 142 | |
Joerg Roedel | 318afd4 | 2009-11-23 18:32:38 +0100 | [diff] [blame] | 143 | /* IOMMUs have a non-present cache? */ |
| 144 | bool amd_iommu_np_cache __read_mostly; |
Joerg Roedel | 60f723b | 2011-04-05 12:50:24 +0200 | [diff] [blame] | 145 | bool amd_iommu_iotlb_sup __read_mostly = true; |
Joerg Roedel | 318afd4 | 2009-11-23 18:32:38 +0100 | [diff] [blame] | 146 | |
Joerg Roedel | 62f71ab | 2011-11-10 14:41:57 +0100 | [diff] [blame] | 147 | u32 amd_iommu_max_pasids __read_mostly = ~0; |
| 148 | |
Joerg Roedel | 400a28a | 2011-11-28 15:11:02 +0100 | [diff] [blame] | 149 | bool amd_iommu_v2_present __read_mostly; |
| 150 | |
Joerg Roedel | 5abcdba | 2011-12-01 15:49:45 +0100 | [diff] [blame] | 151 | bool amd_iommu_force_isolation __read_mostly; |
| 152 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 153 | /* |
Joerg Roedel | aeb26f5 | 2009-11-20 16:44:01 +0100 | [diff] [blame] | 154 | * List of protection domains - used during resume |
| 155 | */ |
| 156 | LIST_HEAD(amd_iommu_pd_list); |
| 157 | spinlock_t amd_iommu_pd_lock; |
| 158 | |
| 159 | /* |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 160 | * Pointer to the device table which is shared by all AMD IOMMUs |
| 161 | * it is indexed by the PCI device id or the HT unit id and contains |
| 162 | * information about the domain the device belongs to as well as the |
| 163 | * page table root pointer. |
| 164 | */ |
Joerg Roedel | 928abd2 | 2008-06-26 21:27:40 +0200 | [diff] [blame] | 165 | struct dev_table_entry *amd_iommu_dev_table; |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 166 | |
| 167 | /* |
| 168 | * The alias table is a driver specific data structure which contains the |
| 169 | * mappings of the PCI device ids to the actual requestor ids on the IOMMU. |
| 170 | * More than one device can share the same requestor id. |
| 171 | */ |
Joerg Roedel | 928abd2 | 2008-06-26 21:27:40 +0200 | [diff] [blame] | 172 | u16 *amd_iommu_alias_table; |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 173 | |
| 174 | /* |
| 175 | * The rlookup table is used to find the IOMMU which is responsible |
| 176 | * for a specific device. It is also indexed by the PCI device id. |
| 177 | */ |
Joerg Roedel | 928abd2 | 2008-06-26 21:27:40 +0200 | [diff] [blame] | 178 | struct amd_iommu **amd_iommu_rlookup_table; |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 179 | |
| 180 | /* |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 181 | * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap |
| 182 | * to know which ones are already in use. |
| 183 | */ |
Joerg Roedel | 928abd2 | 2008-06-26 21:27:40 +0200 | [diff] [blame] | 184 | unsigned long *amd_iommu_pd_alloc_bitmap; |
| 185 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 186 | static u32 dev_table_size; /* size of the device table */ |
| 187 | static u32 alias_table_size; /* size of the alias table */ |
| 188 | static u32 rlookup_table_size; /* size if the rlookup table */ |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 189 | |
Gerard Snitselaar | ae29514 | 2012-03-16 11:38:22 -0700 | [diff] [blame] | 190 | static int amd_iommu_enable_interrupts(void); |
Joerg Roedel | 3d9761e | 2012-03-15 16:39:21 +0100 | [diff] [blame] | 191 | |
Joerg Roedel | 208ec8c | 2008-07-11 17:14:24 +0200 | [diff] [blame] | 192 | static inline void update_last_devid(u16 devid) |
| 193 | { |
| 194 | if (devid > amd_iommu_last_bdf) |
| 195 | amd_iommu_last_bdf = devid; |
| 196 | } |
| 197 | |
Joerg Roedel | c571484 | 2008-07-11 17:14:25 +0200 | [diff] [blame] | 198 | static inline unsigned long tbl_size(int entry_size) |
| 199 | { |
| 200 | unsigned shift = PAGE_SHIFT + |
Neil Turton | 421f909 | 2009-05-14 14:00:35 +0100 | [diff] [blame] | 201 | get_order(((int)amd_iommu_last_bdf + 1) * entry_size); |
Joerg Roedel | c571484 | 2008-07-11 17:14:25 +0200 | [diff] [blame] | 202 | |
| 203 | return 1UL << shift; |
| 204 | } |
| 205 | |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 206 | /* Access to l1 and l2 indexed register spaces */ |
| 207 | |
| 208 | static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address) |
| 209 | { |
| 210 | u32 val; |
| 211 | |
| 212 | pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16)); |
| 213 | pci_read_config_dword(iommu->dev, 0xfc, &val); |
| 214 | return val; |
| 215 | } |
| 216 | |
| 217 | static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val) |
| 218 | { |
| 219 | pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31)); |
| 220 | pci_write_config_dword(iommu->dev, 0xfc, val); |
| 221 | pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16)); |
| 222 | } |
| 223 | |
| 224 | static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address) |
| 225 | { |
| 226 | u32 val; |
| 227 | |
| 228 | pci_write_config_dword(iommu->dev, 0xf0, address); |
| 229 | pci_read_config_dword(iommu->dev, 0xf4, &val); |
| 230 | return val; |
| 231 | } |
| 232 | |
| 233 | static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val) |
| 234 | { |
| 235 | pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8)); |
| 236 | pci_write_config_dword(iommu->dev, 0xf4, val); |
| 237 | } |
| 238 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 239 | /**************************************************************************** |
| 240 | * |
| 241 | * AMD IOMMU MMIO register space handling functions |
| 242 | * |
| 243 | * These functions are used to program the IOMMU device registers in |
| 244 | * MMIO space required for that driver. |
| 245 | * |
| 246 | ****************************************************************************/ |
| 247 | |
| 248 | /* |
| 249 | * This function set the exclusion range in the IOMMU. DMA accesses to the |
| 250 | * exclusion range are passed through untranslated |
| 251 | */ |
Joerg Roedel | 05f92db | 2009-05-12 09:52:46 +0200 | [diff] [blame] | 252 | static void iommu_set_exclusion_range(struct amd_iommu *iommu) |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 253 | { |
| 254 | u64 start = iommu->exclusion_start & PAGE_MASK; |
| 255 | u64 limit = (start + iommu->exclusion_length) & PAGE_MASK; |
| 256 | u64 entry; |
| 257 | |
| 258 | if (!iommu->exclusion_start) |
| 259 | return; |
| 260 | |
| 261 | entry = start | MMIO_EXCL_ENABLE_MASK; |
| 262 | memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET, |
| 263 | &entry, sizeof(entry)); |
| 264 | |
| 265 | entry = limit; |
| 266 | memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET, |
| 267 | &entry, sizeof(entry)); |
| 268 | } |
| 269 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 270 | /* Programs the physical address of the device table into the IOMMU hardware */ |
Jan Beulich | 6b7f000 | 2012-03-08 08:58:13 +0000 | [diff] [blame] | 271 | static void iommu_set_device_table(struct amd_iommu *iommu) |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 272 | { |
Andreas Herrmann | f609891 | 2008-10-16 16:27:36 +0200 | [diff] [blame] | 273 | u64 entry; |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 274 | |
| 275 | BUG_ON(iommu->mmio_base == NULL); |
| 276 | |
| 277 | entry = virt_to_phys(amd_iommu_dev_table); |
| 278 | entry |= (dev_table_size >> 12) - 1; |
| 279 | memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET, |
| 280 | &entry, sizeof(entry)); |
| 281 | } |
| 282 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 283 | /* Generic functions to enable/disable certain features of the IOMMU. */ |
Joerg Roedel | 05f92db | 2009-05-12 09:52:46 +0200 | [diff] [blame] | 284 | static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit) |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 285 | { |
| 286 | u32 ctrl; |
| 287 | |
| 288 | ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET); |
| 289 | ctrl |= (1 << bit); |
| 290 | writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET); |
| 291 | } |
| 292 | |
Joerg Roedel | ca020711 | 2009-10-28 18:02:26 +0100 | [diff] [blame] | 293 | static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit) |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 294 | { |
| 295 | u32 ctrl; |
| 296 | |
Joerg Roedel | 199d0d5 | 2008-09-17 16:45:59 +0200 | [diff] [blame] | 297 | ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET); |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 298 | ctrl &= ~(1 << bit); |
| 299 | writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET); |
| 300 | } |
| 301 | |
Joerg Roedel | 1456e9d | 2011-12-22 14:51:53 +0100 | [diff] [blame] | 302 | static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout) |
| 303 | { |
| 304 | u32 ctrl; |
| 305 | |
| 306 | ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET); |
| 307 | ctrl &= ~CTRL_INV_TO_MASK; |
| 308 | ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK; |
| 309 | writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET); |
| 310 | } |
| 311 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 312 | /* Function to enable the hardware */ |
Joerg Roedel | 05f92db | 2009-05-12 09:52:46 +0200 | [diff] [blame] | 313 | static void iommu_enable(struct amd_iommu *iommu) |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 314 | { |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 315 | iommu_feature_enable(iommu, CONTROL_IOMMU_EN); |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 316 | } |
| 317 | |
Joerg Roedel | 92ac432 | 2009-05-19 19:06:27 +0200 | [diff] [blame] | 318 | static void iommu_disable(struct amd_iommu *iommu) |
Joerg Roedel | 126c52b | 2008-09-09 16:47:35 +0200 | [diff] [blame] | 319 | { |
Chris Wright | a8c485b | 2009-06-15 15:53:45 +0200 | [diff] [blame] | 320 | /* Disable command buffer */ |
| 321 | iommu_feature_disable(iommu, CONTROL_CMDBUF_EN); |
| 322 | |
| 323 | /* Disable event logging and event interrupts */ |
| 324 | iommu_feature_disable(iommu, CONTROL_EVT_INT_EN); |
| 325 | iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN); |
| 326 | |
| 327 | /* Disable IOMMU hardware itself */ |
Joerg Roedel | 92ac432 | 2009-05-19 19:06:27 +0200 | [diff] [blame] | 328 | iommu_feature_disable(iommu, CONTROL_IOMMU_EN); |
Joerg Roedel | 126c52b | 2008-09-09 16:47:35 +0200 | [diff] [blame] | 329 | } |
| 330 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 331 | /* |
| 332 | * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in |
| 333 | * the system has one. |
| 334 | */ |
Joerg Roedel | 98f1ad2 | 2012-07-06 13:28:37 +0200 | [diff] [blame] | 335 | static u8 __iomem * __init iommu_map_mmio_space(u64 address) |
Joerg Roedel | 6c56747 | 2008-06-26 21:27:43 +0200 | [diff] [blame] | 336 | { |
Joerg Roedel | e82752d | 2010-05-28 14:26:48 +0200 | [diff] [blame] | 337 | if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu")) { |
| 338 | pr_err("AMD-Vi: Can not reserve memory region %llx for mmio\n", |
| 339 | address); |
| 340 | pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n"); |
Joerg Roedel | 6c56747 | 2008-06-26 21:27:43 +0200 | [diff] [blame] | 341 | return NULL; |
Joerg Roedel | e82752d | 2010-05-28 14:26:48 +0200 | [diff] [blame] | 342 | } |
Joerg Roedel | 6c56747 | 2008-06-26 21:27:43 +0200 | [diff] [blame] | 343 | |
Joerg Roedel | 98f1ad2 | 2012-07-06 13:28:37 +0200 | [diff] [blame] | 344 | return (u8 __iomem *)ioremap_nocache(address, MMIO_REGION_LENGTH); |
Joerg Roedel | 6c56747 | 2008-06-26 21:27:43 +0200 | [diff] [blame] | 345 | } |
| 346 | |
| 347 | static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu) |
| 348 | { |
| 349 | if (iommu->mmio_base) |
| 350 | iounmap(iommu->mmio_base); |
| 351 | release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH); |
| 352 | } |
| 353 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 354 | /**************************************************************************** |
| 355 | * |
| 356 | * The functions below belong to the first pass of AMD IOMMU ACPI table |
| 357 | * parsing. In this pass we try to find out the highest device id this |
| 358 | * code has to handle. Upon this information the size of the shared data |
| 359 | * structures is determined later. |
| 360 | * |
| 361 | ****************************************************************************/ |
| 362 | |
| 363 | /* |
Joerg Roedel | b514e55 | 2008-09-17 17:14:27 +0200 | [diff] [blame] | 364 | * This function calculates the length of a given IVHD entry |
| 365 | */ |
| 366 | static inline int ivhd_entry_length(u8 *ivhd) |
| 367 | { |
| 368 | return 0x04 << (*ivhd >> 6); |
| 369 | } |
| 370 | |
| 371 | /* |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 372 | * This function reads the last device id the IOMMU has to handle from the PCI |
| 373 | * capability header for this IOMMU |
| 374 | */ |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 375 | static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr) |
| 376 | { |
| 377 | u32 cap; |
| 378 | |
| 379 | cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET); |
Joerg Roedel | d591b0a | 2008-07-11 17:14:35 +0200 | [diff] [blame] | 380 | update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap))); |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 381 | |
| 382 | return 0; |
| 383 | } |
| 384 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 385 | /* |
| 386 | * After reading the highest device id from the IOMMU PCI capability header |
| 387 | * this function looks if there is a higher device id defined in the ACPI table |
| 388 | */ |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 389 | static int __init find_last_devid_from_ivhd(struct ivhd_header *h) |
| 390 | { |
| 391 | u8 *p = (void *)h, *end = (void *)h; |
| 392 | struct ivhd_entry *dev; |
| 393 | |
| 394 | p += sizeof(*h); |
| 395 | end += h->length; |
| 396 | |
| 397 | find_last_devid_on_pci(PCI_BUS(h->devid), |
| 398 | PCI_SLOT(h->devid), |
| 399 | PCI_FUNC(h->devid), |
| 400 | h->cap_ptr); |
| 401 | |
| 402 | while (p < end) { |
| 403 | dev = (struct ivhd_entry *)p; |
| 404 | switch (dev->type) { |
| 405 | case IVHD_DEV_SELECT: |
| 406 | case IVHD_DEV_RANGE_END: |
| 407 | case IVHD_DEV_ALIAS: |
| 408 | case IVHD_DEV_EXT_SELECT: |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 409 | /* all the above subfield types refer to device ids */ |
Joerg Roedel | 208ec8c | 2008-07-11 17:14:24 +0200 | [diff] [blame] | 410 | update_last_devid(dev->devid); |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 411 | break; |
| 412 | default: |
| 413 | break; |
| 414 | } |
Joerg Roedel | b514e55 | 2008-09-17 17:14:27 +0200 | [diff] [blame] | 415 | p += ivhd_entry_length(p); |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 416 | } |
| 417 | |
| 418 | WARN_ON(p != end); |
| 419 | |
| 420 | return 0; |
| 421 | } |
| 422 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 423 | /* |
| 424 | * Iterate over all IVHD entries in the ACPI table and find the highest device |
| 425 | * id which we need to handle. This is the first of three functions which parse |
| 426 | * the ACPI table. So we check the checksum here. |
| 427 | */ |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 428 | static int __init find_last_devid_acpi(struct acpi_table_header *table) |
| 429 | { |
| 430 | int i; |
| 431 | u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table; |
| 432 | struct ivhd_header *h; |
| 433 | |
| 434 | /* |
| 435 | * Validate checksum here so we don't need to do it when |
| 436 | * we actually parse the table |
| 437 | */ |
| 438 | for (i = 0; i < table->length; ++i) |
| 439 | checksum += p[i]; |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 440 | if (checksum != 0) |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 441 | /* ACPI table corrupt */ |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 442 | return -ENODEV; |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 443 | |
| 444 | p += IVRS_HEADER_LENGTH; |
| 445 | |
| 446 | end += table->length; |
| 447 | while (p < end) { |
| 448 | h = (struct ivhd_header *)p; |
| 449 | switch (h->type) { |
| 450 | case ACPI_IVHD_TYPE: |
| 451 | find_last_devid_from_ivhd(h); |
| 452 | break; |
| 453 | default: |
| 454 | break; |
| 455 | } |
| 456 | p += h->length; |
| 457 | } |
| 458 | WARN_ON(p != end); |
| 459 | |
| 460 | return 0; |
| 461 | } |
| 462 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 463 | /**************************************************************************** |
| 464 | * |
| 465 | * The following functions belong the the code path which parses the ACPI table |
| 466 | * the second time. In this ACPI parsing iteration we allocate IOMMU specific |
| 467 | * data structures, initialize the device/alias/rlookup table and also |
| 468 | * basically initialize the hardware. |
| 469 | * |
| 470 | ****************************************************************************/ |
| 471 | |
| 472 | /* |
| 473 | * Allocates the command buffer. This buffer is per AMD IOMMU. We can |
| 474 | * write commands to that buffer later and the IOMMU will execute them |
| 475 | * asynchronously |
| 476 | */ |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 477 | static u8 * __init alloc_command_buffer(struct amd_iommu *iommu) |
| 478 | { |
Joerg Roedel | d0312b2 | 2008-07-11 17:14:29 +0200 | [diff] [blame] | 479 | u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 480 | get_order(CMD_BUFFER_SIZE)); |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 481 | |
| 482 | if (cmd_buf == NULL) |
| 483 | return NULL; |
| 484 | |
Chris Wright | 549c90dc | 2010-04-02 18:27:53 -0700 | [diff] [blame] | 485 | iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED; |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 486 | |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 487 | return cmd_buf; |
| 488 | } |
| 489 | |
| 490 | /* |
Joerg Roedel | 93f1cc67 | 2009-09-03 14:50:20 +0200 | [diff] [blame] | 491 | * This function resets the command buffer if the IOMMU stopped fetching |
| 492 | * commands from it. |
| 493 | */ |
| 494 | void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu) |
| 495 | { |
| 496 | iommu_feature_disable(iommu, CONTROL_CMDBUF_EN); |
| 497 | |
| 498 | writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET); |
| 499 | writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET); |
| 500 | |
| 501 | iommu_feature_enable(iommu, CONTROL_CMDBUF_EN); |
| 502 | } |
| 503 | |
| 504 | /* |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 505 | * This function writes the command buffer address to the hardware and |
| 506 | * enables it. |
| 507 | */ |
| 508 | static void iommu_enable_command_buffer(struct amd_iommu *iommu) |
| 509 | { |
| 510 | u64 entry; |
| 511 | |
| 512 | BUG_ON(iommu->cmd_buf == NULL); |
| 513 | |
| 514 | entry = (u64)virt_to_phys(iommu->cmd_buf); |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 515 | entry |= MMIO_CMD_SIZE_512; |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 516 | |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 517 | memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET, |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 518 | &entry, sizeof(entry)); |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 519 | |
Joerg Roedel | 93f1cc67 | 2009-09-03 14:50:20 +0200 | [diff] [blame] | 520 | amd_iommu_reset_cmd_buffer(iommu); |
Chris Wright | 549c90dc | 2010-04-02 18:27:53 -0700 | [diff] [blame] | 521 | iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED); |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 522 | } |
| 523 | |
| 524 | static void __init free_command_buffer(struct amd_iommu *iommu) |
| 525 | { |
Joerg Roedel | 23c1713 | 2008-09-17 17:18:17 +0200 | [diff] [blame] | 526 | free_pages((unsigned long)iommu->cmd_buf, |
Chris Wright | 549c90dc | 2010-04-02 18:27:53 -0700 | [diff] [blame] | 527 | get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED))); |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 528 | } |
| 529 | |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 530 | /* allocates the memory where the IOMMU will log its events to */ |
| 531 | static u8 * __init alloc_event_buffer(struct amd_iommu *iommu) |
| 532 | { |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 533 | iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
| 534 | get_order(EVT_BUFFER_SIZE)); |
| 535 | |
| 536 | if (iommu->evt_buf == NULL) |
| 537 | return NULL; |
| 538 | |
Joerg Roedel | 1bc6f83 | 2009-07-02 18:32:05 +0200 | [diff] [blame] | 539 | iommu->evt_buf_size = EVT_BUFFER_SIZE; |
| 540 | |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 541 | return iommu->evt_buf; |
| 542 | } |
| 543 | |
| 544 | static void iommu_enable_event_buffer(struct amd_iommu *iommu) |
| 545 | { |
| 546 | u64 entry; |
| 547 | |
| 548 | BUG_ON(iommu->evt_buf == NULL); |
| 549 | |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 550 | entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK; |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 551 | |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 552 | memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET, |
| 553 | &entry, sizeof(entry)); |
| 554 | |
Joerg Roedel | 09067207 | 2009-06-15 16:06:48 +0200 | [diff] [blame] | 555 | /* set head and tail to zero manually */ |
| 556 | writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET); |
| 557 | writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET); |
| 558 | |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 559 | iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN); |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 560 | } |
| 561 | |
| 562 | static void __init free_event_buffer(struct amd_iommu *iommu) |
| 563 | { |
| 564 | free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE)); |
| 565 | } |
| 566 | |
Joerg Roedel | 1a29ac0 | 2011-11-10 15:41:40 +0100 | [diff] [blame] | 567 | /* allocates the memory where the IOMMU will log its events to */ |
| 568 | static u8 * __init alloc_ppr_log(struct amd_iommu *iommu) |
| 569 | { |
| 570 | iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
| 571 | get_order(PPR_LOG_SIZE)); |
| 572 | |
| 573 | if (iommu->ppr_log == NULL) |
| 574 | return NULL; |
| 575 | |
| 576 | return iommu->ppr_log; |
| 577 | } |
| 578 | |
| 579 | static void iommu_enable_ppr_log(struct amd_iommu *iommu) |
| 580 | { |
| 581 | u64 entry; |
| 582 | |
| 583 | if (iommu->ppr_log == NULL) |
| 584 | return; |
| 585 | |
| 586 | entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512; |
| 587 | |
| 588 | memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET, |
| 589 | &entry, sizeof(entry)); |
| 590 | |
| 591 | /* set head and tail to zero manually */ |
| 592 | writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET); |
| 593 | writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET); |
| 594 | |
| 595 | iommu_feature_enable(iommu, CONTROL_PPFLOG_EN); |
| 596 | iommu_feature_enable(iommu, CONTROL_PPR_EN); |
| 597 | } |
| 598 | |
| 599 | static void __init free_ppr_log(struct amd_iommu *iommu) |
| 600 | { |
| 601 | if (iommu->ppr_log == NULL) |
| 602 | return; |
| 603 | |
| 604 | free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE)); |
| 605 | } |
| 606 | |
Joerg Roedel | cbc33a9 | 2011-11-25 11:41:31 +0100 | [diff] [blame] | 607 | static void iommu_enable_gt(struct amd_iommu *iommu) |
| 608 | { |
| 609 | if (!iommu_feature(iommu, FEATURE_GT)) |
| 610 | return; |
| 611 | |
| 612 | iommu_feature_enable(iommu, CONTROL_GT_EN); |
| 613 | } |
| 614 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 615 | /* sets a specific bit in the device table entry. */ |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 616 | static void set_dev_entry_bit(u16 devid, u8 bit) |
| 617 | { |
Joerg Roedel | ee6c286 | 2011-11-09 12:06:03 +0100 | [diff] [blame] | 618 | int i = (bit >> 6) & 0x03; |
| 619 | int _bit = bit & 0x3f; |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 620 | |
Joerg Roedel | ee6c286 | 2011-11-09 12:06:03 +0100 | [diff] [blame] | 621 | amd_iommu_dev_table[devid].data[i] |= (1UL << _bit); |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 622 | } |
| 623 | |
Joerg Roedel | c5cca14 | 2009-10-09 18:31:20 +0200 | [diff] [blame] | 624 | static int get_dev_entry_bit(u16 devid, u8 bit) |
| 625 | { |
Joerg Roedel | ee6c286 | 2011-11-09 12:06:03 +0100 | [diff] [blame] | 626 | int i = (bit >> 6) & 0x03; |
| 627 | int _bit = bit & 0x3f; |
Joerg Roedel | c5cca14 | 2009-10-09 18:31:20 +0200 | [diff] [blame] | 628 | |
Joerg Roedel | ee6c286 | 2011-11-09 12:06:03 +0100 | [diff] [blame] | 629 | return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit; |
Joerg Roedel | c5cca14 | 2009-10-09 18:31:20 +0200 | [diff] [blame] | 630 | } |
| 631 | |
| 632 | |
| 633 | void amd_iommu_apply_erratum_63(u16 devid) |
| 634 | { |
| 635 | int sysmgt; |
| 636 | |
| 637 | sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) | |
| 638 | (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1); |
| 639 | |
| 640 | if (sysmgt == 0x01) |
| 641 | set_dev_entry_bit(devid, DEV_ENTRY_IW); |
| 642 | } |
| 643 | |
Joerg Roedel | 5ff4789 | 2008-07-14 20:11:18 +0200 | [diff] [blame] | 644 | /* Writes the specific IOMMU for a device into the rlookup table */ |
| 645 | static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid) |
| 646 | { |
| 647 | amd_iommu_rlookup_table[devid] = iommu; |
| 648 | } |
| 649 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 650 | /* |
| 651 | * This function takes the device specific flags read from the ACPI |
| 652 | * table and sets up the device table entry with that information |
| 653 | */ |
Joerg Roedel | 5ff4789 | 2008-07-14 20:11:18 +0200 | [diff] [blame] | 654 | static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu, |
| 655 | u16 devid, u32 flags, u32 ext_flags) |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 656 | { |
| 657 | if (flags & ACPI_DEVFLAG_INITPASS) |
| 658 | set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS); |
| 659 | if (flags & ACPI_DEVFLAG_EXTINT) |
| 660 | set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS); |
| 661 | if (flags & ACPI_DEVFLAG_NMI) |
| 662 | set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS); |
| 663 | if (flags & ACPI_DEVFLAG_SYSMGT1) |
| 664 | set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1); |
| 665 | if (flags & ACPI_DEVFLAG_SYSMGT2) |
| 666 | set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2); |
| 667 | if (flags & ACPI_DEVFLAG_LINT0) |
| 668 | set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS); |
| 669 | if (flags & ACPI_DEVFLAG_LINT1) |
| 670 | set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS); |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 671 | |
Joerg Roedel | c5cca14 | 2009-10-09 18:31:20 +0200 | [diff] [blame] | 672 | amd_iommu_apply_erratum_63(devid); |
| 673 | |
Joerg Roedel | 5ff4789 | 2008-07-14 20:11:18 +0200 | [diff] [blame] | 674 | set_iommu_for_device(iommu, devid); |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 675 | } |
| 676 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 677 | /* |
| 678 | * Reads the device exclusion range from ACPI and initialize IOMMU with |
| 679 | * it |
| 680 | */ |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 681 | static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m) |
| 682 | { |
| 683 | struct amd_iommu *iommu = amd_iommu_rlookup_table[devid]; |
| 684 | |
| 685 | if (!(m->flags & IVMD_FLAG_EXCL_RANGE)) |
| 686 | return; |
| 687 | |
| 688 | if (iommu) { |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 689 | /* |
| 690 | * We only can configure exclusion ranges per IOMMU, not |
| 691 | * per device. But we can enable the exclusion range per |
| 692 | * device. This is done here |
| 693 | */ |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 694 | set_dev_entry_bit(m->devid, DEV_ENTRY_EX); |
| 695 | iommu->exclusion_start = m->range_start; |
| 696 | iommu->exclusion_length = m->range_length; |
| 697 | } |
| 698 | } |
| 699 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 700 | /* |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 701 | * Takes a pointer to an AMD IOMMU entry in the ACPI table and |
| 702 | * initializes the hardware and our data structures with it. |
| 703 | */ |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 704 | static void __init init_iommu_from_acpi(struct amd_iommu *iommu, |
| 705 | struct ivhd_header *h) |
| 706 | { |
| 707 | u8 *p = (u8 *)h; |
| 708 | u8 *end = p, flags = 0; |
Joerg Roedel | 0de66d5 | 2011-06-06 16:04:02 +0200 | [diff] [blame] | 709 | u16 devid = 0, devid_start = 0, devid_to = 0; |
| 710 | u32 dev_i, ext_flags = 0; |
Joerg Roedel | 58a3bee | 2008-07-11 17:14:30 +0200 | [diff] [blame] | 711 | bool alias = false; |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 712 | struct ivhd_entry *e; |
| 713 | |
| 714 | /* |
Joerg Roedel | e9bf519 | 2010-09-20 14:33:07 +0200 | [diff] [blame] | 715 | * First save the recommended feature enable bits from ACPI |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 716 | */ |
Joerg Roedel | e9bf519 | 2010-09-20 14:33:07 +0200 | [diff] [blame] | 717 | iommu->acpi_flags = h->flags; |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 718 | |
| 719 | /* |
| 720 | * Done. Now parse the device entries |
| 721 | */ |
| 722 | p += sizeof(struct ivhd_header); |
| 723 | end += h->length; |
| 724 | |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 725 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 726 | while (p < end) { |
| 727 | e = (struct ivhd_entry *)p; |
| 728 | switch (e->type) { |
| 729 | case IVHD_DEV_ALL: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 730 | |
| 731 | DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x" |
| 732 | " last device %02x:%02x.%x flags: %02x\n", |
| 733 | PCI_BUS(iommu->first_device), |
| 734 | PCI_SLOT(iommu->first_device), |
| 735 | PCI_FUNC(iommu->first_device), |
| 736 | PCI_BUS(iommu->last_device), |
| 737 | PCI_SLOT(iommu->last_device), |
| 738 | PCI_FUNC(iommu->last_device), |
| 739 | e->flags); |
| 740 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 741 | for (dev_i = iommu->first_device; |
| 742 | dev_i <= iommu->last_device; ++dev_i) |
Joerg Roedel | 5ff4789 | 2008-07-14 20:11:18 +0200 | [diff] [blame] | 743 | set_dev_entry_from_acpi(iommu, dev_i, |
| 744 | e->flags, 0); |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 745 | break; |
| 746 | case IVHD_DEV_SELECT: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 747 | |
| 748 | DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x " |
| 749 | "flags: %02x\n", |
| 750 | PCI_BUS(e->devid), |
| 751 | PCI_SLOT(e->devid), |
| 752 | PCI_FUNC(e->devid), |
| 753 | e->flags); |
| 754 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 755 | devid = e->devid; |
Joerg Roedel | 5ff4789 | 2008-07-14 20:11:18 +0200 | [diff] [blame] | 756 | set_dev_entry_from_acpi(iommu, devid, e->flags, 0); |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 757 | break; |
| 758 | case IVHD_DEV_SELECT_RANGE_START: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 759 | |
| 760 | DUMP_printk(" DEV_SELECT_RANGE_START\t " |
| 761 | "devid: %02x:%02x.%x flags: %02x\n", |
| 762 | PCI_BUS(e->devid), |
| 763 | PCI_SLOT(e->devid), |
| 764 | PCI_FUNC(e->devid), |
| 765 | e->flags); |
| 766 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 767 | devid_start = e->devid; |
| 768 | flags = e->flags; |
| 769 | ext_flags = 0; |
Joerg Roedel | 58a3bee | 2008-07-11 17:14:30 +0200 | [diff] [blame] | 770 | alias = false; |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 771 | break; |
| 772 | case IVHD_DEV_ALIAS: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 773 | |
| 774 | DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x " |
| 775 | "flags: %02x devid_to: %02x:%02x.%x\n", |
| 776 | PCI_BUS(e->devid), |
| 777 | PCI_SLOT(e->devid), |
| 778 | PCI_FUNC(e->devid), |
| 779 | e->flags, |
| 780 | PCI_BUS(e->ext >> 8), |
| 781 | PCI_SLOT(e->ext >> 8), |
| 782 | PCI_FUNC(e->ext >> 8)); |
| 783 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 784 | devid = e->devid; |
| 785 | devid_to = e->ext >> 8; |
Joerg Roedel | 7a6a3a0 | 2009-07-02 12:23:23 +0200 | [diff] [blame] | 786 | set_dev_entry_from_acpi(iommu, devid , e->flags, 0); |
Neil Turton | 7455aab | 2009-05-14 14:08:11 +0100 | [diff] [blame] | 787 | set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0); |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 788 | amd_iommu_alias_table[devid] = devid_to; |
| 789 | break; |
| 790 | case IVHD_DEV_ALIAS_RANGE: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 791 | |
| 792 | DUMP_printk(" DEV_ALIAS_RANGE\t\t " |
| 793 | "devid: %02x:%02x.%x flags: %02x " |
| 794 | "devid_to: %02x:%02x.%x\n", |
| 795 | PCI_BUS(e->devid), |
| 796 | PCI_SLOT(e->devid), |
| 797 | PCI_FUNC(e->devid), |
| 798 | e->flags, |
| 799 | PCI_BUS(e->ext >> 8), |
| 800 | PCI_SLOT(e->ext >> 8), |
| 801 | PCI_FUNC(e->ext >> 8)); |
| 802 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 803 | devid_start = e->devid; |
| 804 | flags = e->flags; |
| 805 | devid_to = e->ext >> 8; |
| 806 | ext_flags = 0; |
Joerg Roedel | 58a3bee | 2008-07-11 17:14:30 +0200 | [diff] [blame] | 807 | alias = true; |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 808 | break; |
| 809 | case IVHD_DEV_EXT_SELECT: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 810 | |
| 811 | DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x " |
| 812 | "flags: %02x ext: %08x\n", |
| 813 | PCI_BUS(e->devid), |
| 814 | PCI_SLOT(e->devid), |
| 815 | PCI_FUNC(e->devid), |
| 816 | e->flags, e->ext); |
| 817 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 818 | devid = e->devid; |
Joerg Roedel | 5ff4789 | 2008-07-14 20:11:18 +0200 | [diff] [blame] | 819 | set_dev_entry_from_acpi(iommu, devid, e->flags, |
| 820 | e->ext); |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 821 | break; |
| 822 | case IVHD_DEV_EXT_SELECT_RANGE: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 823 | |
| 824 | DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: " |
| 825 | "%02x:%02x.%x flags: %02x ext: %08x\n", |
| 826 | PCI_BUS(e->devid), |
| 827 | PCI_SLOT(e->devid), |
| 828 | PCI_FUNC(e->devid), |
| 829 | e->flags, e->ext); |
| 830 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 831 | devid_start = e->devid; |
| 832 | flags = e->flags; |
| 833 | ext_flags = e->ext; |
Joerg Roedel | 58a3bee | 2008-07-11 17:14:30 +0200 | [diff] [blame] | 834 | alias = false; |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 835 | break; |
| 836 | case IVHD_DEV_RANGE_END: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 837 | |
| 838 | DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n", |
| 839 | PCI_BUS(e->devid), |
| 840 | PCI_SLOT(e->devid), |
| 841 | PCI_FUNC(e->devid)); |
| 842 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 843 | devid = e->devid; |
| 844 | for (dev_i = devid_start; dev_i <= devid; ++dev_i) { |
Joerg Roedel | 7a6a3a0 | 2009-07-02 12:23:23 +0200 | [diff] [blame] | 845 | if (alias) { |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 846 | amd_iommu_alias_table[dev_i] = devid_to; |
Joerg Roedel | 7a6a3a0 | 2009-07-02 12:23:23 +0200 | [diff] [blame] | 847 | set_dev_entry_from_acpi(iommu, |
| 848 | devid_to, flags, ext_flags); |
| 849 | } |
| 850 | set_dev_entry_from_acpi(iommu, dev_i, |
| 851 | flags, ext_flags); |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 852 | } |
| 853 | break; |
| 854 | default: |
| 855 | break; |
| 856 | } |
| 857 | |
Joerg Roedel | b514e55 | 2008-09-17 17:14:27 +0200 | [diff] [blame] | 858 | p += ivhd_entry_length(p); |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 859 | } |
| 860 | } |
| 861 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 862 | /* Initializes the device->iommu mapping for the driver */ |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 863 | static int __init init_iommu_devices(struct amd_iommu *iommu) |
| 864 | { |
Joerg Roedel | 0de66d5 | 2011-06-06 16:04:02 +0200 | [diff] [blame] | 865 | u32 i; |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 866 | |
| 867 | for (i = iommu->first_device; i <= iommu->last_device; ++i) |
| 868 | set_iommu_for_device(iommu, i); |
| 869 | |
| 870 | return 0; |
| 871 | } |
| 872 | |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 873 | static void __init free_iommu_one(struct amd_iommu *iommu) |
| 874 | { |
| 875 | free_command_buffer(iommu); |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 876 | free_event_buffer(iommu); |
Joerg Roedel | 1a29ac0 | 2011-11-10 15:41:40 +0100 | [diff] [blame] | 877 | free_ppr_log(iommu); |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 878 | iommu_unmap_mmio_space(iommu); |
| 879 | } |
| 880 | |
| 881 | static void __init free_iommu_all(void) |
| 882 | { |
| 883 | struct amd_iommu *iommu, *next; |
| 884 | |
Joerg Roedel | 3bd2217 | 2009-05-04 15:06:20 +0200 | [diff] [blame] | 885 | for_each_iommu_safe(iommu, next) { |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 886 | list_del(&iommu->list); |
| 887 | free_iommu_one(iommu); |
| 888 | kfree(iommu); |
| 889 | } |
| 890 | } |
| 891 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 892 | /* |
| 893 | * This function clues the initialization function for one IOMMU |
| 894 | * together and also allocates the command buffer and programs the |
| 895 | * hardware. It does NOT enable the IOMMU. This is done afterwards. |
| 896 | */ |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 897 | static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h) |
| 898 | { |
| 899 | spin_lock_init(&iommu->lock); |
Joerg Roedel | bb52777 | 2009-11-20 14:31:51 +0100 | [diff] [blame] | 900 | |
| 901 | /* Add IOMMU to internal data structures */ |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 902 | list_add_tail(&iommu->list, &amd_iommu_list); |
Joerg Roedel | bb52777 | 2009-11-20 14:31:51 +0100 | [diff] [blame] | 903 | iommu->index = amd_iommus_present++; |
| 904 | |
| 905 | if (unlikely(iommu->index >= MAX_IOMMUS)) { |
| 906 | WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n"); |
| 907 | return -ENOSYS; |
| 908 | } |
| 909 | |
| 910 | /* Index is fine - add IOMMU to the array */ |
| 911 | amd_iommus[iommu->index] = iommu; |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 912 | |
| 913 | /* |
| 914 | * Copy data from ACPI table entry to the iommu struct |
| 915 | */ |
Joerg Roedel | 23c742d | 2012-06-12 11:47:34 +0200 | [diff] [blame] | 916 | iommu->devid = h->devid; |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 917 | iommu->cap_ptr = h->cap_ptr; |
Joerg Roedel | ee893c2 | 2008-09-08 14:48:04 +0200 | [diff] [blame] | 918 | iommu->pci_seg = h->pci_seg; |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 919 | iommu->mmio_phys = h->mmio_phys; |
| 920 | iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys); |
| 921 | if (!iommu->mmio_base) |
| 922 | return -ENOMEM; |
| 923 | |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 924 | iommu->cmd_buf = alloc_command_buffer(iommu); |
| 925 | if (!iommu->cmd_buf) |
| 926 | return -ENOMEM; |
| 927 | |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 928 | iommu->evt_buf = alloc_event_buffer(iommu); |
| 929 | if (!iommu->evt_buf) |
| 930 | return -ENOMEM; |
| 931 | |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 932 | iommu->int_enabled = false; |
| 933 | |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 934 | init_iommu_from_acpi(iommu, h); |
| 935 | init_iommu_devices(iommu); |
| 936 | |
Joerg Roedel | 23c742d | 2012-06-12 11:47:34 +0200 | [diff] [blame] | 937 | return 0; |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 938 | } |
| 939 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 940 | /* |
| 941 | * Iterates over all IOMMU entries in the ACPI table, allocates the |
| 942 | * IOMMU structure and initializes it with init_iommu_one() |
| 943 | */ |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 944 | static int __init init_iommu_all(struct acpi_table_header *table) |
| 945 | { |
| 946 | u8 *p = (u8 *)table, *end = (u8 *)table; |
| 947 | struct ivhd_header *h; |
| 948 | struct amd_iommu *iommu; |
| 949 | int ret; |
| 950 | |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 951 | end += table->length; |
| 952 | p += IVRS_HEADER_LENGTH; |
| 953 | |
| 954 | while (p < end) { |
| 955 | h = (struct ivhd_header *)p; |
| 956 | switch (*p) { |
| 957 | case ACPI_IVHD_TYPE: |
Joerg Roedel | 9c72041 | 2009-05-20 13:53:57 +0200 | [diff] [blame] | 958 | |
Joerg Roedel | ae908c2 | 2009-09-01 16:52:16 +0200 | [diff] [blame] | 959 | DUMP_printk("device: %02x:%02x.%01x cap: %04x " |
Joerg Roedel | 9c72041 | 2009-05-20 13:53:57 +0200 | [diff] [blame] | 960 | "seg: %d flags: %01x info %04x\n", |
| 961 | PCI_BUS(h->devid), PCI_SLOT(h->devid), |
| 962 | PCI_FUNC(h->devid), h->cap_ptr, |
| 963 | h->pci_seg, h->flags, h->info); |
| 964 | DUMP_printk(" mmio-addr: %016llx\n", |
| 965 | h->mmio_phys); |
| 966 | |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 967 | iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL); |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 968 | if (iommu == NULL) |
| 969 | return -ENOMEM; |
Joerg Roedel | 3551a70 | 2010-03-01 13:52:19 +0100 | [diff] [blame] | 970 | |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 971 | ret = init_iommu_one(iommu, h); |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 972 | if (ret) |
| 973 | return ret; |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 974 | break; |
| 975 | default: |
| 976 | break; |
| 977 | } |
| 978 | p += h->length; |
| 979 | |
| 980 | } |
| 981 | WARN_ON(p != end); |
| 982 | |
| 983 | return 0; |
| 984 | } |
| 985 | |
Joerg Roedel | 23c742d | 2012-06-12 11:47:34 +0200 | [diff] [blame] | 986 | static int iommu_init_pci(struct amd_iommu *iommu) |
| 987 | { |
| 988 | int cap_ptr = iommu->cap_ptr; |
| 989 | u32 range, misc, low, high; |
| 990 | |
| 991 | iommu->dev = pci_get_bus_and_slot(PCI_BUS(iommu->devid), |
| 992 | iommu->devid & 0xff); |
| 993 | if (!iommu->dev) |
| 994 | return -ENODEV; |
| 995 | |
| 996 | pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET, |
| 997 | &iommu->cap); |
| 998 | pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET, |
| 999 | &range); |
| 1000 | pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET, |
| 1001 | &misc); |
| 1002 | |
| 1003 | iommu->first_device = calc_devid(MMIO_GET_BUS(range), |
| 1004 | MMIO_GET_FD(range)); |
| 1005 | iommu->last_device = calc_devid(MMIO_GET_BUS(range), |
| 1006 | MMIO_GET_LD(range)); |
| 1007 | |
| 1008 | if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB))) |
| 1009 | amd_iommu_iotlb_sup = false; |
| 1010 | |
| 1011 | /* read extended feature bits */ |
| 1012 | low = readl(iommu->mmio_base + MMIO_EXT_FEATURES); |
| 1013 | high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4); |
| 1014 | |
| 1015 | iommu->features = ((u64)high << 32) | low; |
| 1016 | |
| 1017 | if (iommu_feature(iommu, FEATURE_GT)) { |
| 1018 | int glxval; |
| 1019 | u32 pasids; |
| 1020 | u64 shift; |
| 1021 | |
| 1022 | shift = iommu->features & FEATURE_PASID_MASK; |
| 1023 | shift >>= FEATURE_PASID_SHIFT; |
| 1024 | pasids = (1 << shift); |
| 1025 | |
| 1026 | amd_iommu_max_pasids = min(amd_iommu_max_pasids, pasids); |
| 1027 | |
| 1028 | glxval = iommu->features & FEATURE_GLXVAL_MASK; |
| 1029 | glxval >>= FEATURE_GLXVAL_SHIFT; |
| 1030 | |
| 1031 | if (amd_iommu_max_glx_val == -1) |
| 1032 | amd_iommu_max_glx_val = glxval; |
| 1033 | else |
| 1034 | amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval); |
| 1035 | } |
| 1036 | |
| 1037 | if (iommu_feature(iommu, FEATURE_GT) && |
| 1038 | iommu_feature(iommu, FEATURE_PPR)) { |
| 1039 | iommu->is_iommu_v2 = true; |
| 1040 | amd_iommu_v2_present = true; |
| 1041 | } |
| 1042 | |
| 1043 | if (iommu_feature(iommu, FEATURE_PPR)) { |
| 1044 | iommu->ppr_log = alloc_ppr_log(iommu); |
| 1045 | if (!iommu->ppr_log) |
| 1046 | return -ENOMEM; |
| 1047 | } |
| 1048 | |
| 1049 | if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE)) |
| 1050 | amd_iommu_np_cache = true; |
| 1051 | |
| 1052 | if (is_rd890_iommu(iommu->dev)) { |
| 1053 | int i, j; |
| 1054 | |
| 1055 | iommu->root_pdev = pci_get_bus_and_slot(iommu->dev->bus->number, |
| 1056 | PCI_DEVFN(0, 0)); |
| 1057 | |
| 1058 | /* |
| 1059 | * Some rd890 systems may not be fully reconfigured by the |
| 1060 | * BIOS, so it's necessary for us to store this information so |
| 1061 | * it can be reprogrammed on resume |
| 1062 | */ |
| 1063 | pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4, |
| 1064 | &iommu->stored_addr_lo); |
| 1065 | pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8, |
| 1066 | &iommu->stored_addr_hi); |
| 1067 | |
| 1068 | /* Low bit locks writes to configuration space */ |
| 1069 | iommu->stored_addr_lo &= ~1; |
| 1070 | |
| 1071 | for (i = 0; i < 6; i++) |
| 1072 | for (j = 0; j < 0x12; j++) |
| 1073 | iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j); |
| 1074 | |
| 1075 | for (i = 0; i < 0x83; i++) |
| 1076 | iommu->stored_l2[i] = iommu_read_l2(iommu, i); |
| 1077 | } |
| 1078 | |
| 1079 | return pci_enable_device(iommu->dev); |
| 1080 | } |
| 1081 | |
Joerg Roedel | 4d121c3 | 2012-06-14 12:21:55 +0200 | [diff] [blame] | 1082 | static void print_iommu_info(void) |
| 1083 | { |
| 1084 | static const char * const feat_str[] = { |
| 1085 | "PreF", "PPR", "X2APIC", "NX", "GT", "[5]", |
| 1086 | "IA", "GA", "HE", "PC" |
| 1087 | }; |
| 1088 | struct amd_iommu *iommu; |
| 1089 | |
| 1090 | for_each_iommu(iommu) { |
| 1091 | int i; |
| 1092 | |
| 1093 | pr_info("AMD-Vi: Found IOMMU at %s cap 0x%hx\n", |
| 1094 | dev_name(&iommu->dev->dev), iommu->cap_ptr); |
| 1095 | |
| 1096 | if (iommu->cap & (1 << IOMMU_CAP_EFR)) { |
| 1097 | pr_info("AMD-Vi: Extended features: "); |
| 1098 | for (i = 0; ARRAY_SIZE(feat_str); ++i) { |
| 1099 | if (iommu_feature(iommu, (1ULL << i))) |
| 1100 | pr_cont(" %s", feat_str[i]); |
| 1101 | } |
| 1102 | } |
| 1103 | pr_cont("\n"); |
| 1104 | } |
| 1105 | } |
| 1106 | |
Joerg Roedel | 23c742d | 2012-06-12 11:47:34 +0200 | [diff] [blame] | 1107 | static int amd_iommu_init_pci(void) |
| 1108 | { |
| 1109 | struct amd_iommu *iommu; |
| 1110 | int ret = 0; |
| 1111 | |
| 1112 | for_each_iommu(iommu) { |
| 1113 | ret = iommu_init_pci(iommu); |
| 1114 | if (ret) |
| 1115 | break; |
| 1116 | } |
| 1117 | |
| 1118 | /* Make sure ACS will be enabled */ |
| 1119 | pci_request_acs(); |
| 1120 | |
| 1121 | ret = amd_iommu_init_devices(); |
| 1122 | |
Joerg Roedel | 4d121c3 | 2012-06-14 12:21:55 +0200 | [diff] [blame] | 1123 | print_iommu_info(); |
| 1124 | |
Joerg Roedel | 23c742d | 2012-06-12 11:47:34 +0200 | [diff] [blame] | 1125 | return ret; |
| 1126 | } |
| 1127 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1128 | /**************************************************************************** |
| 1129 | * |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1130 | * The following functions initialize the MSI interrupts for all IOMMUs |
| 1131 | * in the system. Its a bit challenging because there could be multiple |
| 1132 | * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per |
| 1133 | * pci_dev. |
| 1134 | * |
| 1135 | ****************************************************************************/ |
| 1136 | |
Joerg Roedel | 9f800de | 2009-11-23 12:45:25 +0100 | [diff] [blame] | 1137 | static int iommu_setup_msi(struct amd_iommu *iommu) |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1138 | { |
| 1139 | int r; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1140 | |
Joerg Roedel | 9ddd592 | 2012-03-15 16:29:47 +0100 | [diff] [blame] | 1141 | r = pci_enable_msi(iommu->dev); |
| 1142 | if (r) |
| 1143 | return r; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1144 | |
Joerg Roedel | 72fe00f | 2011-05-10 10:50:42 +0200 | [diff] [blame] | 1145 | r = request_threaded_irq(iommu->dev->irq, |
| 1146 | amd_iommu_int_handler, |
| 1147 | amd_iommu_int_thread, |
| 1148 | 0, "AMD-Vi", |
| 1149 | iommu->dev); |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1150 | |
| 1151 | if (r) { |
| 1152 | pci_disable_msi(iommu->dev); |
Joerg Roedel | 9ddd592 | 2012-03-15 16:29:47 +0100 | [diff] [blame] | 1153 | return r; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1154 | } |
| 1155 | |
Joerg Roedel | fab6afa | 2009-05-04 18:46:34 +0200 | [diff] [blame] | 1156 | iommu->int_enabled = true; |
Joerg Roedel | 1a29ac0 | 2011-11-10 15:41:40 +0100 | [diff] [blame] | 1157 | |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1158 | return 0; |
| 1159 | } |
| 1160 | |
Joerg Roedel | 05f92db | 2009-05-12 09:52:46 +0200 | [diff] [blame] | 1161 | static int iommu_init_msi(struct amd_iommu *iommu) |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1162 | { |
Joerg Roedel | 9ddd592 | 2012-03-15 16:29:47 +0100 | [diff] [blame] | 1163 | int ret; |
| 1164 | |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1165 | if (iommu->int_enabled) |
Joerg Roedel | 9ddd592 | 2012-03-15 16:29:47 +0100 | [diff] [blame] | 1166 | goto enable_faults; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1167 | |
Joerg Roedel | d91cecd | 2009-05-04 18:51:00 +0200 | [diff] [blame] | 1168 | if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI)) |
Joerg Roedel | 9ddd592 | 2012-03-15 16:29:47 +0100 | [diff] [blame] | 1169 | ret = iommu_setup_msi(iommu); |
| 1170 | else |
| 1171 | ret = -ENODEV; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1172 | |
Joerg Roedel | 9ddd592 | 2012-03-15 16:29:47 +0100 | [diff] [blame] | 1173 | if (ret) |
| 1174 | return ret; |
| 1175 | |
| 1176 | enable_faults: |
| 1177 | iommu_feature_enable(iommu, CONTROL_EVT_INT_EN); |
| 1178 | |
| 1179 | if (iommu->ppr_log != NULL) |
| 1180 | iommu_feature_enable(iommu, CONTROL_PPFINT_EN); |
| 1181 | |
| 1182 | return 0; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1183 | } |
| 1184 | |
| 1185 | /**************************************************************************** |
| 1186 | * |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1187 | * The next functions belong to the third pass of parsing the ACPI |
| 1188 | * table. In this last pass the memory mapping requirements are |
| 1189 | * gathered (like exclusion and unity mapping reanges). |
| 1190 | * |
| 1191 | ****************************************************************************/ |
| 1192 | |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1193 | static void __init free_unity_maps(void) |
| 1194 | { |
| 1195 | struct unity_map_entry *entry, *next; |
| 1196 | |
| 1197 | list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) { |
| 1198 | list_del(&entry->list); |
| 1199 | kfree(entry); |
| 1200 | } |
| 1201 | } |
| 1202 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1203 | /* called when we find an exclusion range definition in ACPI */ |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1204 | static int __init init_exclusion_range(struct ivmd_header *m) |
| 1205 | { |
| 1206 | int i; |
| 1207 | |
| 1208 | switch (m->type) { |
| 1209 | case ACPI_IVMD_TYPE: |
| 1210 | set_device_exclusion_range(m->devid, m); |
| 1211 | break; |
| 1212 | case ACPI_IVMD_TYPE_ALL: |
Joerg Roedel | 3a61ec3 | 2008-07-25 13:07:50 +0200 | [diff] [blame] | 1213 | for (i = 0; i <= amd_iommu_last_bdf; ++i) |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1214 | set_device_exclusion_range(i, m); |
| 1215 | break; |
| 1216 | case ACPI_IVMD_TYPE_RANGE: |
| 1217 | for (i = m->devid; i <= m->aux; ++i) |
| 1218 | set_device_exclusion_range(i, m); |
| 1219 | break; |
| 1220 | default: |
| 1221 | break; |
| 1222 | } |
| 1223 | |
| 1224 | return 0; |
| 1225 | } |
| 1226 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1227 | /* called for unity map ACPI definition */ |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1228 | static int __init init_unity_map_range(struct ivmd_header *m) |
| 1229 | { |
Joerg Roedel | 98f1ad2 | 2012-07-06 13:28:37 +0200 | [diff] [blame] | 1230 | struct unity_map_entry *e = NULL; |
Joerg Roedel | 02acc43 | 2009-05-20 16:24:21 +0200 | [diff] [blame] | 1231 | char *s; |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1232 | |
| 1233 | e = kzalloc(sizeof(*e), GFP_KERNEL); |
| 1234 | if (e == NULL) |
| 1235 | return -ENOMEM; |
| 1236 | |
| 1237 | switch (m->type) { |
| 1238 | default: |
Joerg Roedel | 0bc252f | 2009-05-22 12:48:05 +0200 | [diff] [blame] | 1239 | kfree(e); |
| 1240 | return 0; |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1241 | case ACPI_IVMD_TYPE: |
Joerg Roedel | 02acc43 | 2009-05-20 16:24:21 +0200 | [diff] [blame] | 1242 | s = "IVMD_TYPEi\t\t\t"; |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1243 | e->devid_start = e->devid_end = m->devid; |
| 1244 | break; |
| 1245 | case ACPI_IVMD_TYPE_ALL: |
Joerg Roedel | 02acc43 | 2009-05-20 16:24:21 +0200 | [diff] [blame] | 1246 | s = "IVMD_TYPE_ALL\t\t"; |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1247 | e->devid_start = 0; |
| 1248 | e->devid_end = amd_iommu_last_bdf; |
| 1249 | break; |
| 1250 | case ACPI_IVMD_TYPE_RANGE: |
Joerg Roedel | 02acc43 | 2009-05-20 16:24:21 +0200 | [diff] [blame] | 1251 | s = "IVMD_TYPE_RANGE\t\t"; |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1252 | e->devid_start = m->devid; |
| 1253 | e->devid_end = m->aux; |
| 1254 | break; |
| 1255 | } |
| 1256 | e->address_start = PAGE_ALIGN(m->range_start); |
| 1257 | e->address_end = e->address_start + PAGE_ALIGN(m->range_length); |
| 1258 | e->prot = m->flags >> 1; |
| 1259 | |
Joerg Roedel | 02acc43 | 2009-05-20 16:24:21 +0200 | [diff] [blame] | 1260 | DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x" |
| 1261 | " range_start: %016llx range_end: %016llx flags: %x\n", s, |
| 1262 | PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start), |
| 1263 | PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end), |
| 1264 | PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end), |
| 1265 | e->address_start, e->address_end, m->flags); |
| 1266 | |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1267 | list_add_tail(&e->list, &amd_iommu_unity_map); |
| 1268 | |
| 1269 | return 0; |
| 1270 | } |
| 1271 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1272 | /* iterates over all memory definitions we find in the ACPI table */ |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1273 | static int __init init_memory_definitions(struct acpi_table_header *table) |
| 1274 | { |
| 1275 | u8 *p = (u8 *)table, *end = (u8 *)table; |
| 1276 | struct ivmd_header *m; |
| 1277 | |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1278 | end += table->length; |
| 1279 | p += IVRS_HEADER_LENGTH; |
| 1280 | |
| 1281 | while (p < end) { |
| 1282 | m = (struct ivmd_header *)p; |
| 1283 | if (m->flags & IVMD_FLAG_EXCL_RANGE) |
| 1284 | init_exclusion_range(m); |
| 1285 | else if (m->flags & IVMD_FLAG_UNITY_MAP) |
| 1286 | init_unity_map_range(m); |
| 1287 | |
| 1288 | p += m->length; |
| 1289 | } |
| 1290 | |
| 1291 | return 0; |
| 1292 | } |
| 1293 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1294 | /* |
Joerg Roedel | 9f5f5fb | 2008-08-14 19:55:16 +0200 | [diff] [blame] | 1295 | * Init the device table to not allow DMA access for devices and |
| 1296 | * suppress all page faults |
| 1297 | */ |
| 1298 | static void init_device_table(void) |
| 1299 | { |
Joerg Roedel | 0de66d5 | 2011-06-06 16:04:02 +0200 | [diff] [blame] | 1300 | u32 devid; |
Joerg Roedel | 9f5f5fb | 2008-08-14 19:55:16 +0200 | [diff] [blame] | 1301 | |
| 1302 | for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) { |
| 1303 | set_dev_entry_bit(devid, DEV_ENTRY_VALID); |
| 1304 | set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION); |
Joerg Roedel | 9f5f5fb | 2008-08-14 19:55:16 +0200 | [diff] [blame] | 1305 | } |
| 1306 | } |
| 1307 | |
Joerg Roedel | e9bf519 | 2010-09-20 14:33:07 +0200 | [diff] [blame] | 1308 | static void iommu_init_flags(struct amd_iommu *iommu) |
| 1309 | { |
| 1310 | iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ? |
| 1311 | iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) : |
| 1312 | iommu_feature_disable(iommu, CONTROL_HT_TUN_EN); |
| 1313 | |
| 1314 | iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ? |
| 1315 | iommu_feature_enable(iommu, CONTROL_PASSPW_EN) : |
| 1316 | iommu_feature_disable(iommu, CONTROL_PASSPW_EN); |
| 1317 | |
| 1318 | iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ? |
| 1319 | iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) : |
| 1320 | iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN); |
| 1321 | |
| 1322 | iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ? |
| 1323 | iommu_feature_enable(iommu, CONTROL_ISOC_EN) : |
| 1324 | iommu_feature_disable(iommu, CONTROL_ISOC_EN); |
| 1325 | |
| 1326 | /* |
| 1327 | * make IOMMU memory accesses cache coherent |
| 1328 | */ |
| 1329 | iommu_feature_enable(iommu, CONTROL_COHERENT_EN); |
Joerg Roedel | 1456e9d | 2011-12-22 14:51:53 +0100 | [diff] [blame] | 1330 | |
| 1331 | /* Set IOTLB invalidation timeout to 1s */ |
| 1332 | iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S); |
Joerg Roedel | e9bf519 | 2010-09-20 14:33:07 +0200 | [diff] [blame] | 1333 | } |
| 1334 | |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1335 | static void iommu_apply_resume_quirks(struct amd_iommu *iommu) |
Joerg Roedel | 4c894f4 | 2010-09-23 15:15:19 +0200 | [diff] [blame] | 1336 | { |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1337 | int i, j; |
| 1338 | u32 ioc_feature_control; |
Joerg Roedel | c1bf94e | 2012-05-31 17:38:11 +0200 | [diff] [blame] | 1339 | struct pci_dev *pdev = iommu->root_pdev; |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1340 | |
| 1341 | /* RD890 BIOSes may not have completely reconfigured the iommu */ |
Joerg Roedel | c1bf94e | 2012-05-31 17:38:11 +0200 | [diff] [blame] | 1342 | if (!is_rd890_iommu(iommu->dev) || !pdev) |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1343 | return; |
| 1344 | |
| 1345 | /* |
| 1346 | * First, we need to ensure that the iommu is enabled. This is |
| 1347 | * controlled by a register in the northbridge |
| 1348 | */ |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1349 | |
| 1350 | /* Select Northbridge indirect register 0x75 and enable writing */ |
| 1351 | pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7)); |
| 1352 | pci_read_config_dword(pdev, 0x64, &ioc_feature_control); |
| 1353 | |
| 1354 | /* Enable the iommu */ |
| 1355 | if (!(ioc_feature_control & 0x1)) |
| 1356 | pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1); |
| 1357 | |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1358 | /* Restore the iommu BAR */ |
| 1359 | pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4, |
| 1360 | iommu->stored_addr_lo); |
| 1361 | pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8, |
| 1362 | iommu->stored_addr_hi); |
| 1363 | |
| 1364 | /* Restore the l1 indirect regs for each of the 6 l1s */ |
| 1365 | for (i = 0; i < 6; i++) |
| 1366 | for (j = 0; j < 0x12; j++) |
| 1367 | iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]); |
| 1368 | |
| 1369 | /* Restore the l2 indirect regs */ |
| 1370 | for (i = 0; i < 0x83; i++) |
| 1371 | iommu_write_l2(iommu, i, iommu->stored_l2[i]); |
| 1372 | |
| 1373 | /* Lock PCI setup registers */ |
| 1374 | pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4, |
| 1375 | iommu->stored_addr_lo | 1); |
Joerg Roedel | 4c894f4 | 2010-09-23 15:15:19 +0200 | [diff] [blame] | 1376 | } |
| 1377 | |
Joerg Roedel | 9f5f5fb | 2008-08-14 19:55:16 +0200 | [diff] [blame] | 1378 | /* |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1379 | * This function finally enables all IOMMUs found in the system after |
| 1380 | * they have been initialized |
| 1381 | */ |
Joerg Roedel | 11ee5ac | 2012-06-12 16:30:06 +0200 | [diff] [blame^] | 1382 | static void early_enable_iommus(void) |
Joerg Roedel | 8736197 | 2008-06-26 21:28:07 +0200 | [diff] [blame] | 1383 | { |
| 1384 | struct amd_iommu *iommu; |
| 1385 | |
Joerg Roedel | 3bd2217 | 2009-05-04 15:06:20 +0200 | [diff] [blame] | 1386 | for_each_iommu(iommu) { |
Chris Wright | a8c485b | 2009-06-15 15:53:45 +0200 | [diff] [blame] | 1387 | iommu_disable(iommu); |
Joerg Roedel | e9bf519 | 2010-09-20 14:33:07 +0200 | [diff] [blame] | 1388 | iommu_init_flags(iommu); |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 1389 | iommu_set_device_table(iommu); |
| 1390 | iommu_enable_command_buffer(iommu); |
| 1391 | iommu_enable_event_buffer(iommu); |
Joerg Roedel | 8736197 | 2008-06-26 21:28:07 +0200 | [diff] [blame] | 1392 | iommu_set_exclusion_range(iommu); |
| 1393 | iommu_enable(iommu); |
Joerg Roedel | 7d0c5cc | 2011-04-07 08:16:10 +0200 | [diff] [blame] | 1394 | iommu_flush_all_caches(iommu); |
Joerg Roedel | 8736197 | 2008-06-26 21:28:07 +0200 | [diff] [blame] | 1395 | } |
| 1396 | } |
| 1397 | |
Joerg Roedel | 11ee5ac | 2012-06-12 16:30:06 +0200 | [diff] [blame^] | 1398 | static void enable_iommus_v2(void) |
| 1399 | { |
| 1400 | struct amd_iommu *iommu; |
| 1401 | |
| 1402 | for_each_iommu(iommu) { |
| 1403 | iommu_enable_ppr_log(iommu); |
| 1404 | iommu_enable_gt(iommu); |
| 1405 | } |
| 1406 | } |
| 1407 | |
| 1408 | static void enable_iommus(void) |
| 1409 | { |
| 1410 | early_enable_iommus(); |
| 1411 | |
| 1412 | enable_iommus_v2(); |
| 1413 | } |
| 1414 | |
Joerg Roedel | 92ac432 | 2009-05-19 19:06:27 +0200 | [diff] [blame] | 1415 | static void disable_iommus(void) |
| 1416 | { |
| 1417 | struct amd_iommu *iommu; |
| 1418 | |
| 1419 | for_each_iommu(iommu) |
| 1420 | iommu_disable(iommu); |
| 1421 | } |
| 1422 | |
Joerg Roedel | 7441e9c | 2008-06-30 20:18:02 +0200 | [diff] [blame] | 1423 | /* |
| 1424 | * Suspend/Resume support |
| 1425 | * disable suspend until real resume implemented |
| 1426 | */ |
| 1427 | |
Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 1428 | static void amd_iommu_resume(void) |
Joerg Roedel | 7441e9c | 2008-06-30 20:18:02 +0200 | [diff] [blame] | 1429 | { |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1430 | struct amd_iommu *iommu; |
| 1431 | |
| 1432 | for_each_iommu(iommu) |
| 1433 | iommu_apply_resume_quirks(iommu); |
| 1434 | |
Joerg Roedel | 736501e | 2009-05-12 09:56:12 +0200 | [diff] [blame] | 1435 | /* re-load the hardware */ |
| 1436 | enable_iommus(); |
Joerg Roedel | 3d9761e | 2012-03-15 16:39:21 +0100 | [diff] [blame] | 1437 | |
| 1438 | amd_iommu_enable_interrupts(); |
Joerg Roedel | 7441e9c | 2008-06-30 20:18:02 +0200 | [diff] [blame] | 1439 | } |
| 1440 | |
Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 1441 | static int amd_iommu_suspend(void) |
Joerg Roedel | 7441e9c | 2008-06-30 20:18:02 +0200 | [diff] [blame] | 1442 | { |
Joerg Roedel | 736501e | 2009-05-12 09:56:12 +0200 | [diff] [blame] | 1443 | /* disable IOMMUs to go out of the way for BIOS */ |
| 1444 | disable_iommus(); |
| 1445 | |
| 1446 | return 0; |
Joerg Roedel | 7441e9c | 2008-06-30 20:18:02 +0200 | [diff] [blame] | 1447 | } |
| 1448 | |
Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 1449 | static struct syscore_ops amd_iommu_syscore_ops = { |
Joerg Roedel | 7441e9c | 2008-06-30 20:18:02 +0200 | [diff] [blame] | 1450 | .suspend = amd_iommu_suspend, |
| 1451 | .resume = amd_iommu_resume, |
| 1452 | }; |
| 1453 | |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1454 | static void __init free_on_init_error(void) |
| 1455 | { |
| 1456 | amd_iommu_uninit_devices(); |
| 1457 | |
| 1458 | free_pages((unsigned long)amd_iommu_pd_alloc_bitmap, |
| 1459 | get_order(MAX_DOMAIN_ID/8)); |
| 1460 | |
| 1461 | free_pages((unsigned long)amd_iommu_rlookup_table, |
| 1462 | get_order(rlookup_table_size)); |
| 1463 | |
| 1464 | free_pages((unsigned long)amd_iommu_alias_table, |
| 1465 | get_order(alias_table_size)); |
| 1466 | |
| 1467 | free_pages((unsigned long)amd_iommu_dev_table, |
| 1468 | get_order(dev_table_size)); |
| 1469 | |
| 1470 | free_iommu_all(); |
| 1471 | |
| 1472 | free_unity_maps(); |
| 1473 | |
| 1474 | #ifdef CONFIG_GART_IOMMU |
| 1475 | /* |
| 1476 | * We failed to initialize the AMD IOMMU - try fallback to GART |
| 1477 | * if possible. |
| 1478 | */ |
| 1479 | gart_iommu_init(); |
| 1480 | |
| 1481 | #endif |
| 1482 | } |
| 1483 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1484 | /* |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1485 | * This is the hardware init function for AMD IOMMU in the system. |
| 1486 | * This function is called either from amd_iommu_init or from the interrupt |
| 1487 | * remapping setup code. |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1488 | * |
| 1489 | * This function basically parses the ACPI table for AMD IOMMU (IVRS) |
| 1490 | * three times: |
| 1491 | * |
| 1492 | * 1 pass) Find the highest PCI device id the driver has to handle. |
| 1493 | * Upon this information the size of the data structures is |
| 1494 | * determined that needs to be allocated. |
| 1495 | * |
| 1496 | * 2 pass) Initialize the data structures just allocated with the |
| 1497 | * information in the ACPI table about available AMD IOMMUs |
| 1498 | * in the system. It also maps the PCI devices in the |
| 1499 | * system to specific IOMMUs |
| 1500 | * |
| 1501 | * 3 pass) After the basic data structures are allocated and |
| 1502 | * initialized we update them with information about memory |
| 1503 | * remapping requirements parsed out of the ACPI table in |
| 1504 | * this last pass. |
| 1505 | * |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1506 | * After everything is set up the IOMMUs are enabled and the necessary |
| 1507 | * hotplug and suspend notifiers are registered. |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1508 | */ |
Joerg Roedel | 643511b | 2012-06-12 12:09:35 +0200 | [diff] [blame] | 1509 | static int __init early_amd_iommu_init(void) |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1510 | { |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1511 | struct acpi_table_header *ivrs_base; |
| 1512 | acpi_size ivrs_size; |
| 1513 | acpi_status status; |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1514 | int i, ret = 0; |
| 1515 | |
Joerg Roedel | 643511b | 2012-06-12 12:09:35 +0200 | [diff] [blame] | 1516 | if (!amd_iommu_detected) |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1517 | return -ENODEV; |
| 1518 | |
| 1519 | if (amd_iommu_dev_table != NULL) { |
| 1520 | /* Hardware already initialized */ |
| 1521 | return 0; |
| 1522 | } |
| 1523 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1524 | status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size); |
| 1525 | if (status == AE_NOT_FOUND) |
| 1526 | return -ENODEV; |
| 1527 | else if (ACPI_FAILURE(status)) { |
| 1528 | const char *err = acpi_format_exception(status); |
| 1529 | pr_err("AMD-Vi: IVRS table error: %s\n", err); |
| 1530 | return -EINVAL; |
| 1531 | } |
| 1532 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1533 | /* |
| 1534 | * First parse ACPI tables to find the largest Bus/Dev/Func |
| 1535 | * we need to handle. Upon this information the shared data |
| 1536 | * structures for the IOMMUs in the system will be allocated |
| 1537 | */ |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1538 | if (find_last_devid_acpi(ivrs_base)) |
Joerg Roedel | 3551a70 | 2010-03-01 13:52:19 +0100 | [diff] [blame] | 1539 | goto out; |
| 1540 | |
Joerg Roedel | c571484 | 2008-07-11 17:14:25 +0200 | [diff] [blame] | 1541 | dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE); |
| 1542 | alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE); |
| 1543 | rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE); |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1544 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1545 | /* Device table - directly used by all IOMMUs */ |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1546 | ret = -ENOMEM; |
Joerg Roedel | 5dc8bff | 2008-07-11 17:14:32 +0200 | [diff] [blame] | 1547 | amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1548 | get_order(dev_table_size)); |
| 1549 | if (amd_iommu_dev_table == NULL) |
| 1550 | goto out; |
| 1551 | |
| 1552 | /* |
| 1553 | * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the |
| 1554 | * IOMMU see for that device |
| 1555 | */ |
| 1556 | amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL, |
| 1557 | get_order(alias_table_size)); |
| 1558 | if (amd_iommu_alias_table == NULL) |
| 1559 | goto free; |
| 1560 | |
| 1561 | /* IOMMU rlookup table - find the IOMMU for a specific device */ |
Joerg Roedel | 83fd5cc | 2008-12-16 19:17:11 +0100 | [diff] [blame] | 1562 | amd_iommu_rlookup_table = (void *)__get_free_pages( |
| 1563 | GFP_KERNEL | __GFP_ZERO, |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1564 | get_order(rlookup_table_size)); |
| 1565 | if (amd_iommu_rlookup_table == NULL) |
| 1566 | goto free; |
| 1567 | |
Joerg Roedel | 5dc8bff | 2008-07-11 17:14:32 +0200 | [diff] [blame] | 1568 | amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages( |
| 1569 | GFP_KERNEL | __GFP_ZERO, |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1570 | get_order(MAX_DOMAIN_ID/8)); |
| 1571 | if (amd_iommu_pd_alloc_bitmap == NULL) |
| 1572 | goto free; |
| 1573 | |
Joerg Roedel | 9f5f5fb | 2008-08-14 19:55:16 +0200 | [diff] [blame] | 1574 | /* init the device table */ |
| 1575 | init_device_table(); |
| 1576 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1577 | /* |
Joerg Roedel | 5dc8bff | 2008-07-11 17:14:32 +0200 | [diff] [blame] | 1578 | * let all alias entries point to itself |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1579 | */ |
Joerg Roedel | 3a61ec3 | 2008-07-25 13:07:50 +0200 | [diff] [blame] | 1580 | for (i = 0; i <= amd_iommu_last_bdf; ++i) |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1581 | amd_iommu_alias_table[i] = i; |
| 1582 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1583 | /* |
| 1584 | * never allocate domain 0 because its used as the non-allocated and |
| 1585 | * error value placeholder |
| 1586 | */ |
| 1587 | amd_iommu_pd_alloc_bitmap[0] = 1; |
| 1588 | |
Joerg Roedel | aeb26f5 | 2009-11-20 16:44:01 +0100 | [diff] [blame] | 1589 | spin_lock_init(&amd_iommu_pd_lock); |
| 1590 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1591 | /* |
| 1592 | * now the data structures are allocated and basically initialized |
| 1593 | * start the real acpi table scan |
| 1594 | */ |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1595 | ret = init_iommu_all(ivrs_base); |
| 1596 | if (ret) |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1597 | goto free; |
| 1598 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1599 | ret = init_memory_definitions(ivrs_base); |
| 1600 | if (ret) |
Joerg Roedel | 0f76480 | 2009-12-21 15:51:23 +0100 | [diff] [blame] | 1601 | goto free; |
Joerg Roedel | 3551a70 | 2010-03-01 13:52:19 +0100 | [diff] [blame] | 1602 | |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1603 | out: |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1604 | /* Don't leak any ACPI memory */ |
| 1605 | early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size); |
| 1606 | ivrs_base = NULL; |
| 1607 | |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1608 | return ret; |
| 1609 | |
| 1610 | free: |
| 1611 | free_on_init_error(); |
| 1612 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1613 | goto out; |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1614 | } |
| 1615 | |
Joerg Roedel | 643511b | 2012-06-12 12:09:35 +0200 | [diff] [blame] | 1616 | int __init amd_iommu_init_hardware(void) |
| 1617 | { |
| 1618 | int ret = 0; |
| 1619 | |
| 1620 | ret = early_amd_iommu_init(); |
| 1621 | if (ret) |
| 1622 | return ret; |
| 1623 | |
| 1624 | ret = amd_iommu_init_pci(); |
| 1625 | if (ret) |
| 1626 | return ret; |
| 1627 | |
| 1628 | enable_iommus(); |
| 1629 | |
| 1630 | amd_iommu_init_notifier(); |
| 1631 | |
| 1632 | register_syscore_ops(&amd_iommu_syscore_ops); |
| 1633 | |
| 1634 | return ret; |
| 1635 | } |
| 1636 | |
Gerard Snitselaar | ae29514 | 2012-03-16 11:38:22 -0700 | [diff] [blame] | 1637 | static int amd_iommu_enable_interrupts(void) |
Joerg Roedel | 3d9761e | 2012-03-15 16:39:21 +0100 | [diff] [blame] | 1638 | { |
| 1639 | struct amd_iommu *iommu; |
| 1640 | int ret = 0; |
| 1641 | |
| 1642 | for_each_iommu(iommu) { |
| 1643 | ret = iommu_init_msi(iommu); |
| 1644 | if (ret) |
| 1645 | goto out; |
| 1646 | } |
| 1647 | |
| 1648 | out: |
| 1649 | return ret; |
| 1650 | } |
| 1651 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1652 | static bool detect_ivrs(void) |
| 1653 | { |
| 1654 | struct acpi_table_header *ivrs_base; |
| 1655 | acpi_size ivrs_size; |
| 1656 | acpi_status status; |
| 1657 | |
| 1658 | status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size); |
| 1659 | if (status == AE_NOT_FOUND) |
| 1660 | return false; |
| 1661 | else if (ACPI_FAILURE(status)) { |
| 1662 | const char *err = acpi_format_exception(status); |
| 1663 | pr_err("AMD-Vi: IVRS table error: %s\n", err); |
| 1664 | return false; |
| 1665 | } |
| 1666 | |
| 1667 | early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size); |
| 1668 | |
| 1669 | return true; |
| 1670 | } |
| 1671 | |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1672 | /* |
| 1673 | * This is the core init function for AMD IOMMU hardware in the system. |
| 1674 | * This function is called from the generic x86 DMA layer initialization |
| 1675 | * code. |
| 1676 | * |
| 1677 | * The function calls amd_iommu_init_hardware() to setup and enable the |
| 1678 | * IOMMU hardware if this has not happened yet. After that the driver |
| 1679 | * registers for the DMA-API and for the IOMMU-API as necessary. |
| 1680 | */ |
| 1681 | static int __init amd_iommu_init(void) |
| 1682 | { |
| 1683 | int ret = 0; |
| 1684 | |
| 1685 | ret = amd_iommu_init_hardware(); |
| 1686 | if (ret) |
| 1687 | goto out; |
| 1688 | |
Joerg Roedel | 3d9761e | 2012-03-15 16:39:21 +0100 | [diff] [blame] | 1689 | ret = amd_iommu_enable_interrupts(); |
| 1690 | if (ret) |
| 1691 | goto free; |
| 1692 | |
Joerg Roedel | 4751a95 | 2009-09-01 15:53:54 +0200 | [diff] [blame] | 1693 | if (iommu_pass_through) |
| 1694 | ret = amd_iommu_init_passthrough(); |
| 1695 | else |
| 1696 | ret = amd_iommu_init_dma_ops(); |
Joerg Roedel | f532509 | 2010-01-22 17:44:35 +0100 | [diff] [blame] | 1697 | |
Joerg Roedel | 129d6ab | 2008-08-14 19:55:18 +0200 | [diff] [blame] | 1698 | if (ret) |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1699 | goto free; |
Joerg Roedel | 129d6ab | 2008-08-14 19:55:18 +0200 | [diff] [blame] | 1700 | |
Joerg Roedel | f532509 | 2010-01-22 17:44:35 +0100 | [diff] [blame] | 1701 | amd_iommu_init_api(); |
| 1702 | |
Shuah Khan | f2f12b6 | 2012-06-06 10:50:06 -0600 | [diff] [blame] | 1703 | x86_platform.iommu_shutdown = disable_iommus; |
| 1704 | |
Joerg Roedel | 4751a95 | 2009-09-01 15:53:54 +0200 | [diff] [blame] | 1705 | if (iommu_pass_through) |
| 1706 | goto out; |
| 1707 | |
FUJITA Tomonori | afa9fdc | 2008-09-20 01:23:30 +0900 | [diff] [blame] | 1708 | if (amd_iommu_unmap_flush) |
Joerg Roedel | 4c6f40d | 2009-09-01 16:43:58 +0200 | [diff] [blame] | 1709 | printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n"); |
Joerg Roedel | 1c65577 | 2008-09-04 18:40:05 +0200 | [diff] [blame] | 1710 | else |
Joerg Roedel | 4c6f40d | 2009-09-01 16:43:58 +0200 | [diff] [blame] | 1711 | printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n"); |
Joerg Roedel | 1c65577 | 2008-09-04 18:40:05 +0200 | [diff] [blame] | 1712 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1713 | out: |
| 1714 | return ret; |
| 1715 | |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1716 | free: |
Chris Wright | 75f6653 | 2010-04-02 18:27:52 -0700 | [diff] [blame] | 1717 | disable_iommus(); |
Joerg Roedel | b7cc955 | 2009-12-10 11:03:39 +0100 | [diff] [blame] | 1718 | |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1719 | free_on_init_error(); |
Joerg Roedel | d7f0776 | 2010-05-31 15:05:20 +0200 | [diff] [blame] | 1720 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1721 | goto out; |
| 1722 | } |
| 1723 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1724 | /**************************************************************************** |
| 1725 | * |
| 1726 | * Early detect code. This code runs at IOMMU detection time in the DMA |
| 1727 | * layer. It just looks if there is an IVRS ACPI table to detect AMD |
| 1728 | * IOMMUs |
| 1729 | * |
| 1730 | ****************************************************************************/ |
Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 1731 | int __init amd_iommu_detect(void) |
Joerg Roedel | ae7877d | 2008-06-26 21:27:51 +0200 | [diff] [blame] | 1732 | { |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1733 | |
FUJITA Tomonori | 75f1cdf | 2009-11-10 19:46:20 +0900 | [diff] [blame] | 1734 | if (no_iommu || (iommu_detected && !gart_iommu_aperture)) |
Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 1735 | return -ENODEV; |
Joerg Roedel | ae7877d | 2008-06-26 21:27:51 +0200 | [diff] [blame] | 1736 | |
Joerg Roedel | a523572 | 2010-05-11 17:12:33 +0200 | [diff] [blame] | 1737 | if (amd_iommu_disabled) |
Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 1738 | return -ENODEV; |
Joerg Roedel | a523572 | 2010-05-11 17:12:33 +0200 | [diff] [blame] | 1739 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1740 | if (!detect_ivrs()) |
| 1741 | return -ENODEV; |
Linus Torvalds | 11bd04f | 2009-12-11 12:18:16 -0800 | [diff] [blame] | 1742 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1743 | amd_iommu_detected = true; |
| 1744 | iommu_detected = 1; |
| 1745 | x86_init.iommu.iommu_init = amd_iommu_init; |
| 1746 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1747 | return 0; |
Joerg Roedel | ae7877d | 2008-06-26 21:27:51 +0200 | [diff] [blame] | 1748 | } |
| 1749 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1750 | /**************************************************************************** |
| 1751 | * |
| 1752 | * Parsing functions for the AMD IOMMU specific kernel command line |
| 1753 | * options. |
| 1754 | * |
| 1755 | ****************************************************************************/ |
| 1756 | |
Joerg Roedel | fefda11 | 2009-05-20 12:21:42 +0200 | [diff] [blame] | 1757 | static int __init parse_amd_iommu_dump(char *str) |
| 1758 | { |
| 1759 | amd_iommu_dump = true; |
| 1760 | |
| 1761 | return 1; |
| 1762 | } |
| 1763 | |
Joerg Roedel | 918ad6c | 2008-06-26 21:27:52 +0200 | [diff] [blame] | 1764 | static int __init parse_amd_iommu_options(char *str) |
| 1765 | { |
| 1766 | for (; *str; ++str) { |
Joerg Roedel | 695b567 | 2008-11-17 15:16:43 +0100 | [diff] [blame] | 1767 | if (strncmp(str, "fullflush", 9) == 0) |
FUJITA Tomonori | afa9fdc | 2008-09-20 01:23:30 +0900 | [diff] [blame] | 1768 | amd_iommu_unmap_flush = true; |
Joerg Roedel | a523572 | 2010-05-11 17:12:33 +0200 | [diff] [blame] | 1769 | if (strncmp(str, "off", 3) == 0) |
| 1770 | amd_iommu_disabled = true; |
Joerg Roedel | 5abcdba | 2011-12-01 15:49:45 +0100 | [diff] [blame] | 1771 | if (strncmp(str, "force_isolation", 15) == 0) |
| 1772 | amd_iommu_force_isolation = true; |
Joerg Roedel | 918ad6c | 2008-06-26 21:27:52 +0200 | [diff] [blame] | 1773 | } |
| 1774 | |
| 1775 | return 1; |
| 1776 | } |
| 1777 | |
Joerg Roedel | fefda11 | 2009-05-20 12:21:42 +0200 | [diff] [blame] | 1778 | __setup("amd_iommu_dump", parse_amd_iommu_dump); |
Joerg Roedel | 918ad6c | 2008-06-26 21:27:52 +0200 | [diff] [blame] | 1779 | __setup("amd_iommu=", parse_amd_iommu_options); |
Konrad Rzeszutek Wilk | 22e6daf | 2010-08-26 13:58:03 -0400 | [diff] [blame] | 1780 | |
| 1781 | IOMMU_INIT_FINISH(amd_iommu_detect, |
| 1782 | gart_iommu_hole_init, |
Joerg Roedel | 98f1ad2 | 2012-07-06 13:28:37 +0200 | [diff] [blame] | 1783 | NULL, |
| 1784 | NULL); |
Joerg Roedel | 400a28a | 2011-11-28 15:11:02 +0100 | [diff] [blame] | 1785 | |
| 1786 | bool amd_iommu_v2_supported(void) |
| 1787 | { |
| 1788 | return amd_iommu_v2_present; |
| 1789 | } |
| 1790 | EXPORT_SYMBOL(amd_iommu_v2_supported); |