blob: 783a2475ee8b12519e33adac7e69f1c55219b22d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/drivers/ide/ide-dma.c Version 4.10 June 9, 2000
3 *
4 * Copyright (c) 1999-2000 Andre Hedrick <andre@linux-ide.org>
5 * May be copied or modified under the terms of the GNU General Public License
6 */
7
8/*
9 * Special Thanks to Mark for his Six years of work.
10 *
11 * Copyright (c) 1995-1998 Mark Lord
12 * May be copied or modified under the terms of the GNU General Public License
13 */
14
15/*
16 * This module provides support for the bus-master IDE DMA functions
17 * of various PCI chipsets, including the Intel PIIX (i82371FB for
18 * the 430 FX chipset), the PIIX3 (i82371SB for the 430 HX/VX and
19 * 440 chipsets), and the PIIX4 (i82371AB for the 430 TX chipset)
20 * ("PIIX" stands for "PCI ISA IDE Xcellerator").
21 *
22 * Pretty much the same code works for other IDE PCI bus-mastering chipsets.
23 *
24 * DMA is supported for all IDE devices (disk drives, cdroms, tapes, floppies).
25 *
26 * By default, DMA support is prepared for use, but is currently enabled only
27 * for drives which already have DMA enabled (UltraDMA or mode 2 multi/single),
28 * or which are recognized as "good" (see table below). Drives with only mode0
29 * or mode1 (multi/single) DMA should also work with this chipset/driver
30 * (eg. MC2112A) but are not enabled by default.
31 *
32 * Use "hdparm -i" to view modes supported by a given drive.
33 *
34 * The hdparm-3.5 (or later) utility can be used for manually enabling/disabling
35 * DMA support, but must be (re-)compiled against this kernel version or later.
36 *
37 * To enable DMA, use "hdparm -d1 /dev/hd?" on a per-drive basis after booting.
38 * If problems arise, ide.c will disable DMA operation after a few retries.
39 * This error recovery mechanism works and has been extremely well exercised.
40 *
41 * IDE drives, depending on their vintage, may support several different modes
42 * of DMA operation. The boot-time modes are indicated with a "*" in
43 * the "hdparm -i" listing, and can be changed with *knowledgeable* use of
44 * the "hdparm -X" feature. There is seldom a need to do this, as drives
45 * normally power-up with their "best" PIO/DMA modes enabled.
46 *
47 * Testing has been done with a rather extensive number of drives,
48 * with Quantum & Western Digital models generally outperforming the pack,
49 * and Fujitsu & Conner (and some Seagate which are really Conner) drives
50 * showing more lackluster throughput.
51 *
52 * Keep an eye on /var/adm/messages for "DMA disabled" messages.
53 *
54 * Some people have reported trouble with Intel Zappa motherboards.
55 * This can be fixed by upgrading the AMI BIOS to version 1.00.04.BS0,
56 * available from ftp://ftp.intel.com/pub/bios/10004bs0.exe
57 * (thanks to Glen Morrell <glen@spin.Stanford.edu> for researching this).
58 *
59 * Thanks to "Christopher J. Reimer" <reimer@doe.carleton.ca> for
60 * fixing the problem with the BIOS on some Acer motherboards.
61 *
62 * Thanks to "Benoit Poulot-Cazajous" <poulot@chorus.fr> for testing
63 * "TX" chipset compatibility and for providing patches for the "TX" chipset.
64 *
65 * Thanks to Christian Brunner <chb@muc.de> for taking a good first crack
66 * at generic DMA -- his patches were referred to when preparing this code.
67 *
68 * Most importantly, thanks to Robert Bringman <rob@mars.trion.com>
69 * for supplying a Promise UDMA board & WD UDMA drive for this work!
70 *
71 * And, yes, Intel Zappa boards really *do* use both PIIX IDE ports.
72 *
73 * ATA-66/100 and recovery functions, I forgot the rest......
74 *
75 */
76
77#include <linux/config.h>
78#include <linux/module.h>
79#include <linux/types.h>
80#include <linux/kernel.h>
81#include <linux/timer.h>
82#include <linux/mm.h>
83#include <linux/interrupt.h>
84#include <linux/pci.h>
85#include <linux/init.h>
86#include <linux/ide.h>
87#include <linux/delay.h>
88#include <linux/scatterlist.h>
89
90#include <asm/io.h>
91#include <asm/irq.h>
92
Linus Torvalds1da177e2005-04-16 15:20:36 -070093static const struct drive_list_entry drive_whitelist [] = {
94
95 { "Micropolis 2112A" , "ALL" },
96 { "CONNER CTMA 4000" , "ALL" },
97 { "CONNER CTT8000-A" , "ALL" },
98 { "ST34342A" , "ALL" },
99 { NULL , NULL }
100};
101
102static const struct drive_list_entry drive_blacklist [] = {
103
104 { "WDC AC11000H" , "ALL" },
105 { "WDC AC22100H" , "ALL" },
106 { "WDC AC32500H" , "ALL" },
107 { "WDC AC33100H" , "ALL" },
108 { "WDC AC31600H" , "ALL" },
109 { "WDC AC32100H" , "24.09P07" },
110 { "WDC AC23200L" , "21.10N21" },
111 { "Compaq CRD-8241B" , "ALL" },
112 { "CRD-8400B" , "ALL" },
113 { "CRD-8480B", "ALL" },
114 { "CRD-8482B", "ALL" },
115 { "CRD-84" , "ALL" },
116 { "SanDisk SDP3B" , "ALL" },
117 { "SanDisk SDP3B-64" , "ALL" },
118 { "SANYO CD-ROM CRD" , "ALL" },
119 { "HITACHI CDR-8" , "ALL" },
120 { "HITACHI CDR-8335" , "ALL" },
121 { "HITACHI CDR-8435" , "ALL" },
122 { "Toshiba CD-ROM XM-6202B" , "ALL" },
123 { "CD-532E-A" , "ALL" },
124 { "E-IDE CD-ROM CR-840", "ALL" },
125 { "CD-ROM Drive/F5A", "ALL" },
126 { "WPI CDD-820", "ALL" },
127 { "SAMSUNG CD-ROM SC-148C", "ALL" },
128 { "SAMSUNG CD-ROM SC", "ALL" },
129 { "SanDisk SDP3B-64" , "ALL" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 { "ATAPI CD-ROM DRIVE 40X MAXIMUM", "ALL" },
131 { "_NEC DV5800A", "ALL" },
132 { NULL , NULL }
133
134};
135
136/**
Jordan Crouse65e5f2e32005-12-15 02:16:18 +0100137 * ide_in_drive_list - look for drive in black/white list
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 * @id: drive identifier
139 * @drive_table: list to inspect
140 *
141 * Look for a drive in the blacklist and the whitelist tables
142 * Returns 1 if the drive is found in the table.
143 */
144
Jordan Crouse65e5f2e32005-12-15 02:16:18 +0100145int ide_in_drive_list(struct hd_driveid *id, const struct drive_list_entry *drive_table)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146{
147 for ( ; drive_table->id_model ; drive_table++)
148 if ((!strcmp(drive_table->id_model, id->model)) &&
149 ((strstr(drive_table->id_firmware, id->fw_rev)) ||
150 (!strcmp(drive_table->id_firmware, "ALL"))))
151 return 1;
152 return 0;
153}
154
Jordan Crouse65e5f2e32005-12-15 02:16:18 +0100155EXPORT_SYMBOL_GPL(ide_in_drive_list);
156
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157/**
158 * ide_dma_intr - IDE DMA interrupt handler
159 * @drive: the drive the interrupt is for
160 *
161 * Handle an interrupt completing a read/write DMA transfer on an
162 * IDE device
163 */
164
165ide_startstop_t ide_dma_intr (ide_drive_t *drive)
166{
167 u8 stat = 0, dma_stat = 0;
168
169 dma_stat = HWIF(drive)->ide_dma_end(drive);
170 stat = HWIF(drive)->INB(IDE_STATUS_REG); /* get drive status */
171 if (OK_STAT(stat,DRIVE_READY,drive->bad_wstat|DRQ_STAT)) {
172 if (!dma_stat) {
173 struct request *rq = HWGROUP(drive)->rq;
174
175 if (rq->rq_disk) {
176 ide_driver_t *drv;
177
Alexey Dobriyan53b35312006-03-24 03:16:13 -0800178 drv = *(ide_driver_t **)rq->rq_disk->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 drv->end_request(drive, 1, rq->nr_sectors);
180 } else
181 ide_end_request(drive, 1, rq->nr_sectors);
182 return ide_stopped;
183 }
184 printk(KERN_ERR "%s: dma_intr: bad DMA status (dma_stat=%x)\n",
185 drive->name, dma_stat);
186 }
187 return ide_error(drive, "dma_intr", stat);
188}
189
190EXPORT_SYMBOL_GPL(ide_dma_intr);
191
192#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
193/**
194 * ide_build_sglist - map IDE scatter gather for DMA I/O
195 * @drive: the drive to build the DMA table for
196 * @rq: the request holding the sg list
197 *
198 * Perform the PCI mapping magic necessary to access the source or
199 * target buffers of a request via PCI DMA. The lower layers of the
200 * kernel provide the necessary cache management so that we can
201 * operate in a portable fashion
202 */
203
204int ide_build_sglist(ide_drive_t *drive, struct request *rq)
205{
206 ide_hwif_t *hwif = HWIF(drive);
207 struct scatterlist *sg = hwif->sg_table;
208
Eric Sesterhenn125e1872006-06-23 02:06:06 -0700209 BUG_ON((rq->flags & REQ_DRIVE_TASKFILE) && rq->nr_sectors > 256);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 ide_map_sg(drive, rq);
212
213 if (rq_data_dir(rq) == READ)
214 hwif->sg_dma_direction = PCI_DMA_FROMDEVICE;
215 else
216 hwif->sg_dma_direction = PCI_DMA_TODEVICE;
217
218 return pci_map_sg(hwif->pci_dev, sg, hwif->sg_nents, hwif->sg_dma_direction);
219}
220
221EXPORT_SYMBOL_GPL(ide_build_sglist);
222
223/**
224 * ide_build_dmatable - build IDE DMA table
225 *
226 * ide_build_dmatable() prepares a dma request. We map the command
227 * to get the pci bus addresses of the buffers and then build up
228 * the PRD table that the IDE layer wants to be fed. The code
229 * knows about the 64K wrap bug in the CS5530.
230 *
231 * Returns the number of built PRD entries if all went okay,
232 * returns 0 otherwise.
233 *
234 * May also be invoked from trm290.c
235 */
236
237int ide_build_dmatable (ide_drive_t *drive, struct request *rq)
238{
239 ide_hwif_t *hwif = HWIF(drive);
240 unsigned int *table = hwif->dmatable_cpu;
241 unsigned int is_trm290 = (hwif->chipset == ide_trm290) ? 1 : 0;
242 unsigned int count = 0;
243 int i;
244 struct scatterlist *sg;
245
246 hwif->sg_nents = i = ide_build_sglist(drive, rq);
247
248 if (!i)
249 return 0;
250
251 sg = hwif->sg_table;
252 while (i) {
253 u32 cur_addr;
254 u32 cur_len;
255
256 cur_addr = sg_dma_address(sg);
257 cur_len = sg_dma_len(sg);
258
259 /*
260 * Fill in the dma table, without crossing any 64kB boundaries.
261 * Most hardware requires 16-bit alignment of all blocks,
262 * but the trm290 requires 32-bit alignment.
263 */
264
265 while (cur_len) {
266 if (count++ >= PRD_ENTRIES) {
267 printk(KERN_ERR "%s: DMA table too small\n", drive->name);
268 goto use_pio_instead;
269 } else {
270 u32 xcount, bcount = 0x10000 - (cur_addr & 0xffff);
271
272 if (bcount > cur_len)
273 bcount = cur_len;
274 *table++ = cpu_to_le32(cur_addr);
275 xcount = bcount & 0xffff;
276 if (is_trm290)
277 xcount = ((xcount >> 2) - 1) << 16;
278 if (xcount == 0x0000) {
279 /*
280 * Most chipsets correctly interpret a length of 0x0000 as 64KB,
281 * but at least one (e.g. CS5530) misinterprets it as zero (!).
282 * So here we break the 64KB entry into two 32KB entries instead.
283 */
284 if (count++ >= PRD_ENTRIES) {
285 printk(KERN_ERR "%s: DMA table too small\n", drive->name);
286 goto use_pio_instead;
287 }
288 *table++ = cpu_to_le32(0x8000);
289 *table++ = cpu_to_le32(cur_addr + 0x8000);
290 xcount = 0x8000;
291 }
292 *table++ = cpu_to_le32(xcount);
293 cur_addr += bcount;
294 cur_len -= bcount;
295 }
296 }
297
298 sg++;
299 i--;
300 }
301
302 if (count) {
303 if (!is_trm290)
304 *--table |= cpu_to_le32(0x80000000);
305 return count;
306 }
307 printk(KERN_ERR "%s: empty DMA table?\n", drive->name);
308use_pio_instead:
309 pci_unmap_sg(hwif->pci_dev,
310 hwif->sg_table,
311 hwif->sg_nents,
312 hwif->sg_dma_direction);
313 return 0; /* revert to PIO for this request */
314}
315
316EXPORT_SYMBOL_GPL(ide_build_dmatable);
317
318/**
319 * ide_destroy_dmatable - clean up DMA mapping
320 * @drive: The drive to unmap
321 *
322 * Teardown mappings after DMA has completed. This must be called
323 * after the completion of each use of ide_build_dmatable and before
324 * the next use of ide_build_dmatable. Failure to do so will cause
325 * an oops as only one mapping can be live for each target at a given
326 * time.
327 */
328
329void ide_destroy_dmatable (ide_drive_t *drive)
330{
331 struct pci_dev *dev = HWIF(drive)->pci_dev;
332 struct scatterlist *sg = HWIF(drive)->sg_table;
333 int nents = HWIF(drive)->sg_nents;
334
335 pci_unmap_sg(dev, sg, nents, HWIF(drive)->sg_dma_direction);
336}
337
338EXPORT_SYMBOL_GPL(ide_destroy_dmatable);
339
340/**
341 * config_drive_for_dma - attempt to activate IDE DMA
342 * @drive: the drive to place in DMA mode
343 *
344 * If the drive supports at least mode 2 DMA or UDMA of any kind
345 * then attempt to place it into DMA mode. Drives that are known to
346 * support DMA but predate the DMA properties or that are known
347 * to have DMA handling bugs are also set up appropriately based
348 * on the good/bad drive lists.
349 */
350
351static int config_drive_for_dma (ide_drive_t *drive)
352{
353 struct hd_driveid *id = drive->id;
354 ide_hwif_t *hwif = HWIF(drive);
355
356 if ((id->capability & 1) && hwif->autodma) {
357 /*
358 * Enable DMA on any drive that has
359 * UltraDMA (mode 0/1/2/3/4/5/6) enabled
360 */
361 if ((id->field_valid & 4) && ((id->dma_ultra >> 8) & 0x7f))
362 return hwif->ide_dma_on(drive);
363 /*
364 * Enable DMA on any drive that has mode2 DMA
365 * (multi or single) enabled
366 */
367 if (id->field_valid & 2) /* regular DMA */
368 if ((id->dma_mword & 0x404) == 0x404 ||
369 (id->dma_1word & 0x404) == 0x404)
370 return hwif->ide_dma_on(drive);
371
372 /* Consult the list of known "good" drives */
373 if (__ide_dma_good_drive(drive))
374 return hwif->ide_dma_on(drive);
375 }
376// if (hwif->tuneproc != NULL) hwif->tuneproc(drive, 255);
377 return hwif->ide_dma_off_quietly(drive);
378}
379
380/**
381 * dma_timer_expiry - handle a DMA timeout
382 * @drive: Drive that timed out
383 *
384 * An IDE DMA transfer timed out. In the event of an error we ask
385 * the driver to resolve the problem, if a DMA transfer is still
386 * in progress we continue to wait (arguably we need to add a
387 * secondary 'I don't care what the drive thinks' timeout here)
388 * Finally if we have an interrupt we let it complete the I/O.
389 * But only one time - we clear expiry and if it's still not
390 * completed after WAIT_CMD, we error and retry in PIO.
391 * This can occur if an interrupt is lost or due to hang or bugs.
392 */
393
394static int dma_timer_expiry (ide_drive_t *drive)
395{
396 ide_hwif_t *hwif = HWIF(drive);
397 u8 dma_stat = hwif->INB(hwif->dma_status);
398
399 printk(KERN_WARNING "%s: dma_timer_expiry: dma status == 0x%02x\n",
400 drive->name, dma_stat);
401
402 if ((dma_stat & 0x18) == 0x18) /* BUSY Stupid Early Timer !! */
403 return WAIT_CMD;
404
405 HWGROUP(drive)->expiry = NULL; /* one free ride for now */
406
407 /* 1 dmaing, 2 error, 4 intr */
408 if (dma_stat & 2) /* ERROR */
409 return -1;
410
411 if (dma_stat & 1) /* DMAing */
412 return WAIT_CMD;
413
414 if (dma_stat & 4) /* Got an Interrupt */
415 return WAIT_CMD;
416
417 return 0; /* Status is unknown -- reset the bus */
418}
419
420/**
421 * __ide_dma_host_off - Generic DMA kill
422 * @drive: drive to control
423 *
424 * Perform the generic IDE controller DMA off operation. This
425 * works for most IDE bus mastering controllers
426 */
427
428int __ide_dma_host_off (ide_drive_t *drive)
429{
430 ide_hwif_t *hwif = HWIF(drive);
431 u8 unit = (drive->select.b.unit & 0x01);
432 u8 dma_stat = hwif->INB(hwif->dma_status);
433
434 hwif->OUTB((dma_stat & ~(1<<(5+unit))), hwif->dma_status);
435 return 0;
436}
437
438EXPORT_SYMBOL(__ide_dma_host_off);
439
440/**
441 * __ide_dma_host_off_quietly - Generic DMA kill
442 * @drive: drive to control
443 *
444 * Turn off the current DMA on this IDE controller.
445 */
446
447int __ide_dma_off_quietly (ide_drive_t *drive)
448{
449 drive->using_dma = 0;
450 ide_toggle_bounce(drive, 0);
451
452 if (HWIF(drive)->ide_dma_host_off(drive))
453 return 1;
454
455 return 0;
456}
457
458EXPORT_SYMBOL(__ide_dma_off_quietly);
459#endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
460
461/**
462 * __ide_dma_off - disable DMA on a device
463 * @drive: drive to disable DMA on
464 *
465 * Disable IDE DMA for a device on this IDE controller.
466 * Inform the user that DMA has been disabled.
467 */
468
469int __ide_dma_off (ide_drive_t *drive)
470{
471 printk(KERN_INFO "%s: DMA disabled\n", drive->name);
472 return HWIF(drive)->ide_dma_off_quietly(drive);
473}
474
475EXPORT_SYMBOL(__ide_dma_off);
476
477#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
478/**
479 * __ide_dma_host_on - Enable DMA on a host
480 * @drive: drive to enable for DMA
481 *
482 * Enable DMA on an IDE controller following generic bus mastering
483 * IDE controller behaviour
484 */
485
486int __ide_dma_host_on (ide_drive_t *drive)
487{
488 if (drive->using_dma) {
489 ide_hwif_t *hwif = HWIF(drive);
490 u8 unit = (drive->select.b.unit & 0x01);
491 u8 dma_stat = hwif->INB(hwif->dma_status);
492
493 hwif->OUTB((dma_stat|(1<<(5+unit))), hwif->dma_status);
494 return 0;
495 }
496 return 1;
497}
498
499EXPORT_SYMBOL(__ide_dma_host_on);
500
501/**
502 * __ide_dma_on - Enable DMA on a device
503 * @drive: drive to enable DMA on
504 *
505 * Enable IDE DMA for a device on this IDE controller.
506 */
507
508int __ide_dma_on (ide_drive_t *drive)
509{
510 /* consult the list of known "bad" drives */
511 if (__ide_dma_bad_drive(drive))
512 return 1;
513
514 drive->using_dma = 1;
515 ide_toggle_bounce(drive, 1);
516
517 if (HWIF(drive)->ide_dma_host_on(drive))
518 return 1;
519
520 return 0;
521}
522
523EXPORT_SYMBOL(__ide_dma_on);
524
525/**
526 * __ide_dma_check - check DMA setup
527 * @drive: drive to check
528 *
529 * Don't use - due for extermination
530 */
531
532int __ide_dma_check (ide_drive_t *drive)
533{
534 return config_drive_for_dma(drive);
535}
536
537EXPORT_SYMBOL(__ide_dma_check);
538
539/**
540 * ide_dma_setup - begin a DMA phase
541 * @drive: target device
542 *
543 * Build an IDE DMA PRD (IDE speak for scatter gather table)
544 * and then set up the DMA transfer registers for a device
545 * that follows generic IDE PCI DMA behaviour. Controllers can
546 * override this function if they need to
547 *
548 * Returns 0 on success. If a PIO fallback is required then 1
549 * is returned.
550 */
551
552int ide_dma_setup(ide_drive_t *drive)
553{
554 ide_hwif_t *hwif = drive->hwif;
555 struct request *rq = HWGROUP(drive)->rq;
556 unsigned int reading;
557 u8 dma_stat;
558
559 if (rq_data_dir(rq))
560 reading = 0;
561 else
562 reading = 1 << 3;
563
564 /* fall back to pio! */
565 if (!ide_build_dmatable(drive, rq)) {
566 ide_map_sg(drive, rq);
567 return 1;
568 }
569
570 /* PRD table */
571 hwif->OUTL(hwif->dmatable_dma, hwif->dma_prdtable);
572
573 /* specify r/w */
574 hwif->OUTB(reading, hwif->dma_command);
575
576 /* read dma_status for INTR & ERROR flags */
577 dma_stat = hwif->INB(hwif->dma_status);
578
579 /* clear INTR & ERROR flags */
580 hwif->OUTB(dma_stat|6, hwif->dma_status);
581 drive->waiting_for_dma = 1;
582 return 0;
583}
584
585EXPORT_SYMBOL_GPL(ide_dma_setup);
586
587static void ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
588{
589 /* issue cmd to drive */
590 ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, dma_timer_expiry);
591}
592
593void ide_dma_start(ide_drive_t *drive)
594{
595 ide_hwif_t *hwif = HWIF(drive);
596 u8 dma_cmd = hwif->INB(hwif->dma_command);
597
598 /* Note that this is done *after* the cmd has
599 * been issued to the drive, as per the BM-IDE spec.
600 * The Promise Ultra33 doesn't work correctly when
601 * we do this part before issuing the drive cmd.
602 */
603 /* start DMA */
604 hwif->OUTB(dma_cmd|1, hwif->dma_command);
605 hwif->dma = 1;
606 wmb();
607}
608
609EXPORT_SYMBOL_GPL(ide_dma_start);
610
611/* returns 1 on error, 0 otherwise */
612int __ide_dma_end (ide_drive_t *drive)
613{
614 ide_hwif_t *hwif = HWIF(drive);
615 u8 dma_stat = 0, dma_cmd = 0;
616
617 drive->waiting_for_dma = 0;
618 /* get dma_command mode */
619 dma_cmd = hwif->INB(hwif->dma_command);
620 /* stop DMA */
621 hwif->OUTB(dma_cmd&~1, hwif->dma_command);
622 /* get DMA status */
623 dma_stat = hwif->INB(hwif->dma_status);
624 /* clear the INTR & ERROR bits */
625 hwif->OUTB(dma_stat|6, hwif->dma_status);
626 /* purge DMA mappings */
627 ide_destroy_dmatable(drive);
628 /* verify good DMA status */
629 hwif->dma = 0;
630 wmb();
631 return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
632}
633
634EXPORT_SYMBOL(__ide_dma_end);
635
636/* returns 1 if dma irq issued, 0 otherwise */
637static int __ide_dma_test_irq(ide_drive_t *drive)
638{
639 ide_hwif_t *hwif = HWIF(drive);
640 u8 dma_stat = hwif->INB(hwif->dma_status);
641
642#if 0 /* do not set unless you know what you are doing */
643 if (dma_stat & 4) {
644 u8 stat = hwif->INB(IDE_STATUS_REG);
645 hwif->OUTB(hwif->dma_status, dma_stat & 0xE4);
646 }
647#endif
648 /* return 1 if INTR asserted */
649 if ((dma_stat & 4) == 4)
650 return 1;
651 if (!drive->waiting_for_dma)
652 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
653 drive->name, __FUNCTION__);
654 return 0;
655}
656#endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
657
658int __ide_dma_bad_drive (ide_drive_t *drive)
659{
660 struct hd_driveid *id = drive->id;
661
Jordan Crouse65e5f2e32005-12-15 02:16:18 +0100662 int blacklist = ide_in_drive_list(id, drive_blacklist);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 if (blacklist) {
664 printk(KERN_WARNING "%s: Disabling (U)DMA for %s (blacklisted)\n",
665 drive->name, id->model);
666 return blacklist;
667 }
668 return 0;
669}
670
671EXPORT_SYMBOL(__ide_dma_bad_drive);
672
673int __ide_dma_good_drive (ide_drive_t *drive)
674{
675 struct hd_driveid *id = drive->id;
Jordan Crouse65e5f2e32005-12-15 02:16:18 +0100676 return ide_in_drive_list(id, drive_whitelist);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677}
678
679EXPORT_SYMBOL(__ide_dma_good_drive);
680
681int ide_use_dma(ide_drive_t *drive)
682{
683 struct hd_driveid *id = drive->id;
684 ide_hwif_t *hwif = drive->hwif;
685
686 /* consult the list of known "bad" drives */
687 if (__ide_dma_bad_drive(drive))
688 return 0;
689
690 /* capable of UltraDMA modes */
691 if (id->field_valid & 4) {
692 if (hwif->ultra_mask & id->dma_ultra)
693 return 1;
694 }
695
696 /* capable of regular DMA modes */
697 if (id->field_valid & 2) {
698 if (hwif->mwdma_mask & id->dma_mword)
699 return 1;
700 if (hwif->swdma_mask & id->dma_1word)
701 return 1;
702 }
703
704 /* consult the list of known "good" drives */
705 if (__ide_dma_good_drive(drive) && id->eide_dma_time < 150)
706 return 1;
707
708 return 0;
709}
710
711EXPORT_SYMBOL_GPL(ide_use_dma);
712
713void ide_dma_verbose(ide_drive_t *drive)
714{
715 struct hd_driveid *id = drive->id;
716 ide_hwif_t *hwif = HWIF(drive);
717
718 if (id->field_valid & 4) {
719 if ((id->dma_ultra >> 8) && (id->dma_mword >> 8))
720 goto bug_dma_off;
721 if (id->dma_ultra & ((id->dma_ultra >> 8) & hwif->ultra_mask)) {
722 if (((id->dma_ultra >> 11) & 0x1F) &&
723 eighty_ninty_three(drive)) {
724 if ((id->dma_ultra >> 15) & 1) {
725 printk(", UDMA(mode 7)");
726 } else if ((id->dma_ultra >> 14) & 1) {
727 printk(", UDMA(133)");
728 } else if ((id->dma_ultra >> 13) & 1) {
729 printk(", UDMA(100)");
730 } else if ((id->dma_ultra >> 12) & 1) {
731 printk(", UDMA(66)");
732 } else if ((id->dma_ultra >> 11) & 1) {
733 printk(", UDMA(44)");
734 } else
735 goto mode_two;
736 } else {
737 mode_two:
738 if ((id->dma_ultra >> 10) & 1) {
739 printk(", UDMA(33)");
740 } else if ((id->dma_ultra >> 9) & 1) {
741 printk(", UDMA(25)");
742 } else if ((id->dma_ultra >> 8) & 1) {
743 printk(", UDMA(16)");
744 }
745 }
746 } else {
747 printk(", (U)DMA"); /* Can be BIOS-enabled! */
748 }
749 } else if (id->field_valid & 2) {
750 if ((id->dma_mword >> 8) && (id->dma_1word >> 8))
751 goto bug_dma_off;
752 printk(", DMA");
753 } else if (id->field_valid & 1) {
754 printk(", BUG");
755 }
756 return;
757bug_dma_off:
758 printk(", BUG DMA OFF");
759 hwif->ide_dma_off_quietly(drive);
760 return;
761}
762
763EXPORT_SYMBOL(ide_dma_verbose);
764
765#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
766int __ide_dma_lostirq (ide_drive_t *drive)
767{
768 printk("%s: DMA interrupt recovery\n", drive->name);
769 return 1;
770}
771
772EXPORT_SYMBOL(__ide_dma_lostirq);
773
774int __ide_dma_timeout (ide_drive_t *drive)
775{
776 printk(KERN_ERR "%s: timeout waiting for DMA\n", drive->name);
777 if (HWIF(drive)->ide_dma_test_irq(drive))
778 return 0;
779
780 return HWIF(drive)->ide_dma_end(drive);
781}
782
783EXPORT_SYMBOL(__ide_dma_timeout);
784
785/*
786 * Needed for allowing full modular support of ide-driver
787 */
788static int ide_release_dma_engine(ide_hwif_t *hwif)
789{
790 if (hwif->dmatable_cpu) {
791 pci_free_consistent(hwif->pci_dev,
792 PRD_ENTRIES * PRD_BYTES,
793 hwif->dmatable_cpu,
794 hwif->dmatable_dma);
795 hwif->dmatable_cpu = NULL;
796 }
797 return 1;
798}
799
800static int ide_release_iomio_dma(ide_hwif_t *hwif)
801{
802 if ((hwif->dma_extra) && (hwif->channel == 0))
803 release_region((hwif->dma_base + 16), hwif->dma_extra);
804 release_region(hwif->dma_base, 8);
805 if (hwif->dma_base2)
806 release_region(hwif->dma_base, 8);
807 return 1;
808}
809
810/*
811 * Needed for allowing full modular support of ide-driver
812 */
813int ide_release_dma (ide_hwif_t *hwif)
814{
815 if (hwif->mmio == 2)
816 return 1;
817 if (hwif->chipset == ide_etrax100)
818 return 1;
819
820 ide_release_dma_engine(hwif);
821 return ide_release_iomio_dma(hwif);
822}
823
824static int ide_allocate_dma_engine(ide_hwif_t *hwif)
825{
826 hwif->dmatable_cpu = pci_alloc_consistent(hwif->pci_dev,
827 PRD_ENTRIES * PRD_BYTES,
828 &hwif->dmatable_dma);
829
830 if (hwif->dmatable_cpu)
831 return 0;
832
833 printk(KERN_ERR "%s: -- Error, unable to allocate%s DMA table(s).\n",
834 hwif->cds->name, !hwif->dmatable_cpu ? " CPU" : "");
835
836 ide_release_dma_engine(hwif);
837 return 1;
838}
839
840static int ide_mapped_mmio_dma(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
841{
842 printk(KERN_INFO " %s: MMIO-DMA ", hwif->name);
843
844 hwif->dma_base = base;
845 if (hwif->cds->extra && hwif->channel == 0)
846 hwif->dma_extra = hwif->cds->extra;
847
848 if(hwif->mate)
849 hwif->dma_master = (hwif->channel) ? hwif->mate->dma_base : base;
850 else
851 hwif->dma_master = base;
852 return 0;
853}
854
855static int ide_iomio_dma(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
856{
857 printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx",
858 hwif->name, base, base + ports - 1);
859 if (!request_region(base, ports, hwif->name)) {
860 printk(" -- Error, ports in use.\n");
861 return 1;
862 }
863 hwif->dma_base = base;
864 if ((hwif->cds->extra) && (hwif->channel == 0)) {
865 request_region(base+16, hwif->cds->extra, hwif->cds->name);
866 hwif->dma_extra = hwif->cds->extra;
867 }
868
869 if(hwif->mate)
870 hwif->dma_master = (hwif->channel) ? hwif->mate->dma_base : base;
871 else
872 hwif->dma_master = base;
873 if (hwif->dma_base2) {
874 if (!request_region(hwif->dma_base2, ports, hwif->name))
875 {
876 printk(" -- Error, secondary ports in use.\n");
877 release_region(base, ports);
878 return 1;
879 }
880 }
881 return 0;
882}
883
884static int ide_dma_iobase(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
885{
886 if (hwif->mmio == 2)
887 return ide_mapped_mmio_dma(hwif, base,ports);
888 BUG_ON(hwif->mmio == 1);
889 return ide_iomio_dma(hwif, base, ports);
890}
891
892/*
893 * This can be called for a dynamically installed interface. Don't __init it
894 */
895void ide_setup_dma (ide_hwif_t *hwif, unsigned long dma_base, unsigned int num_ports)
896{
897 if (ide_dma_iobase(hwif, dma_base, num_ports))
898 return;
899
900 if (ide_allocate_dma_engine(hwif)) {
901 ide_release_dma(hwif);
902 return;
903 }
904
905 if (!(hwif->dma_command))
906 hwif->dma_command = hwif->dma_base;
907 if (!(hwif->dma_vendor1))
908 hwif->dma_vendor1 = (hwif->dma_base + 1);
909 if (!(hwif->dma_status))
910 hwif->dma_status = (hwif->dma_base + 2);
911 if (!(hwif->dma_vendor3))
912 hwif->dma_vendor3 = (hwif->dma_base + 3);
913 if (!(hwif->dma_prdtable))
914 hwif->dma_prdtable = (hwif->dma_base + 4);
915
916 if (!hwif->ide_dma_off_quietly)
917 hwif->ide_dma_off_quietly = &__ide_dma_off_quietly;
918 if (!hwif->ide_dma_host_off)
919 hwif->ide_dma_host_off = &__ide_dma_host_off;
920 if (!hwif->ide_dma_on)
921 hwif->ide_dma_on = &__ide_dma_on;
922 if (!hwif->ide_dma_host_on)
923 hwif->ide_dma_host_on = &__ide_dma_host_on;
924 if (!hwif->ide_dma_check)
925 hwif->ide_dma_check = &__ide_dma_check;
926 if (!hwif->dma_setup)
927 hwif->dma_setup = &ide_dma_setup;
928 if (!hwif->dma_exec_cmd)
929 hwif->dma_exec_cmd = &ide_dma_exec_cmd;
930 if (!hwif->dma_start)
931 hwif->dma_start = &ide_dma_start;
932 if (!hwif->ide_dma_end)
933 hwif->ide_dma_end = &__ide_dma_end;
934 if (!hwif->ide_dma_test_irq)
935 hwif->ide_dma_test_irq = &__ide_dma_test_irq;
936 if (!hwif->ide_dma_timeout)
937 hwif->ide_dma_timeout = &__ide_dma_timeout;
938 if (!hwif->ide_dma_lostirq)
939 hwif->ide_dma_lostirq = &__ide_dma_lostirq;
940
941 if (hwif->chipset != ide_trm290) {
942 u8 dma_stat = hwif->INB(hwif->dma_status);
943 printk(", BIOS settings: %s:%s, %s:%s",
944 hwif->drives[0].name, (dma_stat & 0x20) ? "DMA" : "pio",
945 hwif->drives[1].name, (dma_stat & 0x40) ? "DMA" : "pio");
946 }
947 printk("\n");
948
Eric Sesterhenn125e1872006-06-23 02:06:06 -0700949 BUG_ON(!hwif->dma_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950}
951
952EXPORT_SYMBOL_GPL(ide_setup_dma);
953#endif /* CONFIG_BLK_DEV_IDEDMA_PCI */