Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * ahci.c - AHCI SATA support |
| 3 | * |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 4 | * Maintained by: Jeff Garzik <jgarzik@pobox.com> |
| 5 | * Please ALWAYS copy linux-ide@vger.kernel.org |
| 6 | * on emails. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 8 | * Copyright 2004-2005 Red Hat, Inc. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | * |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License as published by |
| 13 | * the Free Software Foundation; either version 2, or (at your option) |
| 14 | * any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, |
| 17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 19 | * GNU General Public License for more details. |
| 20 | * |
| 21 | * You should have received a copy of the GNU General Public License |
| 22 | * along with this program; see the file COPYING. If not, write to |
| 23 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. |
| 24 | * |
| 25 | * |
| 26 | * libata documentation is available via 'make {ps|pdf}docs', |
| 27 | * as Documentation/DocBook/libata.* |
| 28 | * |
| 29 | * AHCI hardware documentation: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 31 | * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | * |
| 33 | */ |
| 34 | |
| 35 | #include <linux/kernel.h> |
| 36 | #include <linux/module.h> |
| 37 | #include <linux/pci.h> |
| 38 | #include <linux/init.h> |
| 39 | #include <linux/blkdev.h> |
| 40 | #include <linux/delay.h> |
| 41 | #include <linux/interrupt.h> |
| 42 | #include <linux/sched.h> |
domen@coderock.org | 87507cf | 2005-04-08 09:53:06 +0200 | [diff] [blame] | 43 | #include <linux/dma-mapping.h> |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 44 | #include <linux/device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | #include <scsi/scsi_host.h> |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 46 | #include <scsi/scsi_cmnd.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | #include <linux/libata.h> |
| 48 | #include <asm/io.h> |
| 49 | |
| 50 | #define DRV_NAME "ahci" |
Jeff Garzik | 8676ce0 | 2006-06-26 20:41:33 -0400 | [diff] [blame] | 51 | #define DRV_VERSION "2.0" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | |
| 53 | |
| 54 | enum { |
| 55 | AHCI_PCI_BAR = 5, |
| 56 | AHCI_MAX_SG = 168, /* hardware max is 64K */ |
| 57 | AHCI_DMA_BOUNDARY = 0xffffffff, |
| 58 | AHCI_USE_CLUSTERING = 0, |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 59 | AHCI_MAX_CMDS = 32, |
Tejun Heo | dd410ff | 2006-05-15 21:03:50 +0900 | [diff] [blame] | 60 | AHCI_CMD_SZ = 32, |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 61 | AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | AHCI_RX_FIS_SZ = 256, |
Jeff Garzik | a0ea732 | 2005-06-04 01:13:15 -0400 | [diff] [blame] | 63 | AHCI_CMD_TBL_CDB = 0x40, |
Tejun Heo | dd410ff | 2006-05-15 21:03:50 +0900 | [diff] [blame] | 64 | AHCI_CMD_TBL_HDR_SZ = 0x80, |
| 65 | AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16), |
| 66 | AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS, |
| 67 | AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ + |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | AHCI_RX_FIS_SZ, |
| 69 | AHCI_IRQ_ON_SG = (1 << 31), |
| 70 | AHCI_CMD_ATAPI = (1 << 5), |
| 71 | AHCI_CMD_WRITE = (1 << 6), |
Tejun Heo | 4b10e55 | 2006-03-12 11:25:27 +0900 | [diff] [blame] | 72 | AHCI_CMD_PREFETCH = (1 << 7), |
Tejun Heo | 22b4998 | 2006-01-23 21:38:44 +0900 | [diff] [blame] | 73 | AHCI_CMD_RESET = (1 << 8), |
| 74 | AHCI_CMD_CLR_BUSY = (1 << 10), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | |
| 76 | RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */ |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 77 | RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | |
| 79 | board_ahci = 0, |
Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 80 | board_ahci_vt8251 = 1, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | |
| 82 | /* global controller registers */ |
| 83 | HOST_CAP = 0x00, /* host capabilities */ |
| 84 | HOST_CTL = 0x04, /* global host control */ |
| 85 | HOST_IRQ_STAT = 0x08, /* interrupt status */ |
| 86 | HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */ |
| 87 | HOST_VERSION = 0x10, /* AHCI spec. version compliancy */ |
| 88 | |
| 89 | /* HOST_CTL bits */ |
| 90 | HOST_RESET = (1 << 0), /* reset controller; self-clear */ |
| 91 | HOST_IRQ_EN = (1 << 1), /* global IRQ enable */ |
| 92 | HOST_AHCI_EN = (1 << 31), /* AHCI enabled */ |
| 93 | |
| 94 | /* HOST_CAP bits */ |
Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 95 | HOST_CAP_SSC = (1 << 14), /* Slumber capable */ |
Tejun Heo | 22b4998 | 2006-01-23 21:38:44 +0900 | [diff] [blame] | 96 | HOST_CAP_CLO = (1 << 24), /* Command List Override support */ |
Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 97 | HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */ |
Tejun Heo | 979db80 | 2006-05-15 21:03:52 +0900 | [diff] [blame] | 98 | HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */ |
Tejun Heo | dd410ff | 2006-05-15 21:03:50 +0900 | [diff] [blame] | 99 | HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | |
| 101 | /* registers for each SATA port */ |
| 102 | PORT_LST_ADDR = 0x00, /* command list DMA addr */ |
| 103 | PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */ |
| 104 | PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */ |
| 105 | PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */ |
| 106 | PORT_IRQ_STAT = 0x10, /* interrupt status */ |
| 107 | PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */ |
| 108 | PORT_CMD = 0x18, /* port command */ |
| 109 | PORT_TFDATA = 0x20, /* taskfile data */ |
| 110 | PORT_SIG = 0x24, /* device TF signature */ |
| 111 | PORT_CMD_ISSUE = 0x38, /* command issue */ |
| 112 | PORT_SCR = 0x28, /* SATA phy register block */ |
| 113 | PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */ |
| 114 | PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */ |
| 115 | PORT_SCR_ERR = 0x30, /* SATA phy register: SError */ |
| 116 | PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */ |
| 117 | |
| 118 | /* PORT_IRQ_{STAT,MASK} bits */ |
| 119 | PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */ |
| 120 | PORT_IRQ_TF_ERR = (1 << 30), /* task file error */ |
| 121 | PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */ |
| 122 | PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */ |
| 123 | PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */ |
| 124 | PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */ |
| 125 | PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */ |
| 126 | PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */ |
| 127 | |
| 128 | PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */ |
| 129 | PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */ |
| 130 | PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */ |
| 131 | PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */ |
| 132 | PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */ |
| 133 | PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */ |
| 134 | PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */ |
| 135 | PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */ |
| 136 | PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */ |
| 137 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 138 | PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR | |
| 139 | PORT_IRQ_IF_ERR | |
| 140 | PORT_IRQ_CONNECT | |
Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 141 | PORT_IRQ_PHYRDY | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 142 | PORT_IRQ_UNK_FIS, |
| 143 | PORT_IRQ_ERROR = PORT_IRQ_FREEZE | |
| 144 | PORT_IRQ_TF_ERR | |
| 145 | PORT_IRQ_HBUS_DATA_ERR, |
| 146 | DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE | |
| 147 | PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS | |
| 148 | PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | |
| 150 | /* PORT_CMD bits */ |
Jeff Garzik | 02eaa66 | 2005-11-12 01:32:19 -0500 | [diff] [blame] | 151 | PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 152 | PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */ |
| 153 | PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */ |
| 154 | PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */ |
Tejun Heo | 22b4998 | 2006-01-23 21:38:44 +0900 | [diff] [blame] | 155 | PORT_CMD_CLO = (1 << 3), /* Command list override */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | PORT_CMD_POWER_ON = (1 << 2), /* Power up device */ |
| 157 | PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */ |
| 158 | PORT_CMD_START = (1 << 0), /* Enable port DMA engine */ |
| 159 | |
Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 160 | PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */ |
| 162 | PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */ |
| 163 | PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */ |
Jeff Garzik | 4b0060f | 2005-06-04 00:50:22 -0400 | [diff] [blame] | 164 | |
| 165 | /* hpriv->flags bits */ |
| 166 | AHCI_FLAG_MSI = (1 << 0), |
Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 167 | |
| 168 | /* ap->flags bits */ |
| 169 | AHCI_FLAG_RESET_NEEDS_CLO = (1 << 24), |
Tejun Heo | 71f0737 | 2006-06-21 23:12:48 +0900 | [diff] [blame] | 170 | AHCI_FLAG_NO_NCQ = (1 << 25), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | }; |
| 172 | |
| 173 | struct ahci_cmd_hdr { |
| 174 | u32 opts; |
| 175 | u32 status; |
| 176 | u32 tbl_addr; |
| 177 | u32 tbl_addr_hi; |
| 178 | u32 reserved[4]; |
| 179 | }; |
| 180 | |
| 181 | struct ahci_sg { |
| 182 | u32 addr; |
| 183 | u32 addr_hi; |
| 184 | u32 reserved; |
| 185 | u32 flags_size; |
| 186 | }; |
| 187 | |
| 188 | struct ahci_host_priv { |
| 189 | unsigned long flags; |
| 190 | u32 cap; /* cache of HOST_CAP register */ |
| 191 | u32 port_map; /* cache of HOST_PORTS_IMPL reg */ |
| 192 | }; |
| 193 | |
| 194 | struct ahci_port_priv { |
| 195 | struct ahci_cmd_hdr *cmd_slot; |
| 196 | dma_addr_t cmd_slot_dma; |
| 197 | void *cmd_tbl; |
| 198 | dma_addr_t cmd_tbl_dma; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 199 | void *rx_fis; |
| 200 | dma_addr_t rx_fis_dma; |
| 201 | }; |
| 202 | |
| 203 | static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg); |
| 204 | static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val); |
| 205 | static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent); |
Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 206 | static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc); |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 207 | static irqreturn_t ahci_interrupt (int irq, void *dev_instance); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 208 | static void ahci_irq_clear(struct ata_port *ap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | static int ahci_port_start(struct ata_port *ap); |
| 210 | static void ahci_port_stop(struct ata_port *ap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 211 | static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf); |
| 212 | static void ahci_qc_prep(struct ata_queued_cmd *qc); |
| 213 | static u8 ahci_check_status(struct ata_port *ap); |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 214 | static void ahci_freeze(struct ata_port *ap); |
| 215 | static void ahci_thaw(struct ata_port *ap); |
| 216 | static void ahci_error_handler(struct ata_port *ap); |
| 217 | static void ahci_post_internal_cmd(struct ata_queued_cmd *qc); |
Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 218 | static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg); |
| 219 | static int ahci_port_resume(struct ata_port *ap); |
| 220 | static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg); |
| 221 | static int ahci_pci_device_resume(struct pci_dev *pdev); |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 222 | static void ahci_remove_one (struct pci_dev *pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 224 | static struct scsi_host_template ahci_sht = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 225 | .module = THIS_MODULE, |
| 226 | .name = DRV_NAME, |
| 227 | .ioctl = ata_scsi_ioctl, |
| 228 | .queuecommand = ata_scsi_queuecmd, |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 229 | .change_queue_depth = ata_scsi_change_queue_depth, |
| 230 | .can_queue = AHCI_MAX_CMDS - 1, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | .this_id = ATA_SHT_THIS_ID, |
| 232 | .sg_tablesize = AHCI_MAX_SG, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
| 234 | .emulated = ATA_SHT_EMULATED, |
| 235 | .use_clustering = AHCI_USE_CLUSTERING, |
| 236 | .proc_name = DRV_NAME, |
| 237 | .dma_boundary = AHCI_DMA_BOUNDARY, |
| 238 | .slave_configure = ata_scsi_slave_config, |
Tejun Heo | ccf68c3 | 2006-05-31 18:28:09 +0900 | [diff] [blame] | 239 | .slave_destroy = ata_scsi_slave_destroy, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | .bios_param = ata_std_bios_param, |
Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 241 | .suspend = ata_scsi_device_suspend, |
| 242 | .resume = ata_scsi_device_resume, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | }; |
| 244 | |
Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 245 | static const struct ata_port_operations ahci_ops = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 246 | .port_disable = ata_port_disable, |
| 247 | |
| 248 | .check_status = ahci_check_status, |
| 249 | .check_altstatus = ahci_check_status, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | .dev_select = ata_noop_dev_select, |
| 251 | |
| 252 | .tf_read = ahci_tf_read, |
| 253 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | .qc_prep = ahci_qc_prep, |
| 255 | .qc_issue = ahci_qc_issue, |
| 256 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 257 | .irq_handler = ahci_interrupt, |
| 258 | .irq_clear = ahci_irq_clear, |
| 259 | |
| 260 | .scr_read = ahci_scr_read, |
| 261 | .scr_write = ahci_scr_write, |
| 262 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 263 | .freeze = ahci_freeze, |
| 264 | .thaw = ahci_thaw, |
| 265 | |
| 266 | .error_handler = ahci_error_handler, |
| 267 | .post_internal_cmd = ahci_post_internal_cmd, |
| 268 | |
Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 269 | .port_suspend = ahci_port_suspend, |
| 270 | .port_resume = ahci_port_resume, |
| 271 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 272 | .port_start = ahci_port_start, |
| 273 | .port_stop = ahci_port_stop, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 274 | }; |
| 275 | |
Arjan van de Ven | 98ac62d | 2005-11-28 10:06:23 +0100 | [diff] [blame] | 276 | static const struct ata_port_info ahci_port_info[] = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 | /* board_ahci */ |
| 278 | { |
| 279 | .sht = &ahci_sht, |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 280 | .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | |
Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 281 | ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA | |
| 282 | ATA_FLAG_SKIP_D2H_BSY, |
Brett Russ | 7da7931 | 2005-09-01 21:53:34 -0400 | [diff] [blame] | 283 | .pio_mask = 0x1f, /* pio0-4 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 | .udma_mask = 0x7f, /* udma0-6 ; FIXME */ |
| 285 | .port_ops = &ahci_ops, |
| 286 | }, |
Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 287 | /* board_ahci_vt8251 */ |
| 288 | { |
| 289 | .sht = &ahci_sht, |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 290 | .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | |
Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 291 | ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA | |
Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 292 | ATA_FLAG_SKIP_D2H_BSY | |
Tejun Heo | 71f0737 | 2006-06-21 23:12:48 +0900 | [diff] [blame] | 293 | AHCI_FLAG_RESET_NEEDS_CLO | AHCI_FLAG_NO_NCQ, |
Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 294 | .pio_mask = 0x1f, /* pio0-4 */ |
| 295 | .udma_mask = 0x7f, /* udma0-6 ; FIXME */ |
| 296 | .port_ops = &ahci_ops, |
| 297 | }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | }; |
| 299 | |
Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 300 | static const struct pci_device_id ahci_pci_tbl[] = { |
Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 301 | /* Intel */ |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 302 | { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */ |
| 303 | { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */ |
| 304 | { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */ |
| 305 | { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */ |
| 306 | { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */ |
| 307 | { PCI_VDEVICE(AL, 0x5288), board_ahci }, /* ULi M5288 */ |
| 308 | { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */ |
| 309 | { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */ |
| 310 | { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */ |
| 311 | { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */ |
| 312 | { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */ |
| 313 | { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */ |
| 314 | { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */ |
| 315 | { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */ |
| 316 | { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */ |
Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 317 | |
| 318 | /* JMicron */ |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 319 | { PCI_VDEVICE(JMICRON, 0x2360), board_ahci }, /* JMicron JMB360 */ |
| 320 | { PCI_VDEVICE(JMICRON, 0x2361), board_ahci }, /* JMicron JMB361 */ |
| 321 | { PCI_VDEVICE(JMICRON, 0x2363), board_ahci }, /* JMicron JMB363 */ |
| 322 | { PCI_VDEVICE(JMICRON, 0x2365), board_ahci }, /* JMicron JMB365 */ |
| 323 | { PCI_VDEVICE(JMICRON, 0x2366), board_ahci }, /* JMicron JMB366 */ |
Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 324 | |
| 325 | /* ATI */ |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 326 | { PCI_VDEVICE(ATI, 0x4380), board_ahci }, /* ATI SB600 non-raid */ |
| 327 | { PCI_VDEVICE(ATI, 0x4381), board_ahci }, /* ATI SB600 raid */ |
Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 328 | |
| 329 | /* VIA */ |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 330 | { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */ |
Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 331 | |
| 332 | /* NVIDIA */ |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 333 | { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */ |
| 334 | { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */ |
| 335 | { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */ |
| 336 | { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */ |
Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 337 | |
Jeff Garzik | 95916ed | 2006-07-29 04:10:14 -0400 | [diff] [blame] | 338 | /* SiS */ |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 339 | { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */ |
| 340 | { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */ |
| 341 | { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */ |
Jeff Garzik | 95916ed | 2006-07-29 04:10:14 -0400 | [diff] [blame] | 342 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | { } /* terminate list */ |
| 344 | }; |
| 345 | |
| 346 | |
| 347 | static struct pci_driver ahci_pci_driver = { |
| 348 | .name = DRV_NAME, |
| 349 | .id_table = ahci_pci_tbl, |
| 350 | .probe = ahci_init_one, |
Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 351 | .suspend = ahci_pci_device_suspend, |
| 352 | .resume = ahci_pci_device_resume, |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 353 | .remove = ahci_remove_one, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 354 | }; |
| 355 | |
| 356 | |
| 357 | static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port) |
| 358 | { |
| 359 | return base + 0x100 + (port * 0x80); |
| 360 | } |
| 361 | |
Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 362 | static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | { |
Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 364 | return (void __iomem *) ahci_port_base_ul((unsigned long)base, port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 365 | } |
| 366 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 | static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in) |
| 368 | { |
| 369 | unsigned int sc_reg; |
| 370 | |
| 371 | switch (sc_reg_in) { |
| 372 | case SCR_STATUS: sc_reg = 0; break; |
| 373 | case SCR_CONTROL: sc_reg = 1; break; |
| 374 | case SCR_ERROR: sc_reg = 2; break; |
| 375 | case SCR_ACTIVE: sc_reg = 3; break; |
| 376 | default: |
| 377 | return 0xffffffffU; |
| 378 | } |
| 379 | |
Al Viro | 1e4f2a9 | 2005-10-21 06:46:02 +0100 | [diff] [blame] | 380 | return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 381 | } |
| 382 | |
| 383 | |
| 384 | static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in, |
| 385 | u32 val) |
| 386 | { |
| 387 | unsigned int sc_reg; |
| 388 | |
| 389 | switch (sc_reg_in) { |
| 390 | case SCR_STATUS: sc_reg = 0; break; |
| 391 | case SCR_CONTROL: sc_reg = 1; break; |
| 392 | case SCR_ERROR: sc_reg = 2; break; |
| 393 | case SCR_ACTIVE: sc_reg = 3; break; |
| 394 | default: |
| 395 | return; |
| 396 | } |
| 397 | |
Al Viro | 1e4f2a9 | 2005-10-21 06:46:02 +0100 | [diff] [blame] | 398 | writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | } |
| 400 | |
Tejun Heo | 9f59205 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 401 | static void ahci_start_engine(void __iomem *port_mmio) |
Tejun Heo | 7c76d1e | 2005-12-19 22:36:34 +0900 | [diff] [blame] | 402 | { |
Tejun Heo | 7c76d1e | 2005-12-19 22:36:34 +0900 | [diff] [blame] | 403 | u32 tmp; |
| 404 | |
Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 405 | /* start DMA */ |
Tejun Heo | 9f59205 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 406 | tmp = readl(port_mmio + PORT_CMD); |
Tejun Heo | 7c76d1e | 2005-12-19 22:36:34 +0900 | [diff] [blame] | 407 | tmp |= PORT_CMD_START; |
| 408 | writel(tmp, port_mmio + PORT_CMD); |
| 409 | readl(port_mmio + PORT_CMD); /* flush */ |
| 410 | } |
| 411 | |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 412 | static int ahci_stop_engine(void __iomem *port_mmio) |
| 413 | { |
| 414 | u32 tmp; |
| 415 | |
| 416 | tmp = readl(port_mmio + PORT_CMD); |
| 417 | |
Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 418 | /* check if the HBA is idle */ |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 419 | if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0) |
| 420 | return 0; |
| 421 | |
Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 422 | /* setting HBA to idle */ |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 423 | tmp &= ~PORT_CMD_START; |
| 424 | writel(tmp, port_mmio + PORT_CMD); |
| 425 | |
Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 426 | /* wait for engine to stop. This could be as long as 500 msec */ |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 427 | tmp = ata_wait_register(port_mmio + PORT_CMD, |
| 428 | PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500); |
Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 429 | if (tmp & PORT_CMD_LIST_ON) |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 430 | return -EIO; |
| 431 | |
| 432 | return 0; |
| 433 | } |
| 434 | |
Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 435 | static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap, |
| 436 | dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma) |
| 437 | { |
| 438 | u32 tmp; |
| 439 | |
| 440 | /* set FIS registers */ |
| 441 | if (cap & HOST_CAP_64) |
| 442 | writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI); |
| 443 | writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR); |
| 444 | |
| 445 | if (cap & HOST_CAP_64) |
| 446 | writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI); |
| 447 | writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR); |
| 448 | |
| 449 | /* enable FIS reception */ |
| 450 | tmp = readl(port_mmio + PORT_CMD); |
| 451 | tmp |= PORT_CMD_FIS_RX; |
| 452 | writel(tmp, port_mmio + PORT_CMD); |
| 453 | |
| 454 | /* flush */ |
| 455 | readl(port_mmio + PORT_CMD); |
| 456 | } |
| 457 | |
| 458 | static int ahci_stop_fis_rx(void __iomem *port_mmio) |
| 459 | { |
| 460 | u32 tmp; |
| 461 | |
| 462 | /* disable FIS reception */ |
| 463 | tmp = readl(port_mmio + PORT_CMD); |
| 464 | tmp &= ~PORT_CMD_FIS_RX; |
| 465 | writel(tmp, port_mmio + PORT_CMD); |
| 466 | |
| 467 | /* wait for completion, spec says 500ms, give it 1000 */ |
| 468 | tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON, |
| 469 | PORT_CMD_FIS_ON, 10, 1000); |
| 470 | if (tmp & PORT_CMD_FIS_ON) |
| 471 | return -EBUSY; |
| 472 | |
| 473 | return 0; |
| 474 | } |
| 475 | |
| 476 | static void ahci_power_up(void __iomem *port_mmio, u32 cap) |
| 477 | { |
| 478 | u32 cmd; |
| 479 | |
| 480 | cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK; |
| 481 | |
| 482 | /* spin up device */ |
| 483 | if (cap & HOST_CAP_SSS) { |
| 484 | cmd |= PORT_CMD_SPIN_UP; |
| 485 | writel(cmd, port_mmio + PORT_CMD); |
| 486 | } |
| 487 | |
| 488 | /* wake up link */ |
| 489 | writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD); |
| 490 | } |
| 491 | |
| 492 | static void ahci_power_down(void __iomem *port_mmio, u32 cap) |
| 493 | { |
| 494 | u32 cmd, scontrol; |
| 495 | |
| 496 | cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK; |
| 497 | |
| 498 | if (cap & HOST_CAP_SSC) { |
| 499 | /* enable transitions to slumber mode */ |
| 500 | scontrol = readl(port_mmio + PORT_SCR_CTL); |
| 501 | if ((scontrol & 0x0f00) > 0x100) { |
| 502 | scontrol &= ~0xf00; |
| 503 | writel(scontrol, port_mmio + PORT_SCR_CTL); |
| 504 | } |
| 505 | |
| 506 | /* put device into slumber mode */ |
| 507 | writel(cmd | PORT_CMD_ICC_SLUMBER, port_mmio + PORT_CMD); |
| 508 | |
| 509 | /* wait for the transition to complete */ |
| 510 | ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_ICC_SLUMBER, |
| 511 | PORT_CMD_ICC_SLUMBER, 1, 50); |
| 512 | } |
| 513 | |
| 514 | /* put device into listen mode */ |
| 515 | if (cap & HOST_CAP_SSS) { |
| 516 | /* first set PxSCTL.DET to 0 */ |
| 517 | scontrol = readl(port_mmio + PORT_SCR_CTL); |
| 518 | scontrol &= ~0xf; |
| 519 | writel(scontrol, port_mmio + PORT_SCR_CTL); |
| 520 | |
| 521 | /* then set PxCMD.SUD to 0 */ |
| 522 | cmd &= ~PORT_CMD_SPIN_UP; |
| 523 | writel(cmd, port_mmio + PORT_CMD); |
| 524 | } |
| 525 | } |
| 526 | |
| 527 | static void ahci_init_port(void __iomem *port_mmio, u32 cap, |
| 528 | dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma) |
| 529 | { |
| 530 | /* power up */ |
| 531 | ahci_power_up(port_mmio, cap); |
| 532 | |
| 533 | /* enable FIS reception */ |
| 534 | ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma); |
| 535 | |
| 536 | /* enable DMA */ |
| 537 | ahci_start_engine(port_mmio); |
| 538 | } |
| 539 | |
| 540 | static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg) |
| 541 | { |
| 542 | int rc; |
| 543 | |
| 544 | /* disable DMA */ |
| 545 | rc = ahci_stop_engine(port_mmio); |
| 546 | if (rc) { |
| 547 | *emsg = "failed to stop engine"; |
| 548 | return rc; |
| 549 | } |
| 550 | |
| 551 | /* disable FIS reception */ |
| 552 | rc = ahci_stop_fis_rx(port_mmio); |
| 553 | if (rc) { |
| 554 | *emsg = "failed stop FIS RX"; |
| 555 | return rc; |
| 556 | } |
| 557 | |
| 558 | /* put device into slumber mode */ |
| 559 | ahci_power_down(port_mmio, cap); |
| 560 | |
| 561 | return 0; |
| 562 | } |
| 563 | |
Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 564 | static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev) |
| 565 | { |
| 566 | u32 cap_save, tmp; |
| 567 | |
| 568 | cap_save = readl(mmio + HOST_CAP); |
| 569 | cap_save &= ( (1<<28) | (1<<17) ); |
| 570 | cap_save |= (1 << 27); |
| 571 | |
| 572 | /* global controller reset */ |
| 573 | tmp = readl(mmio + HOST_CTL); |
| 574 | if ((tmp & HOST_RESET) == 0) { |
| 575 | writel(tmp | HOST_RESET, mmio + HOST_CTL); |
| 576 | readl(mmio + HOST_CTL); /* flush */ |
| 577 | } |
| 578 | |
| 579 | /* reset must complete within 1 second, or |
| 580 | * the hardware should be considered fried. |
| 581 | */ |
| 582 | ssleep(1); |
| 583 | |
| 584 | tmp = readl(mmio + HOST_CTL); |
| 585 | if (tmp & HOST_RESET) { |
| 586 | dev_printk(KERN_ERR, &pdev->dev, |
| 587 | "controller reset failed (0x%x)\n", tmp); |
| 588 | return -EIO; |
| 589 | } |
| 590 | |
| 591 | writel(HOST_AHCI_EN, mmio + HOST_CTL); |
| 592 | (void) readl(mmio + HOST_CTL); /* flush */ |
| 593 | writel(cap_save, mmio + HOST_CAP); |
| 594 | writel(0xf, mmio + HOST_PORTS_IMPL); |
| 595 | (void) readl(mmio + HOST_PORTS_IMPL); /* flush */ |
| 596 | |
| 597 | if (pdev->vendor == PCI_VENDOR_ID_INTEL) { |
| 598 | u16 tmp16; |
| 599 | |
| 600 | /* configure PCS */ |
| 601 | pci_read_config_word(pdev, 0x92, &tmp16); |
| 602 | tmp16 |= 0xf; |
| 603 | pci_write_config_word(pdev, 0x92, tmp16); |
| 604 | } |
| 605 | |
| 606 | return 0; |
| 607 | } |
| 608 | |
| 609 | static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev, |
| 610 | int n_ports, u32 cap) |
| 611 | { |
| 612 | int i, rc; |
| 613 | u32 tmp; |
| 614 | |
| 615 | for (i = 0; i < n_ports; i++) { |
| 616 | void __iomem *port_mmio = ahci_port_base(mmio, i); |
| 617 | const char *emsg = NULL; |
| 618 | |
| 619 | #if 0 /* BIOSen initialize this incorrectly */ |
| 620 | if (!(hpriv->port_map & (1 << i))) |
| 621 | continue; |
| 622 | #endif |
| 623 | |
| 624 | /* make sure port is not active */ |
| 625 | rc = ahci_deinit_port(port_mmio, cap, &emsg); |
| 626 | if (rc) |
| 627 | dev_printk(KERN_WARNING, &pdev->dev, |
| 628 | "%s (%d)\n", emsg, rc); |
| 629 | |
| 630 | /* clear SError */ |
| 631 | tmp = readl(port_mmio + PORT_SCR_ERR); |
| 632 | VPRINTK("PORT_SCR_ERR 0x%x\n", tmp); |
| 633 | writel(tmp, port_mmio + PORT_SCR_ERR); |
| 634 | |
Tejun Heo | f4b5cc8 | 2006-08-07 11:39:04 +0900 | [diff] [blame] | 635 | /* clear port IRQ */ |
Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 636 | tmp = readl(port_mmio + PORT_IRQ_STAT); |
| 637 | VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp); |
| 638 | if (tmp) |
| 639 | writel(tmp, port_mmio + PORT_IRQ_STAT); |
| 640 | |
| 641 | writel(1 << i, mmio + HOST_IRQ_STAT); |
Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 642 | } |
| 643 | |
| 644 | tmp = readl(mmio + HOST_CTL); |
| 645 | VPRINTK("HOST_CTL 0x%x\n", tmp); |
| 646 | writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL); |
| 647 | tmp = readl(mmio + HOST_CTL); |
| 648 | VPRINTK("HOST_CTL 0x%x\n", tmp); |
| 649 | } |
| 650 | |
Tejun Heo | 422b759 | 2005-12-19 22:37:17 +0900 | [diff] [blame] | 651 | static unsigned int ahci_dev_classify(struct ata_port *ap) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 652 | { |
| 653 | void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr; |
| 654 | struct ata_taskfile tf; |
Tejun Heo | 422b759 | 2005-12-19 22:37:17 +0900 | [diff] [blame] | 655 | u32 tmp; |
| 656 | |
| 657 | tmp = readl(port_mmio + PORT_SIG); |
| 658 | tf.lbah = (tmp >> 24) & 0xff; |
| 659 | tf.lbam = (tmp >> 16) & 0xff; |
| 660 | tf.lbal = (tmp >> 8) & 0xff; |
| 661 | tf.nsect = (tmp) & 0xff; |
| 662 | |
| 663 | return ata_dev_classify(&tf); |
| 664 | } |
| 665 | |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 666 | static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag, |
| 667 | u32 opts) |
Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 668 | { |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 669 | dma_addr_t cmd_tbl_dma; |
| 670 | |
| 671 | cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ; |
| 672 | |
| 673 | pp->cmd_slot[tag].opts = cpu_to_le32(opts); |
| 674 | pp->cmd_slot[tag].status = 0; |
| 675 | pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff); |
| 676 | pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16); |
Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 677 | } |
| 678 | |
Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 679 | static int ahci_clo(struct ata_port *ap) |
| 680 | { |
| 681 | void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 682 | struct ahci_host_priv *hpriv = ap->host->private_data; |
Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 683 | u32 tmp; |
| 684 | |
| 685 | if (!(hpriv->cap & HOST_CAP_CLO)) |
| 686 | return -EOPNOTSUPP; |
| 687 | |
| 688 | tmp = readl(port_mmio + PORT_CMD); |
| 689 | tmp |= PORT_CMD_CLO; |
| 690 | writel(tmp, port_mmio + PORT_CMD); |
| 691 | |
| 692 | tmp = ata_wait_register(port_mmio + PORT_CMD, |
| 693 | PORT_CMD_CLO, PORT_CMD_CLO, 1, 500); |
| 694 | if (tmp & PORT_CMD_CLO) |
| 695 | return -EIO; |
| 696 | |
| 697 | return 0; |
| 698 | } |
| 699 | |
Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 700 | static int ahci_prereset(struct ata_port *ap) |
| 701 | { |
| 702 | if ((ap->flags & AHCI_FLAG_RESET_NEEDS_CLO) && |
| 703 | (ata_busy_wait(ap, ATA_BUSY, 1000) & ATA_BUSY)) { |
| 704 | /* ATA_BUSY hasn't cleared, so send a CLO */ |
| 705 | ahci_clo(ap); |
| 706 | } |
| 707 | |
| 708 | return ata_std_prereset(ap); |
| 709 | } |
| 710 | |
Tejun Heo | 2bf2cb2 | 2006-04-11 22:16:45 +0900 | [diff] [blame] | 711 | static int ahci_softreset(struct ata_port *ap, unsigned int *class) |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 712 | { |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 713 | struct ahci_port_priv *pp = ap->private_data; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 714 | void __iomem *mmio = ap->host->mmio_base; |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 715 | void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no); |
| 716 | const u32 cmd_fis_len = 5; /* five dwords */ |
| 717 | const char *reason = NULL; |
| 718 | struct ata_taskfile tf; |
Tejun Heo | 75fe180 | 2006-04-11 22:22:29 +0900 | [diff] [blame] | 719 | u32 tmp; |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 720 | u8 *fis; |
| 721 | int rc; |
| 722 | |
| 723 | DPRINTK("ENTER\n"); |
| 724 | |
Tejun Heo | 81952c5 | 2006-05-15 20:57:47 +0900 | [diff] [blame] | 725 | if (ata_port_offline(ap)) { |
Tejun Heo | c2a6585 | 2006-04-03 01:58:06 +0900 | [diff] [blame] | 726 | DPRINTK("PHY reports no device\n"); |
| 727 | *class = ATA_DEV_NONE; |
| 728 | return 0; |
| 729 | } |
| 730 | |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 731 | /* prepare for SRST (AHCI-1.1 10.4.1) */ |
zhao, forrest | 5457f219 | 2006-07-13 13:38:32 +0800 | [diff] [blame] | 732 | rc = ahci_stop_engine(port_mmio); |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 733 | if (rc) { |
| 734 | reason = "failed to stop engine"; |
| 735 | goto fail_restart; |
| 736 | } |
| 737 | |
| 738 | /* check BUSY/DRQ, perform Command List Override if necessary */ |
| 739 | ahci_tf_read(ap, &tf); |
| 740 | if (tf.command & (ATA_BUSY | ATA_DRQ)) { |
Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 741 | rc = ahci_clo(ap); |
| 742 | |
| 743 | if (rc == -EOPNOTSUPP) { |
| 744 | reason = "port busy but CLO unavailable"; |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 745 | goto fail_restart; |
Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 746 | } else if (rc) { |
| 747 | reason = "port busy but CLO failed"; |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 748 | goto fail_restart; |
| 749 | } |
| 750 | } |
| 751 | |
| 752 | /* restart engine */ |
zhao, forrest | 5457f219 | 2006-07-13 13:38:32 +0800 | [diff] [blame] | 753 | ahci_start_engine(port_mmio); |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 754 | |
Tejun Heo | 3373efd | 2006-05-15 20:57:53 +0900 | [diff] [blame] | 755 | ata_tf_init(ap->device, &tf); |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 756 | fis = pp->cmd_tbl; |
| 757 | |
| 758 | /* issue the first D2H Register FIS */ |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 759 | ahci_fill_cmd_slot(pp, 0, |
| 760 | cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY); |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 761 | |
| 762 | tf.ctl |= ATA_SRST; |
| 763 | ata_tf_to_fis(&tf, fis, 0); |
| 764 | fis[1] &= ~(1 << 7); /* turn off Command FIS bit */ |
| 765 | |
| 766 | writel(1, port_mmio + PORT_CMD_ISSUE); |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 767 | |
Tejun Heo | 75fe180 | 2006-04-11 22:22:29 +0900 | [diff] [blame] | 768 | tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500); |
| 769 | if (tmp & 0x1) { |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 770 | rc = -EIO; |
| 771 | reason = "1st FIS failed"; |
| 772 | goto fail; |
| 773 | } |
| 774 | |
| 775 | /* spec says at least 5us, but be generous and sleep for 1ms */ |
| 776 | msleep(1); |
| 777 | |
| 778 | /* issue the second D2H Register FIS */ |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 779 | ahci_fill_cmd_slot(pp, 0, cmd_fis_len); |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 780 | |
| 781 | tf.ctl &= ~ATA_SRST; |
| 782 | ata_tf_to_fis(&tf, fis, 0); |
| 783 | fis[1] &= ~(1 << 7); /* turn off Command FIS bit */ |
| 784 | |
| 785 | writel(1, port_mmio + PORT_CMD_ISSUE); |
| 786 | readl(port_mmio + PORT_CMD_ISSUE); /* flush */ |
| 787 | |
| 788 | /* spec mandates ">= 2ms" before checking status. |
| 789 | * We wait 150ms, because that was the magic delay used for |
| 790 | * ATAPI devices in Hale Landis's ATADRVR, for the period of time |
| 791 | * between when the ATA command register is written, and then |
| 792 | * status is checked. Because waiting for "a while" before |
| 793 | * checking status is fine, post SRST, we perform this magic |
| 794 | * delay here as well. |
| 795 | */ |
| 796 | msleep(150); |
| 797 | |
| 798 | *class = ATA_DEV_NONE; |
Tejun Heo | 81952c5 | 2006-05-15 20:57:47 +0900 | [diff] [blame] | 799 | if (ata_port_online(ap)) { |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 800 | if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) { |
| 801 | rc = -EIO; |
| 802 | reason = "device not ready"; |
| 803 | goto fail; |
| 804 | } |
| 805 | *class = ahci_dev_classify(ap); |
| 806 | } |
| 807 | |
| 808 | DPRINTK("EXIT, class=%u\n", *class); |
| 809 | return 0; |
| 810 | |
| 811 | fail_restart: |
zhao, forrest | 5457f219 | 2006-07-13 13:38:32 +0800 | [diff] [blame] | 812 | ahci_start_engine(port_mmio); |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 813 | fail: |
Tejun Heo | f15a1da | 2006-05-15 20:57:56 +0900 | [diff] [blame] | 814 | ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason); |
Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 815 | return rc; |
| 816 | } |
| 817 | |
Tejun Heo | 2bf2cb2 | 2006-04-11 22:16:45 +0900 | [diff] [blame] | 818 | static int ahci_hardreset(struct ata_port *ap, unsigned int *class) |
Tejun Heo | 422b759 | 2005-12-19 22:37:17 +0900 | [diff] [blame] | 819 | { |
Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 820 | struct ahci_port_priv *pp = ap->private_data; |
| 821 | u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; |
| 822 | struct ata_taskfile tf; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 823 | void __iomem *mmio = ap->host->mmio_base; |
zhao, forrest | 5457f219 | 2006-07-13 13:38:32 +0800 | [diff] [blame] | 824 | void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no); |
Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 825 | int rc; |
| 826 | |
| 827 | DPRINTK("ENTER\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 828 | |
zhao, forrest | 5457f219 | 2006-07-13 13:38:32 +0800 | [diff] [blame] | 829 | ahci_stop_engine(port_mmio); |
Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 830 | |
| 831 | /* clear D2H reception area to properly wait for D2H FIS */ |
| 832 | ata_tf_init(ap->device, &tf); |
| 833 | tf.command = 0xff; |
| 834 | ata_tf_to_fis(&tf, d2h_fis, 0); |
| 835 | |
Tejun Heo | 2bf2cb2 | 2006-04-11 22:16:45 +0900 | [diff] [blame] | 836 | rc = sata_std_hardreset(ap, class); |
Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 837 | |
zhao, forrest | 5457f219 | 2006-07-13 13:38:32 +0800 | [diff] [blame] | 838 | ahci_start_engine(port_mmio); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 839 | |
Tejun Heo | 81952c5 | 2006-05-15 20:57:47 +0900 | [diff] [blame] | 840 | if (rc == 0 && ata_port_online(ap)) |
Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 841 | *class = ahci_dev_classify(ap); |
| 842 | if (*class == ATA_DEV_UNKNOWN) |
| 843 | *class = ATA_DEV_NONE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 844 | |
Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 845 | DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class); |
| 846 | return rc; |
| 847 | } |
| 848 | |
| 849 | static void ahci_postreset(struct ata_port *ap, unsigned int *class) |
| 850 | { |
| 851 | void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr; |
| 852 | u32 new_tmp, tmp; |
| 853 | |
| 854 | ata_std_postreset(ap, class); |
Jeff Garzik | 02eaa66 | 2005-11-12 01:32:19 -0500 | [diff] [blame] | 855 | |
| 856 | /* Make sure port's ATAPI bit is set appropriately */ |
| 857 | new_tmp = tmp = readl(port_mmio + PORT_CMD); |
Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 858 | if (*class == ATA_DEV_ATAPI) |
Jeff Garzik | 02eaa66 | 2005-11-12 01:32:19 -0500 | [diff] [blame] | 859 | new_tmp |= PORT_CMD_ATAPI; |
| 860 | else |
| 861 | new_tmp &= ~PORT_CMD_ATAPI; |
| 862 | if (new_tmp != tmp) { |
| 863 | writel(new_tmp, port_mmio + PORT_CMD); |
| 864 | readl(port_mmio + PORT_CMD); /* flush */ |
| 865 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 866 | } |
| 867 | |
| 868 | static u8 ahci_check_status(struct ata_port *ap) |
| 869 | { |
Al Viro | 1e4f2a9 | 2005-10-21 06:46:02 +0100 | [diff] [blame] | 870 | void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 871 | |
| 872 | return readl(mmio + PORT_TFDATA) & 0xFF; |
| 873 | } |
| 874 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 875 | static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf) |
| 876 | { |
| 877 | struct ahci_port_priv *pp = ap->private_data; |
| 878 | u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; |
| 879 | |
| 880 | ata_tf_from_fis(d2h_fis, tf); |
| 881 | } |
| 882 | |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 883 | static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 884 | { |
Jeff Garzik | cedc9a4 | 2005-10-05 07:13:30 -0400 | [diff] [blame] | 885 | struct scatterlist *sg; |
| 886 | struct ahci_sg *ahci_sg; |
Jeff Garzik | 828d09d | 2005-11-12 01:27:07 -0500 | [diff] [blame] | 887 | unsigned int n_sg = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 888 | |
| 889 | VPRINTK("ENTER\n"); |
| 890 | |
| 891 | /* |
| 892 | * Next, the S/G list. |
| 893 | */ |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 894 | ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ; |
Jeff Garzik | cedc9a4 | 2005-10-05 07:13:30 -0400 | [diff] [blame] | 895 | ata_for_each_sg(sg, qc) { |
| 896 | dma_addr_t addr = sg_dma_address(sg); |
| 897 | u32 sg_len = sg_dma_len(sg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 898 | |
Jeff Garzik | cedc9a4 | 2005-10-05 07:13:30 -0400 | [diff] [blame] | 899 | ahci_sg->addr = cpu_to_le32(addr & 0xffffffff); |
| 900 | ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); |
| 901 | ahci_sg->flags_size = cpu_to_le32(sg_len - 1); |
Jeff Garzik | 828d09d | 2005-11-12 01:27:07 -0500 | [diff] [blame] | 902 | |
Jeff Garzik | cedc9a4 | 2005-10-05 07:13:30 -0400 | [diff] [blame] | 903 | ahci_sg++; |
Jeff Garzik | 828d09d | 2005-11-12 01:27:07 -0500 | [diff] [blame] | 904 | n_sg++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 905 | } |
Jeff Garzik | 828d09d | 2005-11-12 01:27:07 -0500 | [diff] [blame] | 906 | |
| 907 | return n_sg; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 908 | } |
| 909 | |
| 910 | static void ahci_qc_prep(struct ata_queued_cmd *qc) |
| 911 | { |
Jeff Garzik | a0ea732 | 2005-06-04 01:13:15 -0400 | [diff] [blame] | 912 | struct ata_port *ap = qc->ap; |
| 913 | struct ahci_port_priv *pp = ap->private_data; |
Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 914 | int is_atapi = is_atapi_taskfile(&qc->tf); |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 915 | void *cmd_tbl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 916 | u32 opts; |
| 917 | const u32 cmd_fis_len = 5; /* five dwords */ |
Jeff Garzik | 828d09d | 2005-11-12 01:27:07 -0500 | [diff] [blame] | 918 | unsigned int n_elem; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 919 | |
| 920 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 921 | * Fill in command table information. First, the header, |
| 922 | * a SATA Register - Host to Device command FIS. |
| 923 | */ |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 924 | cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ; |
| 925 | |
| 926 | ata_tf_to_fis(&qc->tf, cmd_tbl, 0); |
Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 927 | if (is_atapi) { |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 928 | memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32); |
| 929 | memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len); |
Jeff Garzik | a0ea732 | 2005-06-04 01:13:15 -0400 | [diff] [blame] | 930 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 931 | |
Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 932 | n_elem = 0; |
| 933 | if (qc->flags & ATA_QCFLAG_DMAMAP) |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 934 | n_elem = ahci_fill_sg(qc, cmd_tbl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 935 | |
Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 936 | /* |
| 937 | * Fill in command slot information. |
| 938 | */ |
| 939 | opts = cmd_fis_len | n_elem << 16; |
| 940 | if (qc->tf.flags & ATA_TFLAG_WRITE) |
| 941 | opts |= AHCI_CMD_WRITE; |
| 942 | if (is_atapi) |
Tejun Heo | 4b10e55 | 2006-03-12 11:25:27 +0900 | [diff] [blame] | 943 | opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH; |
Jeff Garzik | 828d09d | 2005-11-12 01:27:07 -0500 | [diff] [blame] | 944 | |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 945 | ahci_fill_cmd_slot(pp, qc->tag, opts); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 946 | } |
| 947 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 948 | static void ahci_error_intr(struct ata_port *ap, u32 irq_stat) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 949 | { |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 950 | struct ahci_port_priv *pp = ap->private_data; |
| 951 | struct ata_eh_info *ehi = &ap->eh_info; |
| 952 | unsigned int err_mask = 0, action = 0; |
| 953 | struct ata_queued_cmd *qc; |
| 954 | u32 serror; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 955 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 956 | ata_ehi_clear_desc(ehi); |
Jeff Garzik | 9f68a24 | 2005-11-15 14:03:47 -0500 | [diff] [blame] | 957 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 958 | /* AHCI needs SError cleared; otherwise, it might lock up */ |
| 959 | serror = ahci_scr_read(ap, SCR_ERROR); |
| 960 | ahci_scr_write(ap, SCR_ERROR, serror); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 961 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 962 | /* analyze @irq_stat */ |
| 963 | ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 964 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 965 | if (irq_stat & PORT_IRQ_TF_ERR) |
| 966 | err_mask |= AC_ERR_DEV; |
| 967 | |
| 968 | if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) { |
| 969 | err_mask |= AC_ERR_HOST_BUS; |
| 970 | action |= ATA_EH_SOFTRESET; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 971 | } |
| 972 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 973 | if (irq_stat & PORT_IRQ_IF_ERR) { |
| 974 | err_mask |= AC_ERR_ATA_BUS; |
| 975 | action |= ATA_EH_SOFTRESET; |
| 976 | ata_ehi_push_desc(ehi, ", interface fatal error"); |
| 977 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 978 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 979 | if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) { |
Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 980 | ata_ehi_hotplugged(ehi); |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 981 | ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ? |
| 982 | "connection status changed" : "PHY RDY changed"); |
| 983 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 984 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 985 | if (irq_stat & PORT_IRQ_UNK_FIS) { |
| 986 | u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 987 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 988 | err_mask |= AC_ERR_HSM; |
| 989 | action |= ATA_EH_SOFTRESET; |
| 990 | ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x", |
| 991 | unk[0], unk[1], unk[2], unk[3]); |
| 992 | } |
Jeff Garzik | b8f6153 | 2005-08-25 22:01:20 -0400 | [diff] [blame] | 993 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 994 | /* okay, let's hand over to EH */ |
| 995 | ehi->serror |= serror; |
| 996 | ehi->action |= action; |
| 997 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 998 | qc = ata_qc_from_tag(ap, ap->active_tag); |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 999 | if (qc) |
| 1000 | qc->err_mask |= err_mask; |
| 1001 | else |
| 1002 | ehi->err_mask |= err_mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1003 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1004 | if (irq_stat & PORT_IRQ_FREEZE) |
| 1005 | ata_port_freeze(ap); |
| 1006 | else |
| 1007 | ata_port_abort(ap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1008 | } |
| 1009 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1010 | static void ahci_host_intr(struct ata_port *ap) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1011 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1012 | void __iomem *mmio = ap->host->mmio_base; |
Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 1013 | void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no); |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1014 | struct ata_eh_info *ehi = &ap->eh_info; |
| 1015 | u32 status, qc_active; |
| 1016 | int rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1017 | |
| 1018 | status = readl(port_mmio + PORT_IRQ_STAT); |
| 1019 | writel(status, port_mmio + PORT_IRQ_STAT); |
| 1020 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1021 | if (unlikely(status & PORT_IRQ_ERROR)) { |
| 1022 | ahci_error_intr(ap, status); |
| 1023 | return; |
| 1024 | } |
| 1025 | |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1026 | if (ap->sactive) |
| 1027 | qc_active = readl(port_mmio + PORT_SCR_ACT); |
| 1028 | else |
| 1029 | qc_active = readl(port_mmio + PORT_CMD_ISSUE); |
| 1030 | |
| 1031 | rc = ata_qc_complete_multiple(ap, qc_active, NULL); |
| 1032 | if (rc > 0) |
| 1033 | return; |
| 1034 | if (rc < 0) { |
| 1035 | ehi->err_mask |= AC_ERR_HSM; |
| 1036 | ehi->action |= ATA_EH_SOFTRESET; |
| 1037 | ata_port_freeze(ap); |
| 1038 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1039 | } |
| 1040 | |
Tejun Heo | 2a3917a | 2006-05-15 20:58:30 +0900 | [diff] [blame] | 1041 | /* hmmm... a spurious interupt */ |
| 1042 | |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1043 | /* some devices send D2H reg with I bit set during NCQ command phase */ |
| 1044 | if (ap->sactive && status & PORT_IRQ_D2H_REG_FIS) |
| 1045 | return; |
| 1046 | |
Tejun Heo | 2a3917a | 2006-05-15 20:58:30 +0900 | [diff] [blame] | 1047 | /* ignore interim PIO setup fis interrupts */ |
Jeff Garzik | 9bec2e3 | 2006-08-31 00:02:15 -0400 | [diff] [blame] | 1048 | if (ata_tag_valid(ap->active_tag) && (status & PORT_IRQ_PIOS_FIS)) |
Unicorn Chang | f1d39b2 | 2006-08-01 12:18:07 +0800 | [diff] [blame] | 1049 | return; |
Tejun Heo | 2a3917a | 2006-05-15 20:58:30 +0900 | [diff] [blame] | 1050 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1051 | if (ata_ratelimit()) |
| 1052 | ata_port_printk(ap, KERN_INFO, "spurious interrupt " |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1053 | "(irq_stat 0x%x active_tag %d sactive 0x%x)\n", |
| 1054 | status, ap->active_tag, ap->sactive); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1055 | } |
| 1056 | |
| 1057 | static void ahci_irq_clear(struct ata_port *ap) |
| 1058 | { |
| 1059 | /* TODO */ |
| 1060 | } |
| 1061 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1062 | static irqreturn_t ahci_interrupt(int irq, void *dev_instance) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1063 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1064 | struct ata_host *host = dev_instance; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1065 | struct ahci_host_priv *hpriv; |
| 1066 | unsigned int i, handled = 0; |
Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 1067 | void __iomem *mmio; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1068 | u32 irq_stat, irq_ack = 0; |
| 1069 | |
| 1070 | VPRINTK("ENTER\n"); |
| 1071 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1072 | hpriv = host->private_data; |
| 1073 | mmio = host->mmio_base; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1074 | |
| 1075 | /* sigh. 0xffffffff is a valid return from h/w */ |
| 1076 | irq_stat = readl(mmio + HOST_IRQ_STAT); |
| 1077 | irq_stat &= hpriv->port_map; |
| 1078 | if (!irq_stat) |
| 1079 | return IRQ_NONE; |
| 1080 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1081 | spin_lock(&host->lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1082 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1083 | for (i = 0; i < host->n_ports; i++) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1084 | struct ata_port *ap; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1085 | |
Jeff Garzik | 67846b3 | 2005-10-05 02:58:32 -0400 | [diff] [blame] | 1086 | if (!(irq_stat & (1 << i))) |
| 1087 | continue; |
| 1088 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1089 | ap = host->ports[i]; |
Jeff Garzik | 67846b3 | 2005-10-05 02:58:32 -0400 | [diff] [blame] | 1090 | if (ap) { |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1091 | ahci_host_intr(ap); |
Jeff Garzik | 67846b3 | 2005-10-05 02:58:32 -0400 | [diff] [blame] | 1092 | VPRINTK("port %u\n", i); |
| 1093 | } else { |
| 1094 | VPRINTK("port %u (no irq)\n", i); |
Tejun Heo | 6971ed1 | 2006-03-11 12:47:54 +0900 | [diff] [blame] | 1095 | if (ata_ratelimit()) |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1096 | dev_printk(KERN_WARNING, host->dev, |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1097 | "interrupt on disabled port %u\n", i); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1098 | } |
Jeff Garzik | 67846b3 | 2005-10-05 02:58:32 -0400 | [diff] [blame] | 1099 | |
| 1100 | irq_ack |= (1 << i); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1101 | } |
| 1102 | |
| 1103 | if (irq_ack) { |
| 1104 | writel(irq_ack, mmio + HOST_IRQ_STAT); |
| 1105 | handled = 1; |
| 1106 | } |
| 1107 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1108 | spin_unlock(&host->lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1109 | |
| 1110 | VPRINTK("EXIT\n"); |
| 1111 | |
| 1112 | return IRQ_RETVAL(handled); |
| 1113 | } |
| 1114 | |
Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 1115 | static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1116 | { |
| 1117 | struct ata_port *ap = qc->ap; |
Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 1118 | void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1119 | |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1120 | if (qc->tf.protocol == ATA_PROT_NCQ) |
| 1121 | writel(1 << qc->tag, port_mmio + PORT_SCR_ACT); |
| 1122 | writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1123 | readl(port_mmio + PORT_CMD_ISSUE); /* flush */ |
| 1124 | |
| 1125 | return 0; |
| 1126 | } |
| 1127 | |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1128 | static void ahci_freeze(struct ata_port *ap) |
| 1129 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1130 | void __iomem *mmio = ap->host->mmio_base; |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1131 | void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no); |
| 1132 | |
| 1133 | /* turn IRQ off */ |
| 1134 | writel(0, port_mmio + PORT_IRQ_MASK); |
| 1135 | } |
| 1136 | |
| 1137 | static void ahci_thaw(struct ata_port *ap) |
| 1138 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1139 | void __iomem *mmio = ap->host->mmio_base; |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1140 | void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no); |
| 1141 | u32 tmp; |
| 1142 | |
| 1143 | /* clear IRQ */ |
| 1144 | tmp = readl(port_mmio + PORT_IRQ_STAT); |
| 1145 | writel(tmp, port_mmio + PORT_IRQ_STAT); |
| 1146 | writel(1 << ap->id, mmio + HOST_IRQ_STAT); |
| 1147 | |
| 1148 | /* turn IRQ back on */ |
| 1149 | writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK); |
| 1150 | } |
| 1151 | |
| 1152 | static void ahci_error_handler(struct ata_port *ap) |
| 1153 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1154 | void __iomem *mmio = ap->host->mmio_base; |
zhao, forrest | 5457f219 | 2006-07-13 13:38:32 +0800 | [diff] [blame] | 1155 | void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no); |
| 1156 | |
Tejun Heo | b51e9e5 | 2006-06-29 01:29:30 +0900 | [diff] [blame] | 1157 | if (!(ap->pflags & ATA_PFLAG_FROZEN)) { |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1158 | /* restart engine */ |
zhao, forrest | 5457f219 | 2006-07-13 13:38:32 +0800 | [diff] [blame] | 1159 | ahci_stop_engine(port_mmio); |
| 1160 | ahci_start_engine(port_mmio); |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1161 | } |
| 1162 | |
| 1163 | /* perform recovery */ |
Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 1164 | ata_do_eh(ap, ahci_prereset, ahci_softreset, ahci_hardreset, |
Tejun Heo | f5914a4 | 2006-05-31 18:27:48 +0900 | [diff] [blame] | 1165 | ahci_postreset); |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1166 | } |
| 1167 | |
| 1168 | static void ahci_post_internal_cmd(struct ata_queued_cmd *qc) |
| 1169 | { |
| 1170 | struct ata_port *ap = qc->ap; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1171 | void __iomem *mmio = ap->host->mmio_base; |
zhao, forrest | 5457f219 | 2006-07-13 13:38:32 +0800 | [diff] [blame] | 1172 | void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no); |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1173 | |
| 1174 | if (qc->flags & ATA_QCFLAG_FAILED) |
| 1175 | qc->err_mask |= AC_ERR_OTHER; |
| 1176 | |
| 1177 | if (qc->err_mask) { |
| 1178 | /* make DMA engine forget about the failed command */ |
zhao, forrest | 5457f219 | 2006-07-13 13:38:32 +0800 | [diff] [blame] | 1179 | ahci_stop_engine(port_mmio); |
| 1180 | ahci_start_engine(port_mmio); |
Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1181 | } |
| 1182 | } |
| 1183 | |
Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1184 | static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg) |
| 1185 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1186 | struct ahci_host_priv *hpriv = ap->host->private_data; |
Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1187 | struct ahci_port_priv *pp = ap->private_data; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1188 | void __iomem *mmio = ap->host->mmio_base; |
Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1189 | void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no); |
| 1190 | const char *emsg = NULL; |
| 1191 | int rc; |
| 1192 | |
| 1193 | rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg); |
| 1194 | if (rc) { |
| 1195 | ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc); |
| 1196 | ahci_init_port(port_mmio, hpriv->cap, |
| 1197 | pp->cmd_slot_dma, pp->rx_fis_dma); |
| 1198 | } |
| 1199 | |
| 1200 | return rc; |
| 1201 | } |
| 1202 | |
| 1203 | static int ahci_port_resume(struct ata_port *ap) |
| 1204 | { |
| 1205 | struct ahci_port_priv *pp = ap->private_data; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1206 | struct ahci_host_priv *hpriv = ap->host->private_data; |
| 1207 | void __iomem *mmio = ap->host->mmio_base; |
Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1208 | void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no); |
| 1209 | |
| 1210 | ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma); |
| 1211 | |
| 1212 | return 0; |
| 1213 | } |
| 1214 | |
| 1215 | static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg) |
| 1216 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1217 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
| 1218 | void __iomem *mmio = host->mmio_base; |
Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1219 | u32 ctl; |
| 1220 | |
| 1221 | if (mesg.event == PM_EVENT_SUSPEND) { |
| 1222 | /* AHCI spec rev1.1 section 8.3.3: |
| 1223 | * Software must disable interrupts prior to requesting a |
| 1224 | * transition of the HBA to D3 state. |
| 1225 | */ |
| 1226 | ctl = readl(mmio + HOST_CTL); |
| 1227 | ctl &= ~HOST_IRQ_EN; |
| 1228 | writel(ctl, mmio + HOST_CTL); |
| 1229 | readl(mmio + HOST_CTL); /* flush */ |
| 1230 | } |
| 1231 | |
| 1232 | return ata_pci_device_suspend(pdev, mesg); |
| 1233 | } |
| 1234 | |
| 1235 | static int ahci_pci_device_resume(struct pci_dev *pdev) |
| 1236 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1237 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
| 1238 | struct ahci_host_priv *hpriv = host->private_data; |
| 1239 | void __iomem *mmio = host->mmio_base; |
Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1240 | int rc; |
| 1241 | |
| 1242 | ata_pci_device_do_resume(pdev); |
| 1243 | |
| 1244 | if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) { |
| 1245 | rc = ahci_reset_controller(mmio, pdev); |
| 1246 | if (rc) |
| 1247 | return rc; |
| 1248 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1249 | ahci_init_controller(mmio, pdev, host->n_ports, hpriv->cap); |
Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1250 | } |
| 1251 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1252 | ata_host_resume(host); |
Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1253 | |
| 1254 | return 0; |
| 1255 | } |
| 1256 | |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1257 | static int ahci_port_start(struct ata_port *ap) |
| 1258 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1259 | struct device *dev = ap->host->dev; |
| 1260 | struct ahci_host_priv *hpriv = ap->host->private_data; |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1261 | struct ahci_port_priv *pp; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1262 | void __iomem *mmio = ap->host->mmio_base; |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1263 | void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no); |
| 1264 | void *mem; |
| 1265 | dma_addr_t mem_dma; |
| 1266 | int rc; |
| 1267 | |
| 1268 | pp = kmalloc(sizeof(*pp), GFP_KERNEL); |
| 1269 | if (!pp) |
| 1270 | return -ENOMEM; |
| 1271 | memset(pp, 0, sizeof(*pp)); |
| 1272 | |
| 1273 | rc = ata_pad_alloc(ap, dev); |
| 1274 | if (rc) { |
| 1275 | kfree(pp); |
| 1276 | return rc; |
| 1277 | } |
| 1278 | |
| 1279 | mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL); |
| 1280 | if (!mem) { |
| 1281 | ata_pad_free(ap, dev); |
| 1282 | kfree(pp); |
| 1283 | return -ENOMEM; |
| 1284 | } |
| 1285 | memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ); |
| 1286 | |
| 1287 | /* |
| 1288 | * First item in chunk of DMA memory: 32-slot command table, |
| 1289 | * 32 bytes each in size |
| 1290 | */ |
| 1291 | pp->cmd_slot = mem; |
| 1292 | pp->cmd_slot_dma = mem_dma; |
| 1293 | |
| 1294 | mem += AHCI_CMD_SLOT_SZ; |
| 1295 | mem_dma += AHCI_CMD_SLOT_SZ; |
| 1296 | |
| 1297 | /* |
| 1298 | * Second item: Received-FIS area |
| 1299 | */ |
| 1300 | pp->rx_fis = mem; |
| 1301 | pp->rx_fis_dma = mem_dma; |
| 1302 | |
| 1303 | mem += AHCI_RX_FIS_SZ; |
| 1304 | mem_dma += AHCI_RX_FIS_SZ; |
| 1305 | |
| 1306 | /* |
| 1307 | * Third item: data area for storing a single command |
| 1308 | * and its scatter-gather table |
| 1309 | */ |
| 1310 | pp->cmd_tbl = mem; |
| 1311 | pp->cmd_tbl_dma = mem_dma; |
| 1312 | |
| 1313 | ap->private_data = pp; |
| 1314 | |
Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1315 | /* initialize port */ |
| 1316 | ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma); |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1317 | |
| 1318 | return 0; |
| 1319 | } |
| 1320 | |
| 1321 | static void ahci_port_stop(struct ata_port *ap) |
| 1322 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1323 | struct device *dev = ap->host->dev; |
| 1324 | struct ahci_host_priv *hpriv = ap->host->private_data; |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1325 | struct ahci_port_priv *pp = ap->private_data; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1326 | void __iomem *mmio = ap->host->mmio_base; |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1327 | void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no); |
Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1328 | const char *emsg = NULL; |
| 1329 | int rc; |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1330 | |
Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1331 | /* de-initialize port */ |
| 1332 | rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg); |
| 1333 | if (rc) |
| 1334 | ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc); |
Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1335 | |
| 1336 | ap->private_data = NULL; |
| 1337 | dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, |
| 1338 | pp->cmd_slot, pp->cmd_slot_dma); |
| 1339 | ata_pad_free(ap, dev); |
| 1340 | kfree(pp); |
| 1341 | } |
| 1342 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1343 | static void ahci_setup_port(struct ata_ioports *port, unsigned long base, |
| 1344 | unsigned int port_idx) |
| 1345 | { |
| 1346 | VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx); |
| 1347 | base = ahci_port_base_ul(base, port_idx); |
| 1348 | VPRINTK("base now==0x%lx\n", base); |
| 1349 | |
| 1350 | port->cmd_addr = base; |
| 1351 | port->scr_addr = base + PORT_SCR; |
| 1352 | |
| 1353 | VPRINTK("EXIT\n"); |
| 1354 | } |
| 1355 | |
| 1356 | static int ahci_host_init(struct ata_probe_ent *probe_ent) |
| 1357 | { |
| 1358 | struct ahci_host_priv *hpriv = probe_ent->private_data; |
| 1359 | struct pci_dev *pdev = to_pci_dev(probe_ent->dev); |
| 1360 | void __iomem *mmio = probe_ent->mmio_base; |
Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1361 | unsigned int i, using_dac; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1362 | int rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1363 | |
Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1364 | rc = ahci_reset_controller(mmio, pdev); |
| 1365 | if (rc) |
| 1366 | return rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1367 | |
| 1368 | hpriv->cap = readl(mmio + HOST_CAP); |
| 1369 | hpriv->port_map = readl(mmio + HOST_PORTS_IMPL); |
| 1370 | probe_ent->n_ports = (hpriv->cap & 0x1f) + 1; |
| 1371 | |
| 1372 | VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n", |
| 1373 | hpriv->cap, hpriv->port_map, probe_ent->n_ports); |
| 1374 | |
| 1375 | using_dac = hpriv->cap & HOST_CAP_64; |
| 1376 | if (using_dac && |
| 1377 | !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { |
| 1378 | rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); |
| 1379 | if (rc) { |
| 1380 | rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); |
| 1381 | if (rc) { |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1382 | dev_printk(KERN_ERR, &pdev->dev, |
| 1383 | "64-bit DMA enable failed\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1384 | return rc; |
| 1385 | } |
| 1386 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1387 | } else { |
| 1388 | rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); |
| 1389 | if (rc) { |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1390 | dev_printk(KERN_ERR, &pdev->dev, |
| 1391 | "32-bit DMA enable failed\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1392 | return rc; |
| 1393 | } |
| 1394 | rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); |
| 1395 | if (rc) { |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1396 | dev_printk(KERN_ERR, &pdev->dev, |
| 1397 | "32-bit consistent DMA enable failed\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1398 | return rc; |
| 1399 | } |
| 1400 | } |
| 1401 | |
Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1402 | for (i = 0; i < probe_ent->n_ports; i++) |
| 1403 | ahci_setup_port(&probe_ent->port[i], (unsigned long) mmio, i); |
Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1404 | |
Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1405 | ahci_init_controller(mmio, pdev, probe_ent->n_ports, hpriv->cap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1406 | |
| 1407 | pci_set_master(pdev); |
| 1408 | |
| 1409 | return 0; |
| 1410 | } |
| 1411 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1412 | static void ahci_print_info(struct ata_probe_ent *probe_ent) |
| 1413 | { |
| 1414 | struct ahci_host_priv *hpriv = probe_ent->private_data; |
| 1415 | struct pci_dev *pdev = to_pci_dev(probe_ent->dev); |
Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 1416 | void __iomem *mmio = probe_ent->mmio_base; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1417 | u32 vers, cap, impl, speed; |
| 1418 | const char *speed_s; |
| 1419 | u16 cc; |
| 1420 | const char *scc_s; |
| 1421 | |
| 1422 | vers = readl(mmio + HOST_VERSION); |
| 1423 | cap = hpriv->cap; |
| 1424 | impl = hpriv->port_map; |
| 1425 | |
| 1426 | speed = (cap >> 20) & 0xf; |
| 1427 | if (speed == 1) |
| 1428 | speed_s = "1.5"; |
| 1429 | else if (speed == 2) |
| 1430 | speed_s = "3"; |
| 1431 | else |
| 1432 | speed_s = "?"; |
| 1433 | |
| 1434 | pci_read_config_word(pdev, 0x0a, &cc); |
| 1435 | if (cc == 0x0101) |
| 1436 | scc_s = "IDE"; |
| 1437 | else if (cc == 0x0106) |
| 1438 | scc_s = "SATA"; |
| 1439 | else if (cc == 0x0104) |
| 1440 | scc_s = "RAID"; |
| 1441 | else |
| 1442 | scc_s = "unknown"; |
| 1443 | |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1444 | dev_printk(KERN_INFO, &pdev->dev, |
| 1445 | "AHCI %02x%02x.%02x%02x " |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1446 | "%u slots %u ports %s Gbps 0x%x impl %s mode\n" |
| 1447 | , |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1448 | |
| 1449 | (vers >> 24) & 0xff, |
| 1450 | (vers >> 16) & 0xff, |
| 1451 | (vers >> 8) & 0xff, |
| 1452 | vers & 0xff, |
| 1453 | |
| 1454 | ((cap >> 8) & 0x1f) + 1, |
| 1455 | (cap & 0x1f) + 1, |
| 1456 | speed_s, |
| 1457 | impl, |
| 1458 | scc_s); |
| 1459 | |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1460 | dev_printk(KERN_INFO, &pdev->dev, |
| 1461 | "flags: " |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1462 | "%s%s%s%s%s%s" |
| 1463 | "%s%s%s%s%s%s%s\n" |
| 1464 | , |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1465 | |
| 1466 | cap & (1 << 31) ? "64bit " : "", |
| 1467 | cap & (1 << 30) ? "ncq " : "", |
| 1468 | cap & (1 << 28) ? "ilck " : "", |
| 1469 | cap & (1 << 27) ? "stag " : "", |
| 1470 | cap & (1 << 26) ? "pm " : "", |
| 1471 | cap & (1 << 25) ? "led " : "", |
| 1472 | |
| 1473 | cap & (1 << 24) ? "clo " : "", |
| 1474 | cap & (1 << 19) ? "nz " : "", |
| 1475 | cap & (1 << 18) ? "only " : "", |
| 1476 | cap & (1 << 17) ? "pmp " : "", |
| 1477 | cap & (1 << 15) ? "pio " : "", |
| 1478 | cap & (1 << 14) ? "slum " : "", |
| 1479 | cap & (1 << 13) ? "part " : "" |
| 1480 | ); |
| 1481 | } |
| 1482 | |
| 1483 | static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent) |
| 1484 | { |
| 1485 | static int printed_version; |
| 1486 | struct ata_probe_ent *probe_ent = NULL; |
| 1487 | struct ahci_host_priv *hpriv; |
| 1488 | unsigned long base; |
Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 1489 | void __iomem *mmio_base; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1490 | unsigned int board_idx = (unsigned int) ent->driver_data; |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1491 | int have_msi, pci_dev_busy = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1492 | int rc; |
| 1493 | |
| 1494 | VPRINTK("ENTER\n"); |
| 1495 | |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1496 | WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS); |
| 1497 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1498 | if (!printed_version++) |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1499 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1500 | |
root | 9545b578 | 2006-07-05 22:58:20 -0400 | [diff] [blame] | 1501 | /* JMicron-specific fixup: make sure we're in AHCI mode */ |
| 1502 | /* This is protected from races with ata_jmicron by the pci probe |
| 1503 | locking */ |
| 1504 | if (pdev->vendor == PCI_VENDOR_ID_JMICRON) { |
| 1505 | /* AHCI enable, AHCI on function 0 */ |
| 1506 | pci_write_config_byte(pdev, 0x41, 0xa1); |
| 1507 | /* Function 1 is the PATA controller */ |
| 1508 | if (PCI_FUNC(pdev->devfn)) |
| 1509 | return -ENODEV; |
| 1510 | } |
| 1511 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1512 | rc = pci_enable_device(pdev); |
| 1513 | if (rc) |
| 1514 | return rc; |
| 1515 | |
| 1516 | rc = pci_request_regions(pdev, DRV_NAME); |
| 1517 | if (rc) { |
| 1518 | pci_dev_busy = 1; |
| 1519 | goto err_out; |
| 1520 | } |
| 1521 | |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1522 | if (pci_enable_msi(pdev) == 0) |
| 1523 | have_msi = 1; |
| 1524 | else { |
| 1525 | pci_intx(pdev, 1); |
| 1526 | have_msi = 0; |
| 1527 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1528 | |
| 1529 | probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL); |
| 1530 | if (probe_ent == NULL) { |
| 1531 | rc = -ENOMEM; |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1532 | goto err_out_msi; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1533 | } |
| 1534 | |
| 1535 | memset(probe_ent, 0, sizeof(*probe_ent)); |
| 1536 | probe_ent->dev = pci_dev_to_dev(pdev); |
| 1537 | INIT_LIST_HEAD(&probe_ent->node); |
| 1538 | |
Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 1539 | mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1540 | if (mmio_base == NULL) { |
| 1541 | rc = -ENOMEM; |
| 1542 | goto err_out_free_ent; |
| 1543 | } |
| 1544 | base = (unsigned long) mmio_base; |
| 1545 | |
| 1546 | hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL); |
| 1547 | if (!hpriv) { |
| 1548 | rc = -ENOMEM; |
| 1549 | goto err_out_iounmap; |
| 1550 | } |
| 1551 | memset(hpriv, 0, sizeof(*hpriv)); |
| 1552 | |
| 1553 | probe_ent->sht = ahci_port_info[board_idx].sht; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1554 | probe_ent->port_flags = ahci_port_info[board_idx].flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1555 | probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask; |
| 1556 | probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask; |
| 1557 | probe_ent->port_ops = ahci_port_info[board_idx].port_ops; |
| 1558 | |
| 1559 | probe_ent->irq = pdev->irq; |
Thomas Gleixner | 1d6f359 | 2006-07-01 19:29:42 -0700 | [diff] [blame] | 1560 | probe_ent->irq_flags = IRQF_SHARED; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1561 | probe_ent->mmio_base = mmio_base; |
| 1562 | probe_ent->private_data = hpriv; |
| 1563 | |
Jeff Garzik | 4b0060f | 2005-06-04 00:50:22 -0400 | [diff] [blame] | 1564 | if (have_msi) |
| 1565 | hpriv->flags |= AHCI_FLAG_MSI; |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1566 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1567 | /* initialize adapter */ |
| 1568 | rc = ahci_host_init(probe_ent); |
| 1569 | if (rc) |
| 1570 | goto err_out_hpriv; |
| 1571 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1572 | if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) && |
Tejun Heo | 71f0737 | 2006-06-21 23:12:48 +0900 | [diff] [blame] | 1573 | (hpriv->cap & HOST_CAP_NCQ)) |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1574 | probe_ent->port_flags |= ATA_FLAG_NCQ; |
Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1575 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1576 | ahci_print_info(probe_ent); |
| 1577 | |
| 1578 | /* FIXME: check ata_device_add return value */ |
| 1579 | ata_device_add(probe_ent); |
| 1580 | kfree(probe_ent); |
| 1581 | |
| 1582 | return 0; |
| 1583 | |
| 1584 | err_out_hpriv: |
| 1585 | kfree(hpriv); |
| 1586 | err_out_iounmap: |
Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 1587 | pci_iounmap(pdev, mmio_base); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1588 | err_out_free_ent: |
| 1589 | kfree(probe_ent); |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1590 | err_out_msi: |
| 1591 | if (have_msi) |
| 1592 | pci_disable_msi(pdev); |
| 1593 | else |
| 1594 | pci_intx(pdev, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1595 | pci_release_regions(pdev); |
| 1596 | err_out: |
| 1597 | if (!pci_dev_busy) |
| 1598 | pci_disable_device(pdev); |
| 1599 | return rc; |
| 1600 | } |
| 1601 | |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1602 | static void ahci_remove_one (struct pci_dev *pdev) |
| 1603 | { |
| 1604 | struct device *dev = pci_dev_to_dev(pdev); |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1605 | struct ata_host *host = dev_get_drvdata(dev); |
| 1606 | struct ahci_host_priv *hpriv = host->private_data; |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1607 | unsigned int i; |
| 1608 | int have_msi; |
| 1609 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1610 | for (i = 0; i < host->n_ports; i++) |
| 1611 | ata_port_detach(host->ports[i]); |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1612 | |
Jeff Garzik | 4b0060f | 2005-06-04 00:50:22 -0400 | [diff] [blame] | 1613 | have_msi = hpriv->flags & AHCI_FLAG_MSI; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1614 | free_irq(host->irq, host); |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1615 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1616 | for (i = 0; i < host->n_ports; i++) { |
| 1617 | struct ata_port *ap = host->ports[i]; |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1618 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1619 | ata_scsi_release(ap->scsi_host); |
| 1620 | scsi_host_put(ap->scsi_host); |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1621 | } |
| 1622 | |
Jeff Garzik | e005f01 | 2005-08-30 04:18:28 -0400 | [diff] [blame] | 1623 | kfree(hpriv); |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1624 | pci_iounmap(pdev, host->mmio_base); |
| 1625 | kfree(host); |
Jeff Garzik | ead5de9 | 2005-05-31 11:53:57 -0400 | [diff] [blame] | 1626 | |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1627 | if (have_msi) |
| 1628 | pci_disable_msi(pdev); |
| 1629 | else |
| 1630 | pci_intx(pdev, 0); |
| 1631 | pci_release_regions(pdev); |
Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 1632 | pci_disable_device(pdev); |
| 1633 | dev_set_drvdata(dev, NULL); |
| 1634 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1635 | |
| 1636 | static int __init ahci_init(void) |
| 1637 | { |
Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 1638 | return pci_register_driver(&ahci_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1639 | } |
| 1640 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1641 | static void __exit ahci_exit(void) |
| 1642 | { |
| 1643 | pci_unregister_driver(&ahci_pci_driver); |
| 1644 | } |
| 1645 | |
| 1646 | |
| 1647 | MODULE_AUTHOR("Jeff Garzik"); |
| 1648 | MODULE_DESCRIPTION("AHCI SATA low-level driver"); |
| 1649 | MODULE_LICENSE("GPL"); |
| 1650 | MODULE_DEVICE_TABLE(pci, ahci_pci_tbl); |
Jeff Garzik | 6885433 | 2005-08-23 02:53:51 -0400 | [diff] [blame] | 1651 | MODULE_VERSION(DRV_VERSION); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1652 | |
| 1653 | module_init(ahci_init); |
| 1654 | module_exit(ahci_exit); |