blob: b1e1c3d8b8cd3dbbb2164aba4d397d236eb54884 [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010032#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Eric Anholt7d573822009-01-02 13:33:00 -080037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Eric Anholt7d573822009-01-02 13:33:00 -080039#include "i915_drv.h"
40
Paulo Zanoni30add222012-10-26 19:05:45 -020041static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
42{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020043 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020044}
45
Daniel Vetterafba0182012-06-12 16:36:45 +020046static void
47assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
48{
Paulo Zanoni30add222012-10-26 19:05:45 -020049 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Daniel Vetterafba0182012-06-12 16:36:45 +020050 struct drm_i915_private *dev_priv = dev->dev_private;
51 uint32_t enabled_bits;
52
Paulo Zanoniaffa9352012-11-23 15:30:39 -020053 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020054
Paulo Zanonib242b7f2013-02-18 19:00:26 -030055 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020056 "HDMI port enabled, expecting disabled\n");
57}
58
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030059struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010060{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020061 struct intel_digital_port *intel_dig_port =
62 container_of(encoder, struct intel_digital_port, base.base);
63 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010064}
65
Chris Wilsondf0e9242010-09-09 16:20:55 +010066static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
67{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020068 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010069}
70
Damien Lespiau178f7362013-08-06 20:32:18 +010071static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
David Härdeman3c17fe42010-09-24 21:44:32 +020072{
Damien Lespiau178f7362013-08-06 20:32:18 +010073 switch (type) {
74 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030075 return VIDEO_DIP_SELECT_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010076 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030077 return VIDEO_DIP_SELECT_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010078 case HDMI_INFOFRAME_TYPE_VENDOR:
79 return VIDEO_DIP_SELECT_VENDOR;
Jesse Barnes45187ac2011-08-03 09:22:55 -070080 default:
Damien Lespiau178f7362013-08-06 20:32:18 +010081 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030082 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070083 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070084}
85
Damien Lespiau178f7362013-08-06 20:32:18 +010086static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
Jesse Barnes45187ac2011-08-03 09:22:55 -070087{
Damien Lespiau178f7362013-08-06 20:32:18 +010088 switch (type) {
89 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030090 return VIDEO_DIP_ENABLE_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010091 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030092 return VIDEO_DIP_ENABLE_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010093 case HDMI_INFOFRAME_TYPE_VENDOR:
94 return VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030095 default:
Damien Lespiau178f7362013-08-06 20:32:18 +010096 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030097 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030098 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -030099}
100
Damien Lespiau178f7362013-08-06 20:32:18 +0100101static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300102{
Damien Lespiau178f7362013-08-06 20:32:18 +0100103 switch (type) {
104 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300105 return VIDEO_DIP_ENABLE_AVI_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100106 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300107 return VIDEO_DIP_ENABLE_SPD_HSW;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100108 case HDMI_INFOFRAME_TYPE_VENDOR:
109 return VIDEO_DIP_ENABLE_VS_HSW;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300110 default:
Damien Lespiau178f7362013-08-06 20:32:18 +0100111 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300112 return 0;
113 }
114}
115
Damien Lespiau178f7362013-08-06 20:32:18 +0100116static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200117 enum transcoder cpu_transcoder,
118 struct drm_i915_private *dev_priv)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300119{
Damien Lespiau178f7362013-08-06 20:32:18 +0100120 switch (type) {
121 case HDMI_INFOFRAME_TYPE_AVI:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300122 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
Damien Lespiau178f7362013-08-06 20:32:18 +0100123 case HDMI_INFOFRAME_TYPE_SPD:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300124 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100125 case HDMI_INFOFRAME_TYPE_VENDOR:
126 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300127 default:
Damien Lespiau178f7362013-08-06 20:32:18 +0100128 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300129 return 0;
130 }
131}
132
Daniel Vettera3da1df2012-05-08 15:19:06 +0200133static void g4x_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100134 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200135 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700136{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200137 const uint32_t *data = frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200138 struct drm_device *dev = encoder->dev;
139 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300140 u32 val = I915_READ(VIDEO_DIP_CTL);
Damien Lespiau178f7362013-08-06 20:32:18 +0100141 int i;
David Härdeman3c17fe42010-09-24 21:44:32 +0200142
Paulo Zanoni822974a2012-05-28 16:42:51 -0300143 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
144
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300145 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100146 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700147
Damien Lespiau178f7362013-08-06 20:32:18 +0100148 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300149
150 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700151
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300152 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700153 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200154 I915_WRITE(VIDEO_DIP_DATA, *data);
155 data++;
156 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300157 /* Write every possible data byte to force correct ECC calculation. */
158 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
159 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300160 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200161
Damien Lespiau178f7362013-08-06 20:32:18 +0100162 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300163 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200164 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700165
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300166 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300167 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200168}
169
Jesse Barnese43823e2014-11-05 14:26:08 -0800170static bool g4x_infoframe_enabled(struct drm_encoder *encoder)
171{
172 struct drm_device *dev = encoder->dev;
173 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800174 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800175 u32 val = I915_READ(VIDEO_DIP_CTL);
176
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800177 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
178 return val & VIDEO_DIP_ENABLE;
179
180 return false;
Jesse Barnese43823e2014-11-05 14:26:08 -0800181}
182
Paulo Zanonifdf12502012-05-04 17:18:24 -0300183static void ibx_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100184 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200185 const void *frame, ssize_t len)
Paulo Zanonifdf12502012-05-04 17:18:24 -0300186{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200187 const uint32_t *data = frame;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300188 struct drm_device *dev = encoder->dev;
189 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300190 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100191 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300192 u32 val = I915_READ(reg);
193
Paulo Zanoni822974a2012-05-28 16:42:51 -0300194 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
195
Paulo Zanonifdf12502012-05-04 17:18:24 -0300196 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100197 val |= g4x_infoframe_index(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300198
Damien Lespiau178f7362013-08-06 20:32:18 +0100199 val &= ~g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300200
201 I915_WRITE(reg, val);
202
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300203 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300204 for (i = 0; i < len; i += 4) {
205 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
206 data++;
207 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300208 /* Write every possible data byte to force correct ECC calculation. */
209 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
210 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300211 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300212
Damien Lespiau178f7362013-08-06 20:32:18 +0100213 val |= g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300214 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200215 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300216
217 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300218 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300219}
220
Jesse Barnese43823e2014-11-05 14:26:08 -0800221static bool ibx_infoframe_enabled(struct drm_encoder *encoder)
222{
223 struct drm_device *dev = encoder->dev;
224 struct drm_i915_private *dev_priv = dev->dev_private;
225 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jani Nikula052f62f2015-04-29 15:30:07 +0300226 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800227 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
228 u32 val = I915_READ(reg);
229
Jani Nikula052f62f2015-04-29 15:30:07 +0300230 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
231 return val & VIDEO_DIP_ENABLE;
232
233 return false;
Jesse Barnese43823e2014-11-05 14:26:08 -0800234}
235
Paulo Zanonifdf12502012-05-04 17:18:24 -0300236static void cpt_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100237 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200238 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700239{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200240 const uint32_t *data = frame;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700241 struct drm_device *dev = encoder->dev;
242 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300243 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100244 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300245 u32 val = I915_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700246
Paulo Zanoni822974a2012-05-28 16:42:51 -0300247 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
248
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530249 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100250 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700251
Paulo Zanoniecb97852012-05-04 17:18:21 -0300252 /* The DIP control register spec says that we need to update the AVI
253 * infoframe without clearing its enable bit */
Damien Lespiau178f7362013-08-06 20:32:18 +0100254 if (type != HDMI_INFOFRAME_TYPE_AVI)
255 val &= ~g4x_infoframe_enable(type);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300256
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300257 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700258
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300259 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700260 for (i = 0; i < len; i += 4) {
261 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
262 data++;
263 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300264 /* Write every possible data byte to force correct ECC calculation. */
265 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
266 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300267 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700268
Damien Lespiau178f7362013-08-06 20:32:18 +0100269 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300270 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200271 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700272
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300273 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300274 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700275}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700276
Jesse Barnese43823e2014-11-05 14:26:08 -0800277static bool cpt_infoframe_enabled(struct drm_encoder *encoder)
278{
279 struct drm_device *dev = encoder->dev;
280 struct drm_i915_private *dev_priv = dev->dev_private;
281 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
282 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
283 u32 val = I915_READ(reg);
284
285 return val & VIDEO_DIP_ENABLE;
286}
287
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700288static void vlv_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100289 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200290 const void *frame, ssize_t len)
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700291{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200292 const uint32_t *data = frame;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700293 struct drm_device *dev = encoder->dev;
294 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300295 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100296 int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300297 u32 val = I915_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700298
Paulo Zanoni822974a2012-05-28 16:42:51 -0300299 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
300
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700301 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100302 val |= g4x_infoframe_index(type);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700303
Damien Lespiau178f7362013-08-06 20:32:18 +0100304 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300305
306 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700307
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300308 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700309 for (i = 0; i < len; i += 4) {
310 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
311 data++;
312 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300313 /* Write every possible data byte to force correct ECC calculation. */
314 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
315 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300316 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700317
Damien Lespiau178f7362013-08-06 20:32:18 +0100318 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300319 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200320 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700321
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300322 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300323 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700324}
325
Jesse Barnese43823e2014-11-05 14:26:08 -0800326static bool vlv_infoframe_enabled(struct drm_encoder *encoder)
327{
328 struct drm_device *dev = encoder->dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes535afa22015-04-15 16:52:29 -0700331 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800332 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
333 u32 val = I915_READ(reg);
334
Jani Nikulaeeea3e62015-04-29 14:29:39 +0300335 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
Jesse Barnes535afa22015-04-15 16:52:29 -0700336 return val & VIDEO_DIP_ENABLE;
337
338 return false;
Jesse Barnese43823e2014-11-05 14:26:08 -0800339}
340
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300341static void hsw_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100342 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200343 const void *frame, ssize_t len)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300344{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200345 const uint32_t *data = frame;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300346 struct drm_device *dev = encoder->dev;
347 struct drm_i915_private *dev_priv = dev->dev_private;
348 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200349 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Damien Lespiau178f7362013-08-06 20:32:18 +0100350 u32 data_reg;
351 int i;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300352 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300353
Damien Lespiau178f7362013-08-06 20:32:18 +0100354 data_reg = hsw_infoframe_data_reg(type,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200355 intel_crtc->config->cpu_transcoder,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200356 dev_priv);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300357 if (data_reg == 0)
358 return;
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300359
Damien Lespiau178f7362013-08-06 20:32:18 +0100360 val &= ~hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300361 I915_WRITE(ctl_reg, val);
362
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300363 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300364 for (i = 0; i < len; i += 4) {
365 I915_WRITE(data_reg + i, *data);
366 data++;
367 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300368 /* Write every possible data byte to force correct ECC calculation. */
369 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
370 I915_WRITE(data_reg + i, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300371 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300372
Damien Lespiau178f7362013-08-06 20:32:18 +0100373 val |= hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300374 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300375 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300376}
377
Jesse Barnese43823e2014-11-05 14:26:08 -0800378static bool hsw_infoframe_enabled(struct drm_encoder *encoder)
379{
380 struct drm_device *dev = encoder->dev;
381 struct drm_i915_private *dev_priv = dev->dev_private;
382 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200383 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800384 u32 val = I915_READ(ctl_reg);
385
386 return val & (VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_SPD_HSW |
387 VIDEO_DIP_ENABLE_VS_HSW);
388}
389
Damien Lespiau5adaea72013-08-06 20:32:19 +0100390/*
391 * The data we write to the DIP data buffer registers is 1 byte bigger than the
392 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
393 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
394 * used for both technologies.
395 *
396 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
397 * DW1: DB3 | DB2 | DB1 | DB0
398 * DW2: DB7 | DB6 | DB5 | DB4
399 * DW3: ...
400 *
401 * (HB is Header Byte, DB is Data Byte)
402 *
403 * The hdmi pack() functions don't know about that hardware specific hole so we
404 * trick them by giving an offset into the buffer and moving back the header
405 * bytes by one.
406 */
Damien Lespiau9198ee52013-08-06 20:32:24 +0100407static void intel_write_infoframe(struct drm_encoder *encoder,
408 union hdmi_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700409{
410 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100411 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
412 ssize_t len;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700413
Damien Lespiau5adaea72013-08-06 20:32:19 +0100414 /* see comment above for the reason for this offset */
415 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
416 if (len < 0)
417 return;
418
419 /* Insert the 'hole' (see big comment above) at position 3 */
420 buffer[0] = buffer[1];
421 buffer[1] = buffer[2];
422 buffer[2] = buffer[3];
423 buffer[3] = 0;
424 len++;
425
426 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700427}
428
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300429static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Paulo Zanonic846b612012-04-13 16:31:41 -0300430 struct drm_display_mode *adjusted_mode)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700431{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200432 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Daniel Vetter50f3b012013-03-27 00:44:56 +0100433 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100434 union hdmi_infoframe frame;
435 int ret;
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700436
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530437 /* Set user selected PAR to incoming mode's member */
438 adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
439
Damien Lespiau5adaea72013-08-06 20:32:19 +0100440 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
441 adjusted_mode);
442 if (ret < 0) {
443 DRM_ERROR("couldn't fill AVI infoframe\n");
444 return;
445 }
Paulo Zanonic846b612012-04-13 16:31:41 -0300446
Ville Syrjäläabedc072013-01-17 16:31:31 +0200447 if (intel_hdmi->rgb_quant_range_selectable) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200448 if (intel_crtc->config->limited_color_range)
Damien Lespiau5adaea72013-08-06 20:32:19 +0100449 frame.avi.quantization_range =
450 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200451 else
Damien Lespiau5adaea72013-08-06 20:32:19 +0100452 frame.avi.quantization_range =
453 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200454 }
455
Damien Lespiau9198ee52013-08-06 20:32:24 +0100456 intel_write_infoframe(encoder, &frame);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700457}
458
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300459static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700460{
Damien Lespiau5adaea72013-08-06 20:32:19 +0100461 union hdmi_infoframe frame;
462 int ret;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700463
Damien Lespiau5adaea72013-08-06 20:32:19 +0100464 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
465 if (ret < 0) {
466 DRM_ERROR("couldn't fill SPD infoframe\n");
467 return;
468 }
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700469
Damien Lespiau5adaea72013-08-06 20:32:19 +0100470 frame.spd.sdi = HDMI_SPD_SDI_PC;
471
Damien Lespiau9198ee52013-08-06 20:32:24 +0100472 intel_write_infoframe(encoder, &frame);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700473}
474
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100475static void
476intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
477 struct drm_display_mode *adjusted_mode)
478{
479 union hdmi_infoframe frame;
480 int ret;
481
482 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
483 adjusted_mode);
484 if (ret < 0)
485 return;
486
487 intel_write_infoframe(encoder, &frame);
488}
489
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300490static void g4x_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200491 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300492 struct drm_display_mode *adjusted_mode)
493{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300494 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200495 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
496 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300497 u32 reg = VIDEO_DIP_CTL;
498 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200499 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300500
Daniel Vetterafba0182012-06-12 16:36:45 +0200501 assert_hdmi_port_disabled(intel_hdmi);
502
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300503 /* If the registers were not initialized yet, they might be zeroes,
504 * which means we're selecting the AVI DIP and we're setting its
505 * frequency to once. This seems to really confuse the HW and make
506 * things stop working (the register spec says the AVI always needs to
507 * be sent every VSync). So here we avoid writing to the register more
508 * than we need and also explicitly select the AVI DIP and explicitly
509 * set its frequency to every VSync. Avoiding to write it twice seems to
510 * be enough to solve the problem, but being defensive shouldn't hurt us
511 * either. */
512 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
513
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200514 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300515 if (!(val & VIDEO_DIP_ENABLE))
516 return;
517 val &= ~VIDEO_DIP_ENABLE;
518 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300519 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300520 return;
521 }
522
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300523 if (port != (val & VIDEO_DIP_PORT_MASK)) {
524 if (val & VIDEO_DIP_ENABLE) {
525 val &= ~VIDEO_DIP_ENABLE;
526 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300527 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300528 }
529 val &= ~VIDEO_DIP_PORT_MASK;
530 val |= port;
531 }
532
Paulo Zanoni822974a2012-05-28 16:42:51 -0300533 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300534 val &= ~VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanoni822974a2012-05-28 16:42:51 -0300535
Paulo Zanonif278d972012-05-28 16:42:50 -0300536 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300537 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300538
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300539 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
540 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100541 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300542}
543
Ville Syrjälä6d674152015-05-05 17:06:20 +0300544static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder)
545{
546 struct drm_device *dev = encoder->dev;
547 struct drm_connector *connector;
548
549 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
550
551 /*
552 * HDMI cloning is only supported on g4x which doesn't
553 * support deep color or GCP infoframes anyway so no
554 * need to worry about multiple HDMI sinks here.
555 */
556 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
557 if (connector->encoder == encoder)
558 return connector->display_info.bpc > 8;
559
560 return false;
561}
562
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300563/*
564 * Determine if default_phase=1 can be indicated in the GCP infoframe.
565 *
566 * From HDMI specification 1.4a:
567 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
568 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
569 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
570 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
571 * phase of 0
572 */
573static bool gcp_default_phase_possible(int pipe_bpp,
574 const struct drm_display_mode *mode)
575{
576 unsigned int pixels_per_group;
577
578 switch (pipe_bpp) {
579 case 30:
580 /* 4 pixels in 5 clocks */
581 pixels_per_group = 4;
582 break;
583 case 36:
584 /* 2 pixels in 3 clocks */
585 pixels_per_group = 2;
586 break;
587 case 48:
588 /* 1 pixel in 2 clocks */
589 pixels_per_group = 1;
590 break;
591 default:
592 /* phase information not relevant for 8bpc */
593 return false;
594 }
595
596 return mode->crtc_hdisplay % pixels_per_group == 0 &&
597 mode->crtc_htotal % pixels_per_group == 0 &&
598 mode->crtc_hblank_start % pixels_per_group == 0 &&
599 mode->crtc_hblank_end % pixels_per_group == 0 &&
600 mode->crtc_hsync_start % pixels_per_group == 0 &&
601 mode->crtc_hsync_end % pixels_per_group == 0 &&
602 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
603 mode->crtc_htotal/2 % pixels_per_group == 0);
604}
605
Ville Syrjälä6d674152015-05-05 17:06:20 +0300606static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder)
607{
608 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
609 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
610 u32 reg, val = 0;
611
612 if (HAS_DDI(dev_priv))
613 reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder);
614 else if (IS_VALLEYVIEW(dev_priv))
615 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
616 else if (HAS_PCH_SPLIT(dev_priv->dev))
617 reg = TVIDEO_DIP_GCP(crtc->pipe);
618 else
619 return false;
620
621 /* Indicate color depth whenever the sink supports deep color */
622 if (hdmi_sink_is_deep_color(encoder))
623 val |= GCP_COLOR_INDICATION;
624
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300625 /* Enable default_phase whenever the display mode is suitably aligned */
626 if (gcp_default_phase_possible(crtc->config->pipe_bpp,
627 &crtc->config->base.adjusted_mode))
628 val |= GCP_DEFAULT_PHASE_ENABLE;
629
Ville Syrjälä6d674152015-05-05 17:06:20 +0300630 I915_WRITE(reg, val);
631
632 return val != 0;
633}
634
635static void intel_disable_gcp_infoframe(struct intel_crtc *crtc)
636{
637 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
638 u32 reg;
639
640 if (HAS_DDI(dev_priv))
641 reg = HSW_TVIDEO_DIP_CTL(crtc->config->cpu_transcoder);
642 else if (IS_VALLEYVIEW(dev_priv))
643 reg = VLV_TVIDEO_DIP_CTL(crtc->pipe);
644 else if (HAS_PCH_SPLIT(dev_priv->dev))
645 reg = TVIDEO_DIP_CTL(crtc->pipe);
646 else
647 return;
648
649 I915_WRITE(reg, I915_READ(reg) & ~VIDEO_DIP_ENABLE_GCP);
650}
651
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300652static void ibx_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200653 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300654 struct drm_display_mode *adjusted_mode)
655{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300656 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
657 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200658 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
659 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300660 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
661 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200662 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300663
Daniel Vetterafba0182012-06-12 16:36:45 +0200664 assert_hdmi_port_disabled(intel_hdmi);
665
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300666 /* See the big comment in g4x_set_infoframes() */
667 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
668
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200669 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300670 if (!(val & VIDEO_DIP_ENABLE))
671 return;
672 val &= ~VIDEO_DIP_ENABLE;
673 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300674 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300675 return;
676 }
677
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300678 if (port != (val & VIDEO_DIP_PORT_MASK)) {
679 if (val & VIDEO_DIP_ENABLE) {
680 val &= ~VIDEO_DIP_ENABLE;
681 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300682 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300683 }
684 val &= ~VIDEO_DIP_PORT_MASK;
685 val |= port;
686 }
687
Paulo Zanoni822974a2012-05-28 16:42:51 -0300688 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300689 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
690 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300691
Ville Syrjälä6d674152015-05-05 17:06:20 +0300692 if (intel_hdmi_set_gcp_infoframe(encoder))
693 val |= VIDEO_DIP_ENABLE_GCP;
694
Paulo Zanonif278d972012-05-28 16:42:50 -0300695 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300696 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300697
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300698 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
699 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100700 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300701}
702
703static void cpt_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200704 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300705 struct drm_display_mode *adjusted_mode)
706{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300707 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
708 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
709 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
710 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
711 u32 val = I915_READ(reg);
712
Daniel Vetterafba0182012-06-12 16:36:45 +0200713 assert_hdmi_port_disabled(intel_hdmi);
714
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300715 /* See the big comment in g4x_set_infoframes() */
716 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
717
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200718 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300719 if (!(val & VIDEO_DIP_ENABLE))
720 return;
721 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
722 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300723 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300724 return;
725 }
726
Paulo Zanoni822974a2012-05-28 16:42:51 -0300727 /* Set both together, unset both together: see the spec. */
728 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300729 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
730 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300731
Ville Syrjälä6d674152015-05-05 17:06:20 +0300732 if (intel_hdmi_set_gcp_infoframe(encoder))
733 val |= VIDEO_DIP_ENABLE_GCP;
734
Paulo Zanoni822974a2012-05-28 16:42:51 -0300735 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300736 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300737
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300738 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
739 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100740 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300741}
742
743static void vlv_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200744 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300745 struct drm_display_mode *adjusted_mode)
746{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300747 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700748 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300749 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
750 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
751 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
752 u32 val = I915_READ(reg);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700753 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300754
Daniel Vetterafba0182012-06-12 16:36:45 +0200755 assert_hdmi_port_disabled(intel_hdmi);
756
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300757 /* See the big comment in g4x_set_infoframes() */
758 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
759
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200760 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300761 if (!(val & VIDEO_DIP_ENABLE))
762 return;
763 val &= ~VIDEO_DIP_ENABLE;
764 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300765 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300766 return;
767 }
768
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700769 if (port != (val & VIDEO_DIP_PORT_MASK)) {
770 if (val & VIDEO_DIP_ENABLE) {
771 val &= ~VIDEO_DIP_ENABLE;
772 I915_WRITE(reg, val);
773 POSTING_READ(reg);
774 }
775 val &= ~VIDEO_DIP_PORT_MASK;
776 val |= port;
777 }
778
Paulo Zanoni822974a2012-05-28 16:42:51 -0300779 val |= VIDEO_DIP_ENABLE;
Jesse Barnes4d47dfb2014-04-02 10:08:52 -0700780 val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
781 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300782
Ville Syrjälä6d674152015-05-05 17:06:20 +0300783 if (intel_hdmi_set_gcp_infoframe(encoder))
784 val |= VIDEO_DIP_ENABLE_GCP;
785
Paulo Zanoni822974a2012-05-28 16:42:51 -0300786 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300787 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300788
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300789 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
790 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100791 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300792}
793
794static void hsw_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200795 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300796 struct drm_display_mode *adjusted_mode)
797{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300798 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
799 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
800 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200801 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300802 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300803
Daniel Vetterafba0182012-06-12 16:36:45 +0200804 assert_hdmi_port_disabled(intel_hdmi);
805
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200806 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300807 I915_WRITE(reg, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300808 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300809 return;
810 }
811
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300812 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
813 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
814
Ville Syrjälä6d674152015-05-05 17:06:20 +0300815 if (intel_hdmi_set_gcp_infoframe(encoder))
816 val |= VIDEO_DIP_ENABLE_GCP_HSW;
817
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300818 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300819 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300820
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300821 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
822 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100823 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300824}
825
Daniel Vetter4cde8a22014-04-24 23:54:56 +0200826static void intel_hdmi_prepare(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800827{
Daniel Vetterc59423a2013-07-21 21:37:04 +0200828 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800829 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc59423a2013-07-21 21:37:04 +0200830 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
831 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200832 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300833 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800834
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300835 hdmi_val = SDVO_ENCODING_HDMI;
Ville Syrjälä2af2c492013-06-25 14:16:34 +0300836 if (!HAS_PCH_SPLIT(dev))
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300837 hdmi_val |= intel_hdmi->color_range;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400838 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300839 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400840 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300841 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800842
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200843 if (crtc->config->pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300844 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700845 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300846 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700847
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200848 if (crtc->config->has_hdmi_sink)
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300849 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800850
Jesse Barnes75770562011-10-12 09:01:58 -0700851 if (HAS_PCH_CPT(dev))
Daniel Vetterc59423a2013-07-21 21:37:04 +0200852 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Chon Ming Lee44f37d12014-04-09 13:28:21 +0300853 else if (IS_CHERRYVIEW(dev))
854 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300855 else
Daniel Vetterc59423a2013-07-21 21:37:04 +0200856 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -0800857
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300858 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
859 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800860}
861
Daniel Vetter85234cd2012-07-02 13:27:29 +0200862static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
863 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800864{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200865 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800866 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200867 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Imre Deak6d129be2014-03-05 16:20:54 +0200868 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200869 u32 tmp;
870
Imre Deak6d129be2014-03-05 16:20:54 +0200871 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200872 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200873 return false;
874
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300875 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200876
877 if (!(tmp & SDVO_ENABLE))
878 return false;
879
880 if (HAS_PCH_CPT(dev))
881 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +0300882 else if (IS_CHERRYVIEW(dev))
883 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200884 else
885 *pipe = PORT_TO_PIPE(tmp);
886
887 return true;
888}
889
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700890static void intel_hdmi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200891 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700892{
893 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300894 struct drm_device *dev = encoder->base.dev;
895 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700896 u32 tmp, flags = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300897 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700898
899 tmp = I915_READ(intel_hdmi->hdmi_reg);
900
901 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
902 flags |= DRM_MODE_FLAG_PHSYNC;
903 else
904 flags |= DRM_MODE_FLAG_NHSYNC;
905
906 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
907 flags |= DRM_MODE_FLAG_PVSYNC;
908 else
909 flags |= DRM_MODE_FLAG_NVSYNC;
910
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200911 if (tmp & HDMI_MODE_SELECT_HDMI)
912 pipe_config->has_hdmi_sink = true;
913
Jesse Barnese43823e2014-11-05 14:26:08 -0800914 if (intel_hdmi->infoframe_enabled(&encoder->base))
915 pipe_config->has_infoframe = true;
916
Jani Nikulac84db772014-09-17 15:34:58 +0300917 if (tmp & SDVO_AUDIO_ENABLE)
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200918 pipe_config->has_audio = true;
919
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300920 if (!HAS_PCH_SPLIT(dev) &&
921 tmp & HDMI_COLOR_RANGE_16_235)
922 pipe_config->limited_color_range = true;
923
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200924 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300925
926 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
927 dotclock = pipe_config->port_clock * 2 / 3;
928 else
929 dotclock = pipe_config->port_clock;
930
931 if (HAS_PCH_SPLIT(dev_priv->dev))
932 ironlake_check_encoder_dotclock(pipe_config, dotclock);
933
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200934 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700935}
936
Ville Syrjäläd1b15892015-05-05 17:06:19 +0300937static void intel_enable_hdmi_audio(struct intel_encoder *encoder)
938{
939 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
940
941 WARN_ON(!crtc->config->has_hdmi_sink);
942 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
943 pipe_name(crtc->pipe));
944 intel_audio_codec_enable(encoder);
945}
946
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200947static void intel_enable_hdmi(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800948{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200949 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800950 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300951 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200952 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -0800953 u32 temp;
Wu Fengguang2deed762011-12-09 20:42:20 +0800954 u32 enable_bits = SDVO_ENABLE;
955
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200956 if (intel_crtc->config->has_audio)
Wu Fengguang2deed762011-12-09 20:42:20 +0800957 enable_bits |= SDVO_AUDIO_ENABLE;
Eric Anholt7d573822009-01-02 13:33:00 -0800958
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300959 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000960
Daniel Vetter7a87c282012-06-05 11:03:39 +0200961 /* HW workaround for IBX, we need to move the port to transcoder A
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300962 * before disabling it, so restore the transcoder select bit here. */
963 if (HAS_PCH_IBX(dev))
964 enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200965
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200966 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
967 * we do this anyway which shows more stable in testing.
968 */
969 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300970 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
971 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200972 }
Daniel Vetter7a87c282012-06-05 11:03:39 +0200973
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200974 temp |= enable_bits;
975
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300976 I915_WRITE(intel_hdmi->hdmi_reg, temp);
977 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200978
979 /* HW workaround, need to write this twice for issue that may result
980 * in first write getting masked.
981 */
982 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300983 I915_WRITE(intel_hdmi->hdmi_reg, temp);
984 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200985 }
Jani Nikulac1dec792014-10-27 16:26:56 +0200986
Ville Syrjäläd1b15892015-05-05 17:06:19 +0300987 if (intel_crtc->config->has_audio)
988 intel_enable_hdmi_audio(encoder);
989}
990
991static void cpt_enable_hdmi(struct intel_encoder *encoder)
992{
993 struct drm_device *dev = encoder->base.dev;
994 struct drm_i915_private *dev_priv = dev->dev_private;
995 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
996 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
997 enum pipe pipe = crtc->pipe;
998 u32 temp;
999
1000 temp = I915_READ(intel_hdmi->hdmi_reg);
1001
1002 temp |= SDVO_ENABLE;
1003 if (crtc->config->has_audio)
1004 temp |= SDVO_AUDIO_ENABLE;
1005
1006 /*
1007 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1008 *
1009 * The procedure for 12bpc is as follows:
1010 * 1. disable HDMI clock gating
1011 * 2. enable HDMI with 8bpc
1012 * 3. enable HDMI with 12bpc
1013 * 4. enable HDMI clock gating
1014 */
1015
1016 if (crtc->config->pipe_bpp > 24) {
1017 I915_WRITE(TRANS_CHICKEN1(pipe),
1018 I915_READ(TRANS_CHICKEN1(pipe)) |
1019 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1020
1021 temp &= ~SDVO_COLOR_FORMAT_MASK;
1022 temp |= SDVO_COLOR_FORMAT_8bpc;
Jani Nikulac1dec792014-10-27 16:26:56 +02001023 }
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001024
1025 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1026 POSTING_READ(intel_hdmi->hdmi_reg);
1027
1028 if (crtc->config->pipe_bpp > 24) {
1029 temp &= ~SDVO_COLOR_FORMAT_MASK;
1030 temp |= HDMI_COLOR_FORMAT_12bpc;
1031
1032 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1033 POSTING_READ(intel_hdmi->hdmi_reg);
1034
1035 I915_WRITE(TRANS_CHICKEN1(pipe),
1036 I915_READ(TRANS_CHICKEN1(pipe)) &
1037 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1038 }
1039
1040 if (crtc->config->has_audio)
1041 intel_enable_hdmi_audio(encoder);
Jani Nikulab76cf762013-07-30 12:20:31 +03001042}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001043
Jani Nikulab76cf762013-07-30 12:20:31 +03001044static void vlv_enable_hdmi(struct intel_encoder *encoder)
1045{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001046}
1047
1048static void intel_disable_hdmi(struct intel_encoder *encoder)
1049{
1050 struct drm_device *dev = encoder->base.dev;
1051 struct drm_i915_private *dev_priv = dev->dev_private;
1052 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02001053 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001054 u32 temp;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001055
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001056 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001057
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001058 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001059 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1060 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001061
1062 /*
1063 * HW workaround for IBX, we need to move the port
1064 * to transcoder A after disabling it to allow the
1065 * matching DP port to be enabled on transcoder A.
1066 */
1067 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) {
1068 temp &= ~SDVO_PIPE_B_SELECT;
1069 temp |= SDVO_ENABLE;
1070 /*
1071 * HW workaround, need to write this twice for issue
1072 * that may result in first write getting masked.
1073 */
1074 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1075 POSTING_READ(intel_hdmi->hdmi_reg);
1076 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1077 POSTING_READ(intel_hdmi->hdmi_reg);
1078
1079 temp &= ~SDVO_ENABLE;
1080 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1081 POSTING_READ(intel_hdmi->hdmi_reg);
1082 }
Ville Syrjälä6d674152015-05-05 17:06:20 +03001083
1084 intel_disable_gcp_infoframe(to_intel_crtc(encoder->base.crtc));
Eric Anholt7d573822009-01-02 13:33:00 -08001085}
1086
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001087static void g4x_disable_hdmi(struct intel_encoder *encoder)
1088{
1089 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1090
1091 if (crtc->config->has_audio)
1092 intel_audio_codec_disable(encoder);
1093
1094 intel_disable_hdmi(encoder);
1095}
1096
1097static void pch_disable_hdmi(struct intel_encoder *encoder)
1098{
1099 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1100
1101 if (crtc->config->has_audio)
1102 intel_audio_codec_disable(encoder);
1103}
1104
1105static void pch_post_disable_hdmi(struct intel_encoder *encoder)
1106{
1107 intel_disable_hdmi(encoder);
1108}
1109
Ville Syrjälä40478452014-03-27 11:08:45 +02001110static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001111{
1112 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1113
Ville Syrjälä40478452014-03-27 11:08:45 +02001114 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001115 return 165000;
Damien Lespiaue3c33572013-11-02 21:07:51 -07001116 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001117 return 300000;
1118 else
1119 return 225000;
1120}
1121
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001122static enum drm_mode_status
1123intel_hdmi_mode_valid(struct drm_connector *connector,
1124 struct drm_display_mode *mode)
Eric Anholt7d573822009-01-02 13:33:00 -08001125{
Clint Taylor697c4072014-09-02 17:03:36 -07001126 int clock = mode->clock;
1127
1128 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1129 clock *= 2;
1130
1131 if (clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
1132 true))
Eric Anholt7d573822009-01-02 13:33:00 -08001133 return MODE_CLOCK_HIGH;
Clint Taylor697c4072014-09-02 17:03:36 -07001134 if (clock < 20000)
Nicolas Kaiser5cbba412011-05-30 12:48:26 +02001135 return MODE_CLOCK_LOW;
Eric Anholt7d573822009-01-02 13:33:00 -08001136
1137 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1138 return MODE_NO_DBLESCAN;
1139
1140 return MODE_OK;
1141}
1142
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001143static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
Ville Syrjälä71800632014-03-03 16:15:29 +02001144{
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001145 struct drm_device *dev = crtc_state->base.crtc->dev;
1146 struct drm_atomic_state *state;
Ville Syrjälä71800632014-03-03 16:15:29 +02001147 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001148 struct drm_connector *connector;
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001149 struct drm_connector_state *connector_state;
Ville Syrjälä71800632014-03-03 16:15:29 +02001150 int count = 0, count_hdmi = 0;
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001151 int i;
Ville Syrjälä71800632014-03-03 16:15:29 +02001152
Sonika Jindalf227ae92014-07-21 15:23:45 +05301153 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä71800632014-03-03 16:15:29 +02001154 return false;
1155
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001156 state = crtc_state->base.state;
1157
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001158 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001159 if (connector_state->crtc != crtc_state->base.crtc)
1160 continue;
1161
1162 encoder = to_intel_encoder(connector_state->best_encoder);
1163
Ville Syrjälä71800632014-03-03 16:15:29 +02001164 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
1165 count++;
1166 }
1167
1168 /*
1169 * HDMI 12bpc affects the clocks, so it's only possible
1170 * when not cloning with other encoder types.
1171 */
1172 return count_hdmi > 0 && count_hdmi == count;
1173}
1174
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001175bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001176 struct intel_crtc_state *pipe_config)
Eric Anholt7d573822009-01-02 13:33:00 -08001177{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001178 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1179 struct drm_device *dev = encoder->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001180 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1181 int clock_12bpc = pipe_config->base.adjusted_mode.crtc_clock * 3 / 2;
Ville Syrjälä40478452014-03-27 11:08:45 +02001182 int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
Daniel Vettere29c22c2013-02-21 00:00:16 +01001183 int desired_bpp;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001184
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001185 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
1186
Jesse Barnese43823e2014-11-05 14:26:08 -08001187 if (pipe_config->has_hdmi_sink)
1188 pipe_config->has_infoframe = true;
1189
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001190 if (intel_hdmi->color_range_auto) {
1191 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001192 if (pipe_config->has_hdmi_sink &&
Thierry Reding18316c82012-12-20 15:41:44 +01001193 drm_match_cea_mode(adjusted_mode) > 1)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001194 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001195 else
1196 intel_hdmi->color_range = 0;
1197 }
1198
Clint Taylor697c4072014-09-02 17:03:36 -07001199 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1200 pipe_config->pixel_multiplier = 2;
1201 }
1202
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001203 if (intel_hdmi->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001204 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001205
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001206 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
1207 pipe_config->has_pch_encoder = true;
1208
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001209 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
1210 pipe_config->has_audio = true;
1211
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001212 /*
1213 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1214 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +02001215 * outputs. We also need to check that the higher clock still fits
1216 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001217 */
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001218 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
Ville Syrjälä71800632014-03-03 16:15:29 +02001219 clock_12bpc <= portclock_limit &&
Daniel Vetter5e3daac2015-05-28 09:38:45 +02001220 hdmi_12bpc_possible(pipe_config) &&
1221 0 /* FIXME 12bpc support totally broken */) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001222 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1223 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +02001224
1225 /* Need to adjust the port link by 1.5x for 12bpc. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02001226 pipe_config->port_clock = clock_12bpc;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001227 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001228 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1229 desired_bpp = 8*3;
1230 }
1231
1232 if (!pipe_config->bw_constrained) {
1233 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
1234 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001235 }
1236
Damien Lespiau241bfc32013-09-25 16:45:37 +01001237 if (adjusted_mode->crtc_clock > portclock_limit) {
Daniel Vetter325b9d02013-04-19 11:24:33 +02001238 DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
1239 return false;
1240 }
1241
Eric Anholt7d573822009-01-02 13:33:00 -08001242 return true;
1243}
1244
Chris Wilson953ece6972014-09-02 20:04:01 +01001245static void
1246intel_hdmi_unset_edid(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001247{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001248 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02001249
Chris Wilsonea5b2132010-08-04 13:50:23 +01001250 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +08001251 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001252 intel_hdmi->rgb_quant_range_selectable = false;
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +08001253
Chris Wilson953ece6972014-09-02 20:04:01 +01001254 kfree(to_intel_connector(connector)->detect_edid);
1255 to_intel_connector(connector)->detect_edid = NULL;
Ma Ling9dff6af2009-04-02 13:13:26 +08001256}
1257
Chris Wilson953ece6972014-09-02 20:04:01 +01001258static bool
1259intel_hdmi_set_edid(struct drm_connector *connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001260{
Chris Wilson953ece6972014-09-02 20:04:01 +01001261 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1262 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1263 struct intel_encoder *intel_encoder =
1264 &hdmi_to_dig_port(intel_hdmi)->base;
Imre Deak671dedd2014-03-05 16:20:53 +02001265 enum intel_display_power_domain power_domain;
Chris Wilson953ece6972014-09-02 20:04:01 +01001266 struct edid *edid;
1267 bool connected = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001268
Imre Deak671dedd2014-03-05 16:20:53 +02001269 power_domain = intel_display_port_power_domain(intel_encoder);
1270 intel_display_power_get(dev_priv, power_domain);
1271
Chris Wilson953ece6972014-09-02 20:04:01 +01001272 edid = drm_get_edid(connector,
1273 intel_gmbus_get_adapter(dev_priv,
1274 intel_hdmi->ddc_bus));
Imre Deak671dedd2014-03-05 16:20:53 +02001275
1276 intel_display_power_put(dev_priv, power_domain);
1277
Chris Wilson953ece6972014-09-02 20:04:01 +01001278 to_intel_connector(connector)->detect_edid = edid;
1279 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1280 intel_hdmi->rgb_quant_range_selectable =
1281 drm_rgb_quant_range_selectable(edid);
1282
1283 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
1284 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1285 intel_hdmi->has_audio =
1286 intel_hdmi->force_audio == HDMI_AUDIO_ON;
1287
1288 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
1289 intel_hdmi->has_hdmi_sink =
1290 drm_detect_hdmi_monitor(edid);
1291
1292 connected = true;
1293 }
1294
1295 return connected;
1296}
1297
1298static enum drm_connector_status
1299intel_hdmi_detect(struct drm_connector *connector, bool force)
1300{
1301 enum drm_connector_status status;
1302
1303 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1304 connector->base.id, connector->name);
1305
1306 intel_hdmi_unset_edid(connector);
1307
1308 if (intel_hdmi_set_edid(connector)) {
1309 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1310
1311 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1312 status = connector_status_connected;
1313 } else
1314 status = connector_status_disconnected;
1315
1316 return status;
1317}
1318
1319static void
1320intel_hdmi_force(struct drm_connector *connector)
1321{
1322 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1323
1324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1325 connector->base.id, connector->name);
1326
1327 intel_hdmi_unset_edid(connector);
1328
1329 if (connector->status != connector_status_connected)
1330 return;
1331
1332 intel_hdmi_set_edid(connector);
1333 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1334}
1335
1336static int intel_hdmi_get_modes(struct drm_connector *connector)
1337{
1338 struct edid *edid;
1339
1340 edid = to_intel_connector(connector)->detect_edid;
1341 if (edid == NULL)
1342 return 0;
1343
1344 return intel_connector_update_modes(connector, edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001345}
1346
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001347static bool
1348intel_hdmi_detect_audio(struct drm_connector *connector)
1349{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001350 bool has_audio = false;
Chris Wilson953ece6972014-09-02 20:04:01 +01001351 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001352
Chris Wilson953ece6972014-09-02 20:04:01 +01001353 edid = to_intel_connector(connector)->detect_edid;
1354 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
1355 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02001356
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001357 return has_audio;
1358}
1359
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001360static int
1361intel_hdmi_set_property(struct drm_connector *connector,
Paulo Zanonied517fb2012-05-14 17:12:50 -03001362 struct drm_property *property,
1363 uint64_t val)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001364{
1365 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001366 struct intel_digital_port *intel_dig_port =
1367 hdmi_to_dig_port(intel_hdmi);
Chris Wilsone953fd72011-02-21 22:23:52 +00001368 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001369 int ret;
1370
Rob Clark662595d2012-10-11 20:36:04 -05001371 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001372 if (ret)
1373 return ret;
1374
Chris Wilson3f43c482011-05-12 22:17:24 +01001375 if (property == dev_priv->force_audio_property) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001376 enum hdmi_force_audio i = val;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001377 bool has_audio;
1378
1379 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001380 return 0;
1381
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001382 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001383
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001384 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001385 has_audio = intel_hdmi_detect_audio(connector);
1386 else
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001387 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001388
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001389 if (i == HDMI_AUDIO_OFF_DVI)
1390 intel_hdmi->has_hdmi_sink = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001391
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001392 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001393 goto done;
1394 }
1395
Chris Wilsone953fd72011-02-21 22:23:52 +00001396 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02001397 bool old_auto = intel_hdmi->color_range_auto;
1398 uint32_t old_range = intel_hdmi->color_range;
1399
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001400 switch (val) {
1401 case INTEL_BROADCAST_RGB_AUTO:
1402 intel_hdmi->color_range_auto = true;
1403 break;
1404 case INTEL_BROADCAST_RGB_FULL:
1405 intel_hdmi->color_range_auto = false;
1406 intel_hdmi->color_range = 0;
1407 break;
1408 case INTEL_BROADCAST_RGB_LIMITED:
1409 intel_hdmi->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001410 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001411 break;
1412 default:
1413 return -EINVAL;
1414 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02001415
1416 if (old_auto == intel_hdmi->color_range_auto &&
1417 old_range == intel_hdmi->color_range)
1418 return 0;
1419
Chris Wilsone953fd72011-02-21 22:23:52 +00001420 goto done;
1421 }
1422
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301423 if (property == connector->dev->mode_config.aspect_ratio_property) {
1424 switch (val) {
1425 case DRM_MODE_PICTURE_ASPECT_NONE:
1426 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1427 break;
1428 case DRM_MODE_PICTURE_ASPECT_4_3:
1429 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
1430 break;
1431 case DRM_MODE_PICTURE_ASPECT_16_9:
1432 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
1433 break;
1434 default:
1435 return -EINVAL;
1436 }
1437 goto done;
1438 }
1439
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001440 return -EINVAL;
1441
1442done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00001443 if (intel_dig_port->base.base.crtc)
1444 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001445
1446 return 0;
1447}
1448
Jesse Barnes13732ba2014-04-05 11:51:35 -07001449static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1450{
1451 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1452 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1453 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001454 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes13732ba2014-04-05 11:51:35 -07001455
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001456 intel_hdmi_prepare(encoder);
1457
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001458 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001459 intel_crtc->config->has_hdmi_sink,
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001460 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001461}
1462
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001463static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001464{
1465 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001466 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001467 struct drm_device *dev = encoder->base.dev;
1468 struct drm_i915_private *dev_priv = dev->dev_private;
1469 struct intel_crtc *intel_crtc =
1470 to_intel_crtc(encoder->base.crtc);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001471 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001472 &intel_crtc->config->base.adjusted_mode;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001473 enum dpio_channel port = vlv_dport_to_channel(dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001474 int pipe = intel_crtc->pipe;
1475 u32 val;
1476
Jesse Barnes89b667f2013-04-18 14:51:36 -07001477 /* Enable clock channels for this port */
Ville Syrjäläa5805162015-05-26 20:42:30 +03001478 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001479 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001480 val = 0;
1481 if (pipe)
1482 val |= (1<<21);
1483 else
1484 val &= ~(1<<21);
1485 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001486 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001487
1488 /* HDMI 1.0V-2dB */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001489 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
1490 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
1491 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
1492 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
1493 vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
1494 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
1495 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1496 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001497
1498 /* Program lane clock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001499 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1500 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001501 mutex_unlock(&dev_priv->sb_lock);
Jani Nikulab76cf762013-07-30 12:20:31 +03001502
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001503 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001504 intel_crtc->config->has_hdmi_sink,
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001505 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001506
Jani Nikulab76cf762013-07-30 12:20:31 +03001507 intel_enable_hdmi(encoder);
1508
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001509 vlv_wait_port_ready(dev_priv, dport, 0x0);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001510}
1511
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001512static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001513{
1514 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1515 struct drm_device *dev = encoder->base.dev;
1516 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001517 struct intel_crtc *intel_crtc =
1518 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001519 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001520 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001521
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001522 intel_hdmi_prepare(encoder);
1523
Jesse Barnes89b667f2013-04-18 14:51:36 -07001524 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03001525 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001526 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001527 DPIO_PCS_TX_LANE2_RESET |
1528 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001529 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001530 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1531 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1532 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1533 DPIO_PCS_CLK_SOFT_RESET);
1534
1535 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001536 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1537 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1538 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001540 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1541 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001542 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Ville Syrjälä9197c882014-04-09 13:29:05 +03001545static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1546{
1547 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1548 struct drm_device *dev = encoder->base.dev;
1549 struct drm_i915_private *dev_priv = dev->dev_private;
1550 struct intel_crtc *intel_crtc =
1551 to_intel_crtc(encoder->base.crtc);
1552 enum dpio_channel ch = vlv_dport_to_channel(dport);
1553 enum pipe pipe = intel_crtc->pipe;
1554 u32 val;
1555
Ville Syrjälä625695f2014-06-28 02:04:02 +03001556 intel_hdmi_prepare(encoder);
1557
Ville Syrjäläa5805162015-05-26 20:42:30 +03001558 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03001559
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001560 /* program left/right clock distribution */
1561 if (pipe != PIPE_B) {
1562 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1563 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1564 if (ch == DPIO_CH0)
1565 val |= CHV_BUFLEFTENA1_FORCE;
1566 if (ch == DPIO_CH1)
1567 val |= CHV_BUFRIGHTENA1_FORCE;
1568 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1569 } else {
1570 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1571 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1572 if (ch == DPIO_CH0)
1573 val |= CHV_BUFLEFTENA2_FORCE;
1574 if (ch == DPIO_CH1)
1575 val |= CHV_BUFRIGHTENA2_FORCE;
1576 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1577 }
1578
Ville Syrjälä9197c882014-04-09 13:29:05 +03001579 /* program clock channel usage */
1580 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
1581 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1582 if (pipe != PIPE_B)
1583 val &= ~CHV_PCS_USEDCLKCHANNEL;
1584 else
1585 val |= CHV_PCS_USEDCLKCHANNEL;
1586 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
1587
1588 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
1589 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1590 if (pipe != PIPE_B)
1591 val &= ~CHV_PCS_USEDCLKCHANNEL;
1592 else
1593 val |= CHV_PCS_USEDCLKCHANNEL;
1594 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
1595
1596 /*
1597 * This a a bit weird since generally CL
1598 * matches the pipe, but here we need to
1599 * pick the CL based on the port.
1600 */
1601 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
1602 if (pipe != PIPE_B)
1603 val &= ~CHV_CMN_USEDCLKCHANNEL;
1604 else
1605 val |= CHV_CMN_USEDCLKCHANNEL;
1606 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
1607
Ville Syrjäläa5805162015-05-26 20:42:30 +03001608 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03001609}
1610
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001611static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001612{
1613 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1614 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001615 struct intel_crtc *intel_crtc =
1616 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001617 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001618 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001619
1620 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
Ville Syrjäläa5805162015-05-26 20:42:30 +03001621 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001622 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1623 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001624 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001625}
1626
Ville Syrjälä580d3812014-04-09 13:29:00 +03001627static void chv_hdmi_post_disable(struct intel_encoder *encoder)
1628{
1629 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1630 struct drm_device *dev = encoder->base.dev;
1631 struct drm_i915_private *dev_priv = dev->dev_private;
1632 struct intel_crtc *intel_crtc =
1633 to_intel_crtc(encoder->base.crtc);
1634 enum dpio_channel ch = vlv_dport_to_channel(dport);
1635 enum pipe pipe = intel_crtc->pipe;
1636 u32 val;
1637
Ville Syrjäläa5805162015-05-26 20:42:30 +03001638 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001639
1640 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001641 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001642 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001643 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001644
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001645 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1646 val |= CHV_PCS_REQ_SOFTRESET_EN;
1647 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1648
1649 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03001650 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001651 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1652
1653 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1654 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1655 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001656
Ville Syrjäläa5805162015-05-26 20:42:30 +03001657 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001658}
1659
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001660static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1661{
1662 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001663 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001664 struct drm_device *dev = encoder->base.dev;
1665 struct drm_i915_private *dev_priv = dev->dev_private;
1666 struct intel_crtc *intel_crtc =
1667 to_intel_crtc(encoder->base.crtc);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001668 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001669 &intel_crtc->config->base.adjusted_mode;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001670 enum dpio_channel ch = vlv_dport_to_channel(dport);
1671 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001672 int data, i, stagger;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001673 u32 val;
1674
Ville Syrjäläa5805162015-05-26 20:42:30 +03001675 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001676
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001677 /* allow hardware to manage TX FIFO reset source */
1678 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1679 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1680 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1681
1682 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1683 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1684 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1685
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001686 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001687 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001688 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001689 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001690
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001691 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1692 val |= CHV_PCS_REQ_SOFTRESET_EN;
1693 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1694
1695 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001696 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001697 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1698
1699 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1700 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1701 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001702
1703 /* Program Tx latency optimal setting */
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001704 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001705 /* Set the upar bit */
1706 data = (i == 1) ? 0x0 : 0x1;
1707 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
1708 data << DPIO_UPAR_SHIFT);
1709 }
1710
1711 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001712 if (intel_crtc->config->port_clock > 270000)
1713 stagger = 0x18;
1714 else if (intel_crtc->config->port_clock > 135000)
1715 stagger = 0xd;
1716 else if (intel_crtc->config->port_clock > 67500)
1717 stagger = 0x7;
1718 else if (intel_crtc->config->port_clock > 33750)
1719 stagger = 0x4;
1720 else
1721 stagger = 0x2;
1722
1723 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1724 val |= DPIO_TX2_STAGGER_MASK(0x1f);
1725 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1726
1727 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1728 val |= DPIO_TX2_STAGGER_MASK(0x1f);
1729 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1730
1731 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
1732 DPIO_LANESTAGGER_STRAP(stagger) |
1733 DPIO_LANESTAGGER_STRAP_OVRD |
1734 DPIO_TX1_STAGGER_MASK(0x1f) |
1735 DPIO_TX1_STAGGER_MULT(6) |
1736 DPIO_TX2_STAGGER_MULT(0));
1737
1738 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
1739 DPIO_LANESTAGGER_STRAP(stagger) |
1740 DPIO_LANESTAGGER_STRAP_OVRD |
1741 DPIO_TX1_STAGGER_MASK(0x1f) |
1742 DPIO_TX1_STAGGER_MULT(7) |
1743 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001744
1745 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03001746 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1747 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001748 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1749 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03001750 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1751
1752 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1753 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001754 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1755 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03001756 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001757
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001758 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
1759 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1760 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1761 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
1762
1763 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
1764 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1765 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1766 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
1767
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001768 /* FIXME: Program the support xxx V-dB */
1769 /* Use 800mV-0dB */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001770 for (i = 0; i < 4; i++) {
1771 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
1772 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
1773 val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
1774 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
1775 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001776
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001777 for (i = 0; i < 4; i++) {
1778 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001779 val &= ~DPIO_SWING_MARGIN000_MASK;
1780 val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001781 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
1782 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001783
1784 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001785 for (i = 0; i < 4; i++) {
1786 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
1787 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
1788 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
1789 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001790
1791 /* Additional steps for 1200mV-0dB */
1792#if 0
1793 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
1794 if (ch)
1795 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
1796 else
1797 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
1798 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
1799
1800 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
1801 vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
1802 (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
1803#endif
1804 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03001805 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1806 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1807 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1808
1809 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1810 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1811 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001812
1813 /* LRC Bypass */
1814 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1815 val |= DPIO_LRC_BYPASS;
1816 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
1817
Ville Syrjäläa5805162015-05-26 20:42:30 +03001818 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001819
Clint Taylorb4eb1562014-11-21 11:13:02 -08001820 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001821 intel_crtc->config->has_hdmi_sink,
Clint Taylorb4eb1562014-11-21 11:13:02 -08001822 adjusted_mode);
1823
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001824 intel_enable_hdmi(encoder);
1825
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001826 vlv_wait_port_ready(dev_priv, dport, 0x0);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001827}
1828
Eric Anholt7d573822009-01-02 13:33:00 -08001829static void intel_hdmi_destroy(struct drm_connector *connector)
1830{
Chris Wilson10e972d2014-09-04 21:43:45 +01001831 kfree(to_intel_connector(connector)->detect_edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001832 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08001833 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001834}
1835
Eric Anholt7d573822009-01-02 13:33:00 -08001836static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001837 .dpms = intel_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -08001838 .detect = intel_hdmi_detect,
Chris Wilson953ece6972014-09-02 20:04:01 +01001839 .force = intel_hdmi_force,
Eric Anholt7d573822009-01-02 13:33:00 -08001840 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001841 .set_property = intel_hdmi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001842 .atomic_get_property = intel_connector_atomic_get_property,
Eric Anholt7d573822009-01-02 13:33:00 -08001843 .destroy = intel_hdmi_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08001844 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001845 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Eric Anholt7d573822009-01-02 13:33:00 -08001846};
1847
1848static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1849 .get_modes = intel_hdmi_get_modes,
1850 .mode_valid = intel_hdmi_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001851 .best_encoder = intel_best_encoder,
Eric Anholt7d573822009-01-02 13:33:00 -08001852};
1853
Eric Anholt7d573822009-01-02 13:33:00 -08001854static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001855 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08001856};
1857
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001858static void
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301859intel_attach_aspect_ratio_property(struct drm_connector *connector)
1860{
1861 if (!drm_mode_create_aspect_ratio_property(connector->dev))
1862 drm_object_attach_property(&connector->base,
1863 connector->dev->mode_config.aspect_ratio_property,
1864 DRM_MODE_PICTURE_ASPECT_NONE);
1865}
1866
1867static void
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001868intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1869{
Chris Wilson3f43c482011-05-12 22:17:24 +01001870 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001871 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001872 intel_hdmi->color_range_auto = true;
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301873 intel_attach_aspect_ratio_property(connector);
1874 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001875}
1876
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001877void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1878 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001879{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001880 struct drm_connector *connector = &intel_connector->base;
1881 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1882 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1883 struct drm_device *dev = intel_encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -08001884 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001885 enum port port = intel_dig_port->port;
Eric Anholt7d573822009-01-02 13:33:00 -08001886
Eric Anholt7d573822009-01-02 13:33:00 -08001887 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04001888 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08001889 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1890
Peter Rossc3febcc2012-01-28 14:49:26 +01001891 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001892 connector->doublescan_allowed = 0;
Damien Lespiau573e74a2013-09-25 16:45:40 +01001893 connector->stereo_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001894
Daniel Vetter08d644a2012-07-12 20:19:59 +02001895 switch (port) {
1896 case PORT_B:
Jani Nikula4c272832015-04-01 10:58:05 +03001897 if (IS_BROXTON(dev_priv))
1898 intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
1899 else
1900 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
Egbert Eich1d843f92013-02-25 12:06:49 -05001901 intel_encoder->hpd_pin = HPD_PORT_B;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001902 break;
1903 case PORT_C:
Jani Nikula4c272832015-04-01 10:58:05 +03001904 if (IS_BROXTON(dev_priv))
1905 intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
1906 else
1907 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
Egbert Eich1d843f92013-02-25 12:06:49 -05001908 intel_encoder->hpd_pin = HPD_PORT_C;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001909 break;
1910 case PORT_D:
Jani Nikula4c272832015-04-01 10:58:05 +03001911 if (WARN_ON(IS_BROXTON(dev_priv)))
1912 intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
1913 else if (IS_CHERRYVIEW(dev_priv))
Jani Nikula988c7012015-03-27 00:20:19 +02001914 intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001915 else
Jani Nikula988c7012015-03-27 00:20:19 +02001916 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
Egbert Eich1d843f92013-02-25 12:06:49 -05001917 intel_encoder->hpd_pin = HPD_PORT_D;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001918 break;
1919 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05001920 intel_encoder->hpd_pin = HPD_PORT_A;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001921 /* Internal port only for eDP. */
1922 default:
Eugeni Dodonov6e4c1672012-05-09 15:37:13 -03001923 BUG();
Ma Lingf8aed702009-08-24 13:50:24 +08001924 }
Eric Anholt7d573822009-01-02 13:33:00 -08001925
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001926 if (IS_VALLEYVIEW(dev)) {
Shobhit Kumar90b107c2012-03-28 13:39:32 -07001927 intel_hdmi->write_infoframe = vlv_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001928 intel_hdmi->set_infoframes = vlv_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001929 intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
Sonika Jindalb98856a2014-07-22 11:13:46 +05301930 } else if (IS_G4X(dev)) {
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001931 intel_hdmi->write_infoframe = g4x_write_infoframe;
1932 intel_hdmi->set_infoframes = g4x_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001933 intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001934 } else if (HAS_DDI(dev)) {
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03001935 intel_hdmi->write_infoframe = hsw_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001936 intel_hdmi->set_infoframes = hsw_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001937 intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001938 } else if (HAS_PCH_IBX(dev)) {
1939 intel_hdmi->write_infoframe = ibx_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001940 intel_hdmi->set_infoframes = ibx_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001941 intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001942 } else {
1943 intel_hdmi->write_infoframe = cpt_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001944 intel_hdmi->set_infoframes = cpt_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001945 intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301946 }
Jesse Barnes45187ac2011-08-03 09:22:55 -07001947
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001948 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001949 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1950 else
1951 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +02001952 intel_connector->unregister = intel_connector_unregister;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001953
1954 intel_hdmi_add_properties(intel_hdmi, connector);
1955
1956 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01001957 drm_connector_register(connector);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001958
1959 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1960 * 0xd. Failure to do so will result in spurious interrupts being
1961 * generated on the port when a cable is not attached.
1962 */
1963 if (IS_G4X(dev) && !IS_GM45(dev)) {
1964 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1965 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1966 }
1967}
1968
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001969void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001970{
1971 struct intel_digital_port *intel_dig_port;
1972 struct intel_encoder *intel_encoder;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001973 struct intel_connector *intel_connector;
1974
Daniel Vetterb14c5672013-09-19 12:18:32 +02001975 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001976 if (!intel_dig_port)
1977 return;
1978
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001979 intel_connector = intel_connector_alloc();
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001980 if (!intel_connector) {
1981 kfree(intel_dig_port);
1982 return;
1983 }
1984
1985 intel_encoder = &intel_dig_port->base;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001986
1987 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1988 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001989
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001990 intel_encoder->compute_config = intel_hdmi_compute_config;
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001991 if (HAS_PCH_SPLIT(dev)) {
1992 intel_encoder->disable = pch_disable_hdmi;
1993 intel_encoder->post_disable = pch_post_disable_hdmi;
1994 } else {
1995 intel_encoder->disable = g4x_disable_hdmi;
1996 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001997 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001998 intel_encoder->get_config = intel_hdmi_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001999 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03002000 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002001 intel_encoder->pre_enable = chv_hdmi_pre_enable;
2002 intel_encoder->enable = vlv_enable_hdmi;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002003 intel_encoder->post_disable = chv_hdmi_post_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002004 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002005 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
2006 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002007 intel_encoder->enable = vlv_enable_hdmi;
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002008 intel_encoder->post_disable = vlv_hdmi_post_disable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002009 } else {
Jesse Barnes13732ba2014-04-05 11:51:35 -07002010 intel_encoder->pre_enable = intel_hdmi_pre_enable;
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002011 if (HAS_PCH_CPT(dev))
2012 intel_encoder->enable = cpt_enable_hdmi;
2013 else
2014 intel_encoder->enable = intel_enable_hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002015 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002016
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002017 intel_encoder->type = INTEL_OUTPUT_HDMI;
Ville Syrjälä882ec382014-04-28 14:07:43 +03002018 if (IS_CHERRYVIEW(dev)) {
2019 if (port == PORT_D)
2020 intel_encoder->crtc_mask = 1 << 2;
2021 else
2022 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
2023 } else {
2024 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2025 }
Ville Syrjälä301ea742014-03-03 16:15:30 +02002026 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
Ville Syrjäläc6f14952014-03-03 16:15:31 +02002027 /*
2028 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
2029 * to work on real hardware. And since g4x can send infoframes to
2030 * only one port anyway, nothing is lost by allowing it.
2031 */
2032 if (IS_G4X(dev))
2033 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -08002034
Paulo Zanoni174edf12012-10-26 19:05:50 -02002035 intel_dig_port->port = port;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03002036 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002037 intel_dig_port->dp.output_reg = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01002038
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002039 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08002040}