Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright © 2006-2009 Intel Corporation |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: |
| 25 | * Eric Anholt <eric@anholt.net> |
| 26 | * Jesse Barnes <jesse.barnes@intel.com> |
| 27 | */ |
| 28 | |
| 29 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 30 | #include <linux/slab.h> |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 31 | #include <linux/delay.h> |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 32 | #include <linux/hdmi.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drmP.h> |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 34 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/drm_crtc.h> |
| 36 | #include <drm/drm_edid.h> |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 37 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 38 | #include <drm/i915_drm.h> |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 39 | #include "i915_drv.h" |
| 40 | |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 41 | static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi) |
| 42 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 43 | return hdmi_to_dig_port(intel_hdmi)->base.base.dev; |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 44 | } |
| 45 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 46 | static void |
| 47 | assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi) |
| 48 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 49 | struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi); |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 50 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 51 | uint32_t enabled_bits; |
| 52 | |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 53 | enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE; |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 54 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 55 | WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits, |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 56 | "HDMI port enabled, expecting disabled\n"); |
| 57 | } |
| 58 | |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 59 | struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 60 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 61 | struct intel_digital_port *intel_dig_port = |
| 62 | container_of(encoder, struct intel_digital_port, base.base); |
| 63 | return &intel_dig_port->hdmi; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 64 | } |
| 65 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 66 | static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector) |
| 67 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 68 | return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base); |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 69 | } |
| 70 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 71 | static u32 g4x_infoframe_index(enum hdmi_infoframe_type type) |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 72 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 73 | switch (type) { |
| 74 | case HDMI_INFOFRAME_TYPE_AVI: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 75 | return VIDEO_DIP_SELECT_AVI; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 76 | case HDMI_INFOFRAME_TYPE_SPD: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 77 | return VIDEO_DIP_SELECT_SPD; |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 78 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 79 | return VIDEO_DIP_SELECT_VENDOR; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 80 | default: |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 81 | DRM_DEBUG_DRIVER("unknown info frame type %d\n", type); |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 82 | return 0; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 83 | } |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 84 | } |
| 85 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 86 | static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 87 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 88 | switch (type) { |
| 89 | case HDMI_INFOFRAME_TYPE_AVI: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 90 | return VIDEO_DIP_ENABLE_AVI; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 91 | case HDMI_INFOFRAME_TYPE_SPD: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 92 | return VIDEO_DIP_ENABLE_SPD; |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 93 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 94 | return VIDEO_DIP_ENABLE_VENDOR; |
Paulo Zanoni | fa193ff | 2012-05-04 17:18:20 -0300 | [diff] [blame] | 95 | default: |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 96 | DRM_DEBUG_DRIVER("unknown info frame type %d\n", type); |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 97 | return 0; |
Paulo Zanoni | fa193ff | 2012-05-04 17:18:20 -0300 | [diff] [blame] | 98 | } |
Paulo Zanoni | fa193ff | 2012-05-04 17:18:20 -0300 | [diff] [blame] | 99 | } |
| 100 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 101 | static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 102 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 103 | switch (type) { |
| 104 | case HDMI_INFOFRAME_TYPE_AVI: |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 105 | return VIDEO_DIP_ENABLE_AVI_HSW; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 106 | case HDMI_INFOFRAME_TYPE_SPD: |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 107 | return VIDEO_DIP_ENABLE_SPD_HSW; |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 108 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 109 | return VIDEO_DIP_ENABLE_VS_HSW; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 110 | default: |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 111 | DRM_DEBUG_DRIVER("unknown info frame type %d\n", type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 112 | return 0; |
| 113 | } |
| 114 | } |
| 115 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 116 | static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 117 | enum transcoder cpu_transcoder, |
| 118 | struct drm_i915_private *dev_priv) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 119 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 120 | switch (type) { |
| 121 | case HDMI_INFOFRAME_TYPE_AVI: |
Rodrigo Vivi | 7d9bceb | 2013-02-25 19:55:16 -0300 | [diff] [blame] | 122 | return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 123 | case HDMI_INFOFRAME_TYPE_SPD: |
Rodrigo Vivi | 7d9bceb | 2013-02-25 19:55:16 -0300 | [diff] [blame] | 124 | return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 125 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 126 | return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 127 | default: |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 128 | DRM_DEBUG_DRIVER("unknown info frame type %d\n", type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 129 | return 0; |
| 130 | } |
| 131 | } |
| 132 | |
Daniel Vetter | a3da1df | 2012-05-08 15:19:06 +0200 | [diff] [blame] | 133 | static void g4x_write_infoframe(struct drm_encoder *encoder, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 134 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 135 | const void *frame, ssize_t len) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 136 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 137 | const uint32_t *data = frame; |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 138 | struct drm_device *dev = encoder->dev; |
| 139 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 140 | u32 val = I915_READ(VIDEO_DIP_CTL); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 141 | int i; |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 142 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 143 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 144 | |
Paulo Zanoni | 1d4f85a | 2012-05-04 17:18:18 -0300 | [diff] [blame] | 145 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 146 | val |= g4x_infoframe_index(type); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 147 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 148 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 149 | |
| 150 | I915_WRITE(VIDEO_DIP_CTL, val); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 151 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 152 | mmiowb(); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 153 | for (i = 0; i < len; i += 4) { |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 154 | I915_WRITE(VIDEO_DIP_DATA, *data); |
| 155 | data++; |
| 156 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 157 | /* Write every possible data byte to force correct ECC calculation. */ |
| 158 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 159 | I915_WRITE(VIDEO_DIP_DATA, 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 160 | mmiowb(); |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 161 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 162 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 163 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 164 | val |= VIDEO_DIP_FREQ_VSYNC; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 165 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 166 | I915_WRITE(VIDEO_DIP_CTL, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 167 | POSTING_READ(VIDEO_DIP_CTL); |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 168 | } |
| 169 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 170 | static bool g4x_infoframe_enabled(struct drm_encoder *encoder) |
| 171 | { |
| 172 | struct drm_device *dev = encoder->dev; |
| 173 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | 89a35ec | 2014-11-20 13:24:13 -0800 | [diff] [blame] | 174 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 175 | u32 val = I915_READ(VIDEO_DIP_CTL); |
| 176 | |
Jesse Barnes | 89a35ec | 2014-11-20 13:24:13 -0800 | [diff] [blame] | 177 | if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK)) |
| 178 | return val & VIDEO_DIP_ENABLE; |
| 179 | |
| 180 | return false; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 181 | } |
| 182 | |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 183 | static void ibx_write_infoframe(struct drm_encoder *encoder, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 184 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 185 | const void *frame, ssize_t len) |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 186 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 187 | const uint32_t *data = frame; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 188 | struct drm_device *dev = encoder->dev; |
| 189 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 190 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 191 | int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 192 | u32 val = I915_READ(reg); |
| 193 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 194 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 195 | |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 196 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 197 | val |= g4x_infoframe_index(type); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 198 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 199 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 200 | |
| 201 | I915_WRITE(reg, val); |
| 202 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 203 | mmiowb(); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 204 | for (i = 0; i < len; i += 4) { |
| 205 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data); |
| 206 | data++; |
| 207 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 208 | /* Write every possible data byte to force correct ECC calculation. */ |
| 209 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 210 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 211 | mmiowb(); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 212 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 213 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 214 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 215 | val |= VIDEO_DIP_FREQ_VSYNC; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 216 | |
| 217 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 218 | POSTING_READ(reg); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 219 | } |
| 220 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 221 | static bool ibx_infoframe_enabled(struct drm_encoder *encoder) |
| 222 | { |
| 223 | struct drm_device *dev = encoder->dev; |
| 224 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 225 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Jani Nikula | 052f62f | 2015-04-29 15:30:07 +0300 | [diff] [blame] | 226 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 227 | int reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
| 228 | u32 val = I915_READ(reg); |
| 229 | |
Jani Nikula | 052f62f | 2015-04-29 15:30:07 +0300 | [diff] [blame] | 230 | if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK)) |
| 231 | return val & VIDEO_DIP_ENABLE; |
| 232 | |
| 233 | return false; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 234 | } |
| 235 | |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 236 | static void cpt_write_infoframe(struct drm_encoder *encoder, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 237 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 238 | const void *frame, ssize_t len) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 239 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 240 | const uint32_t *data = frame; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 241 | struct drm_device *dev = encoder->dev; |
| 242 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 243 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 244 | int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 245 | u32 val = I915_READ(reg); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 246 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 247 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 248 | |
Jesse Barnes | 64a8fc0 | 2011-09-22 11:16:00 +0530 | [diff] [blame] | 249 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 250 | val |= g4x_infoframe_index(type); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 251 | |
Paulo Zanoni | ecb9785 | 2012-05-04 17:18:21 -0300 | [diff] [blame] | 252 | /* The DIP control register spec says that we need to update the AVI |
| 253 | * infoframe without clearing its enable bit */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 254 | if (type != HDMI_INFOFRAME_TYPE_AVI) |
| 255 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | ecb9785 | 2012-05-04 17:18:21 -0300 | [diff] [blame] | 256 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 257 | I915_WRITE(reg, val); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 258 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 259 | mmiowb(); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 260 | for (i = 0; i < len; i += 4) { |
| 261 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data); |
| 262 | data++; |
| 263 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 264 | /* Write every possible data byte to force correct ECC calculation. */ |
| 265 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 266 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 267 | mmiowb(); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 268 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 269 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 270 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 271 | val |= VIDEO_DIP_FREQ_VSYNC; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 272 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 273 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 274 | POSTING_READ(reg); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 275 | } |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 276 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 277 | static bool cpt_infoframe_enabled(struct drm_encoder *encoder) |
| 278 | { |
| 279 | struct drm_device *dev = encoder->dev; |
| 280 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 281 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
| 282 | int reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
| 283 | u32 val = I915_READ(reg); |
| 284 | |
| 285 | return val & VIDEO_DIP_ENABLE; |
| 286 | } |
| 287 | |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 288 | static void vlv_write_infoframe(struct drm_encoder *encoder, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 289 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 290 | const void *frame, ssize_t len) |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 291 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 292 | const uint32_t *data = frame; |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 293 | struct drm_device *dev = encoder->dev; |
| 294 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 295 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 296 | int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 297 | u32 val = I915_READ(reg); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 298 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 299 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 300 | |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 301 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 302 | val |= g4x_infoframe_index(type); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 303 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 304 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 305 | |
| 306 | I915_WRITE(reg, val); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 307 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 308 | mmiowb(); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 309 | for (i = 0; i < len; i += 4) { |
| 310 | I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data); |
| 311 | data++; |
| 312 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 313 | /* Write every possible data byte to force correct ECC calculation. */ |
| 314 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 315 | I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 316 | mmiowb(); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 317 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 318 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 319 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 320 | val |= VIDEO_DIP_FREQ_VSYNC; |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 321 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 322 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 323 | POSTING_READ(reg); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 324 | } |
| 325 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 326 | static bool vlv_infoframe_enabled(struct drm_encoder *encoder) |
| 327 | { |
| 328 | struct drm_device *dev = encoder->dev; |
| 329 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 330 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Jesse Barnes | 535afa2 | 2015-04-15 16:52:29 -0700 | [diff] [blame] | 331 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 332 | int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe); |
| 333 | u32 val = I915_READ(reg); |
| 334 | |
Jani Nikula | eeea3e6 | 2015-04-29 14:29:39 +0300 | [diff] [blame] | 335 | if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK)) |
Jesse Barnes | 535afa2 | 2015-04-15 16:52:29 -0700 | [diff] [blame] | 336 | return val & VIDEO_DIP_ENABLE; |
| 337 | |
| 338 | return false; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 339 | } |
| 340 | |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 341 | static void hsw_write_infoframe(struct drm_encoder *encoder, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 342 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 343 | const void *frame, ssize_t len) |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 344 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 345 | const uint32_t *data = frame; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 346 | struct drm_device *dev = encoder->dev; |
| 347 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 348 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 349 | u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 350 | u32 data_reg; |
| 351 | int i; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 352 | u32 val = I915_READ(ctl_reg); |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 353 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 354 | data_reg = hsw_infoframe_data_reg(type, |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 355 | intel_crtc->config->cpu_transcoder, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 356 | dev_priv); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 357 | if (data_reg == 0) |
| 358 | return; |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 359 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 360 | val &= ~hsw_infoframe_enable(type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 361 | I915_WRITE(ctl_reg, val); |
| 362 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 363 | mmiowb(); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 364 | for (i = 0; i < len; i += 4) { |
| 365 | I915_WRITE(data_reg + i, *data); |
| 366 | data++; |
| 367 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 368 | /* Write every possible data byte to force correct ECC calculation. */ |
| 369 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 370 | I915_WRITE(data_reg + i, 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 371 | mmiowb(); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 372 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 373 | val |= hsw_infoframe_enable(type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 374 | I915_WRITE(ctl_reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 375 | POSTING_READ(ctl_reg); |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 376 | } |
| 377 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 378 | static bool hsw_infoframe_enabled(struct drm_encoder *encoder) |
| 379 | { |
| 380 | struct drm_device *dev = encoder->dev; |
| 381 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 382 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 383 | u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 384 | u32 val = I915_READ(ctl_reg); |
| 385 | |
| 386 | return val & (VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_SPD_HSW | |
| 387 | VIDEO_DIP_ENABLE_VS_HSW); |
| 388 | } |
| 389 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 390 | /* |
| 391 | * The data we write to the DIP data buffer registers is 1 byte bigger than the |
| 392 | * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting |
| 393 | * at 0). It's also a byte used by DisplayPort so the same DIP registers can be |
| 394 | * used for both technologies. |
| 395 | * |
| 396 | * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0 |
| 397 | * DW1: DB3 | DB2 | DB1 | DB0 |
| 398 | * DW2: DB7 | DB6 | DB5 | DB4 |
| 399 | * DW3: ... |
| 400 | * |
| 401 | * (HB is Header Byte, DB is Data Byte) |
| 402 | * |
| 403 | * The hdmi pack() functions don't know about that hardware specific hole so we |
| 404 | * trick them by giving an offset into the buffer and moving back the header |
| 405 | * bytes by one. |
| 406 | */ |
Damien Lespiau | 9198ee5 | 2013-08-06 20:32:24 +0100 | [diff] [blame] | 407 | static void intel_write_infoframe(struct drm_encoder *encoder, |
| 408 | union hdmi_infoframe *frame) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 409 | { |
| 410 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 411 | uint8_t buffer[VIDEO_DIP_DATA_SIZE]; |
| 412 | ssize_t len; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 413 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 414 | /* see comment above for the reason for this offset */ |
| 415 | len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1); |
| 416 | if (len < 0) |
| 417 | return; |
| 418 | |
| 419 | /* Insert the 'hole' (see big comment above) at position 3 */ |
| 420 | buffer[0] = buffer[1]; |
| 421 | buffer[1] = buffer[2]; |
| 422 | buffer[2] = buffer[3]; |
| 423 | buffer[3] = 0; |
| 424 | len++; |
| 425 | |
| 426 | intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 427 | } |
| 428 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 429 | static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder, |
Paulo Zanoni | c846b61 | 2012-04-13 16:31:41 -0300 | [diff] [blame] | 430 | struct drm_display_mode *adjusted_mode) |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 431 | { |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 432 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 433 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 434 | union hdmi_infoframe frame; |
| 435 | int ret; |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 436 | |
Vandana Kannan | 94a11dd | 2014-06-11 11:06:01 +0530 | [diff] [blame] | 437 | /* Set user selected PAR to incoming mode's member */ |
| 438 | adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio; |
| 439 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 440 | ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, |
| 441 | adjusted_mode); |
| 442 | if (ret < 0) { |
| 443 | DRM_ERROR("couldn't fill AVI infoframe\n"); |
| 444 | return; |
| 445 | } |
Paulo Zanoni | c846b61 | 2012-04-13 16:31:41 -0300 | [diff] [blame] | 446 | |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 447 | if (intel_hdmi->rgb_quant_range_selectable) { |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 448 | if (intel_crtc->config->limited_color_range) |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 449 | frame.avi.quantization_range = |
| 450 | HDMI_QUANTIZATION_RANGE_LIMITED; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 451 | else |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 452 | frame.avi.quantization_range = |
| 453 | HDMI_QUANTIZATION_RANGE_FULL; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 454 | } |
| 455 | |
Damien Lespiau | 9198ee5 | 2013-08-06 20:32:24 +0100 | [diff] [blame] | 456 | intel_write_infoframe(encoder, &frame); |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 457 | } |
| 458 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 459 | static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder) |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 460 | { |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 461 | union hdmi_infoframe frame; |
| 462 | int ret; |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 463 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 464 | ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx"); |
| 465 | if (ret < 0) { |
| 466 | DRM_ERROR("couldn't fill SPD infoframe\n"); |
| 467 | return; |
| 468 | } |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 469 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 470 | frame.spd.sdi = HDMI_SPD_SDI_PC; |
| 471 | |
Damien Lespiau | 9198ee5 | 2013-08-06 20:32:24 +0100 | [diff] [blame] | 472 | intel_write_infoframe(encoder, &frame); |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 473 | } |
| 474 | |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 475 | static void |
| 476 | intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder, |
| 477 | struct drm_display_mode *adjusted_mode) |
| 478 | { |
| 479 | union hdmi_infoframe frame; |
| 480 | int ret; |
| 481 | |
| 482 | ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi, |
| 483 | adjusted_mode); |
| 484 | if (ret < 0) |
| 485 | return; |
| 486 | |
| 487 | intel_write_infoframe(encoder, &frame); |
| 488 | } |
| 489 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 490 | static void g4x_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 491 | bool enable, |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 492 | struct drm_display_mode *adjusted_mode) |
| 493 | { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 494 | struct drm_i915_private *dev_priv = encoder->dev->dev_private; |
Ville Syrjälä | 69fde0a | 2013-01-24 15:29:26 +0200 | [diff] [blame] | 495 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
| 496 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 497 | u32 reg = VIDEO_DIP_CTL; |
| 498 | u32 val = I915_READ(reg); |
Ville Syrjälä | 822cdc5 | 2014-01-23 23:15:34 +0200 | [diff] [blame] | 499 | u32 port = VIDEO_DIP_PORT(intel_dig_port->port); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 500 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 501 | assert_hdmi_port_disabled(intel_hdmi); |
| 502 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 503 | /* If the registers were not initialized yet, they might be zeroes, |
| 504 | * which means we're selecting the AVI DIP and we're setting its |
| 505 | * frequency to once. This seems to really confuse the HW and make |
| 506 | * things stop working (the register spec says the AVI always needs to |
| 507 | * be sent every VSync). So here we avoid writing to the register more |
| 508 | * than we need and also explicitly select the AVI DIP and explicitly |
| 509 | * set its frequency to every VSync. Avoiding to write it twice seems to |
| 510 | * be enough to solve the problem, but being defensive shouldn't hurt us |
| 511 | * either. */ |
| 512 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 513 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 514 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 515 | if (!(val & VIDEO_DIP_ENABLE)) |
| 516 | return; |
| 517 | val &= ~VIDEO_DIP_ENABLE; |
| 518 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 519 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 520 | return; |
| 521 | } |
| 522 | |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 523 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
| 524 | if (val & VIDEO_DIP_ENABLE) { |
| 525 | val &= ~VIDEO_DIP_ENABLE; |
| 526 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 527 | POSTING_READ(reg); |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 528 | } |
| 529 | val &= ~VIDEO_DIP_PORT_MASK; |
| 530 | val |= port; |
| 531 | } |
| 532 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 533 | val |= VIDEO_DIP_ENABLE; |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 534 | val &= ~VIDEO_DIP_ENABLE_VENDOR; |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 535 | |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 536 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 537 | POSTING_READ(reg); |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 538 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 539 | intel_hdmi_set_avi_infoframe(encoder, adjusted_mode); |
| 540 | intel_hdmi_set_spd_infoframe(encoder); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 541 | intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 542 | } |
| 543 | |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 544 | static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder) |
| 545 | { |
| 546 | struct drm_device *dev = encoder->dev; |
| 547 | struct drm_connector *connector; |
| 548 | |
| 549 | WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex)); |
| 550 | |
| 551 | /* |
| 552 | * HDMI cloning is only supported on g4x which doesn't |
| 553 | * support deep color or GCP infoframes anyway so no |
| 554 | * need to worry about multiple HDMI sinks here. |
| 555 | */ |
| 556 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) |
| 557 | if (connector->encoder == encoder) |
| 558 | return connector->display_info.bpc > 8; |
| 559 | |
| 560 | return false; |
| 561 | } |
| 562 | |
Ville Syrjälä | 12aa329 | 2015-05-05 17:06:21 +0300 | [diff] [blame^] | 563 | /* |
| 564 | * Determine if default_phase=1 can be indicated in the GCP infoframe. |
| 565 | * |
| 566 | * From HDMI specification 1.4a: |
| 567 | * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0 |
| 568 | * - The first pixel following each Video Data Period shall have a pixel packing phase of 0 |
| 569 | * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase |
| 570 | * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing |
| 571 | * phase of 0 |
| 572 | */ |
| 573 | static bool gcp_default_phase_possible(int pipe_bpp, |
| 574 | const struct drm_display_mode *mode) |
| 575 | { |
| 576 | unsigned int pixels_per_group; |
| 577 | |
| 578 | switch (pipe_bpp) { |
| 579 | case 30: |
| 580 | /* 4 pixels in 5 clocks */ |
| 581 | pixels_per_group = 4; |
| 582 | break; |
| 583 | case 36: |
| 584 | /* 2 pixels in 3 clocks */ |
| 585 | pixels_per_group = 2; |
| 586 | break; |
| 587 | case 48: |
| 588 | /* 1 pixel in 2 clocks */ |
| 589 | pixels_per_group = 1; |
| 590 | break; |
| 591 | default: |
| 592 | /* phase information not relevant for 8bpc */ |
| 593 | return false; |
| 594 | } |
| 595 | |
| 596 | return mode->crtc_hdisplay % pixels_per_group == 0 && |
| 597 | mode->crtc_htotal % pixels_per_group == 0 && |
| 598 | mode->crtc_hblank_start % pixels_per_group == 0 && |
| 599 | mode->crtc_hblank_end % pixels_per_group == 0 && |
| 600 | mode->crtc_hsync_start % pixels_per_group == 0 && |
| 601 | mode->crtc_hsync_end % pixels_per_group == 0 && |
| 602 | ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 || |
| 603 | mode->crtc_htotal/2 % pixels_per_group == 0); |
| 604 | } |
| 605 | |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 606 | static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder) |
| 607 | { |
| 608 | struct drm_i915_private *dev_priv = encoder->dev->dev_private; |
| 609 | struct intel_crtc *crtc = to_intel_crtc(encoder->crtc); |
| 610 | u32 reg, val = 0; |
| 611 | |
| 612 | if (HAS_DDI(dev_priv)) |
| 613 | reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder); |
| 614 | else if (IS_VALLEYVIEW(dev_priv)) |
| 615 | reg = VLV_TVIDEO_DIP_GCP(crtc->pipe); |
| 616 | else if (HAS_PCH_SPLIT(dev_priv->dev)) |
| 617 | reg = TVIDEO_DIP_GCP(crtc->pipe); |
| 618 | else |
| 619 | return false; |
| 620 | |
| 621 | /* Indicate color depth whenever the sink supports deep color */ |
| 622 | if (hdmi_sink_is_deep_color(encoder)) |
| 623 | val |= GCP_COLOR_INDICATION; |
| 624 | |
Ville Syrjälä | 12aa329 | 2015-05-05 17:06:21 +0300 | [diff] [blame^] | 625 | /* Enable default_phase whenever the display mode is suitably aligned */ |
| 626 | if (gcp_default_phase_possible(crtc->config->pipe_bpp, |
| 627 | &crtc->config->base.adjusted_mode)) |
| 628 | val |= GCP_DEFAULT_PHASE_ENABLE; |
| 629 | |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 630 | I915_WRITE(reg, val); |
| 631 | |
| 632 | return val != 0; |
| 633 | } |
| 634 | |
| 635 | static void intel_disable_gcp_infoframe(struct intel_crtc *crtc) |
| 636 | { |
| 637 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
| 638 | u32 reg; |
| 639 | |
| 640 | if (HAS_DDI(dev_priv)) |
| 641 | reg = HSW_TVIDEO_DIP_CTL(crtc->config->cpu_transcoder); |
| 642 | else if (IS_VALLEYVIEW(dev_priv)) |
| 643 | reg = VLV_TVIDEO_DIP_CTL(crtc->pipe); |
| 644 | else if (HAS_PCH_SPLIT(dev_priv->dev)) |
| 645 | reg = TVIDEO_DIP_CTL(crtc->pipe); |
| 646 | else |
| 647 | return; |
| 648 | |
| 649 | I915_WRITE(reg, I915_READ(reg) & ~VIDEO_DIP_ENABLE_GCP); |
| 650 | } |
| 651 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 652 | static void ibx_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 653 | bool enable, |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 654 | struct drm_display_mode *adjusted_mode) |
| 655 | { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 656 | struct drm_i915_private *dev_priv = encoder->dev->dev_private; |
| 657 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Ville Syrjälä | 69fde0a | 2013-01-24 15:29:26 +0200 | [diff] [blame] | 658 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
| 659 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 660 | u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
| 661 | u32 val = I915_READ(reg); |
Ville Syrjälä | 822cdc5 | 2014-01-23 23:15:34 +0200 | [diff] [blame] | 662 | u32 port = VIDEO_DIP_PORT(intel_dig_port->port); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 663 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 664 | assert_hdmi_port_disabled(intel_hdmi); |
| 665 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 666 | /* See the big comment in g4x_set_infoframes() */ |
| 667 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 668 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 669 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 670 | if (!(val & VIDEO_DIP_ENABLE)) |
| 671 | return; |
| 672 | val &= ~VIDEO_DIP_ENABLE; |
| 673 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 674 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 675 | return; |
| 676 | } |
| 677 | |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 678 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
| 679 | if (val & VIDEO_DIP_ENABLE) { |
| 680 | val &= ~VIDEO_DIP_ENABLE; |
| 681 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 682 | POSTING_READ(reg); |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 683 | } |
| 684 | val &= ~VIDEO_DIP_PORT_MASK; |
| 685 | val |= port; |
| 686 | } |
| 687 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 688 | val |= VIDEO_DIP_ENABLE; |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 689 | val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 690 | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 691 | |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 692 | if (intel_hdmi_set_gcp_infoframe(encoder)) |
| 693 | val |= VIDEO_DIP_ENABLE_GCP; |
| 694 | |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 695 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 696 | POSTING_READ(reg); |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 697 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 698 | intel_hdmi_set_avi_infoframe(encoder, adjusted_mode); |
| 699 | intel_hdmi_set_spd_infoframe(encoder); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 700 | intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 701 | } |
| 702 | |
| 703 | static void cpt_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 704 | bool enable, |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 705 | struct drm_display_mode *adjusted_mode) |
| 706 | { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 707 | struct drm_i915_private *dev_priv = encoder->dev->dev_private; |
| 708 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
| 709 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
| 710 | u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
| 711 | u32 val = I915_READ(reg); |
| 712 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 713 | assert_hdmi_port_disabled(intel_hdmi); |
| 714 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 715 | /* See the big comment in g4x_set_infoframes() */ |
| 716 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 717 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 718 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 719 | if (!(val & VIDEO_DIP_ENABLE)) |
| 720 | return; |
| 721 | val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI); |
| 722 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 723 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 724 | return; |
| 725 | } |
| 726 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 727 | /* Set both together, unset both together: see the spec. */ |
| 728 | val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI; |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 729 | val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 730 | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 731 | |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 732 | if (intel_hdmi_set_gcp_infoframe(encoder)) |
| 733 | val |= VIDEO_DIP_ENABLE_GCP; |
| 734 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 735 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 736 | POSTING_READ(reg); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 737 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 738 | intel_hdmi_set_avi_infoframe(encoder, adjusted_mode); |
| 739 | intel_hdmi_set_spd_infoframe(encoder); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 740 | intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 741 | } |
| 742 | |
| 743 | static void vlv_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 744 | bool enable, |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 745 | struct drm_display_mode *adjusted_mode) |
| 746 | { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 747 | struct drm_i915_private *dev_priv = encoder->dev->dev_private; |
Jesse Barnes | 6a2b802 | 2014-04-02 10:08:51 -0700 | [diff] [blame] | 748 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 749 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
| 750 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
| 751 | u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe); |
| 752 | u32 val = I915_READ(reg); |
Jesse Barnes | 6a2b802 | 2014-04-02 10:08:51 -0700 | [diff] [blame] | 753 | u32 port = VIDEO_DIP_PORT(intel_dig_port->port); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 754 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 755 | assert_hdmi_port_disabled(intel_hdmi); |
| 756 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 757 | /* See the big comment in g4x_set_infoframes() */ |
| 758 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 759 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 760 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 761 | if (!(val & VIDEO_DIP_ENABLE)) |
| 762 | return; |
| 763 | val &= ~VIDEO_DIP_ENABLE; |
| 764 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 765 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 766 | return; |
| 767 | } |
| 768 | |
Jesse Barnes | 6a2b802 | 2014-04-02 10:08:51 -0700 | [diff] [blame] | 769 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
| 770 | if (val & VIDEO_DIP_ENABLE) { |
| 771 | val &= ~VIDEO_DIP_ENABLE; |
| 772 | I915_WRITE(reg, val); |
| 773 | POSTING_READ(reg); |
| 774 | } |
| 775 | val &= ~VIDEO_DIP_PORT_MASK; |
| 776 | val |= port; |
| 777 | } |
| 778 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 779 | val |= VIDEO_DIP_ENABLE; |
Jesse Barnes | 4d47dfb | 2014-04-02 10:08:52 -0700 | [diff] [blame] | 780 | val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR | |
| 781 | VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 782 | |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 783 | if (intel_hdmi_set_gcp_infoframe(encoder)) |
| 784 | val |= VIDEO_DIP_ENABLE_GCP; |
| 785 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 786 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 787 | POSTING_READ(reg); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 788 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 789 | intel_hdmi_set_avi_infoframe(encoder, adjusted_mode); |
| 790 | intel_hdmi_set_spd_infoframe(encoder); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 791 | intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 792 | } |
| 793 | |
| 794 | static void hsw_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 795 | bool enable, |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 796 | struct drm_display_mode *adjusted_mode) |
| 797 | { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 798 | struct drm_i915_private *dev_priv = encoder->dev->dev_private; |
| 799 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
| 800 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 801 | u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder); |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 802 | u32 val = I915_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 803 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 804 | assert_hdmi_port_disabled(intel_hdmi); |
| 805 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 806 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 807 | I915_WRITE(reg, 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 808 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 809 | return; |
| 810 | } |
| 811 | |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 812 | val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW | |
| 813 | VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW); |
| 814 | |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 815 | if (intel_hdmi_set_gcp_infoframe(encoder)) |
| 816 | val |= VIDEO_DIP_ENABLE_GCP_HSW; |
| 817 | |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 818 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 819 | POSTING_READ(reg); |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 820 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 821 | intel_hdmi_set_avi_infoframe(encoder, adjusted_mode); |
| 822 | intel_hdmi_set_spd_infoframe(encoder); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 823 | intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 824 | } |
| 825 | |
Daniel Vetter | 4cde8a2 | 2014-04-24 23:54:56 +0200 | [diff] [blame] | 826 | static void intel_hdmi_prepare(struct intel_encoder *encoder) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 827 | { |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 828 | struct drm_device *dev = encoder->base.dev; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 829 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 830 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
| 831 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 832 | struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode; |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 833 | u32 hdmi_val; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 834 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 835 | hdmi_val = SDVO_ENCODING_HDMI; |
Ville Syrjälä | 2af2c49 | 2013-06-25 14:16:34 +0300 | [diff] [blame] | 836 | if (!HAS_PCH_SPLIT(dev)) |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 837 | hdmi_val |= intel_hdmi->color_range; |
Adam Jackson | b599c0b | 2010-07-16 14:46:31 -0400 | [diff] [blame] | 838 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 839 | hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH; |
Adam Jackson | b599c0b | 2010-07-16 14:46:31 -0400 | [diff] [blame] | 840 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 841 | hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 842 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 843 | if (crtc->config->pipe_bpp > 24) |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 844 | hdmi_val |= HDMI_COLOR_FORMAT_12bpc; |
Jesse Barnes | 020f670 | 2011-06-24 12:19:25 -0700 | [diff] [blame] | 845 | else |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 846 | hdmi_val |= SDVO_COLOR_FORMAT_8bpc; |
Jesse Barnes | 020f670 | 2011-06-24 12:19:25 -0700 | [diff] [blame] | 847 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 848 | if (crtc->config->has_hdmi_sink) |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 849 | hdmi_val |= HDMI_MODE_SELECT_HDMI; |
Zhenyu Wang | 2e3d600 | 2010-09-10 10:39:40 +0800 | [diff] [blame] | 850 | |
Jesse Barnes | 7577056 | 2011-10-12 09:01:58 -0700 | [diff] [blame] | 851 | if (HAS_PCH_CPT(dev)) |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 852 | hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe); |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 853 | else if (IS_CHERRYVIEW(dev)) |
| 854 | hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe); |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 855 | else |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 856 | hdmi_val |= SDVO_PIPE_SEL(crtc->pipe); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 857 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 858 | I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val); |
| 859 | POSTING_READ(intel_hdmi->hdmi_reg); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 860 | } |
| 861 | |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 862 | static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder, |
| 863 | enum pipe *pipe) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 864 | { |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 865 | struct drm_device *dev = encoder->base.dev; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 866 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 867 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 868 | enum intel_display_power_domain power_domain; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 869 | u32 tmp; |
| 870 | |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 871 | power_domain = intel_display_port_power_domain(encoder); |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 872 | if (!intel_display_power_is_enabled(dev_priv, power_domain)) |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 873 | return false; |
| 874 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 875 | tmp = I915_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 876 | |
| 877 | if (!(tmp & SDVO_ENABLE)) |
| 878 | return false; |
| 879 | |
| 880 | if (HAS_PCH_CPT(dev)) |
| 881 | *pipe = PORT_TO_PIPE_CPT(tmp); |
Ville Syrjälä | 71485e0 | 2014-04-09 13:28:55 +0300 | [diff] [blame] | 882 | else if (IS_CHERRYVIEW(dev)) |
| 883 | *pipe = SDVO_PORT_TO_PIPE_CHV(tmp); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 884 | else |
| 885 | *pipe = PORT_TO_PIPE(tmp); |
| 886 | |
| 887 | return true; |
| 888 | } |
| 889 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 890 | static void intel_hdmi_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 891 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 892 | { |
| 893 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Ville Syrjälä | 8c875fc | 2014-09-12 15:46:29 +0300 | [diff] [blame] | 894 | struct drm_device *dev = encoder->base.dev; |
| 895 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 896 | u32 tmp, flags = 0; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 897 | int dotclock; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 898 | |
| 899 | tmp = I915_READ(intel_hdmi->hdmi_reg); |
| 900 | |
| 901 | if (tmp & SDVO_HSYNC_ACTIVE_HIGH) |
| 902 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 903 | else |
| 904 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 905 | |
| 906 | if (tmp & SDVO_VSYNC_ACTIVE_HIGH) |
| 907 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 908 | else |
| 909 | flags |= DRM_MODE_FLAG_NVSYNC; |
| 910 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 911 | if (tmp & HDMI_MODE_SELECT_HDMI) |
| 912 | pipe_config->has_hdmi_sink = true; |
| 913 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 914 | if (intel_hdmi->infoframe_enabled(&encoder->base)) |
| 915 | pipe_config->has_infoframe = true; |
| 916 | |
Jani Nikula | c84db77 | 2014-09-17 15:34:58 +0300 | [diff] [blame] | 917 | if (tmp & SDVO_AUDIO_ENABLE) |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 918 | pipe_config->has_audio = true; |
| 919 | |
Ville Syrjälä | 8c875fc | 2014-09-12 15:46:29 +0300 | [diff] [blame] | 920 | if (!HAS_PCH_SPLIT(dev) && |
| 921 | tmp & HDMI_COLOR_RANGE_16_235) |
| 922 | pipe_config->limited_color_range = true; |
| 923 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 924 | pipe_config->base.adjusted_mode.flags |= flags; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 925 | |
| 926 | if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc) |
| 927 | dotclock = pipe_config->port_clock * 2 / 3; |
| 928 | else |
| 929 | dotclock = pipe_config->port_clock; |
| 930 | |
| 931 | if (HAS_PCH_SPLIT(dev_priv->dev)) |
| 932 | ironlake_check_encoder_dotclock(pipe_config, dotclock); |
| 933 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 934 | pipe_config->base.adjusted_mode.crtc_clock = dotclock; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 935 | } |
| 936 | |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 937 | static void intel_enable_hdmi_audio(struct intel_encoder *encoder) |
| 938 | { |
| 939 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
| 940 | |
| 941 | WARN_ON(!crtc->config->has_hdmi_sink); |
| 942 | DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n", |
| 943 | pipe_name(crtc->pipe)); |
| 944 | intel_audio_codec_enable(encoder); |
| 945 | } |
| 946 | |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 947 | static void intel_enable_hdmi(struct intel_encoder *encoder) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 948 | { |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 949 | struct drm_device *dev = encoder->base.dev; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 950 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 951 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 952 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 953 | u32 temp; |
Wu Fengguang | 2deed76 | 2011-12-09 20:42:20 +0800 | [diff] [blame] | 954 | u32 enable_bits = SDVO_ENABLE; |
| 955 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 956 | if (intel_crtc->config->has_audio) |
Wu Fengguang | 2deed76 | 2011-12-09 20:42:20 +0800 | [diff] [blame] | 957 | enable_bits |= SDVO_AUDIO_ENABLE; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 958 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 959 | temp = I915_READ(intel_hdmi->hdmi_reg); |
Zhenyu Wang | d8a2d0e | 2009-11-02 07:52:30 +0000 | [diff] [blame] | 960 | |
Daniel Vetter | 7a87c28 | 2012-06-05 11:03:39 +0200 | [diff] [blame] | 961 | /* HW workaround for IBX, we need to move the port to transcoder A |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 962 | * before disabling it, so restore the transcoder select bit here. */ |
| 963 | if (HAS_PCH_IBX(dev)) |
| 964 | enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe); |
Daniel Vetter | 7a87c28 | 2012-06-05 11:03:39 +0200 | [diff] [blame] | 965 | |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 966 | /* HW workaround, need to toggle enable bit off and on for 12bpc, but |
| 967 | * we do this anyway which shows more stable in testing. |
| 968 | */ |
| 969 | if (HAS_PCH_SPLIT(dev)) { |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 970 | I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE); |
| 971 | POSTING_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 972 | } |
Daniel Vetter | 7a87c28 | 2012-06-05 11:03:39 +0200 | [diff] [blame] | 973 | |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 974 | temp |= enable_bits; |
| 975 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 976 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 977 | POSTING_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 978 | |
| 979 | /* HW workaround, need to write this twice for issue that may result |
| 980 | * in first write getting masked. |
| 981 | */ |
| 982 | if (HAS_PCH_SPLIT(dev)) { |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 983 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 984 | POSTING_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 985 | } |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 986 | |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 987 | if (intel_crtc->config->has_audio) |
| 988 | intel_enable_hdmi_audio(encoder); |
| 989 | } |
| 990 | |
| 991 | static void cpt_enable_hdmi(struct intel_encoder *encoder) |
| 992 | { |
| 993 | struct drm_device *dev = encoder->base.dev; |
| 994 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 995 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
| 996 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 997 | enum pipe pipe = crtc->pipe; |
| 998 | u32 temp; |
| 999 | |
| 1000 | temp = I915_READ(intel_hdmi->hdmi_reg); |
| 1001 | |
| 1002 | temp |= SDVO_ENABLE; |
| 1003 | if (crtc->config->has_audio) |
| 1004 | temp |= SDVO_AUDIO_ENABLE; |
| 1005 | |
| 1006 | /* |
| 1007 | * WaEnableHDMI8bpcBefore12bpc:snb,ivb |
| 1008 | * |
| 1009 | * The procedure for 12bpc is as follows: |
| 1010 | * 1. disable HDMI clock gating |
| 1011 | * 2. enable HDMI with 8bpc |
| 1012 | * 3. enable HDMI with 12bpc |
| 1013 | * 4. enable HDMI clock gating |
| 1014 | */ |
| 1015 | |
| 1016 | if (crtc->config->pipe_bpp > 24) { |
| 1017 | I915_WRITE(TRANS_CHICKEN1(pipe), |
| 1018 | I915_READ(TRANS_CHICKEN1(pipe)) | |
| 1019 | TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE); |
| 1020 | |
| 1021 | temp &= ~SDVO_COLOR_FORMAT_MASK; |
| 1022 | temp |= SDVO_COLOR_FORMAT_8bpc; |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 1023 | } |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1024 | |
| 1025 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1026 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1027 | |
| 1028 | if (crtc->config->pipe_bpp > 24) { |
| 1029 | temp &= ~SDVO_COLOR_FORMAT_MASK; |
| 1030 | temp |= HDMI_COLOR_FORMAT_12bpc; |
| 1031 | |
| 1032 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1033 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1034 | |
| 1035 | I915_WRITE(TRANS_CHICKEN1(pipe), |
| 1036 | I915_READ(TRANS_CHICKEN1(pipe)) & |
| 1037 | ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE); |
| 1038 | } |
| 1039 | |
| 1040 | if (crtc->config->has_audio) |
| 1041 | intel_enable_hdmi_audio(encoder); |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1042 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1043 | |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1044 | static void vlv_enable_hdmi(struct intel_encoder *encoder) |
| 1045 | { |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1046 | } |
| 1047 | |
| 1048 | static void intel_disable_hdmi(struct intel_encoder *encoder) |
| 1049 | { |
| 1050 | struct drm_device *dev = encoder->base.dev; |
| 1051 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1052 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 1053 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1054 | u32 temp; |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1055 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1056 | temp = I915_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1057 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1058 | temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE); |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1059 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1060 | POSTING_READ(intel_hdmi->hdmi_reg); |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1061 | |
| 1062 | /* |
| 1063 | * HW workaround for IBX, we need to move the port |
| 1064 | * to transcoder A after disabling it to allow the |
| 1065 | * matching DP port to be enabled on transcoder A. |
| 1066 | */ |
| 1067 | if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) { |
| 1068 | temp &= ~SDVO_PIPE_B_SELECT; |
| 1069 | temp |= SDVO_ENABLE; |
| 1070 | /* |
| 1071 | * HW workaround, need to write this twice for issue |
| 1072 | * that may result in first write getting masked. |
| 1073 | */ |
| 1074 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1075 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1076 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1077 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1078 | |
| 1079 | temp &= ~SDVO_ENABLE; |
| 1080 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1081 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1082 | } |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 1083 | |
| 1084 | intel_disable_gcp_infoframe(to_intel_crtc(encoder->base.crtc)); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1085 | } |
| 1086 | |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1087 | static void g4x_disable_hdmi(struct intel_encoder *encoder) |
| 1088 | { |
| 1089 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
| 1090 | |
| 1091 | if (crtc->config->has_audio) |
| 1092 | intel_audio_codec_disable(encoder); |
| 1093 | |
| 1094 | intel_disable_hdmi(encoder); |
| 1095 | } |
| 1096 | |
| 1097 | static void pch_disable_hdmi(struct intel_encoder *encoder) |
| 1098 | { |
| 1099 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
| 1100 | |
| 1101 | if (crtc->config->has_audio) |
| 1102 | intel_audio_codec_disable(encoder); |
| 1103 | } |
| 1104 | |
| 1105 | static void pch_post_disable_hdmi(struct intel_encoder *encoder) |
| 1106 | { |
| 1107 | intel_disable_hdmi(encoder); |
| 1108 | } |
| 1109 | |
Ville Syrjälä | 4047845 | 2014-03-27 11:08:45 +0200 | [diff] [blame] | 1110 | static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit) |
Daniel Vetter | 7d148ef5 | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 1111 | { |
| 1112 | struct drm_device *dev = intel_hdmi_to_dev(hdmi); |
| 1113 | |
Ville Syrjälä | 4047845 | 2014-03-27 11:08:45 +0200 | [diff] [blame] | 1114 | if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev)) |
Daniel Vetter | 7d148ef5 | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 1115 | return 165000; |
Damien Lespiau | e3c3357 | 2013-11-02 21:07:51 -0700 | [diff] [blame] | 1116 | else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) |
Daniel Vetter | 7d148ef5 | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 1117 | return 300000; |
| 1118 | else |
| 1119 | return 225000; |
| 1120 | } |
| 1121 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 1122 | static enum drm_mode_status |
| 1123 | intel_hdmi_mode_valid(struct drm_connector *connector, |
| 1124 | struct drm_display_mode *mode) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1125 | { |
Clint Taylor | 697c407 | 2014-09-02 17:03:36 -0700 | [diff] [blame] | 1126 | int clock = mode->clock; |
| 1127 | |
| 1128 | if (mode->flags & DRM_MODE_FLAG_DBLCLK) |
| 1129 | clock *= 2; |
| 1130 | |
| 1131 | if (clock > hdmi_portclock_limit(intel_attached_hdmi(connector), |
| 1132 | true)) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1133 | return MODE_CLOCK_HIGH; |
Clint Taylor | 697c407 | 2014-09-02 17:03:36 -0700 | [diff] [blame] | 1134 | if (clock < 20000) |
Nicolas Kaiser | 5cbba41 | 2011-05-30 12:48:26 +0200 | [diff] [blame] | 1135 | return MODE_CLOCK_LOW; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1136 | |
| 1137 | if (mode->flags & DRM_MODE_FLAG_DBLSCAN) |
| 1138 | return MODE_NO_DBLESCAN; |
| 1139 | |
| 1140 | return MODE_OK; |
| 1141 | } |
| 1142 | |
Ander Conselvan de Oliveira | 77f06c8 | 2015-03-20 16:18:11 +0200 | [diff] [blame] | 1143 | static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state) |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1144 | { |
Ander Conselvan de Oliveira | 77f06c8 | 2015-03-20 16:18:11 +0200 | [diff] [blame] | 1145 | struct drm_device *dev = crtc_state->base.crtc->dev; |
| 1146 | struct drm_atomic_state *state; |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1147 | struct intel_encoder *encoder; |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 1148 | struct drm_connector *connector; |
Ander Conselvan de Oliveira | 77f06c8 | 2015-03-20 16:18:11 +0200 | [diff] [blame] | 1149 | struct drm_connector_state *connector_state; |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1150 | int count = 0, count_hdmi = 0; |
Ander Conselvan de Oliveira | 77f06c8 | 2015-03-20 16:18:11 +0200 | [diff] [blame] | 1151 | int i; |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1152 | |
Sonika Jindal | f227ae9 | 2014-07-21 15:23:45 +0530 | [diff] [blame] | 1153 | if (HAS_GMCH_DISPLAY(dev)) |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1154 | return false; |
| 1155 | |
Ander Conselvan de Oliveira | 77f06c8 | 2015-03-20 16:18:11 +0200 | [diff] [blame] | 1156 | state = crtc_state->base.state; |
| 1157 | |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 1158 | for_each_connector_in_state(state, connector, connector_state, i) { |
Ander Conselvan de Oliveira | 77f06c8 | 2015-03-20 16:18:11 +0200 | [diff] [blame] | 1159 | if (connector_state->crtc != crtc_state->base.crtc) |
| 1160 | continue; |
| 1161 | |
| 1162 | encoder = to_intel_encoder(connector_state->best_encoder); |
| 1163 | |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1164 | count_hdmi += encoder->type == INTEL_OUTPUT_HDMI; |
| 1165 | count++; |
| 1166 | } |
| 1167 | |
| 1168 | /* |
| 1169 | * HDMI 12bpc affects the clocks, so it's only possible |
| 1170 | * when not cloning with other encoder types. |
| 1171 | */ |
| 1172 | return count_hdmi > 0 && count_hdmi == count; |
| 1173 | } |
| 1174 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1175 | bool intel_hdmi_compute_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1176 | struct intel_crtc_state *pipe_config) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1177 | { |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1178 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 1179 | struct drm_device *dev = encoder->base.dev; |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 1180 | struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
| 1181 | int clock_12bpc = pipe_config->base.adjusted_mode.crtc_clock * 3 / 2; |
Ville Syrjälä | 4047845 | 2014-03-27 11:08:45 +0200 | [diff] [blame] | 1182 | int portclock_limit = hdmi_portclock_limit(intel_hdmi, false); |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1183 | int desired_bpp; |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1184 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 1185 | pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink; |
| 1186 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1187 | if (pipe_config->has_hdmi_sink) |
| 1188 | pipe_config->has_infoframe = true; |
| 1189 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1190 | if (intel_hdmi->color_range_auto) { |
| 1191 | /* See CEA-861-E - 5.1 Default Encoding Parameters */ |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 1192 | if (pipe_config->has_hdmi_sink && |
Thierry Reding | 18316c8 | 2012-12-20 15:41:44 +0100 | [diff] [blame] | 1193 | drm_match_cea_mode(adjusted_mode) > 1) |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 1194 | intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1195 | else |
| 1196 | intel_hdmi->color_range = 0; |
| 1197 | } |
| 1198 | |
Clint Taylor | 697c407 | 2014-09-02 17:03:36 -0700 | [diff] [blame] | 1199 | if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) { |
| 1200 | pipe_config->pixel_multiplier = 2; |
| 1201 | } |
| 1202 | |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1203 | if (intel_hdmi->color_range) |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 1204 | pipe_config->limited_color_range = true; |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1205 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1206 | if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev)) |
| 1207 | pipe_config->has_pch_encoder = true; |
| 1208 | |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 1209 | if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio) |
| 1210 | pipe_config->has_audio = true; |
| 1211 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1212 | /* |
| 1213 | * HDMI is either 12 or 8, so if the display lets 10bpc sneak |
| 1214 | * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi |
Daniel Vetter | 325b9d0 | 2013-04-19 11:24:33 +0200 | [diff] [blame] | 1215 | * outputs. We also need to check that the higher clock still fits |
| 1216 | * within limits. |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1217 | */ |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 1218 | if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink && |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1219 | clock_12bpc <= portclock_limit && |
Daniel Vetter | 5e3daac | 2015-05-28 09:38:45 +0200 | [diff] [blame] | 1220 | hdmi_12bpc_possible(pipe_config) && |
| 1221 | 0 /* FIXME 12bpc support totally broken */) { |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1222 | DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n"); |
| 1223 | desired_bpp = 12*3; |
Daniel Vetter | 325b9d0 | 2013-04-19 11:24:33 +0200 | [diff] [blame] | 1224 | |
| 1225 | /* Need to adjust the port link by 1.5x for 12bpc. */ |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 1226 | pipe_config->port_clock = clock_12bpc; |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1227 | } else { |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1228 | DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n"); |
| 1229 | desired_bpp = 8*3; |
| 1230 | } |
| 1231 | |
| 1232 | if (!pipe_config->bw_constrained) { |
| 1233 | DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp); |
| 1234 | pipe_config->pipe_bpp = desired_bpp; |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1235 | } |
| 1236 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1237 | if (adjusted_mode->crtc_clock > portclock_limit) { |
Daniel Vetter | 325b9d0 | 2013-04-19 11:24:33 +0200 | [diff] [blame] | 1238 | DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n"); |
| 1239 | return false; |
| 1240 | } |
| 1241 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1242 | return true; |
| 1243 | } |
| 1244 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1245 | static void |
| 1246 | intel_hdmi_unset_edid(struct drm_connector *connector) |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1247 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1248 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1249 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1250 | intel_hdmi->has_hdmi_sink = false; |
Zhenyu Wang | 2e3d600 | 2010-09-10 10:39:40 +0800 | [diff] [blame] | 1251 | intel_hdmi->has_audio = false; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1252 | intel_hdmi->rgb_quant_range_selectable = false; |
ling.ma@intel.com | 2ded9e2 | 2009-07-16 17:23:09 +0800 | [diff] [blame] | 1253 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1254 | kfree(to_intel_connector(connector)->detect_edid); |
| 1255 | to_intel_connector(connector)->detect_edid = NULL; |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1256 | } |
| 1257 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1258 | static bool |
| 1259 | intel_hdmi_set_edid(struct drm_connector *connector) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1260 | { |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1261 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
| 1262 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
| 1263 | struct intel_encoder *intel_encoder = |
| 1264 | &hdmi_to_dig_port(intel_hdmi)->base; |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1265 | enum intel_display_power_domain power_domain; |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1266 | struct edid *edid; |
| 1267 | bool connected = false; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1268 | |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1269 | power_domain = intel_display_port_power_domain(intel_encoder); |
| 1270 | intel_display_power_get(dev_priv, power_domain); |
| 1271 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1272 | edid = drm_get_edid(connector, |
| 1273 | intel_gmbus_get_adapter(dev_priv, |
| 1274 | intel_hdmi->ddc_bus)); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1275 | |
| 1276 | intel_display_power_put(dev_priv, power_domain); |
| 1277 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1278 | to_intel_connector(connector)->detect_edid = edid; |
| 1279 | if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) { |
| 1280 | intel_hdmi->rgb_quant_range_selectable = |
| 1281 | drm_rgb_quant_range_selectable(edid); |
| 1282 | |
| 1283 | intel_hdmi->has_audio = drm_detect_monitor_audio(edid); |
| 1284 | if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO) |
| 1285 | intel_hdmi->has_audio = |
| 1286 | intel_hdmi->force_audio == HDMI_AUDIO_ON; |
| 1287 | |
| 1288 | if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI) |
| 1289 | intel_hdmi->has_hdmi_sink = |
| 1290 | drm_detect_hdmi_monitor(edid); |
| 1291 | |
| 1292 | connected = true; |
| 1293 | } |
| 1294 | |
| 1295 | return connected; |
| 1296 | } |
| 1297 | |
| 1298 | static enum drm_connector_status |
| 1299 | intel_hdmi_detect(struct drm_connector *connector, bool force) |
| 1300 | { |
| 1301 | enum drm_connector_status status; |
| 1302 | |
| 1303 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 1304 | connector->base.id, connector->name); |
| 1305 | |
| 1306 | intel_hdmi_unset_edid(connector); |
| 1307 | |
| 1308 | if (intel_hdmi_set_edid(connector)) { |
| 1309 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
| 1310 | |
| 1311 | hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI; |
| 1312 | status = connector_status_connected; |
| 1313 | } else |
| 1314 | status = connector_status_disconnected; |
| 1315 | |
| 1316 | return status; |
| 1317 | } |
| 1318 | |
| 1319 | static void |
| 1320 | intel_hdmi_force(struct drm_connector *connector) |
| 1321 | { |
| 1322 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
| 1323 | |
| 1324 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 1325 | connector->base.id, connector->name); |
| 1326 | |
| 1327 | intel_hdmi_unset_edid(connector); |
| 1328 | |
| 1329 | if (connector->status != connector_status_connected) |
| 1330 | return; |
| 1331 | |
| 1332 | intel_hdmi_set_edid(connector); |
| 1333 | hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI; |
| 1334 | } |
| 1335 | |
| 1336 | static int intel_hdmi_get_modes(struct drm_connector *connector) |
| 1337 | { |
| 1338 | struct edid *edid; |
| 1339 | |
| 1340 | edid = to_intel_connector(connector)->detect_edid; |
| 1341 | if (edid == NULL) |
| 1342 | return 0; |
| 1343 | |
| 1344 | return intel_connector_update_modes(connector, edid); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1345 | } |
| 1346 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1347 | static bool |
| 1348 | intel_hdmi_detect_audio(struct drm_connector *connector) |
| 1349 | { |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1350 | bool has_audio = false; |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1351 | struct edid *edid; |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1352 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1353 | edid = to_intel_connector(connector)->detect_edid; |
| 1354 | if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) |
| 1355 | has_audio = drm_detect_monitor_audio(edid); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1356 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1357 | return has_audio; |
| 1358 | } |
| 1359 | |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1360 | static int |
| 1361 | intel_hdmi_set_property(struct drm_connector *connector, |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 1362 | struct drm_property *property, |
| 1363 | uint64_t val) |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1364 | { |
| 1365 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1366 | struct intel_digital_port *intel_dig_port = |
| 1367 | hdmi_to_dig_port(intel_hdmi); |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1368 | struct drm_i915_private *dev_priv = connector->dev->dev_private; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1369 | int ret; |
| 1370 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 1371 | ret = drm_object_property_set_value(&connector->base, property, val); |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1372 | if (ret) |
| 1373 | return ret; |
| 1374 | |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 1375 | if (property == dev_priv->force_audio_property) { |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 1376 | enum hdmi_force_audio i = val; |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1377 | bool has_audio; |
| 1378 | |
| 1379 | if (i == intel_hdmi->force_audio) |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1380 | return 0; |
| 1381 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1382 | intel_hdmi->force_audio = i; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1383 | |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 1384 | if (i == HDMI_AUDIO_AUTO) |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1385 | has_audio = intel_hdmi_detect_audio(connector); |
| 1386 | else |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 1387 | has_audio = (i == HDMI_AUDIO_ON); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1388 | |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 1389 | if (i == HDMI_AUDIO_OFF_DVI) |
| 1390 | intel_hdmi->has_hdmi_sink = 0; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1391 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1392 | intel_hdmi->has_audio = has_audio; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1393 | goto done; |
| 1394 | } |
| 1395 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1396 | if (property == dev_priv->broadcast_rgb_property) { |
Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 1397 | bool old_auto = intel_hdmi->color_range_auto; |
| 1398 | uint32_t old_range = intel_hdmi->color_range; |
| 1399 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1400 | switch (val) { |
| 1401 | case INTEL_BROADCAST_RGB_AUTO: |
| 1402 | intel_hdmi->color_range_auto = true; |
| 1403 | break; |
| 1404 | case INTEL_BROADCAST_RGB_FULL: |
| 1405 | intel_hdmi->color_range_auto = false; |
| 1406 | intel_hdmi->color_range = 0; |
| 1407 | break; |
| 1408 | case INTEL_BROADCAST_RGB_LIMITED: |
| 1409 | intel_hdmi->color_range_auto = false; |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 1410 | intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1411 | break; |
| 1412 | default: |
| 1413 | return -EINVAL; |
| 1414 | } |
Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 1415 | |
| 1416 | if (old_auto == intel_hdmi->color_range_auto && |
| 1417 | old_range == intel_hdmi->color_range) |
| 1418 | return 0; |
| 1419 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1420 | goto done; |
| 1421 | } |
| 1422 | |
Vandana Kannan | 94a11dd | 2014-06-11 11:06:01 +0530 | [diff] [blame] | 1423 | if (property == connector->dev->mode_config.aspect_ratio_property) { |
| 1424 | switch (val) { |
| 1425 | case DRM_MODE_PICTURE_ASPECT_NONE: |
| 1426 | intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE; |
| 1427 | break; |
| 1428 | case DRM_MODE_PICTURE_ASPECT_4_3: |
| 1429 | intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3; |
| 1430 | break; |
| 1431 | case DRM_MODE_PICTURE_ASPECT_16_9: |
| 1432 | intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9; |
| 1433 | break; |
| 1434 | default: |
| 1435 | return -EINVAL; |
| 1436 | } |
| 1437 | goto done; |
| 1438 | } |
| 1439 | |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1440 | return -EINVAL; |
| 1441 | |
| 1442 | done: |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 1443 | if (intel_dig_port->base.base.crtc) |
| 1444 | intel_crtc_restore_mode(intel_dig_port->base.base.crtc); |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1445 | |
| 1446 | return 0; |
| 1447 | } |
| 1448 | |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1449 | static void intel_hdmi_pre_enable(struct intel_encoder *encoder) |
| 1450 | { |
| 1451 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 1452 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); |
| 1453 | struct drm_display_mode *adjusted_mode = |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1454 | &intel_crtc->config->base.adjusted_mode; |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1455 | |
Daniel Vetter | 4cde8a2 | 2014-04-24 23:54:56 +0200 | [diff] [blame] | 1456 | intel_hdmi_prepare(encoder); |
| 1457 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 1458 | intel_hdmi->set_infoframes(&encoder->base, |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1459 | intel_crtc->config->has_hdmi_sink, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 1460 | adjusted_mode); |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1461 | } |
| 1462 | |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 1463 | static void vlv_hdmi_pre_enable(struct intel_encoder *encoder) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1464 | { |
| 1465 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1466 | struct intel_hdmi *intel_hdmi = &dport->hdmi; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1467 | struct drm_device *dev = encoder->base.dev; |
| 1468 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1469 | struct intel_crtc *intel_crtc = |
| 1470 | to_intel_crtc(encoder->base.crtc); |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1471 | struct drm_display_mode *adjusted_mode = |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1472 | &intel_crtc->config->base.adjusted_mode; |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1473 | enum dpio_channel port = vlv_dport_to_channel(dport); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1474 | int pipe = intel_crtc->pipe; |
| 1475 | u32 val; |
| 1476 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1477 | /* Enable clock channels for this port */ |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1478 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1479 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1480 | val = 0; |
| 1481 | if (pipe) |
| 1482 | val |= (1<<21); |
| 1483 | else |
| 1484 | val &= ~(1<<21); |
| 1485 | val |= 0x001000c4; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1486 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1487 | |
| 1488 | /* HDMI 1.0V-2dB */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1489 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0); |
| 1490 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f); |
| 1491 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a); |
| 1492 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040); |
| 1493 | vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878); |
| 1494 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000); |
| 1495 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000); |
| 1496 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1497 | |
| 1498 | /* Program lane clock */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1499 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018); |
| 1500 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1501 | mutex_unlock(&dev_priv->sb_lock); |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1502 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 1503 | intel_hdmi->set_infoframes(&encoder->base, |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1504 | intel_crtc->config->has_hdmi_sink, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 1505 | adjusted_mode); |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1506 | |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1507 | intel_enable_hdmi(encoder); |
| 1508 | |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1509 | vlv_wait_port_ready(dev_priv, dport, 0x0); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1510 | } |
| 1511 | |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 1512 | static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1513 | { |
| 1514 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
| 1515 | struct drm_device *dev = encoder->base.dev; |
| 1516 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 1517 | struct intel_crtc *intel_crtc = |
| 1518 | to_intel_crtc(encoder->base.crtc); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1519 | enum dpio_channel port = vlv_dport_to_channel(dport); |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 1520 | int pipe = intel_crtc->pipe; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1521 | |
Daniel Vetter | 4cde8a2 | 2014-04-24 23:54:56 +0200 | [diff] [blame] | 1522 | intel_hdmi_prepare(encoder); |
| 1523 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1524 | /* Program Tx lane resets to default */ |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1525 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1526 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1527 | DPIO_PCS_TX_LANE2_RESET | |
| 1528 | DPIO_PCS_TX_LANE1_RESET); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1529 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1530 | DPIO_PCS_CLK_CRI_RXEB_EIOS_EN | |
| 1531 | DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN | |
| 1532 | (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) | |
| 1533 | DPIO_PCS_CLK_SOFT_RESET); |
| 1534 | |
| 1535 | /* Fix up inter-pair skew failure */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1536 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00); |
| 1537 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500); |
| 1538 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1539 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1540 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000); |
| 1541 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1542 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1543 | } |
| 1544 | |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1545 | static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder) |
| 1546 | { |
| 1547 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
| 1548 | struct drm_device *dev = encoder->base.dev; |
| 1549 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1550 | struct intel_crtc *intel_crtc = |
| 1551 | to_intel_crtc(encoder->base.crtc); |
| 1552 | enum dpio_channel ch = vlv_dport_to_channel(dport); |
| 1553 | enum pipe pipe = intel_crtc->pipe; |
| 1554 | u32 val; |
| 1555 | |
Ville Syrjälä | 625695f | 2014-06-28 02:04:02 +0300 | [diff] [blame] | 1556 | intel_hdmi_prepare(encoder); |
| 1557 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1558 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1559 | |
Ville Syrjälä | b9e5ac3 | 2014-05-27 16:30:18 +0300 | [diff] [blame] | 1560 | /* program left/right clock distribution */ |
| 1561 | if (pipe != PIPE_B) { |
| 1562 | val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0); |
| 1563 | val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK); |
| 1564 | if (ch == DPIO_CH0) |
| 1565 | val |= CHV_BUFLEFTENA1_FORCE; |
| 1566 | if (ch == DPIO_CH1) |
| 1567 | val |= CHV_BUFRIGHTENA1_FORCE; |
| 1568 | vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val); |
| 1569 | } else { |
| 1570 | val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1); |
| 1571 | val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK); |
| 1572 | if (ch == DPIO_CH0) |
| 1573 | val |= CHV_BUFLEFTENA2_FORCE; |
| 1574 | if (ch == DPIO_CH1) |
| 1575 | val |= CHV_BUFRIGHTENA2_FORCE; |
| 1576 | vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val); |
| 1577 | } |
| 1578 | |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1579 | /* program clock channel usage */ |
| 1580 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch)); |
| 1581 | val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE; |
| 1582 | if (pipe != PIPE_B) |
| 1583 | val &= ~CHV_PCS_USEDCLKCHANNEL; |
| 1584 | else |
| 1585 | val |= CHV_PCS_USEDCLKCHANNEL; |
| 1586 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val); |
| 1587 | |
| 1588 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch)); |
| 1589 | val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE; |
| 1590 | if (pipe != PIPE_B) |
| 1591 | val &= ~CHV_PCS_USEDCLKCHANNEL; |
| 1592 | else |
| 1593 | val |= CHV_PCS_USEDCLKCHANNEL; |
| 1594 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val); |
| 1595 | |
| 1596 | /* |
| 1597 | * This a a bit weird since generally CL |
| 1598 | * matches the pipe, but here we need to |
| 1599 | * pick the CL based on the port. |
| 1600 | */ |
| 1601 | val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch)); |
| 1602 | if (pipe != PIPE_B) |
| 1603 | val &= ~CHV_CMN_USEDCLKCHANNEL; |
| 1604 | else |
| 1605 | val |= CHV_CMN_USEDCLKCHANNEL; |
| 1606 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val); |
| 1607 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1608 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1609 | } |
| 1610 | |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 1611 | static void vlv_hdmi_post_disable(struct intel_encoder *encoder) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1612 | { |
| 1613 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
| 1614 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 1615 | struct intel_crtc *intel_crtc = |
| 1616 | to_intel_crtc(encoder->base.crtc); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1617 | enum dpio_channel port = vlv_dport_to_channel(dport); |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 1618 | int pipe = intel_crtc->pipe; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1619 | |
| 1620 | /* Reset lanes to avoid HDMI flicker (VLV w/a) */ |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1621 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1622 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000); |
| 1623 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1624 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1625 | } |
| 1626 | |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 1627 | static void chv_hdmi_post_disable(struct intel_encoder *encoder) |
| 1628 | { |
| 1629 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
| 1630 | struct drm_device *dev = encoder->base.dev; |
| 1631 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1632 | struct intel_crtc *intel_crtc = |
| 1633 | to_intel_crtc(encoder->base.crtc); |
| 1634 | enum dpio_channel ch = vlv_dport_to_channel(dport); |
| 1635 | enum pipe pipe = intel_crtc->pipe; |
| 1636 | u32 val; |
| 1637 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1638 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 1639 | |
| 1640 | /* Propagate soft reset to data lane reset */ |
Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 1641 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch)); |
Ville Syrjälä | d2152b2 | 2014-04-28 14:15:24 +0300 | [diff] [blame] | 1642 | val |= CHV_PCS_REQ_SOFTRESET_EN; |
Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 1643 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val); |
Ville Syrjälä | d2152b2 | 2014-04-28 14:15:24 +0300 | [diff] [blame] | 1644 | |
Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 1645 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch)); |
| 1646 | val |= CHV_PCS_REQ_SOFTRESET_EN; |
| 1647 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val); |
| 1648 | |
| 1649 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch)); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 1650 | val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET); |
Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 1651 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val); |
| 1652 | |
| 1653 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch)); |
| 1654 | val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET); |
| 1655 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 1656 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1657 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 1658 | } |
| 1659 | |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1660 | static void chv_hdmi_pre_enable(struct intel_encoder *encoder) |
| 1661 | { |
| 1662 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
Clint Taylor | b4eb156 | 2014-11-21 11:13:02 -0800 | [diff] [blame] | 1663 | struct intel_hdmi *intel_hdmi = &dport->hdmi; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1664 | struct drm_device *dev = encoder->base.dev; |
| 1665 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1666 | struct intel_crtc *intel_crtc = |
| 1667 | to_intel_crtc(encoder->base.crtc); |
Clint Taylor | b4eb156 | 2014-11-21 11:13:02 -0800 | [diff] [blame] | 1668 | struct drm_display_mode *adjusted_mode = |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1669 | &intel_crtc->config->base.adjusted_mode; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1670 | enum dpio_channel ch = vlv_dport_to_channel(dport); |
| 1671 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | 2e523e9 | 2015-04-10 18:21:27 +0300 | [diff] [blame] | 1672 | int data, i, stagger; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1673 | u32 val; |
| 1674 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1675 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | 949c1d4 | 2014-04-09 13:28:58 +0300 | [diff] [blame] | 1676 | |
Ville Syrjälä | 570e2a7 | 2014-08-18 14:42:46 +0300 | [diff] [blame] | 1677 | /* allow hardware to manage TX FIFO reset source */ |
| 1678 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch)); |
| 1679 | val &= ~DPIO_LANEDESKEW_STRAP_OVRD; |
| 1680 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val); |
| 1681 | |
| 1682 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch)); |
| 1683 | val &= ~DPIO_LANEDESKEW_STRAP_OVRD; |
| 1684 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val); |
| 1685 | |
Ville Syrjälä | 949c1d4 | 2014-04-09 13:28:58 +0300 | [diff] [blame] | 1686 | /* Deassert soft data lane reset*/ |
Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 1687 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch)); |
Ville Syrjälä | d2152b2 | 2014-04-28 14:15:24 +0300 | [diff] [blame] | 1688 | val |= CHV_PCS_REQ_SOFTRESET_EN; |
Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 1689 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val); |
Ville Syrjälä | d2152b2 | 2014-04-28 14:15:24 +0300 | [diff] [blame] | 1690 | |
Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 1691 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch)); |
| 1692 | val |= CHV_PCS_REQ_SOFTRESET_EN; |
| 1693 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val); |
| 1694 | |
| 1695 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch)); |
Ville Syrjälä | 949c1d4 | 2014-04-09 13:28:58 +0300 | [diff] [blame] | 1696 | val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET); |
Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 1697 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val); |
| 1698 | |
| 1699 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch)); |
| 1700 | val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET); |
| 1701 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val); |
Ville Syrjälä | 949c1d4 | 2014-04-09 13:28:58 +0300 | [diff] [blame] | 1702 | |
| 1703 | /* Program Tx latency optimal setting */ |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1704 | for (i = 0; i < 4; i++) { |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1705 | /* Set the upar bit */ |
| 1706 | data = (i == 1) ? 0x0 : 0x1; |
| 1707 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i), |
| 1708 | data << DPIO_UPAR_SHIFT); |
| 1709 | } |
| 1710 | |
| 1711 | /* Data lane stagger programming */ |
Ville Syrjälä | 2e523e9 | 2015-04-10 18:21:27 +0300 | [diff] [blame] | 1712 | if (intel_crtc->config->port_clock > 270000) |
| 1713 | stagger = 0x18; |
| 1714 | else if (intel_crtc->config->port_clock > 135000) |
| 1715 | stagger = 0xd; |
| 1716 | else if (intel_crtc->config->port_clock > 67500) |
| 1717 | stagger = 0x7; |
| 1718 | else if (intel_crtc->config->port_clock > 33750) |
| 1719 | stagger = 0x4; |
| 1720 | else |
| 1721 | stagger = 0x2; |
| 1722 | |
| 1723 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch)); |
| 1724 | val |= DPIO_TX2_STAGGER_MASK(0x1f); |
| 1725 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val); |
| 1726 | |
| 1727 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch)); |
| 1728 | val |= DPIO_TX2_STAGGER_MASK(0x1f); |
| 1729 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val); |
| 1730 | |
| 1731 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch), |
| 1732 | DPIO_LANESTAGGER_STRAP(stagger) | |
| 1733 | DPIO_LANESTAGGER_STRAP_OVRD | |
| 1734 | DPIO_TX1_STAGGER_MASK(0x1f) | |
| 1735 | DPIO_TX1_STAGGER_MULT(6) | |
| 1736 | DPIO_TX2_STAGGER_MULT(0)); |
| 1737 | |
| 1738 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch), |
| 1739 | DPIO_LANESTAGGER_STRAP(stagger) | |
| 1740 | DPIO_LANESTAGGER_STRAP_OVRD | |
| 1741 | DPIO_TX1_STAGGER_MASK(0x1f) | |
| 1742 | DPIO_TX1_STAGGER_MULT(7) | |
| 1743 | DPIO_TX2_STAGGER_MULT(5)); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1744 | |
| 1745 | /* Clear calc init */ |
Ville Syrjälä | 1966e59 | 2014-04-09 13:29:04 +0300 | [diff] [blame] | 1746 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch)); |
| 1747 | val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3); |
Ville Syrjälä | a02ef3c | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 1748 | val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK); |
| 1749 | val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5; |
Ville Syrjälä | 1966e59 | 2014-04-09 13:29:04 +0300 | [diff] [blame] | 1750 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val); |
| 1751 | |
| 1752 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch)); |
| 1753 | val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3); |
Ville Syrjälä | a02ef3c | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 1754 | val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK); |
| 1755 | val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5; |
Ville Syrjälä | 1966e59 | 2014-04-09 13:29:04 +0300 | [diff] [blame] | 1756 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1757 | |
Ville Syrjälä | a02ef3c | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 1758 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch)); |
| 1759 | val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK); |
| 1760 | val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000; |
| 1761 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val); |
| 1762 | |
| 1763 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch)); |
| 1764 | val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK); |
| 1765 | val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000; |
| 1766 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val); |
| 1767 | |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1768 | /* FIXME: Program the support xxx V-dB */ |
| 1769 | /* Use 800mV-0dB */ |
Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 1770 | for (i = 0; i < 4; i++) { |
| 1771 | val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i)); |
| 1772 | val &= ~DPIO_SWING_DEEMPH9P5_MASK; |
| 1773 | val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT; |
| 1774 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val); |
| 1775 | } |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1776 | |
Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 1777 | for (i = 0; i < 4; i++) { |
| 1778 | val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i)); |
Ville Syrjälä | 1fb4450 | 2014-06-28 02:04:03 +0300 | [diff] [blame] | 1779 | val &= ~DPIO_SWING_MARGIN000_MASK; |
| 1780 | val |= 102 << DPIO_SWING_MARGIN000_SHIFT; |
Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 1781 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val); |
| 1782 | } |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1783 | |
| 1784 | /* Disable unique transition scale */ |
Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 1785 | for (i = 0; i < 4; i++) { |
| 1786 | val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i)); |
| 1787 | val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN; |
| 1788 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val); |
| 1789 | } |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1790 | |
| 1791 | /* Additional steps for 1200mV-0dB */ |
| 1792 | #if 0 |
| 1793 | val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch)); |
| 1794 | if (ch) |
| 1795 | val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1; |
| 1796 | else |
| 1797 | val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0; |
| 1798 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val); |
| 1799 | |
| 1800 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch), |
| 1801 | vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) | |
| 1802 | (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT)); |
| 1803 | #endif |
| 1804 | /* Start swing calculation */ |
Ville Syrjälä | 1966e59 | 2014-04-09 13:29:04 +0300 | [diff] [blame] | 1805 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch)); |
| 1806 | val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3; |
| 1807 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val); |
| 1808 | |
| 1809 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch)); |
| 1810 | val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3; |
| 1811 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1812 | |
| 1813 | /* LRC Bypass */ |
| 1814 | val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30); |
| 1815 | val |= DPIO_LRC_BYPASS; |
| 1816 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val); |
| 1817 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1818 | mutex_unlock(&dev_priv->sb_lock); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1819 | |
Clint Taylor | b4eb156 | 2014-11-21 11:13:02 -0800 | [diff] [blame] | 1820 | intel_hdmi->set_infoframes(&encoder->base, |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1821 | intel_crtc->config->has_hdmi_sink, |
Clint Taylor | b4eb156 | 2014-11-21 11:13:02 -0800 | [diff] [blame] | 1822 | adjusted_mode); |
| 1823 | |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1824 | intel_enable_hdmi(encoder); |
| 1825 | |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1826 | vlv_wait_port_ready(dev_priv, dport, 0x0); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1827 | } |
| 1828 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1829 | static void intel_hdmi_destroy(struct drm_connector *connector) |
| 1830 | { |
Chris Wilson | 10e972d | 2014-09-04 21:43:45 +0100 | [diff] [blame] | 1831 | kfree(to_intel_connector(connector)->detect_edid); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1832 | drm_connector_cleanup(connector); |
Zhenyu Wang | 674e2d0 | 2010-03-29 15:57:42 +0800 | [diff] [blame] | 1833 | kfree(connector); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1834 | } |
| 1835 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1836 | static const struct drm_connector_funcs intel_hdmi_connector_funcs = { |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1837 | .dpms = intel_connector_dpms, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1838 | .detect = intel_hdmi_detect, |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1839 | .force = intel_hdmi_force, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1840 | .fill_modes = drm_helper_probe_single_connector_modes, |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1841 | .set_property = intel_hdmi_set_property, |
Matt Roper | 2545e4a | 2015-01-22 16:51:27 -0800 | [diff] [blame] | 1842 | .atomic_get_property = intel_connector_atomic_get_property, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1843 | .destroy = intel_hdmi_destroy, |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 1844 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
Ander Conselvan de Oliveira | 9896972 | 2015-03-20 16:18:06 +0200 | [diff] [blame] | 1845 | .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1846 | }; |
| 1847 | |
| 1848 | static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = { |
| 1849 | .get_modes = intel_hdmi_get_modes, |
| 1850 | .mode_valid = intel_hdmi_mode_valid, |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1851 | .best_encoder = intel_best_encoder, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1852 | }; |
| 1853 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1854 | static const struct drm_encoder_funcs intel_hdmi_enc_funcs = { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1855 | .destroy = intel_encoder_destroy, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1856 | }; |
| 1857 | |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1858 | static void |
Vandana Kannan | 94a11dd | 2014-06-11 11:06:01 +0530 | [diff] [blame] | 1859 | intel_attach_aspect_ratio_property(struct drm_connector *connector) |
| 1860 | { |
| 1861 | if (!drm_mode_create_aspect_ratio_property(connector->dev)) |
| 1862 | drm_object_attach_property(&connector->base, |
| 1863 | connector->dev->mode_config.aspect_ratio_property, |
| 1864 | DRM_MODE_PICTURE_ASPECT_NONE); |
| 1865 | } |
| 1866 | |
| 1867 | static void |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1868 | intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector) |
| 1869 | { |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 1870 | intel_attach_force_audio_property(connector); |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1871 | intel_attach_broadcast_rgb_property(connector); |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1872 | intel_hdmi->color_range_auto = true; |
Vandana Kannan | 94a11dd | 2014-06-11 11:06:01 +0530 | [diff] [blame] | 1873 | intel_attach_aspect_ratio_property(connector); |
| 1874 | intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1875 | } |
| 1876 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 1877 | void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port, |
| 1878 | struct intel_connector *intel_connector) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1879 | { |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1880 | struct drm_connector *connector = &intel_connector->base; |
| 1881 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
| 1882 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
| 1883 | struct drm_device *dev = intel_encoder->base.dev; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1884 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 1885 | enum port port = intel_dig_port->port; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1886 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1887 | drm_connector_init(dev, connector, &intel_hdmi_connector_funcs, |
Adam Jackson | 8d91104 | 2009-09-23 15:08:29 -0400 | [diff] [blame] | 1888 | DRM_MODE_CONNECTOR_HDMIA); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1889 | drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs); |
| 1890 | |
Peter Ross | c3febcc | 2012-01-28 14:49:26 +0100 | [diff] [blame] | 1891 | connector->interlace_allowed = 1; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1892 | connector->doublescan_allowed = 0; |
Damien Lespiau | 573e74a | 2013-09-25 16:45:40 +0100 | [diff] [blame] | 1893 | connector->stereo_allowed = 1; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1894 | |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1895 | switch (port) { |
| 1896 | case PORT_B: |
Jani Nikula | 4c27283 | 2015-04-01 10:58:05 +0300 | [diff] [blame] | 1897 | if (IS_BROXTON(dev_priv)) |
| 1898 | intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT; |
| 1899 | else |
| 1900 | intel_hdmi->ddc_bus = GMBUS_PIN_DPB; |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 1901 | intel_encoder->hpd_pin = HPD_PORT_B; |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1902 | break; |
| 1903 | case PORT_C: |
Jani Nikula | 4c27283 | 2015-04-01 10:58:05 +0300 | [diff] [blame] | 1904 | if (IS_BROXTON(dev_priv)) |
| 1905 | intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT; |
| 1906 | else |
| 1907 | intel_hdmi->ddc_bus = GMBUS_PIN_DPC; |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 1908 | intel_encoder->hpd_pin = HPD_PORT_C; |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1909 | break; |
| 1910 | case PORT_D: |
Jani Nikula | 4c27283 | 2015-04-01 10:58:05 +0300 | [diff] [blame] | 1911 | if (WARN_ON(IS_BROXTON(dev_priv))) |
| 1912 | intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED; |
| 1913 | else if (IS_CHERRYVIEW(dev_priv)) |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame] | 1914 | intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV; |
Ville Syrjälä | c0c3532 | 2014-04-09 13:28:52 +0300 | [diff] [blame] | 1915 | else |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame] | 1916 | intel_hdmi->ddc_bus = GMBUS_PIN_DPD; |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 1917 | intel_encoder->hpd_pin = HPD_PORT_D; |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1918 | break; |
| 1919 | case PORT_A: |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 1920 | intel_encoder->hpd_pin = HPD_PORT_A; |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1921 | /* Internal port only for eDP. */ |
| 1922 | default: |
Eugeni Dodonov | 6e4c167 | 2012-05-09 15:37:13 -0300 | [diff] [blame] | 1923 | BUG(); |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 1924 | } |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1925 | |
Jesse Barnes | 7637bfd | 2013-03-08 10:46:01 -0800 | [diff] [blame] | 1926 | if (IS_VALLEYVIEW(dev)) { |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 1927 | intel_hdmi->write_infoframe = vlv_write_infoframe; |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 1928 | intel_hdmi->set_infoframes = vlv_set_infoframes; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1929 | intel_hdmi->infoframe_enabled = vlv_infoframe_enabled; |
Sonika Jindal | b98856a | 2014-07-22 11:13:46 +0530 | [diff] [blame] | 1930 | } else if (IS_G4X(dev)) { |
Jesse Barnes | 7637bfd | 2013-03-08 10:46:01 -0800 | [diff] [blame] | 1931 | intel_hdmi->write_infoframe = g4x_write_infoframe; |
| 1932 | intel_hdmi->set_infoframes = g4x_set_infoframes; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1933 | intel_hdmi->infoframe_enabled = g4x_infoframe_enabled; |
Paulo Zanoni | 22b8bf1 | 2013-02-18 19:00:23 -0300 | [diff] [blame] | 1934 | } else if (HAS_DDI(dev)) { |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 1935 | intel_hdmi->write_infoframe = hsw_write_infoframe; |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 1936 | intel_hdmi->set_infoframes = hsw_set_infoframes; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1937 | intel_hdmi->infoframe_enabled = hsw_infoframe_enabled; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 1938 | } else if (HAS_PCH_IBX(dev)) { |
| 1939 | intel_hdmi->write_infoframe = ibx_write_infoframe; |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 1940 | intel_hdmi->set_infoframes = ibx_set_infoframes; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1941 | intel_hdmi->infoframe_enabled = ibx_infoframe_enabled; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 1942 | } else { |
| 1943 | intel_hdmi->write_infoframe = cpt_write_infoframe; |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 1944 | intel_hdmi->set_infoframes = cpt_set_infoframes; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1945 | intel_hdmi->infoframe_enabled = cpt_infoframe_enabled; |
Jesse Barnes | 64a8fc0 | 2011-09-22 11:16:00 +0530 | [diff] [blame] | 1946 | } |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 1947 | |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 1948 | if (HAS_DDI(dev)) |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1949 | intel_connector->get_hw_state = intel_ddi_connector_get_hw_state; |
| 1950 | else |
| 1951 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 1952 | intel_connector->unregister = intel_connector_unregister; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1953 | |
| 1954 | intel_hdmi_add_properties(intel_hdmi, connector); |
| 1955 | |
| 1956 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
Thomas Wood | 34ea3d3 | 2014-05-29 16:57:41 +0100 | [diff] [blame] | 1957 | drm_connector_register(connector); |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1958 | |
| 1959 | /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written |
| 1960 | * 0xd. Failure to do so will result in spurious interrupts being |
| 1961 | * generated on the port when a cable is not attached. |
| 1962 | */ |
| 1963 | if (IS_G4X(dev) && !IS_GM45(dev)) { |
| 1964 | u32 temp = I915_READ(PEG_BAND_GAP_DATA); |
| 1965 | I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd); |
| 1966 | } |
| 1967 | } |
| 1968 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1969 | void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port) |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1970 | { |
| 1971 | struct intel_digital_port *intel_dig_port; |
| 1972 | struct intel_encoder *intel_encoder; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1973 | struct intel_connector *intel_connector; |
| 1974 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 1975 | intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL); |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1976 | if (!intel_dig_port) |
| 1977 | return; |
| 1978 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 1979 | intel_connector = intel_connector_alloc(); |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1980 | if (!intel_connector) { |
| 1981 | kfree(intel_dig_port); |
| 1982 | return; |
| 1983 | } |
| 1984 | |
| 1985 | intel_encoder = &intel_dig_port->base; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1986 | |
| 1987 | drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs, |
| 1988 | DRM_MODE_ENCODER_TMDS); |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 1989 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1990 | intel_encoder->compute_config = intel_hdmi_compute_config; |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1991 | if (HAS_PCH_SPLIT(dev)) { |
| 1992 | intel_encoder->disable = pch_disable_hdmi; |
| 1993 | intel_encoder->post_disable = pch_post_disable_hdmi; |
| 1994 | } else { |
| 1995 | intel_encoder->disable = g4x_disable_hdmi; |
| 1996 | } |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 1997 | intel_encoder->get_hw_state = intel_hdmi_get_hw_state; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1998 | intel_encoder->get_config = intel_hdmi_get_config; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1999 | if (IS_CHERRYVIEW(dev)) { |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 2000 | intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2001 | intel_encoder->pre_enable = chv_hdmi_pre_enable; |
| 2002 | intel_encoder->enable = vlv_enable_hdmi; |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2003 | intel_encoder->post_disable = chv_hdmi_post_disable; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2004 | } else if (IS_VALLEYVIEW(dev)) { |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 2005 | intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable; |
| 2006 | intel_encoder->pre_enable = vlv_hdmi_pre_enable; |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 2007 | intel_encoder->enable = vlv_enable_hdmi; |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 2008 | intel_encoder->post_disable = vlv_hdmi_post_disable; |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 2009 | } else { |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 2010 | intel_encoder->pre_enable = intel_hdmi_pre_enable; |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 2011 | if (HAS_PCH_CPT(dev)) |
| 2012 | intel_encoder->enable = cpt_enable_hdmi; |
| 2013 | else |
| 2014 | intel_encoder->enable = intel_enable_hdmi; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2015 | } |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 2016 | |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2017 | intel_encoder->type = INTEL_OUTPUT_HDMI; |
Ville Syrjälä | 882ec38 | 2014-04-28 14:07:43 +0300 | [diff] [blame] | 2018 | if (IS_CHERRYVIEW(dev)) { |
| 2019 | if (port == PORT_D) |
| 2020 | intel_encoder->crtc_mask = 1 << 2; |
| 2021 | else |
| 2022 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1); |
| 2023 | } else { |
| 2024 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
| 2025 | } |
Ville Syrjälä | 301ea74 | 2014-03-03 16:15:30 +0200 | [diff] [blame] | 2026 | intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG; |
Ville Syrjälä | c6f1495 | 2014-03-03 16:15:31 +0200 | [diff] [blame] | 2027 | /* |
| 2028 | * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems |
| 2029 | * to work on real hardware. And since g4x can send infoframes to |
| 2030 | * only one port anyway, nothing is lost by allowing it. |
| 2031 | */ |
| 2032 | if (IS_G4X(dev)) |
| 2033 | intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2034 | |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 2035 | intel_dig_port->port = port; |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 2036 | intel_dig_port->hdmi.hdmi_reg = hdmi_reg; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2037 | intel_dig_port->dp.output_reg = 0; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2038 | |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2039 | intel_hdmi_init_connector(intel_dig_port, intel_connector); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2040 | } |