blob: 338de924b26951fbed06d605a738900fe2737e6f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright 2001 MontaVista Software Inc.
3 * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
4 *
5 * Copyright (C) 2001 Ralf Baechle
Ralf Baechle70342282013-01-22 12:59:30 +01006 * Copyright (C) 2005 MIPS Technologies, Inc. All rights reserved.
7 * Author: Maciej W. Rozycki <macro@mips.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This file define the irq handler for MIPS CPU interrupts.
10 *
Ralf Baechle70342282013-01-22 12:59:30 +010011 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 */
16
17/*
18 * Almost all MIPS CPUs define 8 interrupt sources. They are typically
19 * level triggered (i.e., cannot be cleared from CPU; must be cleared from
20 * device). The first two are software interrupts which we don't really
21 * use or support. The last one is usually the CPU timer interrupt if
22 * counter register is present or, for CPUs with an external FPU, by
23 * convention it's the FPU exception interrupt.
24 *
25 * Don't even think about using this on SMP. You have been warned.
26 *
27 * This file exports one global function:
Atsushi Nemoto97dcb822007-01-08 02:14:29 +090028 * void mips_cpu_irq_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 */
30#include <linux/init.h>
31#include <linux/interrupt.h>
32#include <linux/kernel.h>
David Howellsca4d3e672010-10-07 14:08:54 +010033#include <linux/irq.h>
Joel Porquet41a83e062015-07-07 17:11:46 -040034#include <linux/irqchip.h>
Gabor Juhos0916b462013-01-31 12:20:43 +000035#include <linux/irqdomain.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#include <asm/irq_cpu.h>
38#include <asm/mipsregs.h>
Ralf Baechled03d0a52005-08-17 13:44:26 +000039#include <asm/mipsmtregs.h>
Andrew Brestickerf64e55d2014-09-18 14:47:10 -070040#include <asm/setup.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Paul Burton131735a2017-03-30 12:06:10 -070042static struct irq_domain *irq_domain;
43
Thomas Gleixnera93951c2011-03-23 21:09:02 +000044static inline void unmask_mips_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045{
Paul Burton131735a2017-03-30 12:06:10 -070046 set_c0_status(IE_SW0 << d->hwirq);
Ralf Baechle569f75b2005-07-13 18:20:33 +000047 irq_enable_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -070048}
49
Thomas Gleixnera93951c2011-03-23 21:09:02 +000050static inline void mask_mips_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070051{
Paul Burton131735a2017-03-30 12:06:10 -070052 clear_c0_status(IE_SW0 << d->hwirq);
Ralf Baechle569f75b2005-07-13 18:20:33 +000053 irq_disable_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -070054}
55
Ralf Baechle94dee172006-07-02 14:41:42 +010056static struct irq_chip mips_cpu_irq_controller = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +090057 .name = "MIPS",
Thomas Gleixnera93951c2011-03-23 21:09:02 +000058 .irq_ack = mask_mips_irq,
59 .irq_mask = mask_mips_irq,
60 .irq_mask_ack = mask_mips_irq,
61 .irq_unmask = unmask_mips_irq,
62 .irq_eoi = unmask_mips_irq,
Felix Fietkaua3e6c1e2015-01-15 19:05:28 +010063 .irq_disable = mask_mips_irq,
64 .irq_enable = unmask_mips_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -070065};
66
Ralf Baechled03d0a52005-08-17 13:44:26 +000067/*
68 * Basically the same as above but taking care of all the MT stuff
69 */
70
Thomas Gleixnera93951c2011-03-23 21:09:02 +000071static unsigned int mips_mt_cpu_irq_startup(struct irq_data *d)
Ralf Baechled03d0a52005-08-17 13:44:26 +000072{
73 unsigned int vpflags = dvpe();
74
Paul Burton131735a2017-03-30 12:06:10 -070075 clear_c0_cause(C_SW0 << d->hwirq);
Ralf Baechled03d0a52005-08-17 13:44:26 +000076 evpe(vpflags);
Thomas Gleixnera93951c2011-03-23 21:09:02 +000077 unmask_mips_irq(d);
Ralf Baechled03d0a52005-08-17 13:44:26 +000078 return 0;
79}
80
Ralf Baechled03d0a52005-08-17 13:44:26 +000081/*
82 * While we ack the interrupt interrupts are disabled and thus we don't need
83 * to deal with concurrency issues. Same for mips_cpu_irq_end.
84 */
Thomas Gleixnera93951c2011-03-23 21:09:02 +000085static void mips_mt_cpu_irq_ack(struct irq_data *d)
Ralf Baechled03d0a52005-08-17 13:44:26 +000086{
87 unsigned int vpflags = dvpe();
Paul Burton131735a2017-03-30 12:06:10 -070088 clear_c0_cause(C_SW0 << d->hwirq);
Ralf Baechled03d0a52005-08-17 13:44:26 +000089 evpe(vpflags);
Thomas Gleixnera93951c2011-03-23 21:09:02 +000090 mask_mips_irq(d);
Ralf Baechled03d0a52005-08-17 13:44:26 +000091}
92
Ralf Baechle94dee172006-07-02 14:41:42 +010093static struct irq_chip mips_mt_cpu_irq_controller = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +090094 .name = "MIPS",
Thomas Gleixnera93951c2011-03-23 21:09:02 +000095 .irq_startup = mips_mt_cpu_irq_startup,
96 .irq_ack = mips_mt_cpu_irq_ack,
97 .irq_mask = mask_mips_irq,
98 .irq_mask_ack = mips_mt_cpu_irq_ack,
99 .irq_unmask = unmask_mips_irq,
100 .irq_eoi = unmask_mips_irq,
Felix Fietkaua3e6c1e2015-01-15 19:05:28 +0100101 .irq_disable = mask_mips_irq,
102 .irq_enable = unmask_mips_irq,
Ralf Baechled03d0a52005-08-17 13:44:26 +0000103};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Andrew Bresticker85f7cda2014-09-18 14:47:09 -0700105asmlinkage void __weak plat_irq_dispatch(void)
106{
107 unsigned long pending = read_c0_cause() & read_c0_status() & ST0_IM;
Paul Burton131735a2017-03-30 12:06:10 -0700108 unsigned int virq;
Andrew Bresticker85f7cda2014-09-18 14:47:09 -0700109 int irq;
110
111 if (!pending) {
112 spurious_interrupt();
113 return;
114 }
115
116 pending >>= CAUSEB_IP;
117 while (pending) {
118 irq = fls(pending) - 1;
Paul Burton131735a2017-03-30 12:06:10 -0700119 virq = irq_linear_revmap(irq_domain, irq);
120 do_IRQ(virq);
Andrew Bresticker85f7cda2014-09-18 14:47:09 -0700121 pending &= ~BIT(irq);
122 }
123}
124
Gabor Juhos0916b462013-01-31 12:20:43 +0000125static int mips_cpu_intc_map(struct irq_domain *d, unsigned int irq,
126 irq_hw_number_t hw)
127{
128 static struct irq_chip *chip;
129
130 if (hw < 2 && cpu_has_mipsmt) {
131 /* Software interrupts are used for MT/CMT IPI */
132 chip = &mips_mt_cpu_irq_controller;
133 } else {
134 chip = &mips_cpu_irq_controller;
135 }
136
Andrew Brestickerf64e55d2014-09-18 14:47:10 -0700137 if (cpu_has_vint)
138 set_vi_handler(hw, plat_irq_dispatch);
139
Gabor Juhos0916b462013-01-31 12:20:43 +0000140 irq_set_chip_and_handler(irq, chip, handle_percpu_irq);
141
142 return 0;
143}
144
145static const struct irq_domain_ops mips_cpu_intc_irq_domain_ops = {
146 .map = mips_cpu_intc_map,
147 .xlate = irq_domain_xlate_onecell,
148};
149
Andrew Bresticker0f84c302014-09-18 14:47:07 -0700150static void __init __mips_cpu_irq_init(struct device_node *of_node)
Gabor Juhos0916b462013-01-31 12:20:43 +0000151{
Gabor Juhos0916b462013-01-31 12:20:43 +0000152 /* Mask interrupts. */
153 clear_c0_status(ST0_IM);
154 clear_c0_cause(CAUSEF_IP);
155
Paul Burton131735a2017-03-30 12:06:10 -0700156 irq_domain = irq_domain_add_legacy(of_node, 8, MIPS_CPU_IRQ_BASE, 0,
157 &mips_cpu_intc_irq_domain_ops,
158 NULL);
159 if (!irq_domain)
Ralf Baechlef7777dc2013-09-18 16:05:26 +0200160 panic("Failed to add irqdomain for MIPS CPU");
Andrew Bresticker0f84c302014-09-18 14:47:07 -0700161}
Gabor Juhos0916b462013-01-31 12:20:43 +0000162
Andrew Bresticker0f84c302014-09-18 14:47:07 -0700163void __init mips_cpu_irq_init(void)
164{
165 __mips_cpu_irq_init(NULL);
166}
167
Andrew Brestickerafe8dc22014-09-18 14:47:08 -0700168int __init mips_cpu_irq_of_init(struct device_node *of_node,
169 struct device_node *parent)
Andrew Bresticker0f84c302014-09-18 14:47:07 -0700170{
171 __mips_cpu_irq_init(of_node);
Gabor Juhos0916b462013-01-31 12:20:43 +0000172 return 0;
173}
Paul Burton892b8cf2015-05-24 16:11:16 +0100174IRQCHIP_DECLARE(cpu_intc, "mti,cpu-interrupt-controller", mips_cpu_irq_of_init);