blob: b1a70376bcc99c07c1d47b5b311586b638637026 [file] [log] [blame]
Chander Kashyap34dcedf2013-06-19 00:29:35 +09001/*
2 * SAMSUNG EXYNOS5420 SoC device tree source
3 *
4 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * SAMSUNG EXYNOS54200 SoC device nodes are listed in this file.
8 * EXYNOS5420 based board files can include this file and provide
9 * values for board specfic bindings.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
16#include "exynos5.dtsi"
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090017/include/ "exynos5420-pinctrl.dtsi"
Chander Kashyap34dcedf2013-06-19 00:29:35 +090018/ {
19 compatible = "samsung,exynos5420";
20
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090021 aliases {
22 pinctrl0 = &pinctrl_0;
23 pinctrl1 = &pinctrl_1;
24 pinctrl2 = &pinctrl_2;
25 pinctrl3 = &pinctrl_3;
26 pinctrl4 = &pinctrl_4;
27 };
28
Chander Kashyap34dcedf2013-06-19 00:29:35 +090029 cpus {
30 #address-cells = <1>;
31 #size-cells = <0>;
32
33 cpu0: cpu@0 {
34 device_type = "cpu";
35 compatible = "arm,cortex-a15";
36 reg = <0x0>;
37 clock-frequency = <1800000000>;
38 };
39
40 cpu1: cpu@1 {
41 device_type = "cpu";
42 compatible = "arm,cortex-a15";
43 reg = <0x1>;
44 clock-frequency = <1800000000>;
45 };
46
47 cpu2: cpu@2 {
48 device_type = "cpu";
49 compatible = "arm,cortex-a15";
50 reg = <0x2>;
51 clock-frequency = <1800000000>;
52 };
53
54 cpu3: cpu@3 {
55 device_type = "cpu";
56 compatible = "arm,cortex-a15";
57 reg = <0x3>;
58 clock-frequency = <1800000000>;
59 };
60 };
61
62 clock: clock-controller@0x10010000 {
63 compatible = "samsung,exynos5420-clock";
64 reg = <0x10010000 0x30000>;
65 #clock-cells = <1>;
66 };
67
68 mct@101C0000 {
69 compatible = "samsung,exynos4210-mct";
70 reg = <0x101C0000 0x800>;
71 interrupt-controller;
72 #interrups-cells = <1>;
73 interrupt-parent = <&mct_map>;
74 interrupts = <0>, <1>, <2>, <3>, <4>, <5>, <6>, <7>;
75 clocks = <&clock 1>, <&clock 315>;
76 clock-names = "fin_pll", "mct";
77
78 mct_map: mct-map {
79 #interrupt-cells = <1>;
80 #address-cells = <0>;
81 #size-cells = <0>;
82 interrupt-map = <0 &combiner 23 3>,
83 <1 &combiner 23 4>,
84 <2 &combiner 25 2>,
85 <3 &combiner 25 3>,
86 <4 &gic 0 120 0>,
87 <5 &gic 0 121 0>,
88 <6 &gic 0 122 0>,
89 <7 &gic 0 123 0>;
90 };
91 };
92
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +090093 gsc_pd: power-domain@10044000 {
94 compatible = "samsung,exynos4210-pd";
95 reg = <0x10044000 0x20>;
96 };
97
98 isp_pd: power-domain@10044020 {
99 compatible = "samsung,exynos4210-pd";
100 reg = <0x10044020 0x20>;
101 };
102
103 mfc_pd: power-domain@10044060 {
104 compatible = "samsung,exynos4210-pd";
105 reg = <0x10044060 0x20>;
106 };
107
108 disp_pd: power-domain@100440C0 {
109 compatible = "samsung,exynos4210-pd";
110 reg = <0x100440C0 0x20>;
111 };
112
113 mau_pd: power-domain@100440E0 {
114 compatible = "samsung,exynos4210-pd";
115 reg = <0x100440E0 0x20>;
116 };
117
118 g2d_pd: power-domain@10044100 {
119 compatible = "samsung,exynos4210-pd";
120 reg = <0x10044100 0x20>;
121 };
122
123 msc_pd: power-domain@10044120 {
124 compatible = "samsung,exynos4210-pd";
125 reg = <0x10044120 0x20>;
126 };
127
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +0900128 pinctrl_0: pinctrl@13400000 {
129 compatible = "samsung,exynos5420-pinctrl";
130 reg = <0x13400000 0x1000>;
131 interrupts = <0 45 0>;
132
133 wakeup-interrupt-controller {
134 compatible = "samsung,exynos4210-wakeup-eint";
135 interrupt-parent = <&gic>;
136 interrupts = <0 32 0>;
137 };
138 };
139
140 pinctrl_1: pinctrl@13410000 {
141 compatible = "samsung,exynos5420-pinctrl";
142 reg = <0x13410000 0x1000>;
143 interrupts = <0 78 0>;
144 };
145
146 pinctrl_2: pinctrl@14000000 {
147 compatible = "samsung,exynos5420-pinctrl";
148 reg = <0x14000000 0x1000>;
149 interrupts = <0 46 0>;
150 };
151
152 pinctrl_3: pinctrl@14010000 {
153 compatible = "samsung,exynos5420-pinctrl";
154 reg = <0x14010000 0x1000>;
155 interrupts = <0 50 0>;
156 };
157
158 pinctrl_4: pinctrl@03860000 {
159 compatible = "samsung,exynos5420-pinctrl";
160 reg = <0x03860000 0x1000>;
161 interrupts = <0 47 0>;
162 };
163
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900164 serial@12C00000 {
165 clocks = <&clock 257>, <&clock 128>;
166 clock-names = "uart", "clk_uart_baud0";
167 };
168
169 serial@12C10000 {
170 clocks = <&clock 258>, <&clock 129>;
171 clock-names = "uart", "clk_uart_baud0";
172 };
173
174 serial@12C20000 {
175 clocks = <&clock 259>, <&clock 130>;
176 clock-names = "uart", "clk_uart_baud0";
177 };
178
179 serial@12C30000 {
180 clocks = <&clock 260>, <&clock 131>;
181 clock-names = "uart", "clk_uart_baud0";
182 };
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900183
Vikas Sajjan1339d332013-08-14 17:15:06 +0900184 dp_phy: video-phy@10040728 {
185 compatible = "samsung,exynos5250-dp-video-phy";
186 reg = <0x10040728 4>;
187 #phy-cells = <0>;
188 };
189
190 dp-controller@145B0000 {
191 clocks = <&clock 412>;
192 clock-names = "dp";
193 phys = <&dp_phy>;
194 phy-names = "dp";
195 };
196
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900197 fimd@14400000 {
198 samsung,power-domain = <&disp_pd>;
199 clocks = <&clock 147>, <&clock 421>;
200 clock-names = "sclk_fimd", "fimd";
201 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900202};