blob: ed58883d35ee06fcdc484d71bebfcfada9d08b03 [file] [log] [blame]
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001/*
2 * CPPC (Collaborative Processor Performance Control) methods used by CPUfreq drivers.
3 *
4 * (C) Copyright 2014, 2015 Linaro Ltd.
5 * Author: Ashwin Chaugule <ashwin.chaugule@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; version 2
10 * of the License.
11 *
12 * CPPC describes a few methods for controlling CPU performance using
13 * information from a per CPU table called CPC. This table is described in
14 * the ACPI v5.0+ specification. The table consists of a list of
15 * registers which may be memory mapped or hardware registers and also may
16 * include some static integer values.
17 *
18 * CPU performance is on an abstract continuous scale as against a discretized
19 * P-state scale which is tied to CPU frequency only. In brief, the basic
20 * operation involves:
21 *
22 * - OS makes a CPU performance request. (Can provide min and max bounds)
23 *
24 * - Platform (such as BMC) is free to optimize request within requested bounds
25 * depending on power/thermal budgets etc.
26 *
27 * - Platform conveys its decision back to OS
28 *
29 * The communication between OS and platform occurs through another medium
30 * called (PCC) Platform Communication Channel. This is a generic mailbox like
31 * mechanism which includes doorbell semantics to indicate register updates.
32 * See drivers/mailbox/pcc.c for details on PCC.
33 *
34 * Finer details about the PCC and CPPC spec are available in the ACPI v5.1 and
35 * above specifications.
36 */
37
38#define pr_fmt(fmt) "ACPI CPPC: " fmt
39
40#include <linux/cpufreq.h>
41#include <linux/delay.h>
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -070042#include <linux/ktime.h>
Prakash, Prashanth80b82862016-08-16 14:39:40 -060043#include <linux/rwsem.h>
44#include <linux/wait.h>
Ashwin Chaugule337aadf2015-10-02 10:01:19 -040045
46#include <acpi/cppc_acpi.h>
Prakash, Prashanth80b82862016-08-16 14:39:40 -060047
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060048struct cppc_pcc_data {
49 struct mbox_chan *pcc_channel;
50 void __iomem *pcc_comm_addr;
51 int pcc_subspace_idx;
52 bool pcc_channel_acquired;
53 ktime_t deadline;
54 unsigned int pcc_mpar, pcc_mrtt, pcc_nominal;
Prakash, Prashanth80b82862016-08-16 14:39:40 -060055
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060056 bool pending_pcc_write_cmd; /* Any pending/batched PCC write cmds? */
Prakash, Prashanth139aee72016-08-16 14:39:44 -060057 bool platform_owns_pcc; /* Ownership of PCC subspace */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060058 unsigned int pcc_write_cnt; /* Running count of PCC write commands */
Prakash, Prashanth80b82862016-08-16 14:39:40 -060059
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060060 /*
61 * Lock to provide controlled access to the PCC channel.
62 *
63 * For performance critical usecases(currently cppc_set_perf)
64 * We need to take read_lock and check if channel belongs to OSPM
65 * before reading or writing to PCC subspace
66 * We need to take write_lock before transferring the channel
67 * ownership to the platform via a Doorbell
68 * This allows us to batch a number of CPPC requests if they happen
69 * to originate in about the same time
70 *
71 * For non-performance critical usecases(init)
72 * Take write_lock for all purposes which gives exclusive access
73 */
74 struct rw_semaphore pcc_lock;
Prakash, Prashanth80b82862016-08-16 14:39:40 -060075
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060076 /* Wait queue for CPUs whose requests were batched */
77 wait_queue_head_t pcc_write_wait_q;
78};
79
80/* Structure to represent the single PCC channel */
81static struct cppc_pcc_data pcc_data = {
82 .pcc_subspace_idx = -1,
Prakash, Prashanth139aee72016-08-16 14:39:44 -060083 .platform_owns_pcc = true,
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060084};
Ashwin Chaugule337aadf2015-10-02 10:01:19 -040085
86/*
87 * The cpc_desc structure contains the ACPI register details
88 * as described in the per CPU _CPC tables. The details
89 * include the type of register (e.g. PCC, System IO, FFH etc.)
90 * and destination addresses which lets us READ/WRITE CPU performance
91 * information using the appropriate I/O methods.
92 */
93static DEFINE_PER_CPU(struct cpc_desc *, cpc_desc_ptr);
94
Prakash, Prashanth77e3d862016-02-17 13:21:00 -070095/* pcc mapped address + header size + offset within PCC subspace */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060096#define GET_PCC_VADDR(offs) (pcc_data.pcc_comm_addr + 0x8 + (offs))
Prakash, Prashanth77e3d862016-02-17 13:21:00 -070097
Prakash, Prashanth80b82862016-08-16 14:39:40 -060098/* Check if a CPC regsiter is in PCC */
99#define CPC_IN_PCC(cpc) ((cpc)->type == ACPI_TYPE_BUFFER && \
100 (cpc)->cpc_entry.reg.space_id == \
101 ACPI_ADR_SPACE_PLATFORM_COMM)
102
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600103/* Evalutes to True if reg is a NULL register descriptor */
104#define IS_NULL_REG(reg) ((reg)->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY && \
105 (reg)->address == 0 && \
106 (reg)->bit_width == 0 && \
107 (reg)->bit_offset == 0 && \
108 (reg)->access_width == 0)
109
110/* Evalutes to True if an optional cpc field is supported */
111#define CPC_SUPPORTED(cpc) ((cpc)->type == ACPI_TYPE_INTEGER ? \
112 !!(cpc)->cpc_entry.int_value : \
113 !IS_NULL_REG(&(cpc)->cpc_entry.reg))
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400114/*
115 * Arbitrary Retries in case the remote processor is slow to respond
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700116 * to PCC commands. Keeping it high enough to cover emulators where
117 * the processors run painfully slow.
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400118 */
119#define NUM_RETRIES 500
120
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600121struct cppc_attr {
122 struct attribute attr;
123 ssize_t (*show)(struct kobject *kobj,
124 struct attribute *attr, char *buf);
125 ssize_t (*store)(struct kobject *kobj,
126 struct attribute *attr, const char *c, ssize_t count);
127};
128
129#define define_one_cppc_ro(_name) \
130static struct cppc_attr _name = \
131__ATTR(_name, 0444, show_##_name, NULL)
132
133#define to_cpc_desc(a) container_of(a, struct cpc_desc, kobj)
134
135static ssize_t show_feedback_ctrs(struct kobject *kobj,
136 struct attribute *attr, char *buf)
137{
138 struct cpc_desc *cpc_ptr = to_cpc_desc(kobj);
139 struct cppc_perf_fb_ctrs fb_ctrs = {0};
140
141 cppc_get_perf_ctrs(cpc_ptr->cpu_id, &fb_ctrs);
142
143 return scnprintf(buf, PAGE_SIZE, "ref:%llu del:%llu\n",
144 fb_ctrs.reference, fb_ctrs.delivered);
145}
146define_one_cppc_ro(feedback_ctrs);
147
148static ssize_t show_reference_perf(struct kobject *kobj,
149 struct attribute *attr, char *buf)
150{
151 struct cpc_desc *cpc_ptr = to_cpc_desc(kobj);
152 struct cppc_perf_fb_ctrs fb_ctrs = {0};
153
154 cppc_get_perf_ctrs(cpc_ptr->cpu_id, &fb_ctrs);
155
156 return scnprintf(buf, PAGE_SIZE, "%llu\n",
157 fb_ctrs.reference_perf);
158}
159define_one_cppc_ro(reference_perf);
160
161static ssize_t show_wraparound_time(struct kobject *kobj,
162 struct attribute *attr, char *buf)
163{
164 struct cpc_desc *cpc_ptr = to_cpc_desc(kobj);
165 struct cppc_perf_fb_ctrs fb_ctrs = {0};
166
167 cppc_get_perf_ctrs(cpc_ptr->cpu_id, &fb_ctrs);
168
169 return scnprintf(buf, PAGE_SIZE, "%llu\n", fb_ctrs.ctr_wrap_time);
170
171}
172define_one_cppc_ro(wraparound_time);
173
174static struct attribute *cppc_attrs[] = {
175 &feedback_ctrs.attr,
176 &reference_perf.attr,
177 &wraparound_time.attr,
178 NULL
179};
180
181static struct kobj_type cppc_ktype = {
182 .sysfs_ops = &kobj_sysfs_ops,
183 .default_attrs = cppc_attrs,
184};
185
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600186static int check_pcc_chan(bool chk_err_bit)
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700187{
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600188 int ret = -EIO, status = 0;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600189 struct acpi_pcct_shared_memory __iomem *generic_comm_base = pcc_data.pcc_comm_addr;
190 ktime_t next_deadline = ktime_add(ktime_get(), pcc_data.deadline);
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700191
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600192 if (!pcc_data.platform_owns_pcc)
193 return 0;
194
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700195 /* Retry in case the remote processor was too slow to catch up. */
196 while (!ktime_after(ktime_get(), next_deadline)) {
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700197 /*
198 * Per spec, prior to boot the PCC space wil be initialized by
199 * platform and should have set the command completion bit when
200 * PCC can be used by OSPM
201 */
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600202 status = readw_relaxed(&generic_comm_base->status);
203 if (status & PCC_CMD_COMPLETE_MASK) {
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700204 ret = 0;
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600205 if (chk_err_bit && (status & PCC_ERROR_MASK))
206 ret = -EIO;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700207 break;
208 }
209 /*
210 * Reducing the bus traffic in case this loop takes longer than
211 * a few retries.
212 */
213 udelay(3);
214 }
215
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600216 if (likely(!ret))
217 pcc_data.platform_owns_pcc = false;
218 else
219 pr_err("PCC check channel failed. Status=%x\n", status);
220
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700221 return ret;
222}
223
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600224/*
225 * This function transfers the ownership of the PCC to the platform
226 * So it must be called while holding write_lock(pcc_lock)
227 */
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400228static int send_pcc_cmd(u16 cmd)
229{
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600230 int ret = -EIO, i;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400231 struct acpi_pcct_shared_memory *generic_comm_base =
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600232 (struct acpi_pcct_shared_memory *) pcc_data.pcc_comm_addr;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700233 static ktime_t last_cmd_cmpl_time, last_mpar_reset;
234 static int mpar_count;
235 unsigned int time_delta;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400236
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700237 /*
238 * For CMD_WRITE we know for a fact the caller should have checked
239 * the channel before writing to PCC space
240 */
241 if (cmd == CMD_READ) {
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600242 /*
243 * If there are pending cpc_writes, then we stole the channel
244 * before write completion, so first send a WRITE command to
245 * platform
246 */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600247 if (pcc_data.pending_pcc_write_cmd)
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600248 send_pcc_cmd(CMD_WRITE);
249
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600250 ret = check_pcc_chan(false);
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700251 if (ret)
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600252 goto end;
253 } else /* CMD_WRITE */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600254 pcc_data.pending_pcc_write_cmd = FALSE;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400255
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700256 /*
257 * Handle the Minimum Request Turnaround Time(MRTT)
258 * "The minimum amount of time that OSPM must wait after the completion
259 * of a command before issuing the next command, in microseconds"
260 */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600261 if (pcc_data.pcc_mrtt) {
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700262 time_delta = ktime_us_delta(ktime_get(), last_cmd_cmpl_time);
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600263 if (pcc_data.pcc_mrtt > time_delta)
264 udelay(pcc_data.pcc_mrtt - time_delta);
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700265 }
266
267 /*
268 * Handle the non-zero Maximum Periodic Access Rate(MPAR)
269 * "The maximum number of periodic requests that the subspace channel can
270 * support, reported in commands per minute. 0 indicates no limitation."
271 *
272 * This parameter should be ideally zero or large enough so that it can
273 * handle maximum number of requests that all the cores in the system can
274 * collectively generate. If it is not, we will follow the spec and just
275 * not send the request to the platform after hitting the MPAR limit in
276 * any 60s window
277 */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600278 if (pcc_data.pcc_mpar) {
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700279 if (mpar_count == 0) {
280 time_delta = ktime_ms_delta(ktime_get(), last_mpar_reset);
281 if (time_delta < 60 * MSEC_PER_SEC) {
282 pr_debug("PCC cmd not sent due to MPAR limit");
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600283 ret = -EIO;
284 goto end;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700285 }
286 last_mpar_reset = ktime_get();
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600287 mpar_count = pcc_data.pcc_mpar;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700288 }
289 mpar_count--;
290 }
291
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400292 /* Write to the shared comm region. */
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700293 writew_relaxed(cmd, &generic_comm_base->command);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400294
295 /* Flip CMD COMPLETE bit */
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700296 writew_relaxed(0, &generic_comm_base->status);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400297
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600298 pcc_data.platform_owns_pcc = true;
299
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400300 /* Ring doorbell */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600301 ret = mbox_send_message(pcc_data.pcc_channel, &cmd);
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700302 if (ret < 0) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400303 pr_err("Err sending PCC mbox message. cmd:%d, ret:%d\n",
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700304 cmd, ret);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600305 goto end;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400306 }
307
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600308 /* wait for completion and check for PCC errro bit */
309 ret = check_pcc_chan(true);
310
311 if (pcc_data.pcc_mrtt)
312 last_cmd_cmpl_time = ktime_get();
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400313
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600314 mbox_client_txdone(pcc_data.pcc_channel, ret);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600315
316end:
317 if (cmd == CMD_WRITE) {
318 if (unlikely(ret)) {
319 for_each_possible_cpu(i) {
320 struct cpc_desc *desc = per_cpu(cpc_desc_ptr, i);
321 if (!desc)
322 continue;
323
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600324 if (desc->write_cmd_id == pcc_data.pcc_write_cnt)
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600325 desc->write_cmd_status = ret;
326 }
327 }
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600328 pcc_data.pcc_write_cnt++;
329 wake_up_all(&pcc_data.pcc_write_wait_q);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600330 }
331
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700332 return ret;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400333}
334
335static void cppc_chan_tx_done(struct mbox_client *cl, void *msg, int ret)
336{
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700337 if (ret < 0)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400338 pr_debug("TX did not complete: CMD sent:%x, ret:%d\n",
339 *(u16 *)msg, ret);
340 else
341 pr_debug("TX completed. CMD sent:%x, ret:%d\n",
342 *(u16 *)msg, ret);
343}
344
345struct mbox_client cppc_mbox_cl = {
346 .tx_done = cppc_chan_tx_done,
347 .knows_txdone = true,
348};
349
350static int acpi_get_psd(struct cpc_desc *cpc_ptr, acpi_handle handle)
351{
352 int result = -EFAULT;
353 acpi_status status = AE_OK;
354 struct acpi_buffer buffer = {ACPI_ALLOCATE_BUFFER, NULL};
355 struct acpi_buffer format = {sizeof("NNNNN"), "NNNNN"};
356 struct acpi_buffer state = {0, NULL};
357 union acpi_object *psd = NULL;
358 struct acpi_psd_package *pdomain;
359
360 status = acpi_evaluate_object_typed(handle, "_PSD", NULL, &buffer,
361 ACPI_TYPE_PACKAGE);
362 if (ACPI_FAILURE(status))
363 return -ENODEV;
364
365 psd = buffer.pointer;
366 if (!psd || psd->package.count != 1) {
367 pr_debug("Invalid _PSD data\n");
368 goto end;
369 }
370
371 pdomain = &(cpc_ptr->domain_info);
372
373 state.length = sizeof(struct acpi_psd_package);
374 state.pointer = pdomain;
375
376 status = acpi_extract_package(&(psd->package.elements[0]),
377 &format, &state);
378 if (ACPI_FAILURE(status)) {
379 pr_debug("Invalid _PSD data for CPU:%d\n", cpc_ptr->cpu_id);
380 goto end;
381 }
382
383 if (pdomain->num_entries != ACPI_PSD_REV0_ENTRIES) {
384 pr_debug("Unknown _PSD:num_entries for CPU:%d\n", cpc_ptr->cpu_id);
385 goto end;
386 }
387
388 if (pdomain->revision != ACPI_PSD_REV0_REVISION) {
389 pr_debug("Unknown _PSD:revision for CPU: %d\n", cpc_ptr->cpu_id);
390 goto end;
391 }
392
393 if (pdomain->coord_type != DOMAIN_COORD_TYPE_SW_ALL &&
394 pdomain->coord_type != DOMAIN_COORD_TYPE_SW_ANY &&
395 pdomain->coord_type != DOMAIN_COORD_TYPE_HW_ALL) {
396 pr_debug("Invalid _PSD:coord_type for CPU:%d\n", cpc_ptr->cpu_id);
397 goto end;
398 }
399
400 result = 0;
401end:
402 kfree(buffer.pointer);
403 return result;
404}
405
406/**
407 * acpi_get_psd_map - Map the CPUs in a common freq domain.
408 * @all_cpu_data: Ptrs to CPU specific CPPC data including PSD info.
409 *
410 * Return: 0 for success or negative value for err.
411 */
412int acpi_get_psd_map(struct cpudata **all_cpu_data)
413{
414 int count_target;
415 int retval = 0;
416 unsigned int i, j;
417 cpumask_var_t covered_cpus;
418 struct cpudata *pr, *match_pr;
419 struct acpi_psd_package *pdomain;
420 struct acpi_psd_package *match_pdomain;
421 struct cpc_desc *cpc_ptr, *match_cpc_ptr;
422
423 if (!zalloc_cpumask_var(&covered_cpus, GFP_KERNEL))
424 return -ENOMEM;
425
426 /*
427 * Now that we have _PSD data from all CPUs, lets setup P-state
428 * domain info.
429 */
430 for_each_possible_cpu(i) {
431 pr = all_cpu_data[i];
432 if (!pr)
433 continue;
434
435 if (cpumask_test_cpu(i, covered_cpus))
436 continue;
437
438 cpc_ptr = per_cpu(cpc_desc_ptr, i);
Hoan Tran8343c402016-06-17 15:16:31 -0700439 if (!cpc_ptr) {
440 retval = -EFAULT;
441 goto err_ret;
442 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400443
444 pdomain = &(cpc_ptr->domain_info);
445 cpumask_set_cpu(i, pr->shared_cpu_map);
446 cpumask_set_cpu(i, covered_cpus);
447 if (pdomain->num_processors <= 1)
448 continue;
449
450 /* Validate the Domain info */
451 count_target = pdomain->num_processors;
452 if (pdomain->coord_type == DOMAIN_COORD_TYPE_SW_ALL)
453 pr->shared_type = CPUFREQ_SHARED_TYPE_ALL;
454 else if (pdomain->coord_type == DOMAIN_COORD_TYPE_HW_ALL)
455 pr->shared_type = CPUFREQ_SHARED_TYPE_HW;
456 else if (pdomain->coord_type == DOMAIN_COORD_TYPE_SW_ANY)
457 pr->shared_type = CPUFREQ_SHARED_TYPE_ANY;
458
459 for_each_possible_cpu(j) {
460 if (i == j)
461 continue;
462
463 match_cpc_ptr = per_cpu(cpc_desc_ptr, j);
Hoan Tran8343c402016-06-17 15:16:31 -0700464 if (!match_cpc_ptr) {
465 retval = -EFAULT;
466 goto err_ret;
467 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400468
469 match_pdomain = &(match_cpc_ptr->domain_info);
470 if (match_pdomain->domain != pdomain->domain)
471 continue;
472
473 /* Here i and j are in the same domain */
474 if (match_pdomain->num_processors != count_target) {
475 retval = -EFAULT;
476 goto err_ret;
477 }
478
479 if (pdomain->coord_type != match_pdomain->coord_type) {
480 retval = -EFAULT;
481 goto err_ret;
482 }
483
484 cpumask_set_cpu(j, covered_cpus);
485 cpumask_set_cpu(j, pr->shared_cpu_map);
486 }
487
488 for_each_possible_cpu(j) {
489 if (i == j)
490 continue;
491
492 match_pr = all_cpu_data[j];
493 if (!match_pr)
494 continue;
495
496 match_cpc_ptr = per_cpu(cpc_desc_ptr, j);
Hoan Tran8343c402016-06-17 15:16:31 -0700497 if (!match_cpc_ptr) {
498 retval = -EFAULT;
499 goto err_ret;
500 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400501
502 match_pdomain = &(match_cpc_ptr->domain_info);
503 if (match_pdomain->domain != pdomain->domain)
504 continue;
505
506 match_pr->shared_type = pr->shared_type;
507 cpumask_copy(match_pr->shared_cpu_map,
508 pr->shared_cpu_map);
509 }
510 }
511
512err_ret:
513 for_each_possible_cpu(i) {
514 pr = all_cpu_data[i];
515 if (!pr)
516 continue;
517
518 /* Assume no coordination on any error parsing domain info */
519 if (retval) {
520 cpumask_clear(pr->shared_cpu_map);
521 cpumask_set_cpu(i, pr->shared_cpu_map);
522 pr->shared_type = CPUFREQ_SHARED_TYPE_ALL;
523 }
524 }
525
526 free_cpumask_var(covered_cpus);
527 return retval;
528}
529EXPORT_SYMBOL_GPL(acpi_get_psd_map);
530
Dan Carpenter32c0b2f2015-10-22 22:52:59 +0300531static int register_pcc_channel(int pcc_subspace_idx)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400532{
Ashwin Chauguled29d6732015-11-12 19:52:30 -0500533 struct acpi_pcct_hw_reduced *cppc_ss;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700534 u64 usecs_lat;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400535
536 if (pcc_subspace_idx >= 0) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600537 pcc_data.pcc_channel = pcc_mbox_request_channel(&cppc_mbox_cl,
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400538 pcc_subspace_idx);
539
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600540 if (IS_ERR(pcc_data.pcc_channel)) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400541 pr_err("Failed to find PCC communication channel\n");
542 return -ENODEV;
543 }
544
545 /*
546 * The PCC mailbox controller driver should
547 * have parsed the PCCT (global table of all
548 * PCC channels) and stored pointers to the
549 * subspace communication region in con_priv.
550 */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600551 cppc_ss = (pcc_data.pcc_channel)->con_priv;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400552
553 if (!cppc_ss) {
554 pr_err("No PCC subspace found for CPPC\n");
555 return -ENODEV;
556 }
557
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700558 /*
559 * cppc_ss->latency is just a Nominal value. In reality
560 * the remote processor could be much slower to reply.
561 * So add an arbitrary amount of wait on top of Nominal.
562 */
563 usecs_lat = NUM_RETRIES * cppc_ss->latency;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600564 pcc_data.deadline = ns_to_ktime(usecs_lat * NSEC_PER_USEC);
565 pcc_data.pcc_mrtt = cppc_ss->min_turnaround_time;
566 pcc_data.pcc_mpar = cppc_ss->max_access_rate;
567 pcc_data.pcc_nominal = cppc_ss->latency;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400568
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600569 pcc_data.pcc_comm_addr = acpi_os_ioremap(cppc_ss->base_address, cppc_ss->length);
570 if (!pcc_data.pcc_comm_addr) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400571 pr_err("Failed to ioremap PCC comm region mem\n");
572 return -ENOMEM;
573 }
574
575 /* Set flag so that we dont come here for each CPU. */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600576 pcc_data.pcc_channel_acquired = true;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400577 }
578
579 return 0;
580}
581
582/*
583 * An example CPC table looks like the following.
584 *
585 * Name(_CPC, Package()
586 * {
587 * 17,
588 * NumEntries
589 * 1,
590 * // Revision
591 * ResourceTemplate(){Register(PCC, 32, 0, 0x120, 2)},
592 * // Highest Performance
593 * ResourceTemplate(){Register(PCC, 32, 0, 0x124, 2)},
594 * // Nominal Performance
595 * ResourceTemplate(){Register(PCC, 32, 0, 0x128, 2)},
596 * // Lowest Nonlinear Performance
597 * ResourceTemplate(){Register(PCC, 32, 0, 0x12C, 2)},
598 * // Lowest Performance
599 * ResourceTemplate(){Register(PCC, 32, 0, 0x130, 2)},
600 * // Guaranteed Performance Register
601 * ResourceTemplate(){Register(PCC, 32, 0, 0x110, 2)},
602 * // Desired Performance Register
603 * ResourceTemplate(){Register(SystemMemory, 0, 0, 0, 0)},
604 * ..
605 * ..
606 * ..
607 *
608 * }
609 * Each Register() encodes how to access that specific register.
610 * e.g. a sample PCC entry has the following encoding:
611 *
612 * Register (
613 * PCC,
614 * AddressSpaceKeyword
615 * 8,
616 * //RegisterBitWidth
617 * 8,
618 * //RegisterBitOffset
619 * 0x30,
620 * //RegisterAddress
621 * 9
622 * //AccessSize (subspace ID)
623 * 0
624 * )
625 * }
626 */
627
628/**
629 * acpi_cppc_processor_probe - Search for per CPU _CPC objects.
630 * @pr: Ptr to acpi_processor containing this CPUs logical Id.
631 *
632 * Return: 0 for success or negative value for err.
633 */
634int acpi_cppc_processor_probe(struct acpi_processor *pr)
635{
636 struct acpi_buffer output = {ACPI_ALLOCATE_BUFFER, NULL};
637 union acpi_object *out_obj, *cpc_obj;
638 struct cpc_desc *cpc_ptr;
639 struct cpc_reg *gas_t;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600640 struct device *cpu_dev;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400641 acpi_handle handle = pr->handle;
642 unsigned int num_ent, i, cpc_rev;
643 acpi_status status;
644 int ret = -EFAULT;
645
646 /* Parse the ACPI _CPC table for this cpu. */
647 status = acpi_evaluate_object_typed(handle, "_CPC", NULL, &output,
648 ACPI_TYPE_PACKAGE);
649 if (ACPI_FAILURE(status)) {
650 ret = -ENODEV;
651 goto out_buf_free;
652 }
653
654 out_obj = (union acpi_object *) output.pointer;
655
656 cpc_ptr = kzalloc(sizeof(struct cpc_desc), GFP_KERNEL);
657 if (!cpc_ptr) {
658 ret = -ENOMEM;
659 goto out_buf_free;
660 }
661
662 /* First entry is NumEntries. */
663 cpc_obj = &out_obj->package.elements[0];
664 if (cpc_obj->type == ACPI_TYPE_INTEGER) {
665 num_ent = cpc_obj->integer.value;
666 } else {
667 pr_debug("Unexpected entry type(%d) for NumEntries\n",
668 cpc_obj->type);
669 goto out_free;
670 }
671
672 /* Only support CPPCv2. Bail otherwise. */
673 if (num_ent != CPPC_NUM_ENT) {
674 pr_debug("Firmware exports %d entries. Expected: %d\n",
675 num_ent, CPPC_NUM_ENT);
676 goto out_free;
677 }
678
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600679 cpc_ptr->num_entries = num_ent;
680
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400681 /* Second entry should be revision. */
682 cpc_obj = &out_obj->package.elements[1];
683 if (cpc_obj->type == ACPI_TYPE_INTEGER) {
684 cpc_rev = cpc_obj->integer.value;
685 } else {
686 pr_debug("Unexpected entry type(%d) for Revision\n",
687 cpc_obj->type);
688 goto out_free;
689 }
690
691 if (cpc_rev != CPPC_REV) {
692 pr_debug("Firmware exports revision:%d. Expected:%d\n",
693 cpc_rev, CPPC_REV);
694 goto out_free;
695 }
696
697 /* Iterate through remaining entries in _CPC */
698 for (i = 2; i < num_ent; i++) {
699 cpc_obj = &out_obj->package.elements[i];
700
701 if (cpc_obj->type == ACPI_TYPE_INTEGER) {
702 cpc_ptr->cpc_regs[i-2].type = ACPI_TYPE_INTEGER;
703 cpc_ptr->cpc_regs[i-2].cpc_entry.int_value = cpc_obj->integer.value;
704 } else if (cpc_obj->type == ACPI_TYPE_BUFFER) {
705 gas_t = (struct cpc_reg *)
706 cpc_obj->buffer.pointer;
707
708 /*
709 * The PCC Subspace index is encoded inside
710 * the CPC table entries. The same PCC index
711 * will be used for all the PCC entries,
712 * so extract it only once.
713 */
714 if (gas_t->space_id == ACPI_ADR_SPACE_PLATFORM_COMM) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600715 if (pcc_data.pcc_subspace_idx < 0)
716 pcc_data.pcc_subspace_idx = gas_t->access_width;
717 else if (pcc_data.pcc_subspace_idx != gas_t->access_width) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400718 pr_debug("Mismatched PCC ids.\n");
719 goto out_free;
720 }
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600721 } else if (gas_t->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY) {
722 if (gas_t->address) {
723 void __iomem *addr;
724
725 addr = ioremap(gas_t->address, gas_t->bit_width/8);
726 if (!addr)
727 goto out_free;
728 cpc_ptr->cpc_regs[i-2].sys_mem_vaddr = addr;
729 }
730 } else {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400731 /* Support only PCC and SYS MEM type regs */
732 pr_debug("Unsupported register type: %d\n", gas_t->space_id);
733 goto out_free;
734 }
735
736 cpc_ptr->cpc_regs[i-2].type = ACPI_TYPE_BUFFER;
737 memcpy(&cpc_ptr->cpc_regs[i-2].cpc_entry.reg, gas_t, sizeof(*gas_t));
738 } else {
739 pr_debug("Err in entry:%d in CPC table of CPU:%d \n", i, pr->id);
740 goto out_free;
741 }
742 }
743 /* Store CPU Logical ID */
744 cpc_ptr->cpu_id = pr->id;
745
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400746 /* Parse PSD data for this CPU */
747 ret = acpi_get_psd(cpc_ptr, handle);
748 if (ret)
749 goto out_free;
750
751 /* Register PCC channel once for all CPUs. */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600752 if (!pcc_data.pcc_channel_acquired) {
753 ret = register_pcc_channel(pcc_data.pcc_subspace_idx);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400754 if (ret)
755 goto out_free;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600756
757 init_rwsem(&pcc_data.pcc_lock);
758 init_waitqueue_head(&pcc_data.pcc_write_wait_q);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400759 }
760
Hoan Tran2324d152016-05-25 12:09:23 -0700761 /* Plug PSD data into this CPUs CPC descriptor. */
762 per_cpu(cpc_desc_ptr, pr->id) = cpc_ptr;
763
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400764 /* Everything looks okay */
765 pr_debug("Parsed CPC struct for CPU: %d\n", pr->id);
766
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600767 /* Add per logical CPU nodes for reading its feedback counters. */
768 cpu_dev = get_cpu_device(pr->id);
769 if (!cpu_dev)
770 goto out_free;
771
772 ret = kobject_init_and_add(&cpc_ptr->kobj, &cppc_ktype, &cpu_dev->kobj,
773 "acpi_cppc");
774 if (ret)
775 goto out_free;
776
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400777 kfree(output.pointer);
778 return 0;
779
780out_free:
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600781 /* Free all the mapped sys mem areas for this CPU */
782 for (i = 2; i < cpc_ptr->num_entries; i++) {
783 void __iomem *addr = cpc_ptr->cpc_regs[i-2].sys_mem_vaddr;
784
785 if (addr)
786 iounmap(addr);
787 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400788 kfree(cpc_ptr);
789
790out_buf_free:
791 kfree(output.pointer);
792 return ret;
793}
794EXPORT_SYMBOL_GPL(acpi_cppc_processor_probe);
795
796/**
797 * acpi_cppc_processor_exit - Cleanup CPC structs.
798 * @pr: Ptr to acpi_processor containing this CPUs logical Id.
799 *
800 * Return: Void
801 */
802void acpi_cppc_processor_exit(struct acpi_processor *pr)
803{
804 struct cpc_desc *cpc_ptr;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600805 unsigned int i;
806 void __iomem *addr;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600807
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400808 cpc_ptr = per_cpu(cpc_desc_ptr, pr->id);
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600809
810 /* Free all the mapped sys mem areas for this CPU */
811 for (i = 2; i < cpc_ptr->num_entries; i++) {
812 addr = cpc_ptr->cpc_regs[i-2].sys_mem_vaddr;
813 if (addr)
814 iounmap(addr);
815 }
816
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600817 kobject_put(&cpc_ptr->kobj);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400818 kfree(cpc_ptr);
819}
820EXPORT_SYMBOL_GPL(acpi_cppc_processor_exit);
821
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700822/*
823 * Since cpc_read and cpc_write are called while holding pcc_lock, it should be
824 * as fast as possible. We have already mapped the PCC subspace during init, so
825 * we can directly write to it.
826 */
827
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600828static int cpc_read(struct cpc_register_resource *reg_res, u64 *val)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400829{
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700830 int ret_val = 0;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600831 void __iomem *vaddr = 0;
832 struct cpc_reg *reg = &reg_res->cpc_entry.reg;
833
834 if (reg_res->type == ACPI_TYPE_INTEGER) {
835 *val = reg_res->cpc_entry.int_value;
836 return ret_val;
837 }
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700838
839 *val = 0;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600840 if (reg->space_id == ACPI_ADR_SPACE_PLATFORM_COMM)
841 vaddr = GET_PCC_VADDR(reg->address);
842 else if (reg->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY)
843 vaddr = reg_res->sys_mem_vaddr;
844 else
845 return acpi_os_read_memory((acpi_physical_address)reg->address,
846 val, reg->bit_width);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700847
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600848 switch (reg->bit_width) {
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700849 case 8:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700850 *val = readb_relaxed(vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700851 break;
852 case 16:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700853 *val = readw_relaxed(vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700854 break;
855 case 32:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700856 *val = readl_relaxed(vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700857 break;
858 case 64:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700859 *val = readq_relaxed(vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700860 break;
861 default:
862 pr_debug("Error: Cannot read %u bit width from PCC\n",
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600863 reg->bit_width);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700864 ret_val = -EFAULT;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600865 }
866
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700867 return ret_val;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400868}
869
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600870static int cpc_write(struct cpc_register_resource *reg_res, u64 val)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400871{
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700872 int ret_val = 0;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600873 void __iomem *vaddr = 0;
874 struct cpc_reg *reg = &reg_res->cpc_entry.reg;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400875
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600876 if (reg->space_id == ACPI_ADR_SPACE_PLATFORM_COMM)
877 vaddr = GET_PCC_VADDR(reg->address);
878 else if (reg->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY)
879 vaddr = reg_res->sys_mem_vaddr;
880 else
881 return acpi_os_write_memory((acpi_physical_address)reg->address,
882 val, reg->bit_width);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400883
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600884 switch (reg->bit_width) {
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700885 case 8:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700886 writeb_relaxed(val, vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700887 break;
888 case 16:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700889 writew_relaxed(val, vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700890 break;
891 case 32:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700892 writel_relaxed(val, vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700893 break;
894 case 64:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700895 writeq_relaxed(val, vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700896 break;
897 default:
898 pr_debug("Error: Cannot write %u bit width to PCC\n",
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600899 reg->bit_width);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700900 ret_val = -EFAULT;
901 break;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600902 }
903
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700904 return ret_val;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400905}
906
907/**
908 * cppc_get_perf_caps - Get a CPUs performance capabilities.
909 * @cpunum: CPU from which to get capabilities info.
910 * @perf_caps: ptr to cppc_perf_caps. See cppc_acpi.h
911 *
912 * Return: 0 for success with perf_caps populated else -ERRNO.
913 */
914int cppc_get_perf_caps(int cpunum, struct cppc_perf_caps *perf_caps)
915{
916 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpunum);
917 struct cpc_register_resource *highest_reg, *lowest_reg, *ref_perf,
918 *nom_perf;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600919 u64 high, low, nom;
Prakash, Prashanth850d64a2016-08-16 14:39:39 -0600920 int ret = 0, regs_in_pcc = 0;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400921
922 if (!cpc_desc) {
923 pr_debug("No CPC descriptor for CPU:%d\n", cpunum);
924 return -ENODEV;
925 }
926
927 highest_reg = &cpc_desc->cpc_regs[HIGHEST_PERF];
928 lowest_reg = &cpc_desc->cpc_regs[LOWEST_PERF];
929 ref_perf = &cpc_desc->cpc_regs[REFERENCE_PERF];
930 nom_perf = &cpc_desc->cpc_regs[NOMINAL_PERF];
931
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400932 /* Are any of the regs PCC ?*/
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600933 if (CPC_IN_PCC(highest_reg) || CPC_IN_PCC(lowest_reg) ||
934 CPC_IN_PCC(ref_perf) || CPC_IN_PCC(nom_perf)) {
Prakash, Prashanth850d64a2016-08-16 14:39:39 -0600935 regs_in_pcc = 1;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600936 down_write(&pcc_data.pcc_lock);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400937 /* Ring doorbell once to update PCC subspace */
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700938 if (send_pcc_cmd(CMD_READ) < 0) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400939 ret = -EIO;
940 goto out_err;
941 }
942 }
943
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600944 cpc_read(highest_reg, &high);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400945 perf_caps->highest_perf = high;
946
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600947 cpc_read(lowest_reg, &low);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400948 perf_caps->lowest_perf = low;
949
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600950 cpc_read(nom_perf, &nom);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400951 perf_caps->nominal_perf = nom;
952
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400953 if (!high || !low || !nom)
954 ret = -EFAULT;
955
956out_err:
Prakash, Prashanth850d64a2016-08-16 14:39:39 -0600957 if (regs_in_pcc)
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600958 up_write(&pcc_data.pcc_lock);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400959 return ret;
960}
961EXPORT_SYMBOL_GPL(cppc_get_perf_caps);
962
963/**
964 * cppc_get_perf_ctrs - Read a CPUs performance feedback counters.
965 * @cpunum: CPU from which to read counters.
966 * @perf_fb_ctrs: ptr to cppc_perf_fb_ctrs. See cppc_acpi.h
967 *
968 * Return: 0 for success with perf_fb_ctrs populated else -ERRNO.
969 */
970int cppc_get_perf_ctrs(int cpunum, struct cppc_perf_fb_ctrs *perf_fb_ctrs)
971{
972 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpunum);
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600973 struct cpc_register_resource *delivered_reg, *reference_reg,
974 *ref_perf_reg, *ctr_wrap_reg;
975 u64 delivered, reference, ref_perf, ctr_wrap_time;
Prakash, Prashanth850d64a2016-08-16 14:39:39 -0600976 int ret = 0, regs_in_pcc = 0;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400977
978 if (!cpc_desc) {
979 pr_debug("No CPC descriptor for CPU:%d\n", cpunum);
980 return -ENODEV;
981 }
982
983 delivered_reg = &cpc_desc->cpc_regs[DELIVERED_CTR];
984 reference_reg = &cpc_desc->cpc_regs[REFERENCE_CTR];
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600985 ref_perf_reg = &cpc_desc->cpc_regs[REFERENCE_PERF];
986 ctr_wrap_reg = &cpc_desc->cpc_regs[CTR_WRAP_TIME];
987
988 /*
989 * If refernce perf register is not supported then we should
990 * use the nominal perf value
991 */
992 if (!CPC_SUPPORTED(ref_perf_reg))
993 ref_perf_reg = &cpc_desc->cpc_regs[NOMINAL_PERF];
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400994
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400995 /* Are any of the regs PCC ?*/
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600996 if (CPC_IN_PCC(delivered_reg) || CPC_IN_PCC(reference_reg) ||
997 CPC_IN_PCC(ctr_wrap_reg) || CPC_IN_PCC(ref_perf_reg)) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600998 down_write(&pcc_data.pcc_lock);
Prakash, Prashanth850d64a2016-08-16 14:39:39 -0600999 regs_in_pcc = 1;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001000 /* Ring doorbell once to update PCC subspace */
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -07001001 if (send_pcc_cmd(CMD_READ) < 0) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001002 ret = -EIO;
1003 goto out_err;
1004 }
1005 }
1006
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -06001007 cpc_read(delivered_reg, &delivered);
1008 cpc_read(reference_reg, &reference);
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001009 cpc_read(ref_perf_reg, &ref_perf);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001010
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001011 /*
1012 * Per spec, if ctr_wrap_time optional register is unsupported, then the
1013 * performance counters are assumed to never wrap during the lifetime of
1014 * platform
1015 */
1016 ctr_wrap_time = (u64)(~((u64)0));
1017 if (CPC_SUPPORTED(ctr_wrap_reg))
1018 cpc_read(ctr_wrap_reg, &ctr_wrap_time);
1019
1020 if (!delivered || !reference || !ref_perf) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001021 ret = -EFAULT;
1022 goto out_err;
1023 }
1024
1025 perf_fb_ctrs->delivered = delivered;
1026 perf_fb_ctrs->reference = reference;
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001027 perf_fb_ctrs->reference_perf = ref_perf;
1028 perf_fb_ctrs->ctr_wrap_time = ctr_wrap_time;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001029out_err:
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001030 if (regs_in_pcc)
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001031 up_write(&pcc_data.pcc_lock);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001032 return ret;
1033}
1034EXPORT_SYMBOL_GPL(cppc_get_perf_ctrs);
1035
1036/**
1037 * cppc_set_perf - Set a CPUs performance controls.
1038 * @cpu: CPU for which to set performance controls.
1039 * @perf_ctrls: ptr to cppc_perf_ctrls. See cppc_acpi.h
1040 *
1041 * Return: 0 for success, -ERRNO otherwise.
1042 */
1043int cppc_set_perf(int cpu, struct cppc_perf_ctrls *perf_ctrls)
1044{
1045 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpu);
1046 struct cpc_register_resource *desired_reg;
1047 int ret = 0;
1048
1049 if (!cpc_desc) {
1050 pr_debug("No CPC descriptor for CPU:%d\n", cpu);
1051 return -ENODEV;
1052 }
1053
1054 desired_reg = &cpc_desc->cpc_regs[DESIRED_PERF];
1055
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001056 /*
1057 * This is Phase-I where we want to write to CPC registers
1058 * -> We want all CPUs to be able to execute this phase in parallel
1059 *
1060 * Since read_lock can be acquired by multiple CPUs simultaneously we
1061 * achieve that goal here
1062 */
1063 if (CPC_IN_PCC(desired_reg)) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001064 down_read(&pcc_data.pcc_lock); /* BEGIN Phase-I */
Prakash, Prashanth139aee72016-08-16 14:39:44 -06001065 if (pcc_data.platform_owns_pcc) {
1066 ret = check_pcc_chan(false);
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001067 if (ret) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001068 up_read(&pcc_data.pcc_lock);
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001069 return ret;
1070 }
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001071 }
Prakash, Prashanth139aee72016-08-16 14:39:44 -06001072 /*
1073 * Update the pending_write to make sure a PCC CMD_READ will not
1074 * arrive and steal the channel during the switch to write lock
1075 */
1076 pcc_data.pending_pcc_write_cmd = true;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001077 cpc_desc->write_cmd_id = pcc_data.pcc_write_cnt;
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001078 cpc_desc->write_cmd_status = 0;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -07001079 }
1080
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001081 /*
1082 * Skip writing MIN/MAX until Linux knows how to come up with
1083 * useful values.
1084 */
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -06001085 cpc_write(desired_reg, perf_ctrls->desired_perf);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001086
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001087 if (CPC_IN_PCC(desired_reg))
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001088 up_read(&pcc_data.pcc_lock); /* END Phase-I */
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001089 /*
1090 * This is Phase-II where we transfer the ownership of PCC to Platform
1091 *
1092 * Short Summary: Basically if we think of a group of cppc_set_perf
1093 * requests that happened in short overlapping interval. The last CPU to
1094 * come out of Phase-I will enter Phase-II and ring the doorbell.
1095 *
1096 * We have the following requirements for Phase-II:
1097 * 1. We want to execute Phase-II only when there are no CPUs
1098 * currently executing in Phase-I
1099 * 2. Once we start Phase-II we want to avoid all other CPUs from
1100 * entering Phase-I.
1101 * 3. We want only one CPU among all those who went through Phase-I
1102 * to run phase-II
1103 *
1104 * If write_trylock fails to get the lock and doesn't transfer the
1105 * PCC ownership to the platform, then one of the following will be TRUE
1106 * 1. There is at-least one CPU in Phase-I which will later execute
1107 * write_trylock, so the CPUs in Phase-I will be responsible for
1108 * executing the Phase-II.
1109 * 2. Some other CPU has beaten this CPU to successfully execute the
1110 * write_trylock and has already acquired the write_lock. We know for a
1111 * fact it(other CPU acquiring the write_lock) couldn't have happened
1112 * before this CPU's Phase-I as we held the read_lock.
1113 * 3. Some other CPU executing pcc CMD_READ has stolen the
1114 * down_write, in which case, send_pcc_cmd will check for pending
1115 * CMD_WRITE commands by checking the pending_pcc_write_cmd.
1116 * So this CPU can be certain that its request will be delivered
1117 * So in all cases, this CPU knows that its request will be delivered
1118 * by another CPU and can return
1119 *
1120 * After getting the down_write we still need to check for
1121 * pending_pcc_write_cmd to take care of the following scenario
1122 * The thread running this code could be scheduled out between
1123 * Phase-I and Phase-II. Before it is scheduled back on, another CPU
1124 * could have delivered the request to Platform by triggering the
1125 * doorbell and transferred the ownership of PCC to platform. So this
1126 * avoids triggering an unnecessary doorbell and more importantly before
1127 * triggering the doorbell it makes sure that the PCC channel ownership
1128 * is still with OSPM.
1129 * pending_pcc_write_cmd can also be cleared by a different CPU, if
1130 * there was a pcc CMD_READ waiting on down_write and it steals the lock
1131 * before the pcc CMD_WRITE is completed. pcc_send_cmd checks for this
1132 * case during a CMD_READ and if there are pending writes it delivers
1133 * the write command before servicing the read command
1134 */
1135 if (CPC_IN_PCC(desired_reg)) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001136 if (down_write_trylock(&pcc_data.pcc_lock)) { /* BEGIN Phase-II */
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001137 /* Update only if there are pending write commands */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001138 if (pcc_data.pending_pcc_write_cmd)
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001139 send_pcc_cmd(CMD_WRITE);
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001140 up_write(&pcc_data.pcc_lock); /* END Phase-II */
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001141 } else
1142 /* Wait until pcc_write_cnt is updated by send_pcc_cmd */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001143 wait_event(pcc_data.pcc_write_wait_q,
1144 cpc_desc->write_cmd_id != pcc_data.pcc_write_cnt);
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001145
1146 /* send_pcc_cmd updates the status in case of failure */
1147 ret = cpc_desc->write_cmd_status;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001148 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001149 return ret;
1150}
1151EXPORT_SYMBOL_GPL(cppc_set_perf);
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001152
1153/**
1154 * cppc_get_transition_latency - returns frequency transition latency in ns
1155 *
1156 * ACPI CPPC does not explicitly specifiy how a platform can specify the
1157 * transition latency for perfromance change requests. The closest we have
1158 * is the timing information from the PCCT tables which provides the info
1159 * on the number and frequency of PCC commands the platform can handle.
1160 */
1161unsigned int cppc_get_transition_latency(int cpu_num)
1162{
1163 /*
1164 * Expected transition latency is based on the PCCT timing values
1165 * Below are definition from ACPI spec:
1166 * pcc_nominal- Expected latency to process a command, in microseconds
1167 * pcc_mpar - The maximum number of periodic requests that the subspace
1168 * channel can support, reported in commands per minute. 0
1169 * indicates no limitation.
1170 * pcc_mrtt - The minimum amount of time that OSPM must wait after the
1171 * completion of a command before issuing the next command,
1172 * in microseconds.
1173 */
1174 unsigned int latency_ns = 0;
1175 struct cpc_desc *cpc_desc;
1176 struct cpc_register_resource *desired_reg;
1177
1178 cpc_desc = per_cpu(cpc_desc_ptr, cpu_num);
1179 if (!cpc_desc)
1180 return CPUFREQ_ETERNAL;
1181
1182 desired_reg = &cpc_desc->cpc_regs[DESIRED_PERF];
1183 if (!CPC_IN_PCC(desired_reg))
1184 return CPUFREQ_ETERNAL;
1185
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001186 if (pcc_data.pcc_mpar)
1187 latency_ns = 60 * (1000 * 1000 * 1000 / pcc_data.pcc_mpar);
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001188
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001189 latency_ns = max(latency_ns, pcc_data.pcc_nominal * 1000);
1190 latency_ns = max(latency_ns, pcc_data.pcc_mrtt * 1000);
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001191
1192 return latency_ns;
1193}
1194EXPORT_SYMBOL_GPL(cppc_get_transition_latency);