blob: d48f5fe8af7faac760b332a713728fc9c1a3eec6 [file] [log] [blame]
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Paul Gortmaker6eb07ca2011-09-15 19:46:05 -040017#include <linux/moduleparam.h>
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040018#include "hw.h"
19#include "ar5008_initvals.h"
20#include "ar9001_initvals.h"
21#include "ar9002_initvals.h"
Sujithe9141f72010-06-01 15:14:10 +053022#include "ar9002_phy.h"
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040023
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040024int modparam_force_new_ani;
25module_param_named(force_new_ani, modparam_force_new_ani, int, 0444);
John W. Linville33af8812011-01-05 14:05:00 -050026MODULE_PARM_DESC(force_new_ani, "Force new ANI for AR5008, AR9001, AR9002");
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040027
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040028/* General hardware code for the A5008/AR9001/AR9002 hadware families */
29
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040030static void ar9002_hw_init_mode_regs(struct ath_hw *ah)
31{
32 if (AR_SREV_9271(ah)) {
33 INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
Felix Fietkaub8b0b972011-08-29 13:39:46 +020034 ARRAY_SIZE(ar9271Modes_9271), 5);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040035 INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
36 ARRAY_SIZE(ar9271Common_9271), 2);
37 INIT_INI_ARRAY(&ah->iniCommon_normal_cck_fir_coeff_9271,
Felix Fietkau14fec8d2012-02-15 21:53:16 +010038 ar9287Common_normal_cck_fir_coeff_9287_1_1,
39 ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_9287_1_1), 2);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040040 INIT_INI_ARRAY(&ah->iniCommon_japan_2484_cck_fir_coeff_9271,
Felix Fietkau14fec8d2012-02-15 21:53:16 +010041 ar9287Common_japan_2484_cck_fir_coeff_9287_1_1,
42 ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_9287_1_1), 2);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040043 INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
44 ar9271Modes_9271_1_0_only,
Felix Fietkaub8b0b972011-08-29 13:39:46 +020045 ARRAY_SIZE(ar9271Modes_9271_1_0_only), 5);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040046 INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg,
Felix Fietkaub8b0b972011-08-29 13:39:46 +020047 ARRAY_SIZE(ar9271Modes_9271_ANI_reg), 5);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040048 INIT_INI_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
49 ar9271Modes_high_power_tx_gain_9271,
Felix Fietkaub8b0b972011-08-29 13:39:46 +020050 ARRAY_SIZE(ar9271Modes_high_power_tx_gain_9271), 5);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040051 INIT_INI_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
52 ar9271Modes_normal_power_tx_gain_9271,
Felix Fietkaub8b0b972011-08-29 13:39:46 +020053 ARRAY_SIZE(ar9271Modes_normal_power_tx_gain_9271), 5);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040054 return;
55 }
56
Felix Fietkau14fec8d2012-02-15 21:53:16 +010057 if (ah->config.pcie_clock_req)
58 INIT_INI_ARRAY(&ah->iniPcieSerdes,
59 ar9280PciePhy_clkreq_off_L1_9280,
60 ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280), 2);
61 else
62 INIT_INI_ARRAY(&ah->iniPcieSerdes,
63 ar9280PciePhy_clkreq_always_on_L1_9280,
64 ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
65
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040066 if (AR_SREV_9287_11_OR_LATER(ah)) {
67 INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
Felix Fietkaub8b0b972011-08-29 13:39:46 +020068 ARRAY_SIZE(ar9287Modes_9287_1_1), 5);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040069 INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
70 ARRAY_SIZE(ar9287Common_9287_1_1), 2);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040071 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040072 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
Felix Fietkaub8b0b972011-08-29 13:39:46 +020073 ARRAY_SIZE(ar9285Modes_9285_1_2), 5);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040074 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
75 ARRAY_SIZE(ar9285Common_9285_1_2), 2);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040076 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
77 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
Felix Fietkaub8b0b972011-08-29 13:39:46 +020078 ARRAY_SIZE(ar9280Modes_9280_2), 5);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040079 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
80 ARRAY_SIZE(ar9280Common_9280_2), 2);
81
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040082 INIT_INI_ARRAY(&ah->iniModesAdditional,
83 ar9280Modes_fast_clock_9280_2,
84 ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040085 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
86 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
Felix Fietkaub8b0b972011-08-29 13:39:46 +020087 ARRAY_SIZE(ar5416Modes_9160), 5);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040088 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
89 ARRAY_SIZE(ar5416Common_9160), 2);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040090 if (AR_SREV_9160_11(ah)) {
91 INIT_INI_ARRAY(&ah->iniAddac,
Felix Fietkauf504f5f2010-07-02 00:09:47 +020092 ar5416Addac_9160_1_1,
93 ARRAY_SIZE(ar5416Addac_9160_1_1), 2);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040094 } else {
95 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
96 ARRAY_SIZE(ar5416Addac_9160), 2);
97 }
98 } else if (AR_SREV_9100_OR_LATER(ah)) {
99 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200100 ARRAY_SIZE(ar5416Modes_9100), 5);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400101 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
102 ARRAY_SIZE(ar5416Common_9100), 2);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400103 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
104 ARRAY_SIZE(ar5416Bank6_9100), 3);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400105 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
106 ARRAY_SIZE(ar5416Addac_9100), 2);
107 } else {
108 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200109 ARRAY_SIZE(ar5416Modes), 5);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400110 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
111 ARRAY_SIZE(ar5416Common), 2);
Felix Fietkau14fec8d2012-02-15 21:53:16 +0100112 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
113 ARRAY_SIZE(ar5416Bank6TPC), 3);
114 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
115 ARRAY_SIZE(ar5416Addac), 2);
116 }
117
118 if (!AR_SREV_9280_20_OR_LATER(ah)) {
119 /* Common for AR5416, AR913x, AR9160 */
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400120 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
121 ARRAY_SIZE(ar5416BB_RfGain), 3);
Felix Fietkau14fec8d2012-02-15 21:53:16 +0100122
123 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
124 ARRAY_SIZE(ar5416Bank0), 2);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400125 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
126 ARRAY_SIZE(ar5416Bank1), 2);
127 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
128 ARRAY_SIZE(ar5416Bank2), 2);
129 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
130 ARRAY_SIZE(ar5416Bank3), 3);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400131 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
132 ARRAY_SIZE(ar5416Bank7), 2);
Felix Fietkau14fec8d2012-02-15 21:53:16 +0100133
134 /* Common for AR5416, AR9160 */
135 if (!AR_SREV_9100(ah))
136 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
137 ARRAY_SIZE(ar5416Bank6), 3);
138
139 /* Common for AR913x, AR9160 */
140 if (!AR_SREV_5416(ah))
141 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
142 ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400143 }
144}
145
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400146/* Support for Japan ch.14 (2484) spread */
147void ar9002_hw_cck_chan14_spread(struct ath_hw *ah)
148{
149 if (AR_SREV_9287_11_OR_LATER(ah)) {
150 INIT_INI_ARRAY(&ah->iniCckfirNormal,
Felix Fietkauf504f5f2010-07-02 00:09:47 +0200151 ar9287Common_normal_cck_fir_coeff_9287_1_1,
152 ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_9287_1_1),
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400153 2);
154 INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
Felix Fietkauf504f5f2010-07-02 00:09:47 +0200155 ar9287Common_japan_2484_cck_fir_coeff_9287_1_1,
156 ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_9287_1_1),
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400157 2);
158 }
159}
160
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400161static void ar9280_20_hw_init_rxgain_ini(struct ath_hw *ah)
162{
163 u32 rxgain_type;
164
165 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >=
166 AR5416_EEP_MINOR_VER_17) {
167 rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
168
169 if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
170 INIT_INI_ARRAY(&ah->iniModesRxGain,
171 ar9280Modes_backoff_13db_rxgain_9280_2,
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200172 ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400173 else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
174 INIT_INI_ARRAY(&ah->iniModesRxGain,
175 ar9280Modes_backoff_23db_rxgain_9280_2,
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200176 ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400177 else
178 INIT_INI_ARRAY(&ah->iniModesRxGain,
179 ar9280Modes_original_rxgain_9280_2,
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200180 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400181 } else {
182 INIT_INI_ARRAY(&ah->iniModesRxGain,
183 ar9280Modes_original_rxgain_9280_2,
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200184 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400185 }
186}
187
188static void ar9280_20_hw_init_txgain_ini(struct ath_hw *ah)
189{
190 u32 txgain_type;
191
192 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >=
193 AR5416_EEP_MINOR_VER_19) {
194 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
195
196 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
197 INIT_INI_ARRAY(&ah->iniModesTxGain,
198 ar9280Modes_high_power_tx_gain_9280_2,
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200199 ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400200 else
201 INIT_INI_ARRAY(&ah->iniModesTxGain,
202 ar9280Modes_original_tx_gain_9280_2,
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200203 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400204 } else {
205 INIT_INI_ARRAY(&ah->iniModesTxGain,
206 ar9280Modes_original_tx_gain_9280_2,
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200207 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400208 }
209}
210
211static void ar9002_hw_init_mode_gain_regs(struct ath_hw *ah)
212{
213 if (AR_SREV_9287_11_OR_LATER(ah))
214 INIT_INI_ARRAY(&ah->iniModesRxGain,
215 ar9287Modes_rx_gain_9287_1_1,
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200216 ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400217 else if (AR_SREV_9280_20(ah))
218 ar9280_20_hw_init_rxgain_ini(ah);
219
220 if (AR_SREV_9287_11_OR_LATER(ah)) {
221 INIT_INI_ARRAY(&ah->iniModesTxGain,
222 ar9287Modes_tx_gain_9287_1_1,
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200223 ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400224 } else if (AR_SREV_9280_20(ah)) {
225 ar9280_20_hw_init_txgain_ini(ah);
226 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
227 u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
228
229 /* txgain table */
230 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
231 if (AR_SREV_9285E_20(ah)) {
232 INIT_INI_ARRAY(&ah->iniModesTxGain,
233 ar9285Modes_XE2_0_high_power,
234 ARRAY_SIZE(
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200235 ar9285Modes_XE2_0_high_power), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400236 } else {
237 INIT_INI_ARRAY(&ah->iniModesTxGain,
238 ar9285Modes_high_power_tx_gain_9285_1_2,
239 ARRAY_SIZE(
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200240 ar9285Modes_high_power_tx_gain_9285_1_2), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400241 }
242 } else {
243 if (AR_SREV_9285E_20(ah)) {
244 INIT_INI_ARRAY(&ah->iniModesTxGain,
245 ar9285Modes_XE2_0_normal_power,
246 ARRAY_SIZE(
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200247 ar9285Modes_XE2_0_normal_power), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400248 } else {
249 INIT_INI_ARRAY(&ah->iniModesTxGain,
250 ar9285Modes_original_tx_gain_9285_1_2,
251 ARRAY_SIZE(
Felix Fietkaub8b0b972011-08-29 13:39:46 +0200252 ar9285Modes_original_tx_gain_9285_1_2), 5);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400253 }
254 }
255 }
256}
257
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400258/*
259 * Helper for ASPM support.
260 *
261 * Disable PLL when in L0s as well as receiver clock when in L1.
262 * This power saving option must be enabled through the SerDes.
263 *
264 * Programming the SerDes must go through the same 288 bit serial shift
265 * register as the other analog registers. Hence the 9 writes.
266 */
267static void ar9002_hw_configpcipowersave(struct ath_hw *ah,
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200268 bool power_off)
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400269{
270 u8 i;
271 u32 val;
272
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400273 /* Nothing to do on restore for 11N */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200274 if (!power_off /* !restore */) {
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400275 if (AR_SREV_9280_20_OR_LATER(ah)) {
276 /*
277 * AR9280 2.0 or later chips use SerDes values from the
278 * initvals.h initialized depending on chipset during
279 * __ath9k_hw_init()
280 */
281 for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
282 REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
283 INI_RA(&ah->iniPcieSerdes, i, 1));
284 }
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400285 } else {
Sujithd5e347b2010-04-23 10:28:11 +0530286 ENABLE_REGWRITE_BUFFER(ah);
287
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400288 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
290
291 /* RX shut off when elecidle is asserted */
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
295
296 /*
297 * Ignore ah->ah_config.pcie_clock_req setting for
298 * pre-AR9280 11n
299 */
300 REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
301
302 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
303 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
304 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
305
306 /* Load the new settings */
307 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
Sujithd5e347b2010-04-23 10:28:11 +0530308
309 REGWRITE_BUFFER_FLUSH(ah);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400310 }
311
312 udelay(1000);
Sujith15ae7332010-06-01 15:14:09 +0530313 }
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400314
Sujith15ae7332010-06-01 15:14:09 +0530315 if (power_off) {
316 /* clear bit 19 to disable L1 */
317 REG_CLR_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400318
Sujith15ae7332010-06-01 15:14:09 +0530319 val = REG_READ(ah, AR_WA);
320
321 /*
322 * Set PCIe workaround bits
323 * In AR9280 and AR9285, bit 14 in WA register (disable L1)
324 * should only be set when device enters D3 and be
325 * cleared when device comes back to D0.
326 */
327 if (ah->config.pcie_waen) {
328 if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
329 val |= AR_WA_D3_L1_DISABLE;
330 } else {
331 if (((AR_SREV_9285(ah) ||
332 AR_SREV_9271(ah) ||
333 AR_SREV_9287(ah)) &&
334 (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
335 (AR_SREV_9280(ah) &&
336 (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
337 val |= AR_WA_D3_L1_DISABLE;
338 }
339 }
340
341 if (AR_SREV_9280(ah) || AR_SREV_9285(ah) || AR_SREV_9287(ah)) {
342 /*
343 * Disable bit 6 and 7 before entering D3 to
344 * prevent system hang.
345 */
346 val &= ~(AR_WA_BIT6 | AR_WA_BIT7);
347 }
348
Vasanthakumar Thiagarajanf119da32010-11-04 17:41:25 -0700349 if (AR_SREV_9280(ah))
350 val |= AR_WA_BIT22;
351
Sujith15ae7332010-06-01 15:14:09 +0530352 if (AR_SREV_9285E_20(ah))
353 val |= AR_WA_BIT23;
354
355 REG_WRITE(ah, AR_WA, val);
356 } else {
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400357 if (ah->config.pcie_waen) {
358 val = ah->config.pcie_waen;
359 if (!power_off)
360 val &= (~AR_WA_D3_L1_DISABLE);
361 } else {
Sujith15ae7332010-06-01 15:14:09 +0530362 if (AR_SREV_9285(ah) ||
363 AR_SREV_9271(ah) ||
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400364 AR_SREV_9287(ah)) {
365 val = AR9285_WA_DEFAULT;
366 if (!power_off)
367 val &= (~AR_WA_D3_L1_DISABLE);
Sujith15ae7332010-06-01 15:14:09 +0530368 }
369 else if (AR_SREV_9280(ah)) {
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400370 /*
Sujith15ae7332010-06-01 15:14:09 +0530371 * For AR9280 chips, bit 22 of 0x4004
372 * needs to be set.
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400373 */
374 val = AR9280_WA_DEFAULT;
375 if (!power_off)
376 val &= (~AR_WA_D3_L1_DISABLE);
Sujith15ae7332010-06-01 15:14:09 +0530377 } else {
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400378 val = AR_WA_DEFAULT;
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400379 }
380 }
Sujith15ae7332010-06-01 15:14:09 +0530381
382 /* WAR for ASPM system hang */
Rajkumar Manoharan5b64aa72011-01-27 18:39:37 +0530383 if (AR_SREV_9285(ah) || AR_SREV_9287(ah))
Sujith15ae7332010-06-01 15:14:09 +0530384 val |= (AR_WA_BIT6 | AR_WA_BIT7);
Sujith15ae7332010-06-01 15:14:09 +0530385
386 if (AR_SREV_9285E_20(ah))
387 val |= AR_WA_BIT23;
388
389 REG_WRITE(ah, AR_WA, val);
390
391 /* set bit 19 to allow forcing of pcie core into L1 state */
392 REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400393 }
394}
395
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400396static int ar9002_hw_get_radiorev(struct ath_hw *ah)
397{
398 u32 val;
399 int i;
400
Sujith7d0d0df2010-04-16 11:53:57 +0530401 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400402
Sujith7d0d0df2010-04-16 11:53:57 +0530403 REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400404 for (i = 0; i < 8; i++)
405 REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
Sujith7d0d0df2010-04-16 11:53:57 +0530406
407 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530408
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400409 val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
410 val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
411
412 return ath9k_hw_reverse_bits(val, 8);
413}
414
415int ar9002_hw_rf_claim(struct ath_hw *ah)
416{
417 u32 val;
418
419 REG_WRITE(ah, AR_PHY(0), 0x00000007);
420
421 val = ar9002_hw_get_radiorev(ah);
422 switch (val & AR_RADIO_SREV_MAJOR) {
423 case 0:
424 val = AR_RAD5133_SREV_MAJOR;
425 break;
426 case AR_RAD5133_SREV_MAJOR:
427 case AR_RAD5122_SREV_MAJOR:
428 case AR_RAD2133_SREV_MAJOR:
429 case AR_RAD2122_SREV_MAJOR:
430 break;
431 default:
Joe Perches38002762010-12-02 19:12:36 -0800432 ath_err(ath9k_hw_common(ah),
433 "Radio Chip Rev 0x%02X not supported\n",
434 val & AR_RADIO_SREV_MAJOR);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400435 return -EOPNOTSUPP;
436 }
437
438 ah->hw_version.analog5GhzRev = val;
439
440 return 0;
441}
442
Sujithe9141f72010-06-01 15:14:10 +0530443void ar9002_hw_enable_async_fifo(struct ath_hw *ah)
444{
445 if (AR_SREV_9287_13_OR_LATER(ah)) {
446 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
447 AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
448 REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
449 REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
450 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
451 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
452 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
453 }
454}
455
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400456/* Sets up the AR5008/AR9001/AR9002 hardware familiy callbacks */
457void ar9002_hw_attach_ops(struct ath_hw *ah)
458{
459 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
460 struct ath_hw_ops *ops = ath9k_hw_ops(ah);
461
462 priv_ops->init_mode_regs = ar9002_hw_init_mode_regs;
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400463 priv_ops->init_mode_gain_regs = ar9002_hw_init_mode_gain_regs;
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400464
465 ops->config_pci_powersave = ar9002_hw_configpcipowersave;
466
467 ar5008_hw_attach_phy_ops(ah);
Felix Fietkau7a370812010-09-22 12:34:52 +0200468 if (AR_SREV_9280_20_OR_LATER(ah))
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400469 ar9002_hw_attach_phy_ops(ah);
470
471 ar9002_hw_attach_calib_ops(ah);
472 ar9002_hw_attach_mac_ops(ah);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400473}
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +0530474
475void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan)
476{
477 u32 modesIndex;
478 int i;
479
480 switch (chan->chanmode) {
481 case CHANNEL_A:
482 case CHANNEL_A_HT20:
483 modesIndex = 1;
484 break;
485 case CHANNEL_A_HT40PLUS:
486 case CHANNEL_A_HT40MINUS:
487 modesIndex = 2;
488 break;
489 case CHANNEL_G:
490 case CHANNEL_G_HT20:
491 case CHANNEL_B:
492 modesIndex = 4;
493 break;
494 case CHANNEL_G_HT40PLUS:
495 case CHANNEL_G_HT40MINUS:
496 modesIndex = 3;
497 break;
498
499 default:
500 return;
501 }
502
503 ENABLE_REGWRITE_BUFFER(ah);
504
505 for (i = 0; i < ah->iniModes_9271_ANI_reg.ia_rows; i++) {
506 u32 reg = INI_RA(&ah->iniModes_9271_ANI_reg, i, 0);
507 u32 val = INI_RA(&ah->iniModes_9271_ANI_reg, i, modesIndex);
508 u32 val_orig;
509
510 if (reg == AR_PHY_CCK_DETECT) {
511 val_orig = REG_READ(ah, reg);
512 val &= AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
513 val_orig &= ~AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
514
515 REG_WRITE(ah, reg, val|val_orig);
516 } else
517 REG_WRITE(ah, reg, val);
518 }
519
520 REGWRITE_BUFFER_FLUSH(ah);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +0530521}