blob: 92be27d5db3a7015f0084e4023f92b003ca8f91e [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
2 * net/dsa/mv88e6xxx.c - Marvell 88e6xxx switch chip support
3 * Copyright (c) 2008 Marvell Semiconductor
4 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04005 * Copyright (c) 2015 CMC Electronics, Inc.
6 * Added support for VLAN Table Unit operations
7 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000018#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000019#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000020#include <linux/module.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000021#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010022#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000023#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000024#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040025#include <net/switchdev.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000026#include "mv88e6xxx.h"
27
Andrew Lunn158bc062016-04-28 21:24:06 -040028static void assert_smi_lock(struct mv88e6xxx_priv_state *ps)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040029{
Vivien Didelot3996a4f2015-10-30 18:56:45 -040030 if (unlikely(!mutex_is_locked(&ps->smi_mutex))) {
Andrew Lunn158bc062016-04-28 21:24:06 -040031 dev_err(ps->dev, "SMI lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040032 dump_stack();
33 }
34}
35
Barry Grussling3675c8d2013-01-08 16:05:53 +000036/* If the switch's ADDR[4:0] strap pins are strapped to zero, it will
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037 * use all 32 SMI bus addresses on its SMI bus, and all switch registers
38 * will be directly accessible on some {device address,register address}
39 * pair. If the ADDR[4:0] pins are not strapped to zero, the switch
40 * will only respond to SMI transactions to that specific address, and
41 * an indirect addressing mechanism needs to be used to access its
42 * registers.
43 */
44static int mv88e6xxx_reg_wait_ready(struct mii_bus *bus, int sw_addr)
45{
46 int ret;
47 int i;
48
49 for (i = 0; i < 16; i++) {
Neil Armstrong6e899e62015-10-22 10:37:53 +020050 ret = mdiobus_read_nested(bus, sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000051 if (ret < 0)
52 return ret;
53
Andrew Lunncca8b132015-04-02 04:06:39 +020054 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000055 return 0;
56 }
57
58 return -ETIMEDOUT;
59}
60
Vivien Didelotb9b37712015-10-30 19:39:48 -040061static int __mv88e6xxx_reg_read(struct mii_bus *bus, int sw_addr, int addr,
62 int reg)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000063{
64 int ret;
65
66 if (sw_addr == 0)
Neil Armstrong6e899e62015-10-22 10:37:53 +020067 return mdiobus_read_nested(bus, addr, reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000068
Barry Grussling3675c8d2013-01-08 16:05:53 +000069 /* Wait for the bus to become free. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000070 ret = mv88e6xxx_reg_wait_ready(bus, sw_addr);
71 if (ret < 0)
72 return ret;
73
Barry Grussling3675c8d2013-01-08 16:05:53 +000074 /* Transmit the read command. */
Neil Armstrong6e899e62015-10-22 10:37:53 +020075 ret = mdiobus_write_nested(bus, sw_addr, SMI_CMD,
76 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000077 if (ret < 0)
78 return ret;
79
Barry Grussling3675c8d2013-01-08 16:05:53 +000080 /* Wait for the read command to complete. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000081 ret = mv88e6xxx_reg_wait_ready(bus, sw_addr);
82 if (ret < 0)
83 return ret;
84
Barry Grussling3675c8d2013-01-08 16:05:53 +000085 /* Read the data. */
Neil Armstrong6e899e62015-10-22 10:37:53 +020086 ret = mdiobus_read_nested(bus, sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000087 if (ret < 0)
88 return ret;
89
90 return ret & 0xffff;
91}
92
Andrew Lunn158bc062016-04-28 21:24:06 -040093static int _mv88e6xxx_reg_read(struct mv88e6xxx_priv_state *ps,
94 int addr, int reg)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000095{
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000096 int ret;
97
Andrew Lunn158bc062016-04-28 21:24:06 -040098 assert_smi_lock(ps);
Vivien Didelot3996a4f2015-10-30 18:56:45 -040099
Andrew Lunna77d43f2016-04-13 02:40:42 +0200100 ret = __mv88e6xxx_reg_read(ps->bus, ps->sw_addr, addr, reg);
Vivien Didelotbb92ea52015-01-23 16:10:36 -0500101 if (ret < 0)
102 return ret;
103
Andrew Lunn158bc062016-04-28 21:24:06 -0400104 dev_dbg(ps->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelotbb92ea52015-01-23 16:10:36 -0500105 addr, reg, ret);
106
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000107 return ret;
108}
109
Andrew Lunn158bc062016-04-28 21:24:06 -0400110int mv88e6xxx_reg_read(struct mv88e6xxx_priv_state *ps, int addr, int reg)
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700111{
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700112 int ret;
113
114 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -0400115 ret = _mv88e6xxx_reg_read(ps, addr, reg);
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700116 mutex_unlock(&ps->smi_mutex);
117
118 return ret;
119}
120
Vivien Didelotb9b37712015-10-30 19:39:48 -0400121static int __mv88e6xxx_reg_write(struct mii_bus *bus, int sw_addr, int addr,
122 int reg, u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123{
124 int ret;
125
126 if (sw_addr == 0)
Neil Armstrong6e899e62015-10-22 10:37:53 +0200127 return mdiobus_write_nested(bus, addr, reg, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000128
Barry Grussling3675c8d2013-01-08 16:05:53 +0000129 /* Wait for the bus to become free. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130 ret = mv88e6xxx_reg_wait_ready(bus, sw_addr);
131 if (ret < 0)
132 return ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Transmit the data to write. */
Neil Armstrong6e899e62015-10-22 10:37:53 +0200135 ret = mdiobus_write_nested(bus, sw_addr, SMI_DATA, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the write command. */
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 ret = mdiobus_write_nested(bus, sw_addr, SMI_CMD,
141 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the write command to complete. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 ret = mv88e6xxx_reg_wait_ready(bus, sw_addr);
147 if (ret < 0)
148 return ret;
149
150 return 0;
151}
152
Andrew Lunn158bc062016-04-28 21:24:06 -0400153static int _mv88e6xxx_reg_write(struct mv88e6xxx_priv_state *ps, int addr,
154 int reg, u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000155{
Andrew Lunn158bc062016-04-28 21:24:06 -0400156 assert_smi_lock(ps);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000157
Andrew Lunn158bc062016-04-28 21:24:06 -0400158 dev_dbg(ps->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelotbb92ea52015-01-23 16:10:36 -0500159 addr, reg, val);
160
Andrew Lunna77d43f2016-04-13 02:40:42 +0200161 return __mv88e6xxx_reg_write(ps->bus, ps->sw_addr, addr, reg, val);
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700162}
163
Andrew Lunn158bc062016-04-28 21:24:06 -0400164int mv88e6xxx_reg_write(struct mv88e6xxx_priv_state *ps, int addr,
165 int reg, u16 val)
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700166{
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700167 int ret;
168
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000169 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -0400170 ret = _mv88e6xxx_reg_write(ps, addr, reg, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000171 mutex_unlock(&ps->smi_mutex);
172
173 return ret;
174}
175
Vivien Didelot1d13a062016-05-09 13:22:43 -0400176static int mv88e6xxx_set_addr_direct(struct dsa_switch *ds, u8 *addr)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000177{
Andrew Lunn158bc062016-04-28 21:24:06 -0400178 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200179 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000180
Andrew Lunn158bc062016-04-28 21:24:06 -0400181 err = mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_MAC_01,
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200182 (addr[0] << 8) | addr[1]);
183 if (err)
184 return err;
185
Andrew Lunn158bc062016-04-28 21:24:06 -0400186 err = mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_MAC_23,
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200187 (addr[2] << 8) | addr[3]);
188 if (err)
189 return err;
190
Andrew Lunn158bc062016-04-28 21:24:06 -0400191 return mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_MAC_45,
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200192 (addr[4] << 8) | addr[5]);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000193}
194
Vivien Didelot1d13a062016-05-09 13:22:43 -0400195static int mv88e6xxx_set_addr_indirect(struct dsa_switch *ds, u8 *addr)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000196{
Andrew Lunn158bc062016-04-28 21:24:06 -0400197 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000198 int ret;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200199 int i;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000200
201 for (i = 0; i < 6; i++) {
202 int j;
203
Barry Grussling3675c8d2013-01-08 16:05:53 +0000204 /* Write the MAC address byte. */
Andrew Lunn158bc062016-04-28 21:24:06 -0400205 ret = mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_SWITCH_MAC,
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200206 GLOBAL2_SWITCH_MAC_BUSY |
207 (i << 8) | addr[i]);
208 if (ret)
209 return ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000210
Barry Grussling3675c8d2013-01-08 16:05:53 +0000211 /* Wait for the write to complete. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000212 for (j = 0; j < 16; j++) {
Andrew Lunn158bc062016-04-28 21:24:06 -0400213 ret = mv88e6xxx_reg_read(ps, REG_GLOBAL2,
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200214 GLOBAL2_SWITCH_MAC);
215 if (ret < 0)
216 return ret;
217
Andrew Lunncca8b132015-04-02 04:06:39 +0200218 if ((ret & GLOBAL2_SWITCH_MAC_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000219 break;
220 }
221 if (j == 16)
222 return -ETIMEDOUT;
223 }
224
225 return 0;
226}
227
Vivien Didelot1d13a062016-05-09 13:22:43 -0400228int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
229{
230 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
231
232 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_SWITCH_MAC))
233 return mv88e6xxx_set_addr_indirect(ds, addr);
234 else
235 return mv88e6xxx_set_addr_direct(ds, addr);
236}
237
Andrew Lunn158bc062016-04-28 21:24:06 -0400238static int _mv88e6xxx_phy_read(struct mv88e6xxx_priv_state *ps, int addr,
239 int regnum)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000240{
241 if (addr >= 0)
Andrew Lunn158bc062016-04-28 21:24:06 -0400242 return _mv88e6xxx_reg_read(ps, addr, regnum);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000243 return 0xffff;
244}
245
Andrew Lunn158bc062016-04-28 21:24:06 -0400246static int _mv88e6xxx_phy_write(struct mv88e6xxx_priv_state *ps, int addr,
247 int regnum, u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000248{
249 if (addr >= 0)
Andrew Lunn158bc062016-04-28 21:24:06 -0400250 return _mv88e6xxx_reg_write(ps, addr, regnum, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000251 return 0;
252}
253
Andrew Lunn158bc062016-04-28 21:24:06 -0400254static int mv88e6xxx_ppu_disable(struct mv88e6xxx_priv_state *ps)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000255{
256 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +0000257 unsigned long timeout;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000258
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400259 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_CONTROL);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200260 if (ret < 0)
261 return ret;
262
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400263 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_CONTROL,
264 ret & ~GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200265 if (ret)
266 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000267
Barry Grussling19b2f972013-01-08 16:05:54 +0000268 timeout = jiffies + 1 * HZ;
269 while (time_before(jiffies, timeout)) {
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400270 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_STATUS);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200271 if (ret < 0)
272 return ret;
273
Barry Grussling19b2f972013-01-08 16:05:54 +0000274 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200275 if ((ret & GLOBAL_STATUS_PPU_MASK) !=
276 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000277 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000278 }
279
280 return -ETIMEDOUT;
281}
282
Andrew Lunn158bc062016-04-28 21:24:06 -0400283static int mv88e6xxx_ppu_enable(struct mv88e6xxx_priv_state *ps)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000284{
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200285 int ret, err;
Barry Grussling19b2f972013-01-08 16:05:54 +0000286 unsigned long timeout;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000287
Andrew Lunn158bc062016-04-28 21:24:06 -0400288 ret = mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_CONTROL);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200289 if (ret < 0)
290 return ret;
291
Andrew Lunn158bc062016-04-28 21:24:06 -0400292 err = mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_CONTROL,
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200293 ret | GLOBAL_CONTROL_PPU_ENABLE);
294 if (err)
295 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000296
Barry Grussling19b2f972013-01-08 16:05:54 +0000297 timeout = jiffies + 1 * HZ;
298 while (time_before(jiffies, timeout)) {
Andrew Lunn158bc062016-04-28 21:24:06 -0400299 ret = mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_STATUS);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200300 if (ret < 0)
301 return ret;
302
Barry Grussling19b2f972013-01-08 16:05:54 +0000303 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200304 if ((ret & GLOBAL_STATUS_PPU_MASK) ==
305 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000306 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000307 }
308
309 return -ETIMEDOUT;
310}
311
312static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
313{
314 struct mv88e6xxx_priv_state *ps;
315
316 ps = container_of(ugly, struct mv88e6xxx_priv_state, ppu_work);
317 if (mutex_trylock(&ps->ppu_mutex)) {
Andrew Lunn158bc062016-04-28 21:24:06 -0400318 if (mv88e6xxx_ppu_enable(ps) == 0)
Barry Grussling85686582013-01-08 16:05:56 +0000319 ps->ppu_disabled = 0;
320 mutex_unlock(&ps->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000321 }
322}
323
324static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
325{
326 struct mv88e6xxx_priv_state *ps = (void *)_ps;
327
328 schedule_work(&ps->ppu_work);
329}
330
Andrew Lunn158bc062016-04-28 21:24:06 -0400331static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_priv_state *ps)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000332{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000333 int ret;
334
335 mutex_lock(&ps->ppu_mutex);
336
Barry Grussling3675c8d2013-01-08 16:05:53 +0000337 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000338 * we can access the PHY registers. If it was already
339 * disabled, cancel the timer that is going to re-enable
340 * it.
341 */
342 if (!ps->ppu_disabled) {
Andrew Lunn158bc062016-04-28 21:24:06 -0400343 ret = mv88e6xxx_ppu_disable(ps);
Barry Grussling85686582013-01-08 16:05:56 +0000344 if (ret < 0) {
345 mutex_unlock(&ps->ppu_mutex);
346 return ret;
347 }
348 ps->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000349 } else {
Barry Grussling85686582013-01-08 16:05:56 +0000350 del_timer(&ps->ppu_timer);
351 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000352 }
353
354 return ret;
355}
356
Andrew Lunn158bc062016-04-28 21:24:06 -0400357static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_priv_state *ps)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000358{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000359 /* Schedule a timer to re-enable the PHY polling unit. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000360 mod_timer(&ps->ppu_timer, jiffies + msecs_to_jiffies(10));
361 mutex_unlock(&ps->ppu_mutex);
362}
363
Andrew Lunn158bc062016-04-28 21:24:06 -0400364void mv88e6xxx_ppu_state_init(struct mv88e6xxx_priv_state *ps)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000365{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000366 mutex_init(&ps->ppu_mutex);
367 INIT_WORK(&ps->ppu_work, mv88e6xxx_ppu_reenable_work);
368 init_timer(&ps->ppu_timer);
369 ps->ppu_timer.data = (unsigned long)ps;
370 ps->ppu_timer.function = mv88e6xxx_ppu_reenable_timer;
371}
372
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400373static int mv88e6xxx_phy_read_ppu(struct mv88e6xxx_priv_state *ps, int addr,
374 int regnum)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000375{
376 int ret;
377
Andrew Lunn158bc062016-04-28 21:24:06 -0400378 ret = mv88e6xxx_ppu_access_get(ps);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000379 if (ret >= 0) {
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400380 ret = _mv88e6xxx_reg_read(ps, addr, regnum);
Andrew Lunn158bc062016-04-28 21:24:06 -0400381 mv88e6xxx_ppu_access_put(ps);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000382 }
383
384 return ret;
385}
386
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400387static int mv88e6xxx_phy_write_ppu(struct mv88e6xxx_priv_state *ps, int addr,
388 int regnum, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000389{
390 int ret;
391
Andrew Lunn158bc062016-04-28 21:24:06 -0400392 ret = mv88e6xxx_ppu_access_get(ps);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000393 if (ret >= 0) {
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400394 ret = _mv88e6xxx_reg_write(ps, addr, regnum, val);
Andrew Lunn158bc062016-04-28 21:24:06 -0400395 mv88e6xxx_ppu_access_put(ps);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000396 }
397
398 return ret;
399}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000400
Andrew Lunn158bc062016-04-28 21:24:06 -0400401static bool mv88e6xxx_6065_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200402{
Vivien Didelot22356472016-04-17 13:24:00 -0400403 return ps->info->family == MV88E6XXX_FAMILY_6065;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200404}
405
Andrew Lunn158bc062016-04-28 21:24:06 -0400406static bool mv88e6xxx_6095_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200407{
Vivien Didelot22356472016-04-17 13:24:00 -0400408 return ps->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200409}
410
Andrew Lunn158bc062016-04-28 21:24:06 -0400411static bool mv88e6xxx_6097_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200412{
Vivien Didelot22356472016-04-17 13:24:00 -0400413 return ps->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200414}
415
Andrew Lunn158bc062016-04-28 21:24:06 -0400416static bool mv88e6xxx_6165_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200417{
Vivien Didelot22356472016-04-17 13:24:00 -0400418 return ps->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200419}
420
Andrew Lunn158bc062016-04-28 21:24:06 -0400421static bool mv88e6xxx_6185_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200422{
Vivien Didelot22356472016-04-17 13:24:00 -0400423 return ps->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200424}
425
Andrew Lunn158bc062016-04-28 21:24:06 -0400426static bool mv88e6xxx_6320_family(struct mv88e6xxx_priv_state *ps)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700427{
Vivien Didelot22356472016-04-17 13:24:00 -0400428 return ps->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700429}
430
Andrew Lunn158bc062016-04-28 21:24:06 -0400431static bool mv88e6xxx_6351_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200432{
Vivien Didelot22356472016-04-17 13:24:00 -0400433 return ps->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200434}
435
Andrew Lunn158bc062016-04-28 21:24:06 -0400436static bool mv88e6xxx_6352_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200437{
Vivien Didelot22356472016-04-17 13:24:00 -0400438 return ps->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200439}
440
Andrew Lunn158bc062016-04-28 21:24:06 -0400441static unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_priv_state *ps)
Vivien Didelotf74df0b2016-03-31 16:53:43 -0400442{
Vivien Didelotcd5a2c82016-04-17 13:24:02 -0400443 return ps->info->num_databases;
Vivien Didelotf74df0b2016-03-31 16:53:43 -0400444}
445
Andrew Lunn158bc062016-04-28 21:24:06 -0400446static bool mv88e6xxx_has_fid_reg(struct mv88e6xxx_priv_state *ps)
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400447{
448 /* Does the device have dedicated FID registers for ATU and VTU ops? */
Andrew Lunn158bc062016-04-28 21:24:06 -0400449 if (mv88e6xxx_6097_family(ps) || mv88e6xxx_6165_family(ps) ||
450 mv88e6xxx_6351_family(ps) || mv88e6xxx_6352_family(ps))
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400451 return true;
452
453 return false;
454}
455
Andrew Lunn158bc062016-04-28 21:24:06 -0400456static bool mv88e6xxx_has_stu(struct mv88e6xxx_priv_state *ps)
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -0400457{
458 /* Does the device have STU and dedicated SID registers for VTU ops? */
Andrew Lunn158bc062016-04-28 21:24:06 -0400459 if (mv88e6xxx_6097_family(ps) || mv88e6xxx_6165_family(ps) ||
460 mv88e6xxx_6351_family(ps) || mv88e6xxx_6352_family(ps))
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -0400461 return true;
462
463 return false;
464}
465
Andrew Lunndea87022015-08-31 15:56:47 +0200466/* We expect the switch to perform auto negotiation if there is a real
467 * phy. However, in the case of a fixed link phy, we force the port
468 * settings from the fixed link settings.
469 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400470static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
471 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200472{
473 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunn49052872015-09-29 01:53:48 +0200474 u32 reg;
475 int ret;
Andrew Lunndea87022015-08-31 15:56:47 +0200476
477 if (!phy_is_pseudo_fixed_link(phydev))
478 return;
479
480 mutex_lock(&ps->smi_mutex);
481
Andrew Lunn158bc062016-04-28 21:24:06 -0400482 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunndea87022015-08-31 15:56:47 +0200483 if (ret < 0)
484 goto out;
485
486 reg = ret & ~(PORT_PCS_CTRL_LINK_UP |
487 PORT_PCS_CTRL_FORCE_LINK |
488 PORT_PCS_CTRL_DUPLEX_FULL |
489 PORT_PCS_CTRL_FORCE_DUPLEX |
490 PORT_PCS_CTRL_UNFORCED);
491
492 reg |= PORT_PCS_CTRL_FORCE_LINK;
493 if (phydev->link)
494 reg |= PORT_PCS_CTRL_LINK_UP;
495
Andrew Lunn158bc062016-04-28 21:24:06 -0400496 if (mv88e6xxx_6065_family(ps) && phydev->speed > SPEED_100)
Andrew Lunndea87022015-08-31 15:56:47 +0200497 goto out;
498
499 switch (phydev->speed) {
500 case SPEED_1000:
501 reg |= PORT_PCS_CTRL_1000;
502 break;
503 case SPEED_100:
504 reg |= PORT_PCS_CTRL_100;
505 break;
506 case SPEED_10:
507 reg |= PORT_PCS_CTRL_10;
508 break;
509 default:
510 pr_info("Unknown speed");
511 goto out;
512 }
513
514 reg |= PORT_PCS_CTRL_FORCE_DUPLEX;
515 if (phydev->duplex == DUPLEX_FULL)
516 reg |= PORT_PCS_CTRL_DUPLEX_FULL;
517
Andrew Lunn158bc062016-04-28 21:24:06 -0400518 if ((mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps)) &&
Vivien Didelot009a2b92016-04-17 13:24:01 -0400519 (port >= ps->info->num_ports - 2)) {
Andrew Lunne7e72ac2015-08-31 15:56:51 +0200520 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
521 reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK;
522 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
523 reg |= PORT_PCS_CTRL_RGMII_DELAY_TXCLK;
524 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
525 reg |= (PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
526 PORT_PCS_CTRL_RGMII_DELAY_TXCLK);
527 }
Andrew Lunn158bc062016-04-28 21:24:06 -0400528 _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_PCS_CTRL, reg);
Andrew Lunndea87022015-08-31 15:56:47 +0200529
530out:
531 mutex_unlock(&ps->smi_mutex);
532}
533
Andrew Lunn158bc062016-04-28 21:24:06 -0400534static int _mv88e6xxx_stats_wait(struct mv88e6xxx_priv_state *ps)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000535{
536 int ret;
537 int i;
538
539 for (i = 0; i < 10; i++) {
Andrew Lunn158bc062016-04-28 21:24:06 -0400540 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_STATS_OP);
Andrew Lunncca8b132015-04-02 04:06:39 +0200541 if ((ret & GLOBAL_STATS_OP_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000542 return 0;
543 }
544
545 return -ETIMEDOUT;
546}
547
Andrew Lunn158bc062016-04-28 21:24:06 -0400548static int _mv88e6xxx_stats_snapshot(struct mv88e6xxx_priv_state *ps,
549 int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000550{
551 int ret;
552
Andrew Lunn158bc062016-04-28 21:24:06 -0400553 if (mv88e6xxx_6320_family(ps) || mv88e6xxx_6352_family(ps))
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200554 port = (port + 1) << 5;
555
Barry Grussling3675c8d2013-01-08 16:05:53 +0000556 /* Snapshot the hardware statistics counters for this port. */
Andrew Lunn158bc062016-04-28 21:24:06 -0400557 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_STATS_OP,
Andrew Lunn31888232015-05-06 01:09:54 +0200558 GLOBAL_STATS_OP_CAPTURE_PORT |
559 GLOBAL_STATS_OP_HIST_RX_TX | port);
560 if (ret < 0)
561 return ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000562
Barry Grussling3675c8d2013-01-08 16:05:53 +0000563 /* Wait for the snapshotting to complete. */
Andrew Lunn158bc062016-04-28 21:24:06 -0400564 ret = _mv88e6xxx_stats_wait(ps);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000565 if (ret < 0)
566 return ret;
567
568 return 0;
569}
570
Andrew Lunn158bc062016-04-28 21:24:06 -0400571static void _mv88e6xxx_stats_read(struct mv88e6xxx_priv_state *ps,
572 int stat, u32 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000573{
574 u32 _val;
575 int ret;
576
577 *val = 0;
578
Andrew Lunn158bc062016-04-28 21:24:06 -0400579 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_STATS_OP,
Andrew Lunn31888232015-05-06 01:09:54 +0200580 GLOBAL_STATS_OP_READ_CAPTURED |
581 GLOBAL_STATS_OP_HIST_RX_TX | stat);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000582 if (ret < 0)
583 return;
584
Andrew Lunn158bc062016-04-28 21:24:06 -0400585 ret = _mv88e6xxx_stats_wait(ps);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000586 if (ret < 0)
587 return;
588
Andrew Lunn158bc062016-04-28 21:24:06 -0400589 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_STATS_COUNTER_32);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000590 if (ret < 0)
591 return;
592
593 _val = ret << 16;
594
Andrew Lunn158bc062016-04-28 21:24:06 -0400595 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_STATS_COUNTER_01);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000596 if (ret < 0)
597 return;
598
599 *val = _val | ret;
600}
601
Andrew Lunne413e7e2015-04-02 04:06:38 +0200602static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100603 { "in_good_octets", 8, 0x00, BANK0, },
604 { "in_bad_octets", 4, 0x02, BANK0, },
605 { "in_unicast", 4, 0x04, BANK0, },
606 { "in_broadcasts", 4, 0x06, BANK0, },
607 { "in_multicasts", 4, 0x07, BANK0, },
608 { "in_pause", 4, 0x16, BANK0, },
609 { "in_undersize", 4, 0x18, BANK0, },
610 { "in_fragments", 4, 0x19, BANK0, },
611 { "in_oversize", 4, 0x1a, BANK0, },
612 { "in_jabber", 4, 0x1b, BANK0, },
613 { "in_rx_error", 4, 0x1c, BANK0, },
614 { "in_fcs_error", 4, 0x1d, BANK0, },
615 { "out_octets", 8, 0x0e, BANK0, },
616 { "out_unicast", 4, 0x10, BANK0, },
617 { "out_broadcasts", 4, 0x13, BANK0, },
618 { "out_multicasts", 4, 0x12, BANK0, },
619 { "out_pause", 4, 0x15, BANK0, },
620 { "excessive", 4, 0x11, BANK0, },
621 { "collisions", 4, 0x1e, BANK0, },
622 { "deferred", 4, 0x05, BANK0, },
623 { "single", 4, 0x14, BANK0, },
624 { "multiple", 4, 0x17, BANK0, },
625 { "out_fcs_error", 4, 0x03, BANK0, },
626 { "late", 4, 0x1f, BANK0, },
627 { "hist_64bytes", 4, 0x08, BANK0, },
628 { "hist_65_127bytes", 4, 0x09, BANK0, },
629 { "hist_128_255bytes", 4, 0x0a, BANK0, },
630 { "hist_256_511bytes", 4, 0x0b, BANK0, },
631 { "hist_512_1023bytes", 4, 0x0c, BANK0, },
632 { "hist_1024_max_bytes", 4, 0x0d, BANK0, },
633 { "sw_in_discards", 4, 0x10, PORT, },
634 { "sw_in_filtered", 2, 0x12, PORT, },
635 { "sw_out_filtered", 2, 0x13, PORT, },
636 { "in_discards", 4, 0x00 | GLOBAL_STATS_OP_BANK_1, BANK1, },
637 { "in_filtered", 4, 0x01 | GLOBAL_STATS_OP_BANK_1, BANK1, },
638 { "in_accepted", 4, 0x02 | GLOBAL_STATS_OP_BANK_1, BANK1, },
639 { "in_bad_accepted", 4, 0x03 | GLOBAL_STATS_OP_BANK_1, BANK1, },
640 { "in_good_avb_class_a", 4, 0x04 | GLOBAL_STATS_OP_BANK_1, BANK1, },
641 { "in_good_avb_class_b", 4, 0x05 | GLOBAL_STATS_OP_BANK_1, BANK1, },
642 { "in_bad_avb_class_a", 4, 0x06 | GLOBAL_STATS_OP_BANK_1, BANK1, },
643 { "in_bad_avb_class_b", 4, 0x07 | GLOBAL_STATS_OP_BANK_1, BANK1, },
644 { "tcam_counter_0", 4, 0x08 | GLOBAL_STATS_OP_BANK_1, BANK1, },
645 { "tcam_counter_1", 4, 0x09 | GLOBAL_STATS_OP_BANK_1, BANK1, },
646 { "tcam_counter_2", 4, 0x0a | GLOBAL_STATS_OP_BANK_1, BANK1, },
647 { "tcam_counter_3", 4, 0x0b | GLOBAL_STATS_OP_BANK_1, BANK1, },
648 { "in_da_unknown", 4, 0x0e | GLOBAL_STATS_OP_BANK_1, BANK1, },
649 { "in_management", 4, 0x0f | GLOBAL_STATS_OP_BANK_1, BANK1, },
650 { "out_queue_0", 4, 0x10 | GLOBAL_STATS_OP_BANK_1, BANK1, },
651 { "out_queue_1", 4, 0x11 | GLOBAL_STATS_OP_BANK_1, BANK1, },
652 { "out_queue_2", 4, 0x12 | GLOBAL_STATS_OP_BANK_1, BANK1, },
653 { "out_queue_3", 4, 0x13 | GLOBAL_STATS_OP_BANK_1, BANK1, },
654 { "out_queue_4", 4, 0x14 | GLOBAL_STATS_OP_BANK_1, BANK1, },
655 { "out_queue_5", 4, 0x15 | GLOBAL_STATS_OP_BANK_1, BANK1, },
656 { "out_queue_6", 4, 0x16 | GLOBAL_STATS_OP_BANK_1, BANK1, },
657 { "out_queue_7", 4, 0x17 | GLOBAL_STATS_OP_BANK_1, BANK1, },
658 { "out_cut_through", 4, 0x18 | GLOBAL_STATS_OP_BANK_1, BANK1, },
659 { "out_octets_a", 4, 0x1a | GLOBAL_STATS_OP_BANK_1, BANK1, },
660 { "out_octets_b", 4, 0x1b | GLOBAL_STATS_OP_BANK_1, BANK1, },
661 { "out_management", 4, 0x1f | GLOBAL_STATS_OP_BANK_1, BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200662};
663
Andrew Lunn158bc062016-04-28 21:24:06 -0400664static bool mv88e6xxx_has_stat(struct mv88e6xxx_priv_state *ps,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100665 struct mv88e6xxx_hw_stat *stat)
Andrew Lunne413e7e2015-04-02 04:06:38 +0200666{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100667 switch (stat->type) {
668 case BANK0:
Andrew Lunne413e7e2015-04-02 04:06:38 +0200669 return true;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100670 case BANK1:
Andrew Lunn158bc062016-04-28 21:24:06 -0400671 return mv88e6xxx_6320_family(ps);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100672 case PORT:
Andrew Lunn158bc062016-04-28 21:24:06 -0400673 return mv88e6xxx_6095_family(ps) ||
674 mv88e6xxx_6185_family(ps) ||
675 mv88e6xxx_6097_family(ps) ||
676 mv88e6xxx_6165_family(ps) ||
677 mv88e6xxx_6351_family(ps) ||
678 mv88e6xxx_6352_family(ps);
Andrew Lunne413e7e2015-04-02 04:06:38 +0200679 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100680 return false;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000681}
682
Andrew Lunn158bc062016-04-28 21:24:06 -0400683static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_priv_state *ps,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100684 struct mv88e6xxx_hw_stat *s,
Andrew Lunn80c46272015-06-20 18:42:30 +0200685 int port)
686{
Andrew Lunn80c46272015-06-20 18:42:30 +0200687 u32 low;
688 u32 high = 0;
689 int ret;
690 u64 value;
691
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100692 switch (s->type) {
693 case PORT:
Andrew Lunn158bc062016-04-28 21:24:06 -0400694 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), s->reg);
Andrew Lunn80c46272015-06-20 18:42:30 +0200695 if (ret < 0)
696 return UINT64_MAX;
697
698 low = ret;
699 if (s->sizeof_stat == 4) {
Andrew Lunn158bc062016-04-28 21:24:06 -0400700 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port),
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100701 s->reg + 1);
Andrew Lunn80c46272015-06-20 18:42:30 +0200702 if (ret < 0)
703 return UINT64_MAX;
704 high = ret;
705 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100706 break;
707 case BANK0:
708 case BANK1:
Andrew Lunn158bc062016-04-28 21:24:06 -0400709 _mv88e6xxx_stats_read(ps, s->reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200710 if (s->sizeof_stat == 8)
Andrew Lunn158bc062016-04-28 21:24:06 -0400711 _mv88e6xxx_stats_read(ps, s->reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200712 }
713 value = (((u64)high) << 16) | low;
714 return value;
715}
716
Vivien Didelotf81ec902016-05-09 13:22:58 -0400717static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
718 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100719{
Andrew Lunn158bc062016-04-28 21:24:06 -0400720 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100721 struct mv88e6xxx_hw_stat *stat;
722 int i, j;
723
724 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
725 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunn158bc062016-04-28 21:24:06 -0400726 if (mv88e6xxx_has_stat(ps, stat)) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100727 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
728 ETH_GSTRING_LEN);
729 j++;
730 }
731 }
732}
733
Vivien Didelotf81ec902016-05-09 13:22:58 -0400734static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100735{
Andrew Lunn158bc062016-04-28 21:24:06 -0400736 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100737 struct mv88e6xxx_hw_stat *stat;
738 int i, j;
739
740 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
741 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunn158bc062016-04-28 21:24:06 -0400742 if (mv88e6xxx_has_stat(ps, stat))
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100743 j++;
744 }
745 return j;
746}
747
Vivien Didelotf81ec902016-05-09 13:22:58 -0400748static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
749 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000750{
Florian Fainellia22adce2014-04-28 11:14:28 -0700751 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100752 struct mv88e6xxx_hw_stat *stat;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000753 int ret;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100754 int i, j;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000755
Andrew Lunn31888232015-05-06 01:09:54 +0200756 mutex_lock(&ps->smi_mutex);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000757
Andrew Lunn158bc062016-04-28 21:24:06 -0400758 ret = _mv88e6xxx_stats_snapshot(ps, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000759 if (ret < 0) {
Andrew Lunn31888232015-05-06 01:09:54 +0200760 mutex_unlock(&ps->smi_mutex);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000761 return;
762 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100763 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
764 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunn158bc062016-04-28 21:24:06 -0400765 if (mv88e6xxx_has_stat(ps, stat)) {
766 data[j] = _mv88e6xxx_get_ethtool_stat(ps, stat, port);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100767 j++;
768 }
769 }
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000770
Andrew Lunn31888232015-05-06 01:09:54 +0200771 mutex_unlock(&ps->smi_mutex);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000772}
Ben Hutchings98e67302011-11-25 14:36:19 +0000773
Vivien Didelotf81ec902016-05-09 13:22:58 -0400774static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700775{
776 return 32 * sizeof(u16);
777}
778
Vivien Didelotf81ec902016-05-09 13:22:58 -0400779static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
780 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700781{
Andrew Lunn158bc062016-04-28 21:24:06 -0400782 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700783 u16 *p = _p;
784 int i;
785
786 regs->version = 0;
787
788 memset(p, 0xff, 32 * sizeof(u16));
789
Vivien Didelot23062512016-05-09 13:22:45 -0400790 mutex_lock(&ps->smi_mutex);
791
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700792 for (i = 0; i < 32; i++) {
793 int ret;
794
Vivien Didelot23062512016-05-09 13:22:45 -0400795 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), i);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700796 if (ret >= 0)
797 p[i] = ret;
798 }
Vivien Didelot23062512016-05-09 13:22:45 -0400799
800 mutex_unlock(&ps->smi_mutex);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700801}
802
Andrew Lunn158bc062016-04-28 21:24:06 -0400803static int _mv88e6xxx_wait(struct mv88e6xxx_priv_state *ps, int reg, int offset,
Andrew Lunn3898c142015-05-06 01:09:53 +0200804 u16 mask)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700805{
806 unsigned long timeout = jiffies + HZ / 10;
807
808 while (time_before(jiffies, timeout)) {
809 int ret;
810
Andrew Lunn158bc062016-04-28 21:24:06 -0400811 ret = _mv88e6xxx_reg_read(ps, reg, offset);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700812 if (ret < 0)
813 return ret;
814 if (!(ret & mask))
815 return 0;
816
817 usleep_range(1000, 2000);
818 }
819 return -ETIMEDOUT;
820}
821
Andrew Lunn158bc062016-04-28 21:24:06 -0400822static int mv88e6xxx_wait(struct mv88e6xxx_priv_state *ps, int reg,
823 int offset, u16 mask)
Andrew Lunn3898c142015-05-06 01:09:53 +0200824{
Andrew Lunn3898c142015-05-06 01:09:53 +0200825 int ret;
826
827 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -0400828 ret = _mv88e6xxx_wait(ps, reg, offset, mask);
Andrew Lunn3898c142015-05-06 01:09:53 +0200829 mutex_unlock(&ps->smi_mutex);
830
831 return ret;
832}
833
Andrew Lunn158bc062016-04-28 21:24:06 -0400834static int _mv88e6xxx_phy_wait(struct mv88e6xxx_priv_state *ps)
Andrew Lunn3898c142015-05-06 01:09:53 +0200835{
Andrew Lunn158bc062016-04-28 21:24:06 -0400836 return _mv88e6xxx_wait(ps, REG_GLOBAL2, GLOBAL2_SMI_OP,
Andrew Lunn3898c142015-05-06 01:09:53 +0200837 GLOBAL2_SMI_OP_BUSY);
838}
839
Vivien Didelotd24645b2016-05-09 13:22:41 -0400840static int mv88e6xxx_eeprom_load_wait(struct dsa_switch *ds)
Andrew Lunn3898c142015-05-06 01:09:53 +0200841{
Andrew Lunn158bc062016-04-28 21:24:06 -0400842 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
843
844 return mv88e6xxx_wait(ps, REG_GLOBAL2, GLOBAL2_EEPROM_OP,
Andrew Lunn3898c142015-05-06 01:09:53 +0200845 GLOBAL2_EEPROM_OP_LOAD);
846}
847
Vivien Didelotd24645b2016-05-09 13:22:41 -0400848static int mv88e6xxx_eeprom_busy_wait(struct dsa_switch *ds)
Andrew Lunn3898c142015-05-06 01:09:53 +0200849{
Andrew Lunn158bc062016-04-28 21:24:06 -0400850 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
851
852 return mv88e6xxx_wait(ps, REG_GLOBAL2, GLOBAL2_EEPROM_OP,
Andrew Lunn3898c142015-05-06 01:09:53 +0200853 GLOBAL2_EEPROM_OP_BUSY);
854}
855
Vivien Didelotd24645b2016-05-09 13:22:41 -0400856static int mv88e6xxx_read_eeprom_word(struct dsa_switch *ds, int addr)
857{
858 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
859 int ret;
860
861 mutex_lock(&ps->eeprom_mutex);
862
863 ret = mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_EEPROM_OP,
864 GLOBAL2_EEPROM_OP_READ |
865 (addr & GLOBAL2_EEPROM_OP_ADDR_MASK));
866 if (ret < 0)
867 goto error;
868
869 ret = mv88e6xxx_eeprom_busy_wait(ds);
870 if (ret < 0)
871 goto error;
872
873 ret = mv88e6xxx_reg_read(ps, REG_GLOBAL2, GLOBAL2_EEPROM_DATA);
874error:
875 mutex_unlock(&ps->eeprom_mutex);
876 return ret;
877}
878
Vivien Didelotf81ec902016-05-09 13:22:58 -0400879static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
880 struct ethtool_eeprom *eeprom, u8 *data)
Vivien Didelotd24645b2016-05-09 13:22:41 -0400881{
882 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
883 int offset;
884 int len;
885 int ret;
886
887 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_EEPROM))
888 return -EOPNOTSUPP;
889
890 offset = eeprom->offset;
891 len = eeprom->len;
892 eeprom->len = 0;
893
894 eeprom->magic = 0xc3ec4951;
895
896 ret = mv88e6xxx_eeprom_load_wait(ds);
897 if (ret < 0)
898 return ret;
899
900 if (offset & 1) {
901 int word;
902
903 word = mv88e6xxx_read_eeprom_word(ds, offset >> 1);
904 if (word < 0)
905 return word;
906
907 *data++ = (word >> 8) & 0xff;
908
909 offset++;
910 len--;
911 eeprom->len++;
912 }
913
914 while (len >= 2) {
915 int word;
916
917 word = mv88e6xxx_read_eeprom_word(ds, offset >> 1);
918 if (word < 0)
919 return word;
920
921 *data++ = word & 0xff;
922 *data++ = (word >> 8) & 0xff;
923
924 offset += 2;
925 len -= 2;
926 eeprom->len += 2;
927 }
928
929 if (len) {
930 int word;
931
932 word = mv88e6xxx_read_eeprom_word(ds, offset >> 1);
933 if (word < 0)
934 return word;
935
936 *data++ = word & 0xff;
937
938 offset++;
939 len--;
940 eeprom->len++;
941 }
942
943 return 0;
944}
945
946static int mv88e6xxx_eeprom_is_readonly(struct dsa_switch *ds)
947{
948 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
949 int ret;
950
951 ret = mv88e6xxx_reg_read(ps, REG_GLOBAL2, GLOBAL2_EEPROM_OP);
952 if (ret < 0)
953 return ret;
954
955 if (!(ret & GLOBAL2_EEPROM_OP_WRITE_EN))
956 return -EROFS;
957
958 return 0;
959}
960
961static int mv88e6xxx_write_eeprom_word(struct dsa_switch *ds, int addr,
962 u16 data)
963{
964 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
965 int ret;
966
967 mutex_lock(&ps->eeprom_mutex);
968
969 ret = mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_EEPROM_DATA, data);
970 if (ret < 0)
971 goto error;
972
973 ret = mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_EEPROM_OP,
974 GLOBAL2_EEPROM_OP_WRITE |
975 (addr & GLOBAL2_EEPROM_OP_ADDR_MASK));
976 if (ret < 0)
977 goto error;
978
979 ret = mv88e6xxx_eeprom_busy_wait(ds);
980error:
981 mutex_unlock(&ps->eeprom_mutex);
982 return ret;
983}
984
Vivien Didelotf81ec902016-05-09 13:22:58 -0400985static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
986 struct ethtool_eeprom *eeprom, u8 *data)
Vivien Didelotd24645b2016-05-09 13:22:41 -0400987{
988 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
989 int offset;
990 int ret;
991 int len;
992
993 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_EEPROM))
994 return -EOPNOTSUPP;
995
996 if (eeprom->magic != 0xc3ec4951)
997 return -EINVAL;
998
999 ret = mv88e6xxx_eeprom_is_readonly(ds);
1000 if (ret)
1001 return ret;
1002
1003 offset = eeprom->offset;
1004 len = eeprom->len;
1005 eeprom->len = 0;
1006
1007 ret = mv88e6xxx_eeprom_load_wait(ds);
1008 if (ret < 0)
1009 return ret;
1010
1011 if (offset & 1) {
1012 int word;
1013
1014 word = mv88e6xxx_read_eeprom_word(ds, offset >> 1);
1015 if (word < 0)
1016 return word;
1017
1018 word = (*data++ << 8) | (word & 0xff);
1019
1020 ret = mv88e6xxx_write_eeprom_word(ds, offset >> 1, word);
1021 if (ret < 0)
1022 return ret;
1023
1024 offset++;
1025 len--;
1026 eeprom->len++;
1027 }
1028
1029 while (len >= 2) {
1030 int word;
1031
1032 word = *data++;
1033 word |= *data++ << 8;
1034
1035 ret = mv88e6xxx_write_eeprom_word(ds, offset >> 1, word);
1036 if (ret < 0)
1037 return ret;
1038
1039 offset += 2;
1040 len -= 2;
1041 eeprom->len += 2;
1042 }
1043
1044 if (len) {
1045 int word;
1046
1047 word = mv88e6xxx_read_eeprom_word(ds, offset >> 1);
1048 if (word < 0)
1049 return word;
1050
1051 word = (word & 0xff00) | *data++;
1052
1053 ret = mv88e6xxx_write_eeprom_word(ds, offset >> 1, word);
1054 if (ret < 0)
1055 return ret;
1056
1057 offset++;
1058 len--;
1059 eeprom->len++;
1060 }
1061
1062 return 0;
1063}
1064
Andrew Lunn158bc062016-04-28 21:24:06 -04001065static int _mv88e6xxx_atu_wait(struct mv88e6xxx_priv_state *ps)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001066{
Andrew Lunn158bc062016-04-28 21:24:06 -04001067 return _mv88e6xxx_wait(ps, REG_GLOBAL, GLOBAL_ATU_OP,
Andrew Lunncca8b132015-04-02 04:06:39 +02001068 GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001069}
1070
Andrew Lunn158bc062016-04-28 21:24:06 -04001071static int _mv88e6xxx_phy_read_indirect(struct mv88e6xxx_priv_state *ps,
1072 int addr, int regnum)
Andrew Lunnf3044682015-02-14 19:17:50 +01001073{
1074 int ret;
1075
Andrew Lunn158bc062016-04-28 21:24:06 -04001076 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_SMI_OP,
Andrew Lunn3898c142015-05-06 01:09:53 +02001077 GLOBAL2_SMI_OP_22_READ | (addr << 5) |
1078 regnum);
Andrew Lunnf3044682015-02-14 19:17:50 +01001079 if (ret < 0)
1080 return ret;
1081
Andrew Lunn158bc062016-04-28 21:24:06 -04001082 ret = _mv88e6xxx_phy_wait(ps);
Andrew Lunn3898c142015-05-06 01:09:53 +02001083 if (ret < 0)
1084 return ret;
1085
Andrew Lunn158bc062016-04-28 21:24:06 -04001086 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL2, GLOBAL2_SMI_DATA);
1087
1088 return ret;
Andrew Lunnf3044682015-02-14 19:17:50 +01001089}
1090
Andrew Lunn158bc062016-04-28 21:24:06 -04001091static int _mv88e6xxx_phy_write_indirect(struct mv88e6xxx_priv_state *ps,
1092 int addr, int regnum, u16 val)
Andrew Lunnf3044682015-02-14 19:17:50 +01001093{
Andrew Lunn3898c142015-05-06 01:09:53 +02001094 int ret;
Andrew Lunnf3044682015-02-14 19:17:50 +01001095
Andrew Lunn158bc062016-04-28 21:24:06 -04001096 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_SMI_DATA, val);
Andrew Lunn3898c142015-05-06 01:09:53 +02001097 if (ret < 0)
1098 return ret;
1099
Andrew Lunn158bc062016-04-28 21:24:06 -04001100 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_SMI_OP,
Andrew Lunn3898c142015-05-06 01:09:53 +02001101 GLOBAL2_SMI_OP_22_WRITE | (addr << 5) |
1102 regnum);
1103
Andrew Lunn158bc062016-04-28 21:24:06 -04001104 return _mv88e6xxx_phy_wait(ps);
Andrew Lunnf3044682015-02-14 19:17:50 +01001105}
1106
Vivien Didelotf81ec902016-05-09 13:22:58 -04001107static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1108 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001109{
Andrew Lunn2f40c692015-04-02 04:06:37 +02001110 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001111 int reg;
1112
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001113 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_EEE))
1114 return -EOPNOTSUPP;
1115
Andrew Lunn3898c142015-05-06 01:09:53 +02001116 mutex_lock(&ps->smi_mutex);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001117
Andrew Lunn158bc062016-04-28 21:24:06 -04001118 reg = _mv88e6xxx_phy_read_indirect(ps, port, 16);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001119 if (reg < 0)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001120 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001121
1122 e->eee_enabled = !!(reg & 0x0200);
1123 e->tx_lpi_enabled = !!(reg & 0x0100);
1124
Andrew Lunn158bc062016-04-28 21:24:06 -04001125 reg = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_STATUS);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001126 if (reg < 0)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001127 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001128
Andrew Lunncca8b132015-04-02 04:06:39 +02001129 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001130 reg = 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001131
Andrew Lunn2f40c692015-04-02 04:06:37 +02001132out:
Andrew Lunn3898c142015-05-06 01:09:53 +02001133 mutex_unlock(&ps->smi_mutex);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001134 return reg;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001135}
1136
Vivien Didelotf81ec902016-05-09 13:22:58 -04001137static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1138 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001139{
Andrew Lunn2f40c692015-04-02 04:06:37 +02001140 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1141 int reg;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001142 int ret;
1143
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001144 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_EEE))
1145 return -EOPNOTSUPP;
1146
Andrew Lunn3898c142015-05-06 01:09:53 +02001147 mutex_lock(&ps->smi_mutex);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001148
Andrew Lunn158bc062016-04-28 21:24:06 -04001149 ret = _mv88e6xxx_phy_read_indirect(ps, port, 16);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001150 if (ret < 0)
1151 goto out;
1152
1153 reg = ret & ~0x0300;
1154 if (e->eee_enabled)
1155 reg |= 0x0200;
1156 if (e->tx_lpi_enabled)
1157 reg |= 0x0100;
1158
Andrew Lunn158bc062016-04-28 21:24:06 -04001159 ret = _mv88e6xxx_phy_write_indirect(ps, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001160out:
Andrew Lunn3898c142015-05-06 01:09:53 +02001161 mutex_unlock(&ps->smi_mutex);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001162
1163 return ret;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001164}
1165
Andrew Lunn158bc062016-04-28 21:24:06 -04001166static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_priv_state *ps, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001167{
1168 int ret;
1169
Andrew Lunn158bc062016-04-28 21:24:06 -04001170 if (mv88e6xxx_has_fid_reg(ps)) {
1171 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_ATU_FID, fid);
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001172 if (ret < 0)
1173 return ret;
Andrew Lunn158bc062016-04-28 21:24:06 -04001174 } else if (mv88e6xxx_num_databases(ps) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001175 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Andrew Lunn158bc062016-04-28 21:24:06 -04001176 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_ATU_CONTROL);
Vivien Didelot11ea8092016-03-31 16:53:44 -04001177 if (ret < 0)
1178 return ret;
1179
Andrew Lunn158bc062016-04-28 21:24:06 -04001180 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_ATU_CONTROL,
Vivien Didelot11ea8092016-03-31 16:53:44 -04001181 (ret & 0xfff) |
1182 ((fid << 8) & 0xf000));
1183 if (ret < 0)
1184 return ret;
1185
1186 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1187 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001188 }
1189
Andrew Lunn158bc062016-04-28 21:24:06 -04001190 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_ATU_OP, cmd);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001191 if (ret < 0)
1192 return ret;
1193
Andrew Lunn158bc062016-04-28 21:24:06 -04001194 return _mv88e6xxx_atu_wait(ps);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001195}
1196
Andrew Lunn158bc062016-04-28 21:24:06 -04001197static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_priv_state *ps,
Vivien Didelot37705b72015-09-04 14:34:11 -04001198 struct mv88e6xxx_atu_entry *entry)
1199{
1200 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1201
1202 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1203 unsigned int mask, shift;
1204
1205 if (entry->trunk) {
1206 data |= GLOBAL_ATU_DATA_TRUNK;
1207 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1208 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1209 } else {
1210 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1211 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1212 }
1213
1214 data |= (entry->portv_trunkid << shift) & mask;
1215 }
1216
Andrew Lunn158bc062016-04-28 21:24:06 -04001217 return _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001218}
1219
Andrew Lunn158bc062016-04-28 21:24:06 -04001220static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_priv_state *ps,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001221 struct mv88e6xxx_atu_entry *entry,
1222 bool static_too)
1223{
1224 int op;
1225 int err;
1226
Andrew Lunn158bc062016-04-28 21:24:06 -04001227 err = _mv88e6xxx_atu_wait(ps);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001228 if (err)
1229 return err;
1230
Andrew Lunn158bc062016-04-28 21:24:06 -04001231 err = _mv88e6xxx_atu_data_write(ps, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001232 if (err)
1233 return err;
1234
1235 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001236 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1237 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1238 } else {
1239 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1240 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1241 }
1242
Andrew Lunn158bc062016-04-28 21:24:06 -04001243 return _mv88e6xxx_atu_cmd(ps, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001244}
1245
Andrew Lunn158bc062016-04-28 21:24:06 -04001246static int _mv88e6xxx_atu_flush(struct mv88e6xxx_priv_state *ps,
1247 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001248{
1249 struct mv88e6xxx_atu_entry entry = {
1250 .fid = fid,
1251 .state = 0, /* EntryState bits must be 0 */
1252 };
1253
Andrew Lunn158bc062016-04-28 21:24:06 -04001254 return _mv88e6xxx_atu_flush_move(ps, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001255}
1256
Andrew Lunn158bc062016-04-28 21:24:06 -04001257static int _mv88e6xxx_atu_move(struct mv88e6xxx_priv_state *ps, u16 fid,
1258 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001259{
1260 struct mv88e6xxx_atu_entry entry = {
1261 .trunk = false,
1262 .fid = fid,
1263 };
1264
1265 /* EntryState bits must be 0xF */
1266 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1267
1268 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1269 entry.portv_trunkid = (to_port & 0x0f) << 4;
1270 entry.portv_trunkid |= from_port & 0x0f;
1271
Andrew Lunn158bc062016-04-28 21:24:06 -04001272 return _mv88e6xxx_atu_flush_move(ps, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001273}
1274
Andrew Lunn158bc062016-04-28 21:24:06 -04001275static int _mv88e6xxx_atu_remove(struct mv88e6xxx_priv_state *ps, u16 fid,
1276 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001277{
1278 /* Destination port 0xF means remove the entries */
Andrew Lunn158bc062016-04-28 21:24:06 -04001279 return _mv88e6xxx_atu_move(ps, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001280}
1281
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001282static const char * const mv88e6xxx_port_state_names[] = {
1283 [PORT_CONTROL_STATE_DISABLED] = "Disabled",
1284 [PORT_CONTROL_STATE_BLOCKING] = "Blocking/Listening",
1285 [PORT_CONTROL_STATE_LEARNING] = "Learning",
1286 [PORT_CONTROL_STATE_FORWARDING] = "Forwarding",
1287};
1288
Andrew Lunn158bc062016-04-28 21:24:06 -04001289static int _mv88e6xxx_port_state(struct mv88e6xxx_priv_state *ps, int port,
1290 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001291{
Andrew Lunn158bc062016-04-28 21:24:06 -04001292 struct dsa_switch *ds = ps->ds;
Geert Uytterhoevenc3ffe6d2015-04-16 20:49:14 +02001293 int reg, ret = 0;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001294 u8 oldstate;
1295
Andrew Lunn158bc062016-04-28 21:24:06 -04001296 reg = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_CONTROL);
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001297 if (reg < 0)
1298 return reg;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001299
Andrew Lunncca8b132015-04-02 04:06:39 +02001300 oldstate = reg & PORT_CONTROL_STATE_MASK;
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001301
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001302 if (oldstate != state) {
1303 /* Flush forwarding database if we're moving a port
1304 * from Learning or Forwarding state to Disabled or
1305 * Blocking or Listening state.
1306 */
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001307 if ((oldstate == PORT_CONTROL_STATE_LEARNING ||
1308 oldstate == PORT_CONTROL_STATE_FORWARDING)
1309 && (state == PORT_CONTROL_STATE_DISABLED ||
1310 state == PORT_CONTROL_STATE_BLOCKING)) {
Andrew Lunn158bc062016-04-28 21:24:06 -04001311 ret = _mv88e6xxx_atu_remove(ps, 0, port, false);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001312 if (ret)
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001313 return ret;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001314 }
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001315
Andrew Lunncca8b132015-04-02 04:06:39 +02001316 reg = (reg & ~PORT_CONTROL_STATE_MASK) | state;
Andrew Lunn158bc062016-04-28 21:24:06 -04001317 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_CONTROL,
Andrew Lunncca8b132015-04-02 04:06:39 +02001318 reg);
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001319 if (ret)
1320 return ret;
1321
1322 netdev_dbg(ds->ports[port], "PortState %s (was %s)\n",
1323 mv88e6xxx_port_state_names[state],
1324 mv88e6xxx_port_state_names[oldstate]);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001325 }
1326
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001327 return ret;
1328}
1329
Andrew Lunn158bc062016-04-28 21:24:06 -04001330static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_priv_state *ps,
1331 int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001332{
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001333 struct net_device *bridge = ps->ports[port].bridge_dev;
Vivien Didelot009a2b92016-04-17 13:24:01 -04001334 const u16 mask = (1 << ps->info->num_ports) - 1;
Andrew Lunn158bc062016-04-28 21:24:06 -04001335 struct dsa_switch *ds = ps->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001336 u16 output_ports = 0;
Vivien Didelotede80982015-10-11 18:08:35 -04001337 int reg;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001338 int i;
1339
1340 /* allow CPU port or DSA link(s) to send frames to every port */
1341 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1342 output_ports = mask;
1343 } else {
Vivien Didelot009a2b92016-04-17 13:24:01 -04001344 for (i = 0; i < ps->info->num_ports; ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001345 /* allow sending frames to every group member */
1346 if (bridge && ps->ports[i].bridge_dev == bridge)
1347 output_ports |= BIT(i);
1348
1349 /* allow sending frames to CPU port and DSA link(s) */
1350 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1351 output_ports |= BIT(i);
1352 }
1353 }
1354
1355 /* prevent frames from going back out of the port they came in on */
1356 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001357
Andrew Lunn158bc062016-04-28 21:24:06 -04001358 reg = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_BASE_VLAN);
Vivien Didelotede80982015-10-11 18:08:35 -04001359 if (reg < 0)
1360 return reg;
1361
1362 reg &= ~mask;
1363 reg |= output_ports & mask;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001364
Andrew Lunn158bc062016-04-28 21:24:06 -04001365 return _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_BASE_VLAN, reg);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001366}
1367
Vivien Didelotf81ec902016-05-09 13:22:58 -04001368static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1369 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001370{
1371 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1372 int stp_state;
1373
Vivien Didelot936f2342016-05-09 13:22:46 -04001374 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_PORTSTATE))
1375 return;
1376
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001377 switch (state) {
1378 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001379 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001380 break;
1381 case BR_STATE_BLOCKING:
1382 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001383 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001384 break;
1385 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001386 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001387 break;
1388 case BR_STATE_FORWARDING:
1389 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001390 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001391 break;
1392 }
1393
Vivien Didelot43c44a92016-04-06 11:55:03 -04001394 /* mv88e6xxx_port_stp_state_set may be called with softirqs disabled,
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001395 * so we can not update the port state directly but need to schedule it.
1396 */
Vivien Didelotd715fa62016-02-12 12:09:38 -05001397 ps->ports[port].state = stp_state;
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001398 set_bit(port, ps->port_state_update_mask);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001399 schedule_work(&ps->bridge_work);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001400}
1401
Andrew Lunn158bc062016-04-28 21:24:06 -04001402static int _mv88e6xxx_port_pvid(struct mv88e6xxx_priv_state *ps, int port,
1403 u16 *new, u16 *old)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001404{
Andrew Lunn158bc062016-04-28 21:24:06 -04001405 struct dsa_switch *ds = ps->ds;
Vivien Didelot5da96032016-03-07 18:24:39 -05001406 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001407 int ret;
1408
Andrew Lunn158bc062016-04-28 21:24:06 -04001409 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_DEFAULT_VLAN);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001410 if (ret < 0)
1411 return ret;
1412
Vivien Didelot5da96032016-03-07 18:24:39 -05001413 pvid = ret & PORT_DEFAULT_VLAN_MASK;
1414
1415 if (new) {
1416 ret &= ~PORT_DEFAULT_VLAN_MASK;
1417 ret |= *new & PORT_DEFAULT_VLAN_MASK;
1418
Andrew Lunn158bc062016-04-28 21:24:06 -04001419 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Vivien Didelot5da96032016-03-07 18:24:39 -05001420 PORT_DEFAULT_VLAN, ret);
1421 if (ret < 0)
1422 return ret;
1423
1424 netdev_dbg(ds->ports[port], "DefaultVID %d (was %d)\n", *new,
1425 pvid);
1426 }
1427
1428 if (old)
1429 *old = pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001430
1431 return 0;
1432}
1433
Andrew Lunn158bc062016-04-28 21:24:06 -04001434static int _mv88e6xxx_port_pvid_get(struct mv88e6xxx_priv_state *ps,
1435 int port, u16 *pvid)
Vivien Didelot5da96032016-03-07 18:24:39 -05001436{
Andrew Lunn158bc062016-04-28 21:24:06 -04001437 return _mv88e6xxx_port_pvid(ps, port, NULL, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001438}
1439
Andrew Lunn158bc062016-04-28 21:24:06 -04001440static int _mv88e6xxx_port_pvid_set(struct mv88e6xxx_priv_state *ps,
1441 int port, u16 pvid)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001442{
Andrew Lunn158bc062016-04-28 21:24:06 -04001443 return _mv88e6xxx_port_pvid(ps, port, &pvid, NULL);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001444}
1445
Andrew Lunn158bc062016-04-28 21:24:06 -04001446static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_priv_state *ps)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001447{
Andrew Lunn158bc062016-04-28 21:24:06 -04001448 return _mv88e6xxx_wait(ps, REG_GLOBAL, GLOBAL_VTU_OP,
Vivien Didelot6b17e862015-08-13 12:52:18 -04001449 GLOBAL_VTU_OP_BUSY);
1450}
1451
Andrew Lunn158bc062016-04-28 21:24:06 -04001452static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_priv_state *ps, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001453{
1454 int ret;
1455
Andrew Lunn158bc062016-04-28 21:24:06 -04001456 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_OP, op);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001457 if (ret < 0)
1458 return ret;
1459
Andrew Lunn158bc062016-04-28 21:24:06 -04001460 return _mv88e6xxx_vtu_wait(ps);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001461}
1462
Andrew Lunn158bc062016-04-28 21:24:06 -04001463static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_priv_state *ps)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001464{
1465 int ret;
1466
Andrew Lunn158bc062016-04-28 21:24:06 -04001467 ret = _mv88e6xxx_vtu_wait(ps);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001468 if (ret < 0)
1469 return ret;
1470
Andrew Lunn158bc062016-04-28 21:24:06 -04001471 return _mv88e6xxx_vtu_cmd(ps, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001472}
1473
Andrew Lunn158bc062016-04-28 21:24:06 -04001474static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_priv_state *ps,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001475 struct mv88e6xxx_vtu_stu_entry *entry,
1476 unsigned int nibble_offset)
1477{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001478 u16 regs[3];
1479 int i;
1480 int ret;
1481
1482 for (i = 0; i < 3; ++i) {
Andrew Lunn158bc062016-04-28 21:24:06 -04001483 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001484 GLOBAL_VTU_DATA_0_3 + i);
1485 if (ret < 0)
1486 return ret;
1487
1488 regs[i] = ret;
1489 }
1490
Vivien Didelot009a2b92016-04-17 13:24:01 -04001491 for (i = 0; i < ps->info->num_ports; ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001492 unsigned int shift = (i % 4) * 4 + nibble_offset;
1493 u16 reg = regs[i / 4];
1494
1495 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1496 }
1497
1498 return 0;
1499}
1500
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001501static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_priv_state *ps,
1502 struct mv88e6xxx_vtu_stu_entry *entry)
1503{
1504 return _mv88e6xxx_vtu_stu_data_read(ps, entry, 0);
1505}
1506
1507static int mv88e6xxx_stu_data_read(struct mv88e6xxx_priv_state *ps,
1508 struct mv88e6xxx_vtu_stu_entry *entry)
1509{
1510 return _mv88e6xxx_vtu_stu_data_read(ps, entry, 2);
1511}
1512
Andrew Lunn158bc062016-04-28 21:24:06 -04001513static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_priv_state *ps,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001514 struct mv88e6xxx_vtu_stu_entry *entry,
1515 unsigned int nibble_offset)
1516{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001517 u16 regs[3] = { 0 };
1518 int i;
1519 int ret;
1520
Vivien Didelot009a2b92016-04-17 13:24:01 -04001521 for (i = 0; i < ps->info->num_ports; ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001522 unsigned int shift = (i % 4) * 4 + nibble_offset;
1523 u8 data = entry->data[i];
1524
1525 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1526 }
1527
1528 for (i = 0; i < 3; ++i) {
Andrew Lunn158bc062016-04-28 21:24:06 -04001529 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001530 GLOBAL_VTU_DATA_0_3 + i, regs[i]);
1531 if (ret < 0)
1532 return ret;
1533 }
1534
1535 return 0;
1536}
1537
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001538static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_priv_state *ps,
1539 struct mv88e6xxx_vtu_stu_entry *entry)
1540{
1541 return _mv88e6xxx_vtu_stu_data_write(ps, entry, 0);
1542}
1543
1544static int mv88e6xxx_stu_data_write(struct mv88e6xxx_priv_state *ps,
1545 struct mv88e6xxx_vtu_stu_entry *entry)
1546{
1547 return _mv88e6xxx_vtu_stu_data_write(ps, entry, 2);
1548}
1549
Andrew Lunn158bc062016-04-28 21:24:06 -04001550static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_priv_state *ps, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001551{
Andrew Lunn158bc062016-04-28 21:24:06 -04001552 return _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_VID,
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001553 vid & GLOBAL_VTU_VID_MASK);
1554}
1555
Andrew Lunn158bc062016-04-28 21:24:06 -04001556static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_priv_state *ps,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001557 struct mv88e6xxx_vtu_stu_entry *entry)
1558{
1559 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1560 int ret;
1561
Andrew Lunn158bc062016-04-28 21:24:06 -04001562 ret = _mv88e6xxx_vtu_wait(ps);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001563 if (ret < 0)
1564 return ret;
1565
Andrew Lunn158bc062016-04-28 21:24:06 -04001566 ret = _mv88e6xxx_vtu_cmd(ps, GLOBAL_VTU_OP_VTU_GET_NEXT);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001567 if (ret < 0)
1568 return ret;
1569
Andrew Lunn158bc062016-04-28 21:24:06 -04001570 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_VTU_VID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001571 if (ret < 0)
1572 return ret;
1573
1574 next.vid = ret & GLOBAL_VTU_VID_MASK;
1575 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1576
1577 if (next.valid) {
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001578 ret = mv88e6xxx_vtu_data_read(ps, &next);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001579 if (ret < 0)
1580 return ret;
1581
Andrew Lunn158bc062016-04-28 21:24:06 -04001582 if (mv88e6xxx_has_fid_reg(ps)) {
1583 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001584 GLOBAL_VTU_FID);
1585 if (ret < 0)
1586 return ret;
1587
1588 next.fid = ret & GLOBAL_VTU_FID_MASK;
Andrew Lunn158bc062016-04-28 21:24:06 -04001589 } else if (mv88e6xxx_num_databases(ps) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001590 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1591 * VTU DBNum[3:0] are located in VTU Operation 3:0
1592 */
Andrew Lunn158bc062016-04-28 21:24:06 -04001593 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL,
Vivien Didelot11ea8092016-03-31 16:53:44 -04001594 GLOBAL_VTU_OP);
1595 if (ret < 0)
1596 return ret;
1597
1598 next.fid = (ret & 0xf00) >> 4;
1599 next.fid |= ret & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001600 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001601
Andrew Lunn158bc062016-04-28 21:24:06 -04001602 if (mv88e6xxx_has_stu(ps)) {
1603 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001604 GLOBAL_VTU_SID);
1605 if (ret < 0)
1606 return ret;
1607
1608 next.sid = ret & GLOBAL_VTU_SID_MASK;
1609 }
1610 }
1611
1612 *entry = next;
1613 return 0;
1614}
1615
Vivien Didelotf81ec902016-05-09 13:22:58 -04001616static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1617 struct switchdev_obj_port_vlan *vlan,
1618 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001619{
1620 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1621 struct mv88e6xxx_vtu_stu_entry next;
1622 u16 pvid;
1623 int err;
1624
Vivien Didelot54d77b52016-05-09 13:22:47 -04001625 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VTU))
1626 return -EOPNOTSUPP;
1627
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001628 mutex_lock(&ps->smi_mutex);
1629
Andrew Lunn158bc062016-04-28 21:24:06 -04001630 err = _mv88e6xxx_port_pvid_get(ps, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001631 if (err)
1632 goto unlock;
1633
Andrew Lunn158bc062016-04-28 21:24:06 -04001634 err = _mv88e6xxx_vtu_vid_write(ps, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001635 if (err)
1636 goto unlock;
1637
1638 do {
Andrew Lunn158bc062016-04-28 21:24:06 -04001639 err = _mv88e6xxx_vtu_getnext(ps, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001640 if (err)
1641 break;
1642
1643 if (!next.valid)
1644 break;
1645
1646 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1647 continue;
1648
1649 /* reinit and dump this VLAN obj */
1650 vlan->vid_begin = vlan->vid_end = next.vid;
1651 vlan->flags = 0;
1652
1653 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1654 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1655
1656 if (next.vid == pvid)
1657 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1658
1659 err = cb(&vlan->obj);
1660 if (err)
1661 break;
1662 } while (next.vid < GLOBAL_VTU_VID_MASK);
1663
1664unlock:
1665 mutex_unlock(&ps->smi_mutex);
1666
1667 return err;
1668}
1669
Andrew Lunn158bc062016-04-28 21:24:06 -04001670static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_priv_state *ps,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001671 struct mv88e6xxx_vtu_stu_entry *entry)
1672{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001673 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001674 u16 reg = 0;
1675 int ret;
1676
Andrew Lunn158bc062016-04-28 21:24:06 -04001677 ret = _mv88e6xxx_vtu_wait(ps);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001678 if (ret < 0)
1679 return ret;
1680
1681 if (!entry->valid)
1682 goto loadpurge;
1683
1684 /* Write port member tags */
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001685 ret = mv88e6xxx_vtu_data_write(ps, entry);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001686 if (ret < 0)
1687 return ret;
1688
Andrew Lunn158bc062016-04-28 21:24:06 -04001689 if (mv88e6xxx_has_stu(ps)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001690 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Andrew Lunn158bc062016-04-28 21:24:06 -04001691 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_SID, reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001692 if (ret < 0)
1693 return ret;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001694 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001695
Andrew Lunn158bc062016-04-28 21:24:06 -04001696 if (mv88e6xxx_has_fid_reg(ps)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001697 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Andrew Lunn158bc062016-04-28 21:24:06 -04001698 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_FID, reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001699 if (ret < 0)
1700 return ret;
Andrew Lunn158bc062016-04-28 21:24:06 -04001701 } else if (mv88e6xxx_num_databases(ps) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001702 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1703 * VTU DBNum[3:0] are located in VTU Operation 3:0
1704 */
1705 op |= (entry->fid & 0xf0) << 8;
1706 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001707 }
1708
1709 reg = GLOBAL_VTU_VID_VALID;
1710loadpurge:
1711 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Andrew Lunn158bc062016-04-28 21:24:06 -04001712 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_VID, reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001713 if (ret < 0)
1714 return ret;
1715
Andrew Lunn158bc062016-04-28 21:24:06 -04001716 return _mv88e6xxx_vtu_cmd(ps, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001717}
1718
Andrew Lunn158bc062016-04-28 21:24:06 -04001719static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_priv_state *ps, u8 sid,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001720 struct mv88e6xxx_vtu_stu_entry *entry)
1721{
1722 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1723 int ret;
1724
Andrew Lunn158bc062016-04-28 21:24:06 -04001725 ret = _mv88e6xxx_vtu_wait(ps);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001726 if (ret < 0)
1727 return ret;
1728
Andrew Lunn158bc062016-04-28 21:24:06 -04001729 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_SID,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001730 sid & GLOBAL_VTU_SID_MASK);
1731 if (ret < 0)
1732 return ret;
1733
Andrew Lunn158bc062016-04-28 21:24:06 -04001734 ret = _mv88e6xxx_vtu_cmd(ps, GLOBAL_VTU_OP_STU_GET_NEXT);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001735 if (ret < 0)
1736 return ret;
1737
Andrew Lunn158bc062016-04-28 21:24:06 -04001738 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_VTU_SID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001739 if (ret < 0)
1740 return ret;
1741
1742 next.sid = ret & GLOBAL_VTU_SID_MASK;
1743
Andrew Lunn158bc062016-04-28 21:24:06 -04001744 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_VTU_VID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001745 if (ret < 0)
1746 return ret;
1747
1748 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1749
1750 if (next.valid) {
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001751 ret = mv88e6xxx_stu_data_read(ps, &next);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001752 if (ret < 0)
1753 return ret;
1754 }
1755
1756 *entry = next;
1757 return 0;
1758}
1759
Andrew Lunn158bc062016-04-28 21:24:06 -04001760static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_priv_state *ps,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001761 struct mv88e6xxx_vtu_stu_entry *entry)
1762{
1763 u16 reg = 0;
1764 int ret;
1765
Andrew Lunn158bc062016-04-28 21:24:06 -04001766 ret = _mv88e6xxx_vtu_wait(ps);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001767 if (ret < 0)
1768 return ret;
1769
1770 if (!entry->valid)
1771 goto loadpurge;
1772
1773 /* Write port states */
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001774 ret = mv88e6xxx_stu_data_write(ps, entry);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001775 if (ret < 0)
1776 return ret;
1777
1778 reg = GLOBAL_VTU_VID_VALID;
1779loadpurge:
Andrew Lunn158bc062016-04-28 21:24:06 -04001780 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_VID, reg);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001781 if (ret < 0)
1782 return ret;
1783
1784 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Andrew Lunn158bc062016-04-28 21:24:06 -04001785 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_SID, reg);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001786 if (ret < 0)
1787 return ret;
1788
Andrew Lunn158bc062016-04-28 21:24:06 -04001789 return _mv88e6xxx_vtu_cmd(ps, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001790}
1791
Andrew Lunn158bc062016-04-28 21:24:06 -04001792static int _mv88e6xxx_port_fid(struct mv88e6xxx_priv_state *ps, int port,
1793 u16 *new, u16 *old)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001794{
Andrew Lunn158bc062016-04-28 21:24:06 -04001795 struct dsa_switch *ds = ps->ds;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001796 u16 upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001797 u16 fid;
1798 int ret;
1799
Andrew Lunn158bc062016-04-28 21:24:06 -04001800 if (mv88e6xxx_num_databases(ps) == 4096)
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001801 upper_mask = 0xff;
Andrew Lunn158bc062016-04-28 21:24:06 -04001802 else if (mv88e6xxx_num_databases(ps) == 256)
Vivien Didelot11ea8092016-03-31 16:53:44 -04001803 upper_mask = 0xf;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001804 else
1805 return -EOPNOTSUPP;
1806
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001807 /* Port's default FID bits 3:0 are located in reg 0x06, offset 12 */
Andrew Lunn158bc062016-04-28 21:24:06 -04001808 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_BASE_VLAN);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001809 if (ret < 0)
1810 return ret;
1811
1812 fid = (ret & PORT_BASE_VLAN_FID_3_0_MASK) >> 12;
1813
1814 if (new) {
1815 ret &= ~PORT_BASE_VLAN_FID_3_0_MASK;
1816 ret |= (*new << 12) & PORT_BASE_VLAN_FID_3_0_MASK;
1817
Andrew Lunn158bc062016-04-28 21:24:06 -04001818 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_BASE_VLAN,
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001819 ret);
1820 if (ret < 0)
1821 return ret;
1822 }
1823
1824 /* Port's default FID bits 11:4 are located in reg 0x05, offset 0 */
Andrew Lunn158bc062016-04-28 21:24:06 -04001825 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_CONTROL_1);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001826 if (ret < 0)
1827 return ret;
1828
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001829 fid |= (ret & upper_mask) << 4;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001830
1831 if (new) {
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001832 ret &= ~upper_mask;
1833 ret |= (*new >> 4) & upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001834
Andrew Lunn158bc062016-04-28 21:24:06 -04001835 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_CONTROL_1,
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001836 ret);
1837 if (ret < 0)
1838 return ret;
1839
1840 netdev_dbg(ds->ports[port], "FID %d (was %d)\n", *new, fid);
1841 }
1842
1843 if (old)
1844 *old = fid;
1845
1846 return 0;
1847}
1848
Andrew Lunn158bc062016-04-28 21:24:06 -04001849static int _mv88e6xxx_port_fid_get(struct mv88e6xxx_priv_state *ps,
1850 int port, u16 *fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001851{
Andrew Lunn158bc062016-04-28 21:24:06 -04001852 return _mv88e6xxx_port_fid(ps, port, NULL, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001853}
1854
Andrew Lunn158bc062016-04-28 21:24:06 -04001855static int _mv88e6xxx_port_fid_set(struct mv88e6xxx_priv_state *ps,
1856 int port, u16 fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001857{
Andrew Lunn158bc062016-04-28 21:24:06 -04001858 return _mv88e6xxx_port_fid(ps, port, &fid, NULL);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001859}
1860
Andrew Lunn158bc062016-04-28 21:24:06 -04001861static int _mv88e6xxx_fid_new(struct mv88e6xxx_priv_state *ps, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001862{
1863 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1864 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001865 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001866
1867 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1868
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001869 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot009a2b92016-04-17 13:24:01 -04001870 for (i = 0; i < ps->info->num_ports; ++i) {
Andrew Lunn158bc062016-04-28 21:24:06 -04001871 err = _mv88e6xxx_port_fid_get(ps, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001872 if (err)
1873 return err;
1874
1875 set_bit(*fid, fid_bitmap);
1876 }
1877
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001878 /* Set every FID bit used by the VLAN entries */
Andrew Lunn158bc062016-04-28 21:24:06 -04001879 err = _mv88e6xxx_vtu_vid_write(ps, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001880 if (err)
1881 return err;
1882
1883 do {
Andrew Lunn158bc062016-04-28 21:24:06 -04001884 err = _mv88e6xxx_vtu_getnext(ps, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001885 if (err)
1886 return err;
1887
1888 if (!vlan.valid)
1889 break;
1890
1891 set_bit(vlan.fid, fid_bitmap);
1892 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1893
1894 /* The reset value 0x000 is used to indicate that multiple address
1895 * databases are not needed. Return the next positive available.
1896 */
1897 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Andrew Lunn158bc062016-04-28 21:24:06 -04001898 if (unlikely(*fid >= mv88e6xxx_num_databases(ps)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001899 return -ENOSPC;
1900
1901 /* Clear the database */
Andrew Lunn158bc062016-04-28 21:24:06 -04001902 return _mv88e6xxx_atu_flush(ps, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001903}
1904
Andrew Lunn158bc062016-04-28 21:24:06 -04001905static int _mv88e6xxx_vtu_new(struct mv88e6xxx_priv_state *ps, u16 vid,
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001906 struct mv88e6xxx_vtu_stu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001907{
Andrew Lunn158bc062016-04-28 21:24:06 -04001908 struct dsa_switch *ds = ps->ds;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001909 struct mv88e6xxx_vtu_stu_entry vlan = {
1910 .valid = true,
1911 .vid = vid,
1912 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001913 int i, err;
1914
Andrew Lunn158bc062016-04-28 21:24:06 -04001915 err = _mv88e6xxx_fid_new(ps, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001916 if (err)
1917 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001918
Vivien Didelot3d131f02015-11-03 10:52:52 -05001919 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot009a2b92016-04-17 13:24:01 -04001920 for (i = 0; i < ps->info->num_ports; ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001921 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1922 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1923 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001924
Andrew Lunn158bc062016-04-28 21:24:06 -04001925 if (mv88e6xxx_6097_family(ps) || mv88e6xxx_6165_family(ps) ||
1926 mv88e6xxx_6351_family(ps) || mv88e6xxx_6352_family(ps)) {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001927 struct mv88e6xxx_vtu_stu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001928
1929 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1930 * implemented, only one STU entry is needed to cover all VTU
1931 * entries. Thus, validate the SID 0.
1932 */
1933 vlan.sid = 0;
Andrew Lunn158bc062016-04-28 21:24:06 -04001934 err = _mv88e6xxx_stu_getnext(ps, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001935 if (err)
1936 return err;
1937
1938 if (vstp.sid != vlan.sid || !vstp.valid) {
1939 memset(&vstp, 0, sizeof(vstp));
1940 vstp.valid = true;
1941 vstp.sid = vlan.sid;
1942
Andrew Lunn158bc062016-04-28 21:24:06 -04001943 err = _mv88e6xxx_stu_loadpurge(ps, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001944 if (err)
1945 return err;
1946 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001947 }
1948
1949 *entry = vlan;
1950 return 0;
1951}
1952
Andrew Lunn158bc062016-04-28 21:24:06 -04001953static int _mv88e6xxx_vtu_get(struct mv88e6xxx_priv_state *ps, u16 vid,
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001954 struct mv88e6xxx_vtu_stu_entry *entry, bool creat)
1955{
1956 int err;
1957
1958 if (!vid)
1959 return -EINVAL;
1960
Andrew Lunn158bc062016-04-28 21:24:06 -04001961 err = _mv88e6xxx_vtu_vid_write(ps, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001962 if (err)
1963 return err;
1964
Andrew Lunn158bc062016-04-28 21:24:06 -04001965 err = _mv88e6xxx_vtu_getnext(ps, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001966 if (err)
1967 return err;
1968
1969 if (entry->vid != vid || !entry->valid) {
1970 if (!creat)
1971 return -EOPNOTSUPP;
1972 /* -ENOENT would've been more appropriate, but switchdev expects
1973 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1974 */
1975
Andrew Lunn158bc062016-04-28 21:24:06 -04001976 err = _mv88e6xxx_vtu_new(ps, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001977 }
1978
1979 return err;
1980}
1981
Vivien Didelotda9c3592016-02-12 12:09:40 -05001982static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1983 u16 vid_begin, u16 vid_end)
1984{
1985 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1986 struct mv88e6xxx_vtu_stu_entry vlan;
1987 int i, err;
1988
1989 if (!vid_begin)
1990 return -EOPNOTSUPP;
1991
1992 mutex_lock(&ps->smi_mutex);
1993
Andrew Lunn158bc062016-04-28 21:24:06 -04001994 err = _mv88e6xxx_vtu_vid_write(ps, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001995 if (err)
1996 goto unlock;
1997
1998 do {
Andrew Lunn158bc062016-04-28 21:24:06 -04001999 err = _mv88e6xxx_vtu_getnext(ps, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05002000 if (err)
2001 goto unlock;
2002
2003 if (!vlan.valid)
2004 break;
2005
2006 if (vlan.vid > vid_end)
2007 break;
2008
Vivien Didelot009a2b92016-04-17 13:24:01 -04002009 for (i = 0; i < ps->info->num_ports; ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05002010 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
2011 continue;
2012
2013 if (vlan.data[i] ==
2014 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
2015 continue;
2016
2017 if (ps->ports[i].bridge_dev ==
2018 ps->ports[port].bridge_dev)
2019 break; /* same bridge, check next VLAN */
2020
2021 netdev_warn(ds->ports[port],
2022 "hardware VLAN %d already used by %s\n",
2023 vlan.vid,
2024 netdev_name(ps->ports[i].bridge_dev));
2025 err = -EOPNOTSUPP;
2026 goto unlock;
2027 }
2028 } while (vlan.vid < vid_end);
2029
2030unlock:
2031 mutex_unlock(&ps->smi_mutex);
2032
2033 return err;
2034}
2035
Vivien Didelot214cdb92016-02-26 13:16:08 -05002036static const char * const mv88e6xxx_port_8021q_mode_names[] = {
2037 [PORT_CONTROL_2_8021Q_DISABLED] = "Disabled",
2038 [PORT_CONTROL_2_8021Q_FALLBACK] = "Fallback",
2039 [PORT_CONTROL_2_8021Q_CHECK] = "Check",
2040 [PORT_CONTROL_2_8021Q_SECURE] = "Secure",
2041};
2042
Vivien Didelotf81ec902016-05-09 13:22:58 -04002043static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
2044 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05002045{
2046 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2047 u16 old, new = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
2048 PORT_CONTROL_2_8021Q_DISABLED;
2049 int ret;
2050
Vivien Didelot54d77b52016-05-09 13:22:47 -04002051 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VTU))
2052 return -EOPNOTSUPP;
2053
Vivien Didelot214cdb92016-02-26 13:16:08 -05002054 mutex_lock(&ps->smi_mutex);
2055
Andrew Lunn158bc062016-04-28 21:24:06 -04002056 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_CONTROL_2);
Vivien Didelot214cdb92016-02-26 13:16:08 -05002057 if (ret < 0)
2058 goto unlock;
2059
2060 old = ret & PORT_CONTROL_2_8021Q_MASK;
2061
Vivien Didelot5220ef12016-03-07 18:24:52 -05002062 if (new != old) {
2063 ret &= ~PORT_CONTROL_2_8021Q_MASK;
2064 ret |= new & PORT_CONTROL_2_8021Q_MASK;
Vivien Didelot214cdb92016-02-26 13:16:08 -05002065
Andrew Lunn158bc062016-04-28 21:24:06 -04002066 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_CONTROL_2,
Vivien Didelot5220ef12016-03-07 18:24:52 -05002067 ret);
2068 if (ret < 0)
2069 goto unlock;
Vivien Didelot214cdb92016-02-26 13:16:08 -05002070
Vivien Didelot5220ef12016-03-07 18:24:52 -05002071 netdev_dbg(ds->ports[port], "802.1Q Mode %s (was %s)\n",
2072 mv88e6xxx_port_8021q_mode_names[new],
2073 mv88e6xxx_port_8021q_mode_names[old]);
2074 }
2075
2076 ret = 0;
Vivien Didelot214cdb92016-02-26 13:16:08 -05002077unlock:
2078 mutex_unlock(&ps->smi_mutex);
2079
2080 return ret;
2081}
2082
Vivien Didelotf81ec902016-05-09 13:22:58 -04002083static int mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
2084 const struct switchdev_obj_port_vlan *vlan,
2085 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002086{
Vivien Didelot54d77b52016-05-09 13:22:47 -04002087 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelotda9c3592016-02-12 12:09:40 -05002088 int err;
2089
Vivien Didelot54d77b52016-05-09 13:22:47 -04002090 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VTU))
2091 return -EOPNOTSUPP;
2092
Vivien Didelotda9c3592016-02-12 12:09:40 -05002093 /* If the requested port doesn't belong to the same bridge as the VLAN
2094 * members, do not support it (yet) and fallback to software VLAN.
2095 */
2096 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
2097 vlan->vid_end);
2098 if (err)
2099 return err;
2100
Vivien Didelot76e398a2015-11-01 12:33:55 -05002101 /* We don't need any dynamic resource from the kernel (yet),
2102 * so skip the prepare phase.
2103 */
2104 return 0;
2105}
2106
Andrew Lunn158bc062016-04-28 21:24:06 -04002107static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_priv_state *ps, int port,
2108 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002109{
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002110 struct mv88e6xxx_vtu_stu_entry vlan;
2111 int err;
2112
Andrew Lunn158bc062016-04-28 21:24:06 -04002113 err = _mv88e6xxx_vtu_get(ps, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002114 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002115 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002116
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002117 vlan.data[port] = untagged ?
2118 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
2119 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
2120
Andrew Lunn158bc062016-04-28 21:24:06 -04002121 return _mv88e6xxx_vtu_loadpurge(ps, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002122}
2123
Vivien Didelotf81ec902016-05-09 13:22:58 -04002124static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
2125 const struct switchdev_obj_port_vlan *vlan,
2126 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002127{
2128 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2129 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
2130 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
2131 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002132
Vivien Didelot54d77b52016-05-09 13:22:47 -04002133 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VTU))
2134 return;
2135
Vivien Didelot76e398a2015-11-01 12:33:55 -05002136 mutex_lock(&ps->smi_mutex);
2137
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002138 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Andrew Lunn158bc062016-04-28 21:24:06 -04002139 if (_mv88e6xxx_port_vlan_add(ps, port, vid, untagged))
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002140 netdev_err(ds->ports[port], "failed to add VLAN %d%c\n",
2141 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05002142
Andrew Lunn158bc062016-04-28 21:24:06 -04002143 if (pvid && _mv88e6xxx_port_pvid_set(ps, port, vlan->vid_end))
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002144 netdev_err(ds->ports[port], "failed to set PVID %d\n",
2145 vlan->vid_end);
2146
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002147 mutex_unlock(&ps->smi_mutex);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002148}
2149
Andrew Lunn158bc062016-04-28 21:24:06 -04002150static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_priv_state *ps,
2151 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002152{
Andrew Lunn158bc062016-04-28 21:24:06 -04002153 struct dsa_switch *ds = ps->ds;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002154 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002155 int i, err;
2156
Andrew Lunn158bc062016-04-28 21:24:06 -04002157 err = _mv88e6xxx_vtu_get(ps, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002158 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002159 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002160
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05002161 /* Tell switchdev if this VLAN is handled in software */
2162 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002163 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002164
2165 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
2166
2167 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002168 vlan.valid = false;
Vivien Didelot009a2b92016-04-17 13:24:01 -04002169 for (i = 0; i < ps->info->num_ports; ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05002170 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002171 continue;
2172
2173 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002174 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002175 break;
2176 }
2177 }
2178
Andrew Lunn158bc062016-04-28 21:24:06 -04002179 err = _mv88e6xxx_vtu_loadpurge(ps, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002180 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002181 return err;
2182
Andrew Lunn158bc062016-04-28 21:24:06 -04002183 return _mv88e6xxx_atu_remove(ps, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002184}
2185
Vivien Didelotf81ec902016-05-09 13:22:58 -04002186static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2187 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002188{
2189 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2190 u16 pvid, vid;
2191 int err = 0;
2192
Vivien Didelot54d77b52016-05-09 13:22:47 -04002193 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VTU))
2194 return -EOPNOTSUPP;
2195
Vivien Didelot76e398a2015-11-01 12:33:55 -05002196 mutex_lock(&ps->smi_mutex);
2197
Andrew Lunn158bc062016-04-28 21:24:06 -04002198 err = _mv88e6xxx_port_pvid_get(ps, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002199 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002200 goto unlock;
2201
Vivien Didelot76e398a2015-11-01 12:33:55 -05002202 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002203 err = _mv88e6xxx_port_vlan_del(ps, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002204 if (err)
2205 goto unlock;
2206
2207 if (vid == pvid) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002208 err = _mv88e6xxx_port_pvid_set(ps, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002209 if (err)
2210 goto unlock;
2211 }
2212 }
2213
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002214unlock:
2215 mutex_unlock(&ps->smi_mutex);
2216
2217 return err;
2218}
2219
Andrew Lunn158bc062016-04-28 21:24:06 -04002220static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_priv_state *ps,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04002221 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002222{
2223 int i, ret;
2224
2225 for (i = 0; i < 3; i++) {
Andrew Lunncca8b132015-04-02 04:06:39 +02002226 ret = _mv88e6xxx_reg_write(
Andrew Lunn158bc062016-04-28 21:24:06 -04002227 ps, REG_GLOBAL, GLOBAL_ATU_MAC_01 + i,
Andrew Lunncca8b132015-04-02 04:06:39 +02002228 (addr[i * 2] << 8) | addr[i * 2 + 1]);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002229 if (ret < 0)
2230 return ret;
2231 }
2232
2233 return 0;
2234}
2235
Andrew Lunn158bc062016-04-28 21:24:06 -04002236static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_priv_state *ps,
2237 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002238{
2239 int i, ret;
2240
2241 for (i = 0; i < 3; i++) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002242 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL,
Andrew Lunncca8b132015-04-02 04:06:39 +02002243 GLOBAL_ATU_MAC_01 + i);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002244 if (ret < 0)
2245 return ret;
2246 addr[i * 2] = ret >> 8;
2247 addr[i * 2 + 1] = ret & 0xff;
2248 }
2249
2250 return 0;
2251}
2252
Andrew Lunn158bc062016-04-28 21:24:06 -04002253static int _mv88e6xxx_atu_load(struct mv88e6xxx_priv_state *ps,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002254 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002255{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002256 int ret;
2257
Andrew Lunn158bc062016-04-28 21:24:06 -04002258 ret = _mv88e6xxx_atu_wait(ps);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002259 if (ret < 0)
2260 return ret;
2261
Andrew Lunn158bc062016-04-28 21:24:06 -04002262 ret = _mv88e6xxx_atu_mac_write(ps, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002263 if (ret < 0)
2264 return ret;
2265
Andrew Lunn158bc062016-04-28 21:24:06 -04002266 ret = _mv88e6xxx_atu_data_write(ps, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002267 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002268 return ret;
2269
Andrew Lunn158bc062016-04-28 21:24:06 -04002270 return _mv88e6xxx_atu_cmd(ps, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002271}
David S. Millercdf09692015-08-11 12:00:37 -07002272
Andrew Lunn158bc062016-04-28 21:24:06 -04002273static int _mv88e6xxx_port_fdb_load(struct mv88e6xxx_priv_state *ps, int port,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002274 const unsigned char *addr, u16 vid,
2275 u8 state)
2276{
2277 struct mv88e6xxx_atu_entry entry = { 0 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002278 struct mv88e6xxx_vtu_stu_entry vlan;
2279 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002280
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002281 /* Null VLAN ID corresponds to the port private database */
2282 if (vid == 0)
Andrew Lunn158bc062016-04-28 21:24:06 -04002283 err = _mv88e6xxx_port_fid_get(ps, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002284 else
Andrew Lunn158bc062016-04-28 21:24:06 -04002285 err = _mv88e6xxx_vtu_get(ps, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002286 if (err)
2287 return err;
2288
2289 entry.fid = vlan.fid;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002290 entry.state = state;
2291 ether_addr_copy(entry.mac, addr);
2292 if (state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2293 entry.trunk = false;
2294 entry.portv_trunkid = BIT(port);
2295 }
2296
Andrew Lunn158bc062016-04-28 21:24:06 -04002297 return _mv88e6xxx_atu_load(ps, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002298}
2299
Vivien Didelotf81ec902016-05-09 13:22:58 -04002300static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2301 const struct switchdev_obj_port_fdb *fdb,
2302 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002303{
Vivien Didelot2672f822016-05-09 13:22:48 -04002304 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2305
2306 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_ATU))
2307 return -EOPNOTSUPP;
2308
Vivien Didelot146a3202015-10-08 11:35:12 -04002309 /* We don't need any dynamic resource from the kernel (yet),
2310 * so skip the prepare phase.
2311 */
2312 return 0;
2313}
2314
Vivien Didelotf81ec902016-05-09 13:22:58 -04002315static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2316 const struct switchdev_obj_port_fdb *fdb,
2317 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002318{
Vivien Didelot1f36faf2015-10-08 11:35:13 -04002319 int state = is_multicast_ether_addr(fdb->addr) ?
David S. Millercdf09692015-08-11 12:00:37 -07002320 GLOBAL_ATU_DATA_STATE_MC_STATIC :
2321 GLOBAL_ATU_DATA_STATE_UC_STATIC;
2322 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelot6630e232015-08-06 01:44:07 -04002323
Vivien Didelot2672f822016-05-09 13:22:48 -04002324 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_ATU))
2325 return;
2326
David S. Millercdf09692015-08-11 12:00:37 -07002327 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -04002328 if (_mv88e6xxx_port_fdb_load(ps, port, fdb->addr, fdb->vid, state))
Vivien Didelot8497aa62016-04-06 11:55:04 -04002329 netdev_err(ds->ports[port], "failed to load MAC address\n");
David S. Millercdf09692015-08-11 12:00:37 -07002330 mutex_unlock(&ps->smi_mutex);
David S. Millercdf09692015-08-11 12:00:37 -07002331}
2332
Vivien Didelotf81ec902016-05-09 13:22:58 -04002333static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2334 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002335{
2336 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2337 int ret;
2338
Vivien Didelot2672f822016-05-09 13:22:48 -04002339 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_ATU))
2340 return -EOPNOTSUPP;
2341
David S. Millercdf09692015-08-11 12:00:37 -07002342 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -04002343 ret = _mv88e6xxx_port_fdb_load(ps, port, fdb->addr, fdb->vid,
David S. Millercdf09692015-08-11 12:00:37 -07002344 GLOBAL_ATU_DATA_STATE_UNUSED);
2345 mutex_unlock(&ps->smi_mutex);
2346
2347 return ret;
2348}
2349
Andrew Lunn158bc062016-04-28 21:24:06 -04002350static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_priv_state *ps, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002351 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002352{
Vivien Didelot1d194042015-08-10 09:09:51 -04002353 struct mv88e6xxx_atu_entry next = { 0 };
2354 int ret;
2355
2356 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002357
Andrew Lunn158bc062016-04-28 21:24:06 -04002358 ret = _mv88e6xxx_atu_wait(ps);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002359 if (ret < 0)
2360 return ret;
2361
Andrew Lunn158bc062016-04-28 21:24:06 -04002362 ret = _mv88e6xxx_atu_cmd(ps, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002363 if (ret < 0)
2364 return ret;
2365
Andrew Lunn158bc062016-04-28 21:24:06 -04002366 ret = _mv88e6xxx_atu_mac_read(ps, next.mac);
Vivien Didelot1d194042015-08-10 09:09:51 -04002367 if (ret < 0)
2368 return ret;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002369
Andrew Lunn158bc062016-04-28 21:24:06 -04002370 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_ATU_DATA);
Vivien Didelot1d194042015-08-10 09:09:51 -04002371 if (ret < 0)
2372 return ret;
2373
2374 next.state = ret & GLOBAL_ATU_DATA_STATE_MASK;
2375 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2376 unsigned int mask, shift;
2377
2378 if (ret & GLOBAL_ATU_DATA_TRUNK) {
2379 next.trunk = true;
2380 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2381 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2382 } else {
2383 next.trunk = false;
2384 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2385 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2386 }
2387
2388 next.portv_trunkid = (ret & mask) >> shift;
2389 }
2390
2391 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002392 return 0;
2393}
2394
Andrew Lunn158bc062016-04-28 21:24:06 -04002395static int _mv88e6xxx_port_fdb_dump_one(struct mv88e6xxx_priv_state *ps,
2396 u16 fid, u16 vid, int port,
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002397 struct switchdev_obj_port_fdb *fdb,
2398 int (*cb)(struct switchdev_obj *obj))
2399{
2400 struct mv88e6xxx_atu_entry addr = {
2401 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2402 };
2403 int err;
2404
Andrew Lunn158bc062016-04-28 21:24:06 -04002405 err = _mv88e6xxx_atu_mac_write(ps, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002406 if (err)
2407 return err;
2408
2409 do {
Andrew Lunn158bc062016-04-28 21:24:06 -04002410 err = _mv88e6xxx_atu_getnext(ps, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002411 if (err)
2412 break;
2413
2414 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2415 break;
2416
2417 if (!addr.trunk && addr.portv_trunkid & BIT(port)) {
2418 bool is_static = addr.state ==
2419 (is_multicast_ether_addr(addr.mac) ?
2420 GLOBAL_ATU_DATA_STATE_MC_STATIC :
2421 GLOBAL_ATU_DATA_STATE_UC_STATIC);
2422
2423 fdb->vid = vid;
2424 ether_addr_copy(fdb->addr, addr.mac);
2425 fdb->ndm_state = is_static ? NUD_NOARP : NUD_REACHABLE;
2426
2427 err = cb(&fdb->obj);
2428 if (err)
2429 break;
2430 }
2431 } while (!is_broadcast_ether_addr(addr.mac));
2432
2433 return err;
2434}
2435
Vivien Didelotf81ec902016-05-09 13:22:58 -04002436static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2437 struct switchdev_obj_port_fdb *fdb,
2438 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002439{
2440 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2441 struct mv88e6xxx_vtu_stu_entry vlan = {
2442 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2443 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002444 u16 fid;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002445 int err;
2446
Vivien Didelot2672f822016-05-09 13:22:48 -04002447 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_ATU))
2448 return -EOPNOTSUPP;
2449
Vivien Didelotf33475b2015-10-22 09:34:41 -04002450 mutex_lock(&ps->smi_mutex);
2451
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002452 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Andrew Lunn158bc062016-04-28 21:24:06 -04002453 err = _mv88e6xxx_port_fid_get(ps, port, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002454 if (err)
2455 goto unlock;
2456
Andrew Lunn158bc062016-04-28 21:24:06 -04002457 err = _mv88e6xxx_port_fdb_dump_one(ps, fid, 0, port, fdb, cb);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002458 if (err)
2459 goto unlock;
2460
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002461 /* Dump VLANs' Filtering Information Databases */
Andrew Lunn158bc062016-04-28 21:24:06 -04002462 err = _mv88e6xxx_vtu_vid_write(ps, vlan.vid);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002463 if (err)
2464 goto unlock;
2465
2466 do {
Andrew Lunn158bc062016-04-28 21:24:06 -04002467 err = _mv88e6xxx_vtu_getnext(ps, &vlan);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002468 if (err)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002469 break;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002470
2471 if (!vlan.valid)
2472 break;
2473
Andrew Lunn158bc062016-04-28 21:24:06 -04002474 err = _mv88e6xxx_port_fdb_dump_one(ps, vlan.fid, vlan.vid, port,
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002475 fdb, cb);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002476 if (err)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002477 break;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002478 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2479
2480unlock:
2481 mutex_unlock(&ps->smi_mutex);
2482
2483 return err;
2484}
2485
Vivien Didelotf81ec902016-05-09 13:22:58 -04002486static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2487 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002488{
Vivien Didelota6692752016-02-12 12:09:39 -05002489 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Colin Ian King1d9619d2016-04-25 23:11:22 +01002490 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002491
Vivien Didelot936f2342016-05-09 13:22:46 -04002492 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VLANTABLE))
2493 return -EOPNOTSUPP;
2494
Vivien Didelot466dfa02016-02-26 13:16:05 -05002495 mutex_lock(&ps->smi_mutex);
2496
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002497 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelota6692752016-02-12 12:09:39 -05002498 ps->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002499
Vivien Didelot009a2b92016-04-17 13:24:01 -04002500 for (i = 0; i < ps->info->num_ports; ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002501 if (ps->ports[i].bridge_dev == bridge) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002502 err = _mv88e6xxx_port_based_vlan_map(ps, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002503 if (err)
2504 break;
2505 }
2506 }
2507
Vivien Didelot466dfa02016-02-26 13:16:05 -05002508 mutex_unlock(&ps->smi_mutex);
Vivien Didelota6692752016-02-12 12:09:39 -05002509
Vivien Didelot466dfa02016-02-26 13:16:05 -05002510 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002511}
2512
Vivien Didelotf81ec902016-05-09 13:22:58 -04002513static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002514{
Vivien Didelota6692752016-02-12 12:09:39 -05002515 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002516 struct net_device *bridge = ps->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002517 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002518
Vivien Didelot936f2342016-05-09 13:22:46 -04002519 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VLANTABLE))
2520 return;
2521
Vivien Didelot466dfa02016-02-26 13:16:05 -05002522 mutex_lock(&ps->smi_mutex);
2523
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002524 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelota6692752016-02-12 12:09:39 -05002525 ps->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002526
Vivien Didelot009a2b92016-04-17 13:24:01 -04002527 for (i = 0; i < ps->info->num_ports; ++i)
Vivien Didelot16bfa702016-03-13 16:21:33 -04002528 if (i == port || ps->ports[i].bridge_dev == bridge)
Andrew Lunn158bc062016-04-28 21:24:06 -04002529 if (_mv88e6xxx_port_based_vlan_map(ps, i))
Vivien Didelot16bfa702016-03-13 16:21:33 -04002530 netdev_warn(ds->ports[i], "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002531
Vivien Didelot466dfa02016-02-26 13:16:05 -05002532 mutex_unlock(&ps->smi_mutex);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002533}
2534
Guenter Roeckfacd95b2015-03-26 18:36:35 -07002535static void mv88e6xxx_bridge_work(struct work_struct *work)
2536{
2537 struct mv88e6xxx_priv_state *ps;
2538 struct dsa_switch *ds;
2539 int port;
2540
2541 ps = container_of(work, struct mv88e6xxx_priv_state, bridge_work);
Andrew Lunn7543a6d2016-04-13 02:40:40 +02002542 ds = ps->ds;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07002543
Vivien Didelot2d9deae2016-03-07 18:24:17 -05002544 mutex_lock(&ps->smi_mutex);
2545
Vivien Didelot009a2b92016-04-17 13:24:01 -04002546 for (port = 0; port < ps->info->num_ports; ++port)
Vivien Didelot2d9deae2016-03-07 18:24:17 -05002547 if (test_and_clear_bit(port, ps->port_state_update_mask) &&
Andrew Lunn158bc062016-04-28 21:24:06 -04002548 _mv88e6xxx_port_state(ps, port, ps->ports[port].state))
2549 netdev_warn(ds->ports[port],
2550 "failed to update state to %s\n",
Vivien Didelot2d9deae2016-03-07 18:24:17 -05002551 mv88e6xxx_port_state_names[ps->ports[port].state]);
2552
2553 mutex_unlock(&ps->smi_mutex);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07002554}
2555
Andrew Lunn158bc062016-04-28 21:24:06 -04002556static int _mv88e6xxx_phy_page_write(struct mv88e6xxx_priv_state *ps,
2557 int port, int page, int reg, int val)
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002558{
2559 int ret;
2560
Andrew Lunn158bc062016-04-28 21:24:06 -04002561 ret = _mv88e6xxx_phy_write_indirect(ps, port, 0x16, page);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002562 if (ret < 0)
2563 goto restore_page_0;
2564
Andrew Lunn158bc062016-04-28 21:24:06 -04002565 ret = _mv88e6xxx_phy_write_indirect(ps, port, reg, val);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002566restore_page_0:
Andrew Lunn158bc062016-04-28 21:24:06 -04002567 _mv88e6xxx_phy_write_indirect(ps, port, 0x16, 0x0);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002568
2569 return ret;
2570}
2571
Andrew Lunn158bc062016-04-28 21:24:06 -04002572static int _mv88e6xxx_phy_page_read(struct mv88e6xxx_priv_state *ps,
2573 int port, int page, int reg)
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002574{
2575 int ret;
2576
Andrew Lunn158bc062016-04-28 21:24:06 -04002577 ret = _mv88e6xxx_phy_write_indirect(ps, port, 0x16, page);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002578 if (ret < 0)
2579 goto restore_page_0;
2580
Andrew Lunn158bc062016-04-28 21:24:06 -04002581 ret = _mv88e6xxx_phy_read_indirect(ps, port, reg);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002582restore_page_0:
Andrew Lunn158bc062016-04-28 21:24:06 -04002583 _mv88e6xxx_phy_write_indirect(ps, port, 0x16, 0x0);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002584
2585 return ret;
2586}
2587
Vivien Didelot552238b2016-05-09 13:22:49 -04002588static int mv88e6xxx_switch_reset(struct mv88e6xxx_priv_state *ps)
2589{
2590 bool ppu_active = mv88e6xxx_has(ps, MV88E6XXX_FLAG_PPU_ACTIVE);
2591 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
2592 struct gpio_desc *gpiod = ps->ds->pd->reset;
2593 unsigned long timeout;
2594 int ret;
2595 int i;
2596
2597 /* Set all ports to the disabled state. */
2598 for (i = 0; i < ps->info->num_ports; i++) {
2599 ret = _mv88e6xxx_reg_read(ps, REG_PORT(i), PORT_CONTROL);
2600 if (ret < 0)
2601 return ret;
2602
2603 ret = _mv88e6xxx_reg_write(ps, REG_PORT(i), PORT_CONTROL,
2604 ret & 0xfffc);
2605 if (ret)
2606 return ret;
2607 }
2608
2609 /* Wait for transmit queues to drain. */
2610 usleep_range(2000, 4000);
2611
2612 /* If there is a gpio connected to the reset pin, toggle it */
2613 if (gpiod) {
2614 gpiod_set_value_cansleep(gpiod, 1);
2615 usleep_range(10000, 20000);
2616 gpiod_set_value_cansleep(gpiod, 0);
2617 usleep_range(10000, 20000);
2618 }
2619
2620 /* Reset the switch. Keep the PPU active if requested. The PPU
2621 * needs to be active to support indirect phy register access
2622 * through global registers 0x18 and 0x19.
2623 */
2624 if (ppu_active)
2625 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, 0x04, 0xc000);
2626 else
2627 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, 0x04, 0xc400);
2628 if (ret)
2629 return ret;
2630
2631 /* Wait up to one second for reset to complete. */
2632 timeout = jiffies + 1 * HZ;
2633 while (time_before(jiffies, timeout)) {
2634 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, 0x00);
2635 if (ret < 0)
2636 return ret;
2637
2638 if ((ret & is_reset) == is_reset)
2639 break;
2640 usleep_range(1000, 2000);
2641 }
2642 if (time_after(jiffies, timeout))
2643 ret = -ETIMEDOUT;
2644 else
2645 ret = 0;
2646
2647 return ret;
2648}
2649
Andrew Lunn158bc062016-04-28 21:24:06 -04002650static int mv88e6xxx_power_on_serdes(struct mv88e6xxx_priv_state *ps)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002651{
2652 int ret;
2653
Andrew Lunn158bc062016-04-28 21:24:06 -04002654 ret = _mv88e6xxx_phy_page_read(ps, REG_FIBER_SERDES, PAGE_FIBER_SERDES,
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002655 MII_BMCR);
2656 if (ret < 0)
2657 return ret;
2658
2659 if (ret & BMCR_PDOWN) {
2660 ret &= ~BMCR_PDOWN;
Andrew Lunn158bc062016-04-28 21:24:06 -04002661 ret = _mv88e6xxx_phy_page_write(ps, REG_FIBER_SERDES,
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002662 PAGE_FIBER_SERDES, MII_BMCR,
2663 ret);
2664 }
2665
2666 return ret;
2667}
2668
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002669static int mv88e6xxx_setup_port(struct mv88e6xxx_priv_state *ps, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002670{
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002671 struct dsa_switch *ds = ps->ds;
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002672 int ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002673 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002674
Andrew Lunn158bc062016-04-28 21:24:06 -04002675 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2676 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2677 mv88e6xxx_6185_family(ps) || mv88e6xxx_6095_family(ps) ||
2678 mv88e6xxx_6065_family(ps) || mv88e6xxx_6320_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002679 /* MAC Forcing register: don't force link, speed,
2680 * duplex or flow control state to any particular
2681 * values on physical ports, but force the CPU port
2682 * and all DSA ports to their maximum bandwidth and
2683 * full duplex.
2684 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002685 reg = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunn60045cb2015-08-17 23:52:51 +02002686 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Russell King53adc9e2015-09-21 21:42:59 +01002687 reg &= ~PORT_PCS_CTRL_UNFORCED;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002688 reg |= PORT_PCS_CTRL_FORCE_LINK |
2689 PORT_PCS_CTRL_LINK_UP |
2690 PORT_PCS_CTRL_DUPLEX_FULL |
2691 PORT_PCS_CTRL_FORCE_DUPLEX;
Andrew Lunn158bc062016-04-28 21:24:06 -04002692 if (mv88e6xxx_6065_family(ps))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002693 reg |= PORT_PCS_CTRL_100;
2694 else
2695 reg |= PORT_PCS_CTRL_1000;
2696 } else {
2697 reg |= PORT_PCS_CTRL_UNFORCED;
2698 }
2699
Andrew Lunn158bc062016-04-28 21:24:06 -04002700 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002701 PORT_PCS_CTRL, reg);
2702 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002703 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002704 }
2705
2706 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2707 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2708 * tunneling, determine priority by looking at 802.1p and IP
2709 * priority fields (IP prio has precedence), and set STP state
2710 * to Forwarding.
2711 *
2712 * If this is the CPU link, use DSA or EDSA tagging depending
2713 * on which tagging mode was configured.
2714 *
2715 * If this is a link to another switch, use DSA tagging mode.
2716 *
2717 * If this is the upstream port for this switch, enable
2718 * forwarding of unknown unicasts and multicasts.
2719 */
2720 reg = 0;
Andrew Lunn158bc062016-04-28 21:24:06 -04002721 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2722 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2723 mv88e6xxx_6095_family(ps) || mv88e6xxx_6065_family(ps) ||
2724 mv88e6xxx_6185_family(ps) || mv88e6xxx_6320_family(ps))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002725 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2726 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2727 PORT_CONTROL_STATE_FORWARDING;
2728 if (dsa_is_cpu_port(ds, port)) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002729 if (mv88e6xxx_6095_family(ps) || mv88e6xxx_6185_family(ps))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002730 reg |= PORT_CONTROL_DSA_TAG;
Andrew Lunn158bc062016-04-28 21:24:06 -04002731 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2732 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2733 mv88e6xxx_6320_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002734 if (ds->dst->tag_protocol == DSA_TAG_PROTO_EDSA)
2735 reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA;
2736 else
2737 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunnc047a1f2015-09-29 01:50:56 +02002738 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
2739 PORT_CONTROL_FORWARD_UNKNOWN_MC;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002740 }
2741
Andrew Lunn158bc062016-04-28 21:24:06 -04002742 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2743 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2744 mv88e6xxx_6095_family(ps) || mv88e6xxx_6065_family(ps) ||
2745 mv88e6xxx_6185_family(ps) || mv88e6xxx_6320_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002746 if (ds->dst->tag_protocol == DSA_TAG_PROTO_EDSA)
2747 reg |= PORT_CONTROL_EGRESS_ADD_TAG;
2748 }
2749 }
Andrew Lunn6083ce72015-08-17 23:52:52 +02002750 if (dsa_is_dsa_port(ds, port)) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002751 if (mv88e6xxx_6095_family(ps) || mv88e6xxx_6185_family(ps))
Andrew Lunn6083ce72015-08-17 23:52:52 +02002752 reg |= PORT_CONTROL_DSA_TAG;
Andrew Lunn158bc062016-04-28 21:24:06 -04002753 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2754 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2755 mv88e6xxx_6320_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002756 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002757 }
2758
Andrew Lunn54d792f2015-05-06 01:09:47 +02002759 if (port == dsa_upstream_port(ds))
2760 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
2761 PORT_CONTROL_FORWARD_UNKNOWN_MC;
2762 }
2763 if (reg) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002764 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002765 PORT_CONTROL, reg);
2766 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002767 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002768 }
2769
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002770 /* If this port is connected to a SerDes, make sure the SerDes is not
2771 * powered down.
2772 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002773 if (mv88e6xxx_6352_family(ps)) {
2774 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_STATUS);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002775 if (ret < 0)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002776 return ret;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002777 ret &= PORT_STATUS_CMODE_MASK;
2778 if ((ret == PORT_STATUS_CMODE_100BASE_X) ||
2779 (ret == PORT_STATUS_CMODE_1000BASE_X) ||
2780 (ret == PORT_STATUS_CMODE_SGMII)) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002781 ret = mv88e6xxx_power_on_serdes(ps);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002782 if (ret < 0)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002783 return ret;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002784 }
2785 }
2786
Vivien Didelot8efdda42015-08-13 12:52:23 -04002787 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002788 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002789 * untagged frames on this port, do a destination address lookup on all
2790 * received packets as usual, disable ARP mirroring and don't send a
2791 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002792 */
2793 reg = 0;
Andrew Lunn158bc062016-04-28 21:24:06 -04002794 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2795 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2796 mv88e6xxx_6095_family(ps) || mv88e6xxx_6320_family(ps) ||
2797 mv88e6xxx_6185_family(ps))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002798 reg = PORT_CONTROL_2_MAP_DA;
2799
Andrew Lunn158bc062016-04-28 21:24:06 -04002800 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2801 mv88e6xxx_6165_family(ps) || mv88e6xxx_6320_family(ps))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002802 reg |= PORT_CONTROL_2_JUMBO_10240;
2803
Andrew Lunn158bc062016-04-28 21:24:06 -04002804 if (mv88e6xxx_6095_family(ps) || mv88e6xxx_6185_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002805 /* Set the upstream port this port should use */
2806 reg |= dsa_upstream_port(ds);
2807 /* enable forwarding of unknown multicast addresses to
2808 * the upstream port
2809 */
2810 if (port == dsa_upstream_port(ds))
2811 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2812 }
2813
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002814 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002815
Andrew Lunn54d792f2015-05-06 01:09:47 +02002816 if (reg) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002817 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002818 PORT_CONTROL_2, reg);
2819 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002820 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002821 }
2822
2823 /* Port Association Vector: when learning source addresses
2824 * of packets, add the address to the address database using
2825 * a port bitmap that has only the bit for this port set and
2826 * the other bits clear.
2827 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002828 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002829 /* Disable learning for CPU port */
2830 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002831 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002832
Andrew Lunn158bc062016-04-28 21:24:06 -04002833 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_ASSOC_VECTOR, reg);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002834 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002835 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002836
2837 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn158bc062016-04-28 21:24:06 -04002838 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_RATE_CONTROL_2,
Andrew Lunn54d792f2015-05-06 01:09:47 +02002839 0x0000);
2840 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002841 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002842
Andrew Lunn158bc062016-04-28 21:24:06 -04002843 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2844 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2845 mv88e6xxx_6320_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002846 /* Do not limit the period of time that this port can
2847 * be paused for by the remote end or the period of
2848 * time that this port can pause the remote end.
2849 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002850 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002851 PORT_PAUSE_CTRL, 0x0000);
2852 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002853 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002854
2855 /* Port ATU control: disable limiting the number of
2856 * address database entries that this port is allowed
2857 * to use.
2858 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002859 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002860 PORT_ATU_CONTROL, 0x0000);
2861 /* Priority Override: disable DA, SA and VTU priority
2862 * override.
2863 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002864 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002865 PORT_PRI_OVERRIDE, 0x0000);
2866 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002867 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002868
2869 /* Port Ethertype: use the Ethertype DSA Ethertype
2870 * value.
2871 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002872 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002873 PORT_ETH_TYPE, ETH_P_EDSA);
2874 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002875 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002876 /* Tag Remap: use an identity 802.1p prio -> switch
2877 * prio mapping.
2878 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002879 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002880 PORT_TAG_REGMAP_0123, 0x3210);
2881 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002882 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002883
2884 /* Tag Remap 2: use an identity 802.1p prio -> switch
2885 * prio mapping.
2886 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002887 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002888 PORT_TAG_REGMAP_4567, 0x7654);
2889 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002890 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002891 }
2892
Andrew Lunn158bc062016-04-28 21:24:06 -04002893 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2894 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2895 mv88e6xxx_6185_family(ps) || mv88e6xxx_6095_family(ps) ||
2896 mv88e6xxx_6320_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002897 /* Rate Control: disable ingress rate limiting. */
Andrew Lunn158bc062016-04-28 21:24:06 -04002898 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002899 PORT_RATE_CONTROL, 0x0001);
2900 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002901 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002902 }
2903
Guenter Roeck366f0a02015-03-26 18:36:30 -07002904 /* Port Control 1: disable trunking, disable sending
2905 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002906 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002907 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_CONTROL_1, 0x0000);
Guenter Roeckd827e882015-03-26 18:36:29 -07002908 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002909 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002910
Vivien Didelot207afda2016-04-14 14:42:09 -04002911 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002912 * database, and allow bidirectional communication between the
2913 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002914 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002915 ret = _mv88e6xxx_port_fid_set(ps, port, 0);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002916 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002917 return ret;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002918
Andrew Lunn158bc062016-04-28 21:24:06 -04002919 ret = _mv88e6xxx_port_based_vlan_map(ps, port);
Guenter Roeckd827e882015-03-26 18:36:29 -07002920 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002921 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002922
2923 /* Default VLAN ID and priority: don't set a default VLAN
2924 * ID, and set the default packet priority to zero.
2925 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002926 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_DEFAULT_VLAN,
Vivien Didelot47cf1e62015-04-20 17:43:26 -04002927 0x0000);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002928 if (ret)
2929 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002930
Andrew Lunndbde9e62015-05-06 01:09:48 +02002931 return 0;
2932}
2933
Vivien Didelot08a01262016-05-09 13:22:50 -04002934static int mv88e6xxx_setup_global(struct mv88e6xxx_priv_state *ps)
2935{
Vivien Didelotb0745e872016-05-09 13:22:53 -04002936 struct dsa_switch *ds = ps->ds;
2937 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot119477b2016-05-09 13:22:51 -04002938 u16 reg;
Vivien Didelot08a01262016-05-09 13:22:50 -04002939 int err;
2940 int i;
2941
Vivien Didelot119477b2016-05-09 13:22:51 -04002942 /* Enable the PHY Polling Unit if present, don't discard any packets,
2943 * and mask all interrupt sources.
2944 */
2945 reg = 0;
2946 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_PPU) ||
2947 mv88e6xxx_has(ps, MV88E6XXX_FLAG_PPU_ACTIVE))
2948 reg |= GLOBAL_CONTROL_PPU_ENABLE;
2949
2950 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_CONTROL, reg);
2951 if (err)
2952 return err;
2953
Vivien Didelotb0745e872016-05-09 13:22:53 -04002954 /* Configure the upstream port, and configure it as the port to which
2955 * ingress and egress and ARP monitor frames are to be sent.
2956 */
2957 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
2958 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
2959 upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
2960 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_MONITOR_CONTROL, reg);
2961 if (err)
2962 return err;
2963
Vivien Didelot50484ff2016-05-09 13:22:54 -04002964 /* Disable remote management, and set the switch's DSA device number. */
2965 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_CONTROL_2,
2966 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2967 (ds->index & 0x1f));
2968 if (err)
2969 return err;
2970
Vivien Didelot08a01262016-05-09 13:22:50 -04002971 /* Set the default address aging time to 5 minutes, and
2972 * enable address learn messages to be sent to all message
2973 * ports.
2974 */
2975 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_ATU_CONTROL,
2976 0x0140 | GLOBAL_ATU_CONTROL_LEARN2ALL);
2977 if (err)
2978 return err;
2979
2980 /* Configure the IP ToS mapping registers. */
2981 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_0, 0x0000);
2982 if (err)
2983 return err;
2984 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_1, 0x0000);
2985 if (err)
2986 return err;
2987 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_2, 0x5555);
2988 if (err)
2989 return err;
2990 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_3, 0x5555);
2991 if (err)
2992 return err;
2993 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_4, 0xaaaa);
2994 if (err)
2995 return err;
2996 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_5, 0xaaaa);
2997 if (err)
2998 return err;
2999 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_6, 0xffff);
3000 if (err)
3001 return err;
3002 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_7, 0xffff);
3003 if (err)
3004 return err;
3005
3006 /* Configure the IEEE 802.1p priority mapping register. */
3007 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IEEE_PRI, 0xfa41);
3008 if (err)
3009 return err;
3010
3011 /* Send all frames with destination addresses matching
3012 * 01:80:c2:00:00:0x to the CPU port.
3013 */
3014 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_MGMT_EN_0X, 0xffff);
3015 if (err)
3016 return err;
3017
3018 /* Ignore removed tag data on doubly tagged packets, disable
3019 * flow control messages, force flow control priority to the
3020 * highest, and send all special multicast frames to the CPU
3021 * port at the highest priority.
3022 */
3023 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_SWITCH_MGMT,
3024 0x7 | GLOBAL2_SWITCH_MGMT_RSVD2CPU | 0x70 |
3025 GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI);
3026 if (err)
3027 return err;
3028
3029 /* Program the DSA routing table. */
3030 for (i = 0; i < 32; i++) {
3031 int nexthop = 0x1f;
3032
3033 if (ps->ds->pd->rtable &&
3034 i != ps->ds->index && i < ps->ds->dst->pd->nr_chips)
3035 nexthop = ps->ds->pd->rtable[i] & 0x1f;
3036
3037 err = _mv88e6xxx_reg_write(
3038 ps, REG_GLOBAL2,
3039 GLOBAL2_DEVICE_MAPPING,
3040 GLOBAL2_DEVICE_MAPPING_UPDATE |
3041 (i << GLOBAL2_DEVICE_MAPPING_TARGET_SHIFT) | nexthop);
3042 if (err)
3043 return err;
3044 }
3045
3046 /* Clear all trunk masks. */
3047 for (i = 0; i < 8; i++) {
3048 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_TRUNK_MASK,
3049 0x8000 |
3050 (i << GLOBAL2_TRUNK_MASK_NUM_SHIFT) |
3051 ((1 << ps->info->num_ports) - 1));
3052 if (err)
3053 return err;
3054 }
3055
3056 /* Clear all trunk mappings. */
3057 for (i = 0; i < 16; i++) {
3058 err = _mv88e6xxx_reg_write(
3059 ps, REG_GLOBAL2,
3060 GLOBAL2_TRUNK_MAPPING,
3061 GLOBAL2_TRUNK_MAPPING_UPDATE |
3062 (i << GLOBAL2_TRUNK_MAPPING_ID_SHIFT));
3063 if (err)
3064 return err;
3065 }
3066
3067 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
3068 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
3069 mv88e6xxx_6320_family(ps)) {
3070 /* Send all frames with destination addresses matching
3071 * 01:80:c2:00:00:2x to the CPU port.
3072 */
3073 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2,
3074 GLOBAL2_MGMT_EN_2X, 0xffff);
3075 if (err)
3076 return err;
3077
3078 /* Initialise cross-chip port VLAN table to reset
3079 * defaults.
3080 */
3081 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2,
3082 GLOBAL2_PVT_ADDR, 0x9000);
3083 if (err)
3084 return err;
3085
3086 /* Clear the priority override table. */
3087 for (i = 0; i < 16; i++) {
3088 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2,
3089 GLOBAL2_PRIO_OVERRIDE,
3090 0x8000 | (i << 8));
3091 if (err)
3092 return err;
3093 }
3094 }
3095
3096 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
3097 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
3098 mv88e6xxx_6185_family(ps) || mv88e6xxx_6095_family(ps) ||
3099 mv88e6xxx_6320_family(ps)) {
3100 /* Disable ingress rate limiting by resetting all
3101 * ingress rate limit registers to their initial
3102 * state.
3103 */
3104 for (i = 0; i < ps->info->num_ports; i++) {
3105 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2,
3106 GLOBAL2_INGRESS_OP,
3107 0x9000 | (i << 8));
3108 if (err)
3109 return err;
3110 }
3111 }
3112
3113 /* Clear the statistics counters for all ports */
3114 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_STATS_OP,
3115 GLOBAL_STATS_OP_FLUSH_ALL);
3116 if (err)
3117 return err;
3118
3119 /* Wait for the flush to complete. */
3120 err = _mv88e6xxx_stats_wait(ps);
3121 if (err)
3122 return err;
3123
3124 /* Clear all ATU entries */
3125 err = _mv88e6xxx_atu_flush(ps, 0, true);
3126 if (err)
3127 return err;
3128
3129 /* Clear all the VTU and STU entries */
3130 err = _mv88e6xxx_vtu_stu_flush(ps);
3131 if (err < 0)
3132 return err;
3133
3134 return err;
3135}
3136
Vivien Didelotf81ec902016-05-09 13:22:58 -04003137static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07003138{
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003139 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelot552238b2016-05-09 13:22:49 -04003140 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003141 int i;
3142
3143 ps->ds = ds;
Vivien Didelot552238b2016-05-09 13:22:49 -04003144
Guenter Roeckacdaffc2015-03-26 18:36:28 -07003145 mutex_init(&ps->smi_mutex);
Guenter Roeckacdaffc2015-03-26 18:36:28 -07003146
Guenter Roeckfacd95b2015-03-26 18:36:35 -07003147 INIT_WORK(&ps->bridge_work, mv88e6xxx_bridge_work);
3148
Vivien Didelotd24645b2016-05-09 13:22:41 -04003149 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_EEPROM))
3150 mutex_init(&ps->eeprom_mutex);
3151
Vivien Didelot8c9983a2016-05-09 13:22:39 -04003152 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_PPU))
3153 mv88e6xxx_ppu_state_init(ps);
3154
Vivien Didelot552238b2016-05-09 13:22:49 -04003155 mutex_lock(&ps->smi_mutex);
3156
3157 err = mv88e6xxx_switch_reset(ps);
Andrew Lunn48ace4e2016-04-14 23:47:12 +02003158 if (err)
3159 goto unlock;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003160
Vivien Didelot08a01262016-05-09 13:22:50 -04003161 err = mv88e6xxx_setup_global(ps);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003162 if (err)
3163 goto unlock;
3164
3165 for (i = 0; i < ps->info->num_ports; i++) {
3166 err = mv88e6xxx_setup_port(ps, i);
3167 if (err)
3168 goto unlock;
3169 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02003170
Vivien Didelot6b17e862015-08-13 12:52:18 -04003171unlock:
Vivien Didelot24751e22015-08-03 09:17:44 -04003172 mutex_unlock(&ps->smi_mutex);
Andrew Lunndb687a52015-06-20 21:31:29 +02003173
Andrew Lunn48ace4e2016-04-14 23:47:12 +02003174 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003175}
3176
Andrew Lunn491435852015-04-02 04:06:35 +02003177int mv88e6xxx_phy_page_read(struct dsa_switch *ds, int port, int page, int reg)
3178{
3179 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3180 int ret;
3181
Andrew Lunn3898c142015-05-06 01:09:53 +02003182 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -04003183 ret = _mv88e6xxx_phy_page_read(ps, port, page, reg);
Andrew Lunn3898c142015-05-06 01:09:53 +02003184 mutex_unlock(&ps->smi_mutex);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00003185
Andrew Lunn491435852015-04-02 04:06:35 +02003186 return ret;
3187}
3188
3189int mv88e6xxx_phy_page_write(struct dsa_switch *ds, int port, int page,
3190 int reg, int val)
3191{
3192 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3193 int ret;
3194
Andrew Lunn3898c142015-05-06 01:09:53 +02003195 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -04003196 ret = _mv88e6xxx_phy_page_write(ps, port, page, reg, val);
Andrew Lunn3898c142015-05-06 01:09:53 +02003197 mutex_unlock(&ps->smi_mutex);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00003198
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003199 return ret;
3200}
3201
Andrew Lunn158bc062016-04-28 21:24:06 -04003202static int mv88e6xxx_port_to_phy_addr(struct mv88e6xxx_priv_state *ps,
3203 int port)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003204{
Vivien Didelot009a2b92016-04-17 13:24:01 -04003205 if (port >= 0 && port < ps->info->num_ports)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003206 return port;
3207 return -EINVAL;
3208}
3209
Vivien Didelotf81ec902016-05-09 13:22:58 -04003210static int mv88e6xxx_phy_read(struct dsa_switch *ds, int port, int regnum)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003211{
3212 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunn158bc062016-04-28 21:24:06 -04003213 int addr = mv88e6xxx_port_to_phy_addr(ps, port);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003214 int ret;
3215
3216 if (addr < 0)
Andrew Lunn158bc062016-04-28 21:24:06 -04003217 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003218
Andrew Lunn3898c142015-05-06 01:09:53 +02003219 mutex_lock(&ps->smi_mutex);
Vivien Didelot8c9983a2016-05-09 13:22:39 -04003220
3221 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_PPU))
3222 ret = mv88e6xxx_phy_read_ppu(ps, addr, regnum);
Vivien Didelot6d5834a2016-05-09 13:22:40 -04003223 else if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_SMI_PHY))
3224 ret = _mv88e6xxx_phy_read_indirect(ps, addr, regnum);
Vivien Didelot8c9983a2016-05-09 13:22:39 -04003225 else
3226 ret = _mv88e6xxx_phy_read(ps, addr, regnum);
3227
Andrew Lunn3898c142015-05-06 01:09:53 +02003228 mutex_unlock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003229 return ret;
3230}
3231
Vivien Didelotf81ec902016-05-09 13:22:58 -04003232static int mv88e6xxx_phy_write(struct dsa_switch *ds, int port, int regnum,
3233 u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003234{
3235 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunn158bc062016-04-28 21:24:06 -04003236 int addr = mv88e6xxx_port_to_phy_addr(ps, port);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003237 int ret;
3238
3239 if (addr < 0)
Andrew Lunn158bc062016-04-28 21:24:06 -04003240 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003241
Andrew Lunn3898c142015-05-06 01:09:53 +02003242 mutex_lock(&ps->smi_mutex);
Vivien Didelot8c9983a2016-05-09 13:22:39 -04003243
3244 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_PPU))
3245 ret = mv88e6xxx_phy_write_ppu(ps, addr, regnum, val);
Vivien Didelot6d5834a2016-05-09 13:22:40 -04003246 else if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_SMI_PHY))
3247 ret = _mv88e6xxx_phy_write_indirect(ps, addr, regnum, val);
Vivien Didelot8c9983a2016-05-09 13:22:39 -04003248 else
3249 ret = _mv88e6xxx_phy_write(ps, addr, regnum, val);
3250
Andrew Lunn3898c142015-05-06 01:09:53 +02003251 mutex_unlock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003252 return ret;
3253}
3254
Guenter Roeckc22995c2015-07-25 09:42:28 -07003255#ifdef CONFIG_NET_DSA_HWMON
3256
3257static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
3258{
3259 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3260 int ret;
3261 int val;
3262
3263 *temp = 0;
3264
3265 mutex_lock(&ps->smi_mutex);
3266
Andrew Lunn158bc062016-04-28 21:24:06 -04003267 ret = _mv88e6xxx_phy_write(ps, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003268 if (ret < 0)
3269 goto error;
3270
3271 /* Enable temperature sensor */
Andrew Lunn158bc062016-04-28 21:24:06 -04003272 ret = _mv88e6xxx_phy_read(ps, 0x0, 0x1a);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003273 if (ret < 0)
3274 goto error;
3275
Andrew Lunn158bc062016-04-28 21:24:06 -04003276 ret = _mv88e6xxx_phy_write(ps, 0x0, 0x1a, ret | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003277 if (ret < 0)
3278 goto error;
3279
3280 /* Wait for temperature to stabilize */
3281 usleep_range(10000, 12000);
3282
Andrew Lunn158bc062016-04-28 21:24:06 -04003283 val = _mv88e6xxx_phy_read(ps, 0x0, 0x1a);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003284 if (val < 0) {
3285 ret = val;
3286 goto error;
3287 }
3288
3289 /* Disable temperature sensor */
Andrew Lunn158bc062016-04-28 21:24:06 -04003290 ret = _mv88e6xxx_phy_write(ps, 0x0, 0x1a, ret & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003291 if (ret < 0)
3292 goto error;
3293
3294 *temp = ((val & 0x1f) - 5) * 5;
3295
3296error:
Andrew Lunn158bc062016-04-28 21:24:06 -04003297 _mv88e6xxx_phy_write(ps, 0x0, 0x16, 0x0);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003298 mutex_unlock(&ps->smi_mutex);
3299 return ret;
3300}
3301
3302static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
3303{
Andrew Lunn158bc062016-04-28 21:24:06 -04003304 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3305 int phy = mv88e6xxx_6320_family(ps) ? 3 : 0;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003306 int ret;
3307
3308 *temp = 0;
3309
3310 ret = mv88e6xxx_phy_page_read(ds, phy, 6, 27);
3311 if (ret < 0)
3312 return ret;
3313
3314 *temp = (ret & 0xff) - 25;
3315
3316 return 0;
3317}
3318
Vivien Didelotf81ec902016-05-09 13:22:58 -04003319static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003320{
Andrew Lunn158bc062016-04-28 21:24:06 -04003321 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3322
Vivien Didelot6594f612016-05-09 13:22:42 -04003323 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_TEMP))
3324 return -EOPNOTSUPP;
3325
Andrew Lunn158bc062016-04-28 21:24:06 -04003326 if (mv88e6xxx_6320_family(ps) || mv88e6xxx_6352_family(ps))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003327 return mv88e63xx_get_temp(ds, temp);
3328
3329 return mv88e61xx_get_temp(ds, temp);
3330}
3331
Vivien Didelotf81ec902016-05-09 13:22:58 -04003332static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003333{
Andrew Lunn158bc062016-04-28 21:24:06 -04003334 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3335 int phy = mv88e6xxx_6320_family(ps) ? 3 : 0;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003336 int ret;
3337
Vivien Didelot6594f612016-05-09 13:22:42 -04003338 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003339 return -EOPNOTSUPP;
3340
3341 *temp = 0;
3342
3343 ret = mv88e6xxx_phy_page_read(ds, phy, 6, 26);
3344 if (ret < 0)
3345 return ret;
3346
3347 *temp = (((ret >> 8) & 0x1f) * 5) - 25;
3348
3349 return 0;
3350}
3351
Vivien Didelotf81ec902016-05-09 13:22:58 -04003352static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003353{
Andrew Lunn158bc062016-04-28 21:24:06 -04003354 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3355 int phy = mv88e6xxx_6320_family(ps) ? 3 : 0;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003356 int ret;
3357
Vivien Didelot6594f612016-05-09 13:22:42 -04003358 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003359 return -EOPNOTSUPP;
3360
3361 ret = mv88e6xxx_phy_page_read(ds, phy, 6, 26);
3362 if (ret < 0)
3363 return ret;
3364 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
3365 return mv88e6xxx_phy_page_write(ds, phy, 6, 26,
3366 (ret & 0xe0ff) | (temp << 8));
3367}
3368
Vivien Didelotf81ec902016-05-09 13:22:58 -04003369static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003370{
Andrew Lunn158bc062016-04-28 21:24:06 -04003371 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3372 int phy = mv88e6xxx_6320_family(ps) ? 3 : 0;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003373 int ret;
3374
Vivien Didelot6594f612016-05-09 13:22:42 -04003375 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003376 return -EOPNOTSUPP;
3377
3378 *alarm = false;
3379
3380 ret = mv88e6xxx_phy_page_read(ds, phy, 6, 26);
3381 if (ret < 0)
3382 return ret;
3383
3384 *alarm = !!(ret & 0x40);
3385
3386 return 0;
3387}
3388#endif /* CONFIG_NET_DSA_HWMON */
3389
Vivien Didelotf81ec902016-05-09 13:22:58 -04003390static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3391 [MV88E6085] = {
3392 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3393 .family = MV88E6XXX_FAMILY_6097,
3394 .name = "Marvell 88E6085",
3395 .num_databases = 4096,
3396 .num_ports = 10,
3397 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3398 },
3399
3400 [MV88E6095] = {
3401 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3402 .family = MV88E6XXX_FAMILY_6095,
3403 .name = "Marvell 88E6095/88E6095F",
3404 .num_databases = 256,
3405 .num_ports = 11,
3406 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
3407 },
3408
3409 [MV88E6123] = {
3410 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3411 .family = MV88E6XXX_FAMILY_6165,
3412 .name = "Marvell 88E6123",
3413 .num_databases = 4096,
3414 .num_ports = 3,
3415 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3416 },
3417
3418 [MV88E6131] = {
3419 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3420 .family = MV88E6XXX_FAMILY_6185,
3421 .name = "Marvell 88E6131",
3422 .num_databases = 256,
3423 .num_ports = 8,
3424 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
3425 },
3426
3427 [MV88E6161] = {
3428 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3429 .family = MV88E6XXX_FAMILY_6165,
3430 .name = "Marvell 88E6161",
3431 .num_databases = 4096,
3432 .num_ports = 6,
3433 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3434 },
3435
3436 [MV88E6165] = {
3437 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3438 .family = MV88E6XXX_FAMILY_6165,
3439 .name = "Marvell 88E6165",
3440 .num_databases = 4096,
3441 .num_ports = 6,
3442 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3443 },
3444
3445 [MV88E6171] = {
3446 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3447 .family = MV88E6XXX_FAMILY_6351,
3448 .name = "Marvell 88E6171",
3449 .num_databases = 4096,
3450 .num_ports = 7,
3451 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3452 },
3453
3454 [MV88E6172] = {
3455 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3456 .family = MV88E6XXX_FAMILY_6352,
3457 .name = "Marvell 88E6172",
3458 .num_databases = 4096,
3459 .num_ports = 7,
3460 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3461 },
3462
3463 [MV88E6175] = {
3464 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3465 .family = MV88E6XXX_FAMILY_6351,
3466 .name = "Marvell 88E6175",
3467 .num_databases = 4096,
3468 .num_ports = 7,
3469 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3470 },
3471
3472 [MV88E6176] = {
3473 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3474 .family = MV88E6XXX_FAMILY_6352,
3475 .name = "Marvell 88E6176",
3476 .num_databases = 4096,
3477 .num_ports = 7,
3478 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3479 },
3480
3481 [MV88E6185] = {
3482 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3483 .family = MV88E6XXX_FAMILY_6185,
3484 .name = "Marvell 88E6185",
3485 .num_databases = 256,
3486 .num_ports = 10,
3487 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
3488 },
3489
3490 [MV88E6240] = {
3491 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3492 .family = MV88E6XXX_FAMILY_6352,
3493 .name = "Marvell 88E6240",
3494 .num_databases = 4096,
3495 .num_ports = 7,
3496 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3497 },
3498
3499 [MV88E6320] = {
3500 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3501 .family = MV88E6XXX_FAMILY_6320,
3502 .name = "Marvell 88E6320",
3503 .num_databases = 4096,
3504 .num_ports = 7,
3505 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
3506 },
3507
3508 [MV88E6321] = {
3509 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3510 .family = MV88E6XXX_FAMILY_6320,
3511 .name = "Marvell 88E6321",
3512 .num_databases = 4096,
3513 .num_ports = 7,
3514 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
3515 },
3516
3517 [MV88E6350] = {
3518 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3519 .family = MV88E6XXX_FAMILY_6351,
3520 .name = "Marvell 88E6350",
3521 .num_databases = 4096,
3522 .num_ports = 7,
3523 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3524 },
3525
3526 [MV88E6351] = {
3527 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3528 .family = MV88E6XXX_FAMILY_6351,
3529 .name = "Marvell 88E6351",
3530 .num_databases = 4096,
3531 .num_ports = 7,
3532 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3533 },
3534
3535 [MV88E6352] = {
3536 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3537 .family = MV88E6XXX_FAMILY_6352,
3538 .name = "Marvell 88E6352",
3539 .num_databases = 4096,
3540 .num_ports = 7,
3541 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3542 },
3543};
3544
Vivien Didelotf6271e62016-04-17 13:23:59 -04003545static const struct mv88e6xxx_info *
3546mv88e6xxx_lookup_info(unsigned int prod_num, const struct mv88e6xxx_info *table,
Vivien Didelot0209d142016-04-17 13:23:55 -04003547 unsigned int num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003548{
Vivien Didelota439c062016-04-17 13:23:58 -04003549 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003550
Vivien Didelotb9b37712015-10-30 19:39:48 -04003551 for (i = 0; i < num; ++i)
Vivien Didelotf6271e62016-04-17 13:23:59 -04003552 if (table[i].prod_num == prod_num)
3553 return &table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003554
Vivien Didelotb9b37712015-10-30 19:39:48 -04003555 return NULL;
3556}
3557
Vivien Didelotf81ec902016-05-09 13:22:58 -04003558static const char *mv88e6xxx_probe(struct device *dsa_dev,
3559 struct device *host_dev, int sw_addr,
3560 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003561{
Vivien Didelotf6271e62016-04-17 13:23:59 -04003562 const struct mv88e6xxx_info *info;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003563 struct mv88e6xxx_priv_state *ps;
Vivien Didelota439c062016-04-17 13:23:58 -04003564 struct mii_bus *bus;
Vivien Didelot0209d142016-04-17 13:23:55 -04003565 const char *name;
Vivien Didelota439c062016-04-17 13:23:58 -04003566 int id, prod_num, rev;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003567
Vivien Didelota439c062016-04-17 13:23:58 -04003568 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003569 if (!bus)
3570 return NULL;
3571
Vivien Didelota439c062016-04-17 13:23:58 -04003572 id = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), PORT_SWITCH_ID);
3573 if (id < 0)
3574 return NULL;
3575
3576 prod_num = (id & 0xfff0) >> 4;
3577 rev = id & 0x000f;
3578
Vivien Didelotf81ec902016-05-09 13:22:58 -04003579 info = mv88e6xxx_lookup_info(prod_num, mv88e6xxx_table,
3580 ARRAY_SIZE(mv88e6xxx_table));
Vivien Didelotf6271e62016-04-17 13:23:59 -04003581 if (!info)
Vivien Didelota439c062016-04-17 13:23:58 -04003582 return NULL;
3583
Vivien Didelotf6271e62016-04-17 13:23:59 -04003584 name = info->name;
3585
Vivien Didelota439c062016-04-17 13:23:58 -04003586 ps = devm_kzalloc(dsa_dev, sizeof(*ps), GFP_KERNEL);
3587 if (!ps)
3588 return NULL;
3589
3590 ps->bus = bus;
3591 ps->sw_addr = sw_addr;
Vivien Didelotf6271e62016-04-17 13:23:59 -04003592 ps->info = info;
Vivien Didelota439c062016-04-17 13:23:58 -04003593
3594 *priv = ps;
3595
3596 dev_info(&ps->bus->dev, "switch 0x%x probed: %s, revision %u\n",
3597 prod_num, name, rev);
3598
Andrew Lunna77d43f2016-04-13 02:40:42 +02003599 return name;
3600}
3601
Vivien Didelotf81ec902016-05-09 13:22:58 -04003602struct dsa_switch_driver mv88e6xxx_switch_driver = {
3603 .tag_protocol = DSA_TAG_PROTO_EDSA,
3604 .probe = mv88e6xxx_probe,
3605 .setup = mv88e6xxx_setup,
3606 .set_addr = mv88e6xxx_set_addr,
3607 .phy_read = mv88e6xxx_phy_read,
3608 .phy_write = mv88e6xxx_phy_write,
3609 .adjust_link = mv88e6xxx_adjust_link,
3610 .get_strings = mv88e6xxx_get_strings,
3611 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3612 .get_sset_count = mv88e6xxx_get_sset_count,
3613 .set_eee = mv88e6xxx_set_eee,
3614 .get_eee = mv88e6xxx_get_eee,
3615#ifdef CONFIG_NET_DSA_HWMON
3616 .get_temp = mv88e6xxx_get_temp,
3617 .get_temp_limit = mv88e6xxx_get_temp_limit,
3618 .set_temp_limit = mv88e6xxx_set_temp_limit,
3619 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
3620#endif
3621 .get_eeprom = mv88e6xxx_get_eeprom,
3622 .set_eeprom = mv88e6xxx_set_eeprom,
3623 .get_regs_len = mv88e6xxx_get_regs_len,
3624 .get_regs = mv88e6xxx_get_regs,
3625 .port_bridge_join = mv88e6xxx_port_bridge_join,
3626 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3627 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
3628 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3629 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3630 .port_vlan_add = mv88e6xxx_port_vlan_add,
3631 .port_vlan_del = mv88e6xxx_port_vlan_del,
3632 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3633 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3634 .port_fdb_add = mv88e6xxx_port_fdb_add,
3635 .port_fdb_del = mv88e6xxx_port_fdb_del,
3636 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
3637};
3638
Ben Hutchings98e67302011-11-25 14:36:19 +00003639static int __init mv88e6xxx_init(void)
3640{
Vivien Didelotf81ec902016-05-09 13:22:58 -04003641 register_switch_driver(&mv88e6xxx_switch_driver);
3642
Ben Hutchings98e67302011-11-25 14:36:19 +00003643 return 0;
3644}
3645module_init(mv88e6xxx_init);
3646
3647static void __exit mv88e6xxx_cleanup(void)
3648{
Vivien Didelotf81ec902016-05-09 13:22:58 -04003649 unregister_switch_driver(&mv88e6xxx_switch_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00003650}
3651module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00003652
Vivien Didelotf81ec902016-05-09 13:22:58 -04003653MODULE_ALIAS("platform:mv88e6085");
3654MODULE_ALIAS("platform:mv88e6095");
3655MODULE_ALIAS("platform:mv88e6095f");
3656MODULE_ALIAS("platform:mv88e6123");
3657MODULE_ALIAS("platform:mv88e6131");
3658MODULE_ALIAS("platform:mv88e6161");
3659MODULE_ALIAS("platform:mv88e6165");
3660MODULE_ALIAS("platform:mv88e6171");
3661MODULE_ALIAS("platform:mv88e6172");
3662MODULE_ALIAS("platform:mv88e6175");
3663MODULE_ALIAS("platform:mv88e6176");
3664MODULE_ALIAS("platform:mv88e6320");
3665MODULE_ALIAS("platform:mv88e6321");
3666MODULE_ALIAS("platform:mv88e6350");
3667MODULE_ALIAS("platform:mv88e6351");
3668MODULE_ALIAS("platform:mv88e6352");
Ben Hutchings3d825ed2011-11-25 14:37:16 +00003669MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
3670MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
3671MODULE_LICENSE("GPL");