blob: 47fe07283d88c3c1b767a06174f7e5935507e4b2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Kristian Høgsberg112b7152009-01-04 16:55:33 -050053static struct drm_driver driver;
54
Chris Wilson0673ad42016-06-24 14:00:22 +010055static unsigned int i915_load_fail_count;
56
57bool __i915_inject_load_failure(const char *func, int line)
58{
59 if (i915_load_fail_count >= i915.inject_load_failure)
60 return false;
61
62 if (++i915_load_fail_count == i915.inject_load_failure) {
63 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
64 i915.inject_load_failure, func, line);
65 return true;
66 }
67
68 return false;
69}
70
71#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
72#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
73 "providing the dmesg log by booting with drm.debug=0xf"
74
75void
76__i915_printk(struct drm_i915_private *dev_priv, const char *level,
77 const char *fmt, ...)
78{
79 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030080 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010081 bool is_error = level[1] <= KERN_ERR[1];
82 bool is_debug = level[1] == KERN_DEBUG[1];
83 struct va_format vaf;
84 va_list args;
85
86 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
87 return;
88
89 va_start(args, fmt);
90
91 vaf.fmt = fmt;
92 vaf.va = &args;
93
David Weinehallc49d13e2016-08-22 13:32:42 +030094 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010095 __builtin_return_address(0), &vaf);
96
97 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +030098 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +010099 shown_bug_once = true;
100 }
101
102 va_end(args);
103}
104
105static bool i915_error_injected(struct drm_i915_private *dev_priv)
106{
107 return i915.inject_load_failure &&
108 i915_load_fail_count == i915.inject_load_failure;
109}
110
111#define i915_load_error(dev_priv, fmt, ...) \
112 __i915_printk(dev_priv, \
113 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
114 fmt, ##__VA_ARGS__)
115
116
Robert Beckett30c964a2015-08-28 13:10:22 +0100117static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
118{
119 enum intel_pch ret = PCH_NOP;
120
121 /*
122 * In a virtualized passthrough environment we can be in a
123 * setup where the ISA bridge is not able to be passed through.
124 * In this case, a south bridge can be emulated and we have to
125 * make an educated guess as to which PCH is really there.
126 */
127
128 if (IS_GEN5(dev)) {
129 ret = PCH_IBX;
130 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
131 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
132 ret = PCH_CPT;
133 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
134 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
135 ret = PCH_LPT;
136 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700137 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100138 ret = PCH_SPT;
139 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
140 }
141
142 return ret;
143}
144
Chris Wilson0673ad42016-06-24 14:00:22 +0100145static void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800146{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100147 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
153 if (INTEL_INFO(dev)->num_pipes == 0) {
154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100177 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100181 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700182 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
183 /* PantherPoint is CPT compatible */
184 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300185 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100186 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300187 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
188 dev_priv->pch_type = PCH_LPT;
189 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800190 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
191 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800192 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
193 dev_priv->pch_type = PCH_LPT;
194 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800195 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
196 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530197 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_SPT;
199 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700200 WARN_ON(!IS_SKYLAKE(dev) &&
201 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530202 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
203 dev_priv->pch_type = PCH_SPT;
204 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700205 WARN_ON(!IS_SKYLAKE(dev) &&
206 !IS_KABYLAKE(dev));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700207 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
208 dev_priv->pch_type = PCH_KBP;
209 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
210 WARN_ON(!IS_KABYLAKE(dev));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100211 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700212 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100213 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200214 pch->subsystem_vendor ==
215 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
216 pch->subsystem_device ==
217 PCI_SUBDEVICE_ID_QEMU)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100218 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200219 } else
220 continue;
221
Rui Guo6a9c4b32013-06-19 21:10:23 +0800222 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800223 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800224 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800225 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200226 DRM_DEBUG_KMS("No PCH found.\n");
227
228 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800229}
230
Chris Wilson0673ad42016-06-24 14:00:22 +0100231static int i915_getparam(struct drm_device *dev, void *data,
232 struct drm_file *file_priv)
233{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100234 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300235 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100236 drm_i915_getparam_t *param = data;
237 int value;
238
239 switch (param->param) {
240 case I915_PARAM_IRQ_ACTIVE:
241 case I915_PARAM_ALLOW_BATCHBUFFER:
242 case I915_PARAM_LAST_DISPATCH:
243 /* Reject all old ums/dri params. */
244 return -ENODEV;
245 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300246 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100247 break;
248 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300249 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100250 break;
251 case I915_PARAM_HAS_GEM:
252 value = 1;
253 break;
254 case I915_PARAM_NUM_FENCES_AVAIL:
255 value = dev_priv->num_fence_regs;
256 break;
257 case I915_PARAM_HAS_OVERLAY:
258 value = dev_priv->overlay ? 1 : 0;
259 break;
260 case I915_PARAM_HAS_PAGEFLIPPING:
261 value = 1;
262 break;
263 case I915_PARAM_HAS_EXECBUF2:
264 /* depends on GEM */
265 value = 1;
266 break;
267 case I915_PARAM_HAS_BSD:
268 value = intel_engine_initialized(&dev_priv->engine[VCS]);
269 break;
270 case I915_PARAM_HAS_BLT:
271 value = intel_engine_initialized(&dev_priv->engine[BCS]);
272 break;
273 case I915_PARAM_HAS_VEBOX:
274 value = intel_engine_initialized(&dev_priv->engine[VECS]);
275 break;
276 case I915_PARAM_HAS_BSD2:
277 value = intel_engine_initialized(&dev_priv->engine[VCS2]);
278 break;
279 case I915_PARAM_HAS_RELAXED_FENCING:
280 value = 1;
281 break;
282 case I915_PARAM_HAS_COHERENT_RINGS:
283 value = 1;
284 break;
285 case I915_PARAM_HAS_EXEC_CONSTANTS:
286 value = INTEL_INFO(dev)->gen >= 4;
287 break;
288 case I915_PARAM_HAS_RELAXED_DELTA:
289 value = 1;
290 break;
291 case I915_PARAM_HAS_GEN7_SOL_RESET:
292 value = 1;
293 break;
294 case I915_PARAM_HAS_LLC:
295 value = HAS_LLC(dev);
296 break;
297 case I915_PARAM_HAS_WT:
298 value = HAS_WT(dev);
299 break;
300 case I915_PARAM_HAS_ALIASING_PPGTT:
301 value = USES_PPGTT(dev);
302 break;
303 case I915_PARAM_HAS_WAIT_TIMEOUT:
304 value = 1;
305 break;
306 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100307 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100308 break;
309 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
310 value = 1;
311 break;
312 case I915_PARAM_HAS_SECURE_BATCHES:
313 value = capable(CAP_SYS_ADMIN);
314 break;
315 case I915_PARAM_HAS_PINNED_BATCHES:
316 value = 1;
317 break;
318 case I915_PARAM_HAS_EXEC_NO_RELOC:
319 value = 1;
320 break;
321 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
322 value = 1;
323 break;
324 case I915_PARAM_CMD_PARSER_VERSION:
325 value = i915_cmd_parser_get_version(dev_priv);
326 break;
327 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
328 value = 1;
329 break;
330 case I915_PARAM_MMAP_VERSION:
331 value = 1;
332 break;
333 case I915_PARAM_SUBSLICE_TOTAL:
334 value = INTEL_INFO(dev)->subslice_total;
335 if (!value)
336 return -ENODEV;
337 break;
338 case I915_PARAM_EU_TOTAL:
339 value = INTEL_INFO(dev)->eu_total;
340 if (!value)
341 return -ENODEV;
342 break;
343 case I915_PARAM_HAS_GPU_RESET:
344 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
345 break;
346 case I915_PARAM_HAS_RESOURCE_STREAMER:
347 value = HAS_RESOURCE_STREAMER(dev);
348 break;
349 case I915_PARAM_HAS_EXEC_SOFTPIN:
350 value = 1;
351 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100352 case I915_PARAM_HAS_POOLED_EU:
353 value = HAS_POOLED_EU(dev);
354 break;
355 case I915_PARAM_MIN_EU_IN_POOL:
356 value = INTEL_INFO(dev)->min_eu_in_pool;
357 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100358 case I915_PARAM_MMAP_GTT_VERSION:
359 /* Though we've started our numbering from 1, and so class all
360 * earlier versions as 0, in effect their value is undefined as
361 * the ioctl will report EINVAL for the unknown param!
362 */
363 value = i915_gem_mmap_gtt_version();
364 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100365 default:
366 DRM_DEBUG("Unknown parameter %d\n", param->param);
367 return -EINVAL;
368 }
369
Chris Wilsondda33002016-06-24 14:00:23 +0100370 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100371 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100372
373 return 0;
374}
375
376static int i915_get_bridge_dev(struct drm_device *dev)
377{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100378 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100379
380 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
381 if (!dev_priv->bridge_dev) {
382 DRM_ERROR("bridge device not found\n");
383 return -1;
384 }
385 return 0;
386}
387
388/* Allocate space for the MCH regs if needed, return nonzero on error */
389static int
390intel_alloc_mchbar_resource(struct drm_device *dev)
391{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100392 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100393 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
394 u32 temp_lo, temp_hi = 0;
395 u64 mchbar_addr;
396 int ret;
397
398 if (INTEL_INFO(dev)->gen >= 4)
399 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
400 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
401 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
402
403 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
404#ifdef CONFIG_PNP
405 if (mchbar_addr &&
406 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
407 return 0;
408#endif
409
410 /* Get some space for it */
411 dev_priv->mch_res.name = "i915 MCHBAR";
412 dev_priv->mch_res.flags = IORESOURCE_MEM;
413 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
414 &dev_priv->mch_res,
415 MCHBAR_SIZE, MCHBAR_SIZE,
416 PCIBIOS_MIN_MEM,
417 0, pcibios_align_resource,
418 dev_priv->bridge_dev);
419 if (ret) {
420 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
421 dev_priv->mch_res.start = 0;
422 return ret;
423 }
424
425 if (INTEL_INFO(dev)->gen >= 4)
426 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
427 upper_32_bits(dev_priv->mch_res.start));
428
429 pci_write_config_dword(dev_priv->bridge_dev, reg,
430 lower_32_bits(dev_priv->mch_res.start));
431 return 0;
432}
433
434/* Setup MCHBAR if possible, return true if we should disable it again */
435static void
436intel_setup_mchbar(struct drm_device *dev)
437{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100438 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100439 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
440 u32 temp;
441 bool enabled;
442
443 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
444 return;
445
446 dev_priv->mchbar_need_disable = false;
447
448 if (IS_I915G(dev) || IS_I915GM(dev)) {
449 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
450 enabled = !!(temp & DEVEN_MCHBAR_EN);
451 } else {
452 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
453 enabled = temp & 1;
454 }
455
456 /* If it's already enabled, don't have to do anything */
457 if (enabled)
458 return;
459
460 if (intel_alloc_mchbar_resource(dev))
461 return;
462
463 dev_priv->mchbar_need_disable = true;
464
465 /* Space is allocated or reserved, so enable it. */
466 if (IS_I915G(dev) || IS_I915GM(dev)) {
467 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
468 temp | DEVEN_MCHBAR_EN);
469 } else {
470 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
471 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
472 }
473}
474
475static void
476intel_teardown_mchbar(struct drm_device *dev)
477{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100478 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100479 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
480
481 if (dev_priv->mchbar_need_disable) {
482 if (IS_I915G(dev) || IS_I915GM(dev)) {
483 u32 deven_val;
484
485 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
486 &deven_val);
487 deven_val &= ~DEVEN_MCHBAR_EN;
488 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
489 deven_val);
490 } else {
491 u32 mchbar_val;
492
493 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
494 &mchbar_val);
495 mchbar_val &= ~1;
496 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
497 mchbar_val);
498 }
499 }
500
501 if (dev_priv->mch_res.start)
502 release_resource(&dev_priv->mch_res);
503}
504
505/* true = enable decode, false = disable decoder */
506static unsigned int i915_vga_set_decode(void *cookie, bool state)
507{
508 struct drm_device *dev = cookie;
509
510 intel_modeset_vga_set_state(dev, state);
511 if (state)
512 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
513 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
514 else
515 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
516}
517
518static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
519{
520 struct drm_device *dev = pci_get_drvdata(pdev);
521 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
522
523 if (state == VGA_SWITCHEROO_ON) {
524 pr_info("switched on\n");
525 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
526 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300527 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100528 i915_resume_switcheroo(dev);
529 dev->switch_power_state = DRM_SWITCH_POWER_ON;
530 } else {
531 pr_info("switched off\n");
532 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
533 i915_suspend_switcheroo(dev, pmm);
534 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
535 }
536}
537
538static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
539{
540 struct drm_device *dev = pci_get_drvdata(pdev);
541
542 /*
543 * FIXME: open_count is protected by drm_global_mutex but that would lead to
544 * locking inversion with the driver load path. And the access here is
545 * completely racy anyway. So don't bother with locking for now.
546 */
547 return dev->open_count == 0;
548}
549
550static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
551 .set_gpu_state = i915_switcheroo_set_state,
552 .reprobe = NULL,
553 .can_switch = i915_switcheroo_can_switch,
554};
555
556static void i915_gem_fini(struct drm_device *dev)
557{
558 struct drm_i915_private *dev_priv = to_i915(dev);
559
560 /*
561 * Neither the BIOS, ourselves or any other kernel
562 * expects the system to be in execlists mode on startup,
563 * so we need to reset the GPU back to legacy mode. And the only
564 * known way to disable logical contexts is through a GPU reset.
565 *
566 * So in order to leave the system in a known default configuration,
567 * always reset the GPU upon unload. Afterwards we then clean up the
568 * GEM state tracking, flushing off the requests and leaving the
569 * system in a known idle state.
570 *
571 * Note that is of the upmost importance that the GPU is idle and
572 * all stray writes are flushed *before* we dismantle the backing
573 * storage for the pinned objects.
574 *
575 * However, since we are uncertain that reseting the GPU on older
576 * machines is a good idea, we don't - just in case it leaves the
577 * machine in an unusable condition.
578 */
579 if (HAS_HW_CONTEXTS(dev)) {
580 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
581 WARN_ON(reset && reset != -ENODEV);
582 }
583
584 mutex_lock(&dev->struct_mutex);
585 i915_gem_reset(dev);
586 i915_gem_cleanup_engines(dev);
587 i915_gem_context_fini(dev);
588 mutex_unlock(&dev->struct_mutex);
589
590 WARN_ON(!list_empty(&to_i915(dev)->context_list));
591}
592
593static int i915_load_modeset_init(struct drm_device *dev)
594{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100595 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300596 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100597 int ret;
598
599 if (i915_inject_load_failure())
600 return -ENODEV;
601
602 ret = intel_bios_init(dev_priv);
603 if (ret)
604 DRM_INFO("failed to find VBIOS tables\n");
605
606 /* If we have > 1 VGA cards, then we need to arbitrate access
607 * to the common VGA resources.
608 *
609 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
610 * then we do not take part in VGA arbitration and the
611 * vga_client_register() fails with -ENODEV.
612 */
David Weinehall52a05c32016-08-22 13:32:44 +0300613 ret = vga_client_register(pdev, dev, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100614 if (ret && ret != -ENODEV)
615 goto out;
616
617 intel_register_dsm_handler();
618
David Weinehall52a05c32016-08-22 13:32:44 +0300619 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100620 if (ret)
621 goto cleanup_vga_client;
622
623 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
624 intel_update_rawclk(dev_priv);
625
626 intel_power_domains_init_hw(dev_priv, false);
627
628 intel_csr_ucode_init(dev_priv);
629
630 ret = intel_irq_install(dev_priv);
631 if (ret)
632 goto cleanup_csr;
633
634 intel_setup_gmbus(dev);
635
636 /* Important: The output setup functions called by modeset_init need
637 * working irqs for e.g. gmbus and dp aux transfers. */
638 intel_modeset_init(dev);
639
640 intel_guc_init(dev);
641
642 ret = i915_gem_init(dev);
643 if (ret)
644 goto cleanup_irq;
645
646 intel_modeset_gem_init(dev);
647
648 if (INTEL_INFO(dev)->num_pipes == 0)
649 return 0;
650
651 ret = intel_fbdev_init(dev);
652 if (ret)
653 goto cleanup_gem;
654
655 /* Only enable hotplug handling once the fbdev is fully set up. */
656 intel_hpd_init(dev_priv);
657
658 drm_kms_helper_poll_init(dev);
659
660 return 0;
661
662cleanup_gem:
663 i915_gem_fini(dev);
664cleanup_irq:
665 intel_guc_fini(dev);
666 drm_irq_uninstall(dev);
667 intel_teardown_gmbus(dev);
668cleanup_csr:
669 intel_csr_ucode_fini(dev_priv);
670 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300671 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100672cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300673 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100674out:
675 return ret;
676}
677
678#if IS_ENABLED(CONFIG_FB)
679static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
680{
681 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100682 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100683 struct i915_ggtt *ggtt = &dev_priv->ggtt;
684 bool primary;
685 int ret;
686
687 ap = alloc_apertures(1);
688 if (!ap)
689 return -ENOMEM;
690
691 ap->ranges[0].base = ggtt->mappable_base;
692 ap->ranges[0].size = ggtt->mappable_end;
693
694 primary =
695 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
696
Daniel Vetter44adece2016-08-10 18:52:34 +0200697 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100698
699 kfree(ap);
700
701 return ret;
702}
703#else
704static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
705{
706 return 0;
707}
708#endif
709
710#if !defined(CONFIG_VGA_CONSOLE)
711static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
712{
713 return 0;
714}
715#elif !defined(CONFIG_DUMMY_CONSOLE)
716static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
717{
718 return -ENODEV;
719}
720#else
721static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
722{
723 int ret = 0;
724
725 DRM_INFO("Replacing VGA console driver\n");
726
727 console_lock();
728 if (con_is_bound(&vga_con))
729 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
730 if (ret == 0) {
731 ret = do_unregister_con_driver(&vga_con);
732
733 /* Ignore "already unregistered". */
734 if (ret == -ENODEV)
735 ret = 0;
736 }
737 console_unlock();
738
739 return ret;
740}
741#endif
742
Chris Wilson0673ad42016-06-24 14:00:22 +0100743static void intel_init_dpio(struct drm_i915_private *dev_priv)
744{
745 /*
746 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
747 * CHV x1 PHY (DP/HDMI D)
748 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
749 */
750 if (IS_CHERRYVIEW(dev_priv)) {
751 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
752 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
753 } else if (IS_VALLEYVIEW(dev_priv)) {
754 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
755 }
756}
757
758static int i915_workqueues_init(struct drm_i915_private *dev_priv)
759{
760 /*
761 * The i915 workqueue is primarily used for batched retirement of
762 * requests (and thus managing bo) once the task has been completed
763 * by the GPU. i915_gem_retire_requests() is called directly when we
764 * need high-priority retirement, such as waiting for an explicit
765 * bo.
766 *
767 * It is also used for periodic low-priority events, such as
768 * idle-timers and recording error state.
769 *
770 * All tasks on the workqueue are expected to acquire the dev mutex
771 * so there is no point in running more than one instance of the
772 * workqueue at any time. Use an ordered one.
773 */
774 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
775 if (dev_priv->wq == NULL)
776 goto out_err;
777
778 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
779 if (dev_priv->hotplug.dp_wq == NULL)
780 goto out_free_wq;
781
Chris Wilson0673ad42016-06-24 14:00:22 +0100782 return 0;
783
Chris Wilson0673ad42016-06-24 14:00:22 +0100784out_free_wq:
785 destroy_workqueue(dev_priv->wq);
786out_err:
787 DRM_ERROR("Failed to allocate workqueues.\n");
788
789 return -ENOMEM;
790}
791
792static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
793{
Chris Wilson0673ad42016-06-24 14:00:22 +0100794 destroy_workqueue(dev_priv->hotplug.dp_wq);
795 destroy_workqueue(dev_priv->wq);
796}
797
798/**
799 * i915_driver_init_early - setup state not requiring device access
800 * @dev_priv: device private
801 *
802 * Initialize everything that is a "SW-only" state, that is state not
803 * requiring accessing the device or exposing the driver via kernel internal
804 * or userspace interfaces. Example steps belonging here: lock initialization,
805 * system memory allocation, setting up device specific attributes and
806 * function hooks not requiring accessing the device.
807 */
808static int i915_driver_init_early(struct drm_i915_private *dev_priv,
809 const struct pci_device_id *ent)
810{
811 const struct intel_device_info *match_info =
812 (struct intel_device_info *)ent->driver_data;
813 struct intel_device_info *device_info;
814 int ret = 0;
815
816 if (i915_inject_load_failure())
817 return -ENODEV;
818
819 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100820 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100821 memcpy(device_info, match_info, sizeof(*device_info));
822 device_info->device_id = dev_priv->drm.pdev->device;
823
824 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
825 device_info->gen_mask = BIT(device_info->gen - 1);
826
827 spin_lock_init(&dev_priv->irq_lock);
828 spin_lock_init(&dev_priv->gpu_error.lock);
829 mutex_init(&dev_priv->backlight_lock);
830 spin_lock_init(&dev_priv->uncore.lock);
831 spin_lock_init(&dev_priv->mm.object_stat_lock);
832 spin_lock_init(&dev_priv->mmio_flip_lock);
833 mutex_init(&dev_priv->sb_lock);
834 mutex_init(&dev_priv->modeset_restore_lock);
835 mutex_init(&dev_priv->av_mutex);
836 mutex_init(&dev_priv->wm.wm_mutex);
837 mutex_init(&dev_priv->pps_mutex);
838
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100839 i915_memcpy_init_early(dev_priv);
840
Chris Wilson0673ad42016-06-24 14:00:22 +0100841 ret = i915_workqueues_init(dev_priv);
842 if (ret < 0)
843 return ret;
844
845 ret = intel_gvt_init(dev_priv);
846 if (ret < 0)
847 goto err_workqueues;
848
849 /* This must be called before any calls to HAS_PCH_* */
850 intel_detect_pch(&dev_priv->drm);
851
852 intel_pm_setup(&dev_priv->drm);
853 intel_init_dpio(dev_priv);
854 intel_power_domains_init(dev_priv);
855 intel_irq_init(dev_priv);
856 intel_init_display_hooks(dev_priv);
857 intel_init_clock_gating_hooks(dev_priv);
858 intel_init_audio_hooks(dev_priv);
859 i915_gem_load_init(&dev_priv->drm);
860
David Weinehall36cdd012016-08-22 13:59:31 +0300861 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100862
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100863 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100864
865 /* Not all pre-production machines fall into this category, only the
866 * very first ones. Almost everything should work, except for maybe
867 * suspend/resume. And we don't implement workarounds that affect only
868 * pre-production machines. */
869 if (IS_HSW_EARLY_SDV(dev_priv))
870 DRM_INFO("This is an early pre-production Haswell machine. "
871 "It may not be fully functional.\n");
872
873 return 0;
874
875err_workqueues:
876 i915_workqueues_cleanup(dev_priv);
877 return ret;
878}
879
880/**
881 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
882 * @dev_priv: device private
883 */
884static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
885{
Chris Wilson91c8a322016-07-05 10:40:23 +0100886 i915_gem_load_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +0100887 i915_workqueues_cleanup(dev_priv);
888}
889
890static int i915_mmio_setup(struct drm_device *dev)
891{
892 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300893 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100894 int mmio_bar;
895 int mmio_size;
896
897 mmio_bar = IS_GEN2(dev) ? 1 : 0;
898 /*
899 * Before gen4, the registers and the GTT are behind different BARs.
900 * However, from gen4 onwards, the registers and the GTT are shared
901 * in the same BAR, so we want to restrict this ioremap from
902 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
903 * the register BAR remains the same size for all the earlier
904 * generations up to Ironlake.
905 */
906 if (INTEL_INFO(dev)->gen < 5)
907 mmio_size = 512 * 1024;
908 else
909 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300910 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100911 if (dev_priv->regs == NULL) {
912 DRM_ERROR("failed to map registers\n");
913
914 return -EIO;
915 }
916
917 /* Try to make sure MCHBAR is enabled before poking at it */
918 intel_setup_mchbar(dev);
919
920 return 0;
921}
922
923static void i915_mmio_cleanup(struct drm_device *dev)
924{
925 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300926 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100927
928 intel_teardown_mchbar(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300929 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100930}
931
932/**
933 * i915_driver_init_mmio - setup device MMIO
934 * @dev_priv: device private
935 *
936 * Setup minimal device state necessary for MMIO accesses later in the
937 * initialization sequence. The setup here should avoid any other device-wide
938 * side effects or exposing the driver via kernel internal or user space
939 * interfaces.
940 */
941static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
942{
Chris Wilson91c8a322016-07-05 10:40:23 +0100943 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100944 int ret;
945
946 if (i915_inject_load_failure())
947 return -ENODEV;
948
949 if (i915_get_bridge_dev(dev))
950 return -EIO;
951
952 ret = i915_mmio_setup(dev);
953 if (ret < 0)
954 goto put_bridge;
955
956 intel_uncore_init(dev_priv);
957
958 return 0;
959
960put_bridge:
961 pci_dev_put(dev_priv->bridge_dev);
962
963 return ret;
964}
965
966/**
967 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
968 * @dev_priv: device private
969 */
970static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
971{
Chris Wilson91c8a322016-07-05 10:40:23 +0100972 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100973
974 intel_uncore_fini(dev_priv);
975 i915_mmio_cleanup(dev);
976 pci_dev_put(dev_priv->bridge_dev);
977}
978
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100979static void intel_sanitize_options(struct drm_i915_private *dev_priv)
980{
981 i915.enable_execlists =
982 intel_sanitize_enable_execlists(dev_priv,
983 i915.enable_execlists);
984
985 /*
986 * i915.enable_ppgtt is read-only, so do an early pass to validate the
987 * user's requested state against the hardware/driver capabilities. We
988 * do this now so that we can print out any log messages once rather
989 * than every time we check intel_enable_ppgtt().
990 */
991 i915.enable_ppgtt =
992 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
993 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100994
995 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
996 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100997}
998
Chris Wilson0673ad42016-06-24 14:00:22 +0100999/**
1000 * i915_driver_init_hw - setup state requiring device access
1001 * @dev_priv: device private
1002 *
1003 * Setup state that requires accessing the device, but doesn't require
1004 * exposing the driver via kernel internal or userspace interfaces.
1005 */
1006static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1007{
David Weinehall52a05c32016-08-22 13:32:44 +03001008 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson91c8a322016-07-05 10:40:23 +01001009 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001010 int ret;
1011
1012 if (i915_inject_load_failure())
1013 return -ENODEV;
1014
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001015 intel_device_info_runtime_init(dev_priv);
1016
1017 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001018
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001019 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001020 if (ret)
1021 return ret;
1022
Chris Wilson0673ad42016-06-24 14:00:22 +01001023 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1024 * otherwise the vga fbdev driver falls over. */
1025 ret = i915_kick_out_firmware_fb(dev_priv);
1026 if (ret) {
1027 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1028 goto out_ggtt;
1029 }
1030
1031 ret = i915_kick_out_vgacon(dev_priv);
1032 if (ret) {
1033 DRM_ERROR("failed to remove conflicting VGA console\n");
1034 goto out_ggtt;
1035 }
1036
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001037 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001038 if (ret)
1039 return ret;
1040
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001041 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001042 if (ret) {
1043 DRM_ERROR("failed to enable GGTT\n");
1044 goto out_ggtt;
1045 }
1046
David Weinehall52a05c32016-08-22 13:32:44 +03001047 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001048
1049 /* overlay on gen2 is broken and can't address above 1G */
1050 if (IS_GEN2(dev)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001051 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001052 if (ret) {
1053 DRM_ERROR("failed to set DMA mask\n");
1054
1055 goto out_ggtt;
1056 }
1057 }
1058
Chris Wilson0673ad42016-06-24 14:00:22 +01001059 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1060 * using 32bit addressing, overwriting memory if HWS is located
1061 * above 4GB.
1062 *
1063 * The documentation also mentions an issue with undefined
1064 * behaviour if any general state is accessed within a page above 4GB,
1065 * which also needs to be handled carefully.
1066 */
1067 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001068 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001069
1070 if (ret) {
1071 DRM_ERROR("failed to set DMA mask\n");
1072
1073 goto out_ggtt;
1074 }
1075 }
1076
Chris Wilson0673ad42016-06-24 14:00:22 +01001077 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1078 PM_QOS_DEFAULT_VALUE);
1079
1080 intel_uncore_sanitize(dev_priv);
1081
1082 intel_opregion_setup(dev_priv);
1083
1084 i915_gem_load_init_fences(dev_priv);
1085
1086 /* On the 945G/GM, the chipset reports the MSI capability on the
1087 * integrated graphics even though the support isn't actually there
1088 * according to the published specs. It doesn't appear to function
1089 * correctly in testing on 945G.
1090 * This may be a side effect of MSI having been made available for PEG
1091 * and the registers being closely associated.
1092 *
1093 * According to chipset errata, on the 965GM, MSI interrupts may
1094 * be lost or delayed, but we use them anyways to avoid
1095 * stuck interrupts on some machines.
1096 */
1097 if (!IS_I945G(dev) && !IS_I945GM(dev)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001098 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001099 DRM_DEBUG_DRIVER("can't enable MSI");
1100 }
1101
1102 return 0;
1103
1104out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001105 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001106
1107 return ret;
1108}
1109
1110/**
1111 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1112 * @dev_priv: device private
1113 */
1114static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1115{
David Weinehall52a05c32016-08-22 13:32:44 +03001116 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001117
David Weinehall52a05c32016-08-22 13:32:44 +03001118 if (pdev->msi_enabled)
1119 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001120
1121 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001122 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001123}
1124
1125/**
1126 * i915_driver_register - register the driver with the rest of the system
1127 * @dev_priv: device private
1128 *
1129 * Perform any steps necessary to make the driver available via kernel
1130 * internal or userspace interfaces.
1131 */
1132static void i915_driver_register(struct drm_i915_private *dev_priv)
1133{
Chris Wilson91c8a322016-07-05 10:40:23 +01001134 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001135
1136 i915_gem_shrinker_init(dev_priv);
1137
1138 /*
1139 * Notify a valid surface after modesetting,
1140 * when running inside a VM.
1141 */
1142 if (intel_vgpu_active(dev_priv))
1143 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1144
1145 /* Reveal our presence to userspace */
1146 if (drm_dev_register(dev, 0) == 0) {
1147 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001148 i915_setup_sysfs(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001149 } else
1150 DRM_ERROR("Failed to register driver for userspace access!\n");
1151
1152 if (INTEL_INFO(dev_priv)->num_pipes) {
1153 /* Must be done after probing outputs */
1154 intel_opregion_register(dev_priv);
1155 acpi_video_register();
1156 }
1157
1158 if (IS_GEN5(dev_priv))
1159 intel_gpu_ips_init(dev_priv);
1160
1161 i915_audio_component_init(dev_priv);
1162
1163 /*
1164 * Some ports require correctly set-up hpd registers for detection to
1165 * work properly (leading to ghost connected connector status), e.g. VGA
1166 * on gm45. Hence we can only set up the initial fbdev config after hpd
1167 * irqs are fully enabled. We do it last so that the async config
1168 * cannot run before the connectors are registered.
1169 */
1170 intel_fbdev_initial_config_async(dev);
1171}
1172
1173/**
1174 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1175 * @dev_priv: device private
1176 */
1177static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1178{
1179 i915_audio_component_cleanup(dev_priv);
1180
1181 intel_gpu_ips_teardown();
1182 acpi_video_unregister();
1183 intel_opregion_unregister(dev_priv);
1184
David Weinehall694c2822016-08-22 13:32:43 +03001185 i915_teardown_sysfs(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001186 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001187 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001188
1189 i915_gem_shrinker_cleanup(dev_priv);
1190}
1191
1192/**
1193 * i915_driver_load - setup chip and create an initial config
1194 * @dev: DRM device
1195 * @flags: startup flags
1196 *
1197 * The driver load routine has to do several things:
1198 * - drive output discovery via intel_modeset_init()
1199 * - initialize the memory manager
1200 * - allocate initial config memory
1201 * - setup the DRM framebuffer with the allocated memory
1202 */
Chris Wilson42f55512016-06-24 14:00:26 +01001203int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001204{
1205 struct drm_i915_private *dev_priv;
1206 int ret;
1207
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001208 if (i915.nuclear_pageflip)
1209 driver.driver_features |= DRIVER_ATOMIC;
1210
Chris Wilson0673ad42016-06-24 14:00:22 +01001211 ret = -ENOMEM;
1212 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1213 if (dev_priv)
1214 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1215 if (ret) {
1216 dev_printk(KERN_ERR, &pdev->dev,
1217 "[" DRM_NAME ":%s] allocation failed\n", __func__);
1218 kfree(dev_priv);
1219 return ret;
1220 }
1221
Chris Wilson0673ad42016-06-24 14:00:22 +01001222 dev_priv->drm.pdev = pdev;
1223 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001224
1225 ret = pci_enable_device(pdev);
1226 if (ret)
1227 goto out_free_priv;
1228
1229 pci_set_drvdata(pdev, &dev_priv->drm);
1230
1231 ret = i915_driver_init_early(dev_priv, ent);
1232 if (ret < 0)
1233 goto out_pci_disable;
1234
1235 intel_runtime_pm_get(dev_priv);
1236
1237 ret = i915_driver_init_mmio(dev_priv);
1238 if (ret < 0)
1239 goto out_runtime_pm_put;
1240
1241 ret = i915_driver_init_hw(dev_priv);
1242 if (ret < 0)
1243 goto out_cleanup_mmio;
1244
1245 /*
1246 * TODO: move the vblank init and parts of modeset init steps into one
1247 * of the i915_driver_init_/i915_driver_register functions according
1248 * to the role/effect of the given init step.
1249 */
1250 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001251 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001252 INTEL_INFO(dev_priv)->num_pipes);
1253 if (ret)
1254 goto out_cleanup_hw;
1255 }
1256
Chris Wilson91c8a322016-07-05 10:40:23 +01001257 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001258 if (ret < 0)
1259 goto out_cleanup_vblank;
1260
1261 i915_driver_register(dev_priv);
1262
1263 intel_runtime_pm_enable(dev_priv);
1264
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001265 /* Everything is in place, we can now relax! */
1266 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1267 driver.name, driver.major, driver.minor, driver.patchlevel,
1268 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
1269
Chris Wilson0673ad42016-06-24 14:00:22 +01001270 intel_runtime_pm_put(dev_priv);
1271
1272 return 0;
1273
1274out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001275 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001276out_cleanup_hw:
1277 i915_driver_cleanup_hw(dev_priv);
1278out_cleanup_mmio:
1279 i915_driver_cleanup_mmio(dev_priv);
1280out_runtime_pm_put:
1281 intel_runtime_pm_put(dev_priv);
1282 i915_driver_cleanup_early(dev_priv);
1283out_pci_disable:
1284 pci_disable_device(pdev);
1285out_free_priv:
1286 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1287 drm_dev_unref(&dev_priv->drm);
1288 return ret;
1289}
1290
Chris Wilson42f55512016-06-24 14:00:26 +01001291void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001292{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001293 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001294 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001295
1296 intel_fbdev_fini(dev);
1297
Chris Wilson42f55512016-06-24 14:00:26 +01001298 if (i915_gem_suspend(dev))
1299 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001300
1301 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1302
1303 i915_driver_unregister(dev_priv);
1304
1305 drm_vblank_cleanup(dev);
1306
1307 intel_modeset_cleanup(dev);
1308
1309 /*
1310 * free the memory space allocated for the child device
1311 * config parsed from VBT
1312 */
1313 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1314 kfree(dev_priv->vbt.child_dev);
1315 dev_priv->vbt.child_dev = NULL;
1316 dev_priv->vbt.child_dev_num = 0;
1317 }
1318 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1319 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1320 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1321 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1322
David Weinehall52a05c32016-08-22 13:32:44 +03001323 vga_switcheroo_unregister_client(pdev);
1324 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001325
1326 intel_csr_ucode_fini(dev_priv);
1327
1328 /* Free error state after interrupts are fully disabled. */
1329 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1330 i915_destroy_error_state(dev);
1331
1332 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001333 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001334
1335 intel_guc_fini(dev);
1336 i915_gem_fini(dev);
1337 intel_fbc_cleanup_cfb(dev_priv);
1338
1339 intel_power_domains_fini(dev_priv);
1340
1341 i915_driver_cleanup_hw(dev_priv);
1342 i915_driver_cleanup_mmio(dev_priv);
1343
1344 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1345
1346 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001347}
1348
1349static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1350{
1351 int ret;
1352
1353 ret = i915_gem_open(dev, file);
1354 if (ret)
1355 return ret;
1356
1357 return 0;
1358}
1359
1360/**
1361 * i915_driver_lastclose - clean up after all DRM clients have exited
1362 * @dev: DRM device
1363 *
1364 * Take care of cleaning up after all DRM clients have exited. In the
1365 * mode setting case, we want to restore the kernel's initial mode (just
1366 * in case the last client left us in a bad state).
1367 *
1368 * Additionally, in the non-mode setting case, we'll tear down the GTT
1369 * and DMA structures, since the kernel won't be using them, and clea
1370 * up any GEM state.
1371 */
1372static void i915_driver_lastclose(struct drm_device *dev)
1373{
1374 intel_fbdev_restore_mode(dev);
1375 vga_switcheroo_process_delayed_switch();
1376}
1377
1378static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1379{
1380 mutex_lock(&dev->struct_mutex);
1381 i915_gem_context_close(dev, file);
1382 i915_gem_release(dev, file);
1383 mutex_unlock(&dev->struct_mutex);
1384}
1385
1386static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1387{
1388 struct drm_i915_file_private *file_priv = file->driver_priv;
1389
1390 kfree(file_priv);
1391}
1392
Imre Deak07f9cd02014-08-18 14:42:45 +03001393static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1394{
Chris Wilson91c8a322016-07-05 10:40:23 +01001395 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001396 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001397
1398 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001399 for_each_intel_encoder(dev, encoder)
1400 if (encoder->suspend)
1401 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001402 drm_modeset_unlock_all(dev);
1403}
1404
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001405static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1406 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001407static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301408
Imre Deakbc872292015-11-18 17:32:30 +02001409static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1410{
1411#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1412 if (acpi_target_system_state() < ACPI_STATE_S3)
1413 return true;
1414#endif
1415 return false;
1416}
Sagar Kambleebc32822014-08-13 23:07:05 +05301417
Imre Deak5e365c32014-10-23 19:23:25 +03001418static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001419{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001420 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001421 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001422 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001423 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001424
Zhang Ruib8efb172013-02-05 15:41:53 +08001425 /* ignore lid events during suspend */
1426 mutex_lock(&dev_priv->modeset_restore_lock);
1427 dev_priv->modeset_restore = MODESET_SUSPENDED;
1428 mutex_unlock(&dev_priv->modeset_restore_lock);
1429
Imre Deak1f814da2015-12-16 02:52:19 +02001430 disable_rpm_wakeref_asserts(dev_priv);
1431
Paulo Zanonic67a4702013-08-19 13:18:09 -03001432 /* We do a lot of poking in a lot of registers, make sure they work
1433 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001434 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001435
Dave Airlie5bcf7192010-12-07 09:20:40 +10001436 drm_kms_helper_poll_disable(dev);
1437
David Weinehall52a05c32016-08-22 13:32:44 +03001438 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001439
Daniel Vetterd5818932015-02-23 12:03:26 +01001440 error = i915_gem_suspend(dev);
1441 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001442 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001443 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001444 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001445 }
1446
Alex Daia1c41992015-09-30 09:46:37 -07001447 intel_guc_suspend(dev);
1448
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001449 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001450
1451 intel_dp_mst_suspend(dev);
1452
1453 intel_runtime_pm_disable_interrupts(dev_priv);
1454 intel_hpd_cancel_work(dev_priv);
1455
1456 intel_suspend_encoders(dev_priv);
1457
1458 intel_suspend_hw(dev);
1459
Ben Widawsky828c7902013-10-16 09:21:30 -07001460 i915_gem_suspend_gtt_mappings(dev);
1461
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001462 i915_save_state(dev);
1463
Imre Deakbc872292015-11-18 17:32:30 +02001464 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001465 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001466
Chris Wilsondc979972016-05-10 14:10:04 +01001467 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001468 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001469
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001470 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001471
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001472 dev_priv->suspend_count++;
1473
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -07001474 intel_display_set_init_power(dev_priv, false);
1475
Imre Deakf74ed082016-04-18 14:48:21 +03001476 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001477
Imre Deak1f814da2015-12-16 02:52:19 +02001478out:
1479 enable_rpm_wakeref_asserts(dev_priv);
1480
1481 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001482}
1483
David Weinehallc49d13e2016-08-22 13:32:42 +03001484static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001485{
David Weinehallc49d13e2016-08-22 13:32:42 +03001486 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001487 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001488 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001489 int ret;
1490
Imre Deak1f814da2015-12-16 02:52:19 +02001491 disable_rpm_wakeref_asserts(dev_priv);
1492
Imre Deaka7c81252016-04-01 16:02:38 +03001493 fw_csr = !IS_BROXTON(dev_priv) &&
1494 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001495 /*
1496 * In case of firmware assisted context save/restore don't manually
1497 * deinit the power domains. This also means the CSR/DMC firmware will
1498 * stay active, it will power down any HW resources as required and
1499 * also enable deeper system power states that would be blocked if the
1500 * firmware was inactive.
1501 */
1502 if (!fw_csr)
1503 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001504
Imre Deak507e1262016-04-20 20:27:54 +03001505 ret = 0;
Imre Deakb8aea3d12016-04-20 20:27:55 +03001506 if (IS_BROXTON(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001507 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001508 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001509 hsw_enable_pc8(dev_priv);
1510 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1511 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001512
1513 if (ret) {
1514 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001515 if (!fw_csr)
1516 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001517
Imre Deak1f814da2015-12-16 02:52:19 +02001518 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001519 }
1520
David Weinehall52a05c32016-08-22 13:32:44 +03001521 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001522 /*
Imre Deak54875572015-06-30 17:06:47 +03001523 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001524 * the device even though it's already in D3 and hang the machine. So
1525 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001526 * power down the device properly. The issue was seen on multiple old
1527 * GENs with different BIOS vendors, so having an explicit blacklist
1528 * is inpractical; apply the workaround on everything pre GEN6. The
1529 * platforms where the issue was seen:
1530 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1531 * Fujitsu FSC S7110
1532 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001533 */
Imre Deak54875572015-06-30 17:06:47 +03001534 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001535 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001536
Imre Deakbc872292015-11-18 17:32:30 +02001537 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1538
Imre Deak1f814da2015-12-16 02:52:19 +02001539out:
1540 enable_rpm_wakeref_asserts(dev_priv);
1541
1542 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001543}
1544
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001545int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001546{
1547 int error;
1548
Chris Wilsonded8b072016-07-05 10:40:22 +01001549 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001550 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001551 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001552 return -ENODEV;
1553 }
1554
Imre Deak0b14cbd2014-09-10 18:16:55 +03001555 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1556 state.event != PM_EVENT_FREEZE))
1557 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001558
1559 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1560 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001561
Imre Deak5e365c32014-10-23 19:23:25 +03001562 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001563 if (error)
1564 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001565
Imre Deakab3be732015-03-02 13:04:41 +02001566 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001567}
1568
Imre Deak5e365c32014-10-23 19:23:25 +03001569static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001570{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001571 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001572 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001573
Imre Deak1f814da2015-12-16 02:52:19 +02001574 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001575 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001576
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001577 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001578 if (ret)
1579 DRM_ERROR("failed to re-enable GGTT\n");
1580
Imre Deakf74ed082016-04-18 14:48:21 +03001581 intel_csr_ucode_resume(dev_priv);
1582
Chris Wilson5ab57c72016-07-15 14:56:20 +01001583 i915_gem_resume(dev);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001584
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001585 i915_restore_state(dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001586 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001587 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001588
Daniel Vetterd5818932015-02-23 12:03:26 +01001589 intel_init_pch_refclk(dev);
1590 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01001591
Peter Antoine364aece2015-05-11 08:50:45 +01001592 /*
1593 * Interrupts have to be enabled before any batches are run. If not the
1594 * GPU will hang. i915_gem_init_hw() will initiate batches to
1595 * update/restore the context.
1596 *
1597 * Modeset enabling in intel_modeset_init_hw() also needs working
1598 * interrupts.
1599 */
1600 intel_runtime_pm_enable_interrupts(dev_priv);
1601
Daniel Vetterd5818932015-02-23 12:03:26 +01001602 mutex_lock(&dev->struct_mutex);
1603 if (i915_gem_init_hw(dev)) {
1604 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson338d0ee2016-07-02 15:35:58 +01001605 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001606 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001607 mutex_unlock(&dev->struct_mutex);
1608
Alex Daia1c41992015-09-30 09:46:37 -07001609 intel_guc_resume(dev);
1610
Daniel Vetterd5818932015-02-23 12:03:26 +01001611 intel_modeset_init_hw(dev);
1612
1613 spin_lock_irq(&dev_priv->irq_lock);
1614 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001615 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001616 spin_unlock_irq(&dev_priv->irq_lock);
1617
Daniel Vetterd5818932015-02-23 12:03:26 +01001618 intel_dp_mst_resume(dev);
1619
Lyudea16b7652016-03-11 10:57:01 -05001620 intel_display_resume(dev);
1621
Daniel Vetterd5818932015-02-23 12:03:26 +01001622 /*
1623 * ... but also need to make sure that hotplug processing
1624 * doesn't cause havoc. Like in the driver load code we don't
1625 * bother with the tiny race here where we might loose hotplug
1626 * notifications.
1627 * */
1628 intel_hpd_init(dev_priv);
1629 /* Config may have changed between suspend and resume */
1630 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001631
Chris Wilson03d92e42016-05-23 15:08:10 +01001632 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001633
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001634 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001635
Zhang Ruib8efb172013-02-05 15:41:53 +08001636 mutex_lock(&dev_priv->modeset_restore_lock);
1637 dev_priv->modeset_restore = MODESET_DONE;
1638 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001639
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001640 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001641
Chris Wilson54b4f682016-07-21 21:16:19 +01001642 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001643 drm_kms_helper_poll_enable(dev);
1644
Imre Deak1f814da2015-12-16 02:52:19 +02001645 enable_rpm_wakeref_asserts(dev_priv);
1646
Chris Wilson074c6ad2014-04-09 09:19:43 +01001647 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001648}
1649
Imre Deak5e365c32014-10-23 19:23:25 +03001650static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001651{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001652 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001653 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001654 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001655
Imre Deak76c4b252014-04-01 19:55:22 +03001656 /*
1657 * We have a resume ordering issue with the snd-hda driver also
1658 * requiring our device to be power up. Due to the lack of a
1659 * parent/child relationship we currently solve this with an early
1660 * resume hook.
1661 *
1662 * FIXME: This should be solved with a special hdmi sink device or
1663 * similar so that power domains can be employed.
1664 */
Imre Deak44410cd2016-04-18 14:45:54 +03001665
1666 /*
1667 * Note that we need to set the power state explicitly, since we
1668 * powered off the device during freeze and the PCI core won't power
1669 * it back up for us during thaw. Powering off the device during
1670 * freeze is not a hard requirement though, and during the
1671 * suspend/resume phases the PCI core makes sure we get here with the
1672 * device powered on. So in case we change our freeze logic and keep
1673 * the device powered we can also remove the following set power state
1674 * call.
1675 */
David Weinehall52a05c32016-08-22 13:32:44 +03001676 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001677 if (ret) {
1678 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1679 goto out;
1680 }
1681
1682 /*
1683 * Note that pci_enable_device() first enables any parent bridge
1684 * device and only then sets the power state for this device. The
1685 * bridge enabling is a nop though, since bridge devices are resumed
1686 * first. The order of enabling power and enabling the device is
1687 * imposed by the PCI core as described above, so here we preserve the
1688 * same order for the freeze/thaw phases.
1689 *
1690 * TODO: eventually we should remove pci_disable_device() /
1691 * pci_enable_enable_device() from suspend/resume. Due to how they
1692 * depend on the device enable refcount we can't anyway depend on them
1693 * disabling/enabling the device.
1694 */
David Weinehall52a05c32016-08-22 13:32:44 +03001695 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001696 ret = -EIO;
1697 goto out;
1698 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001699
David Weinehall52a05c32016-08-22 13:32:44 +03001700 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001701
Imre Deak1f814da2015-12-16 02:52:19 +02001702 disable_rpm_wakeref_asserts(dev_priv);
1703
Wayne Boyer666a4532015-12-09 12:29:35 -08001704 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001705 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001706 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001707 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1708 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001709
Chris Wilsondc979972016-05-10 14:10:04 +01001710 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001711
Chris Wilsondc979972016-05-10 14:10:04 +01001712 if (IS_BROXTON(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001713 if (!dev_priv->suspended_to_idle)
1714 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001715 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001716 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001717 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001718 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001719
Chris Wilsondc979972016-05-10 14:10:04 +01001720 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001721
Imre Deaka7c81252016-04-01 16:02:38 +03001722 if (IS_BROXTON(dev_priv) ||
1723 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001724 intel_power_domains_init_hw(dev_priv, true);
1725
Imre Deak6e35e8a2016-04-18 10:04:19 +03001726 enable_rpm_wakeref_asserts(dev_priv);
1727
Imre Deakbc872292015-11-18 17:32:30 +02001728out:
1729 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001730
1731 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001732}
1733
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001734int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001735{
Imre Deak50a00722014-10-23 19:23:17 +03001736 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001737
Imre Deak097dd832014-10-23 19:23:19 +03001738 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1739 return 0;
1740
Imre Deak5e365c32014-10-23 19:23:25 +03001741 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001742 if (ret)
1743 return ret;
1744
Imre Deak5a175142014-10-23 19:23:18 +03001745 return i915_drm_resume(dev);
1746}
1747
Ben Gamari11ed50e2009-09-14 17:48:45 -04001748/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001749 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -04001750 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001751 *
1752 * Reset the chip. Useful if a hang is detected. Returns zero on successful
1753 * reset or otherwise an error code.
1754 *
1755 * Procedure is fairly simple:
1756 * - reset the chip using the reset reg
1757 * - re-init context state
1758 * - re-init hardware status page
1759 * - re-init ring buffer
1760 * - re-init interrupt state
1761 * - re-init display
1762 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001763int i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001764{
Chris Wilson91c8a322016-07-05 10:40:23 +01001765 struct drm_device *dev = &dev_priv->drm;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001766 struct i915_gpu_error *error = &dev_priv->gpu_error;
1767 unsigned reset_counter;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001768 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001769
Daniel Vetterd54a02c2012-07-04 22:18:39 +02001770 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001771
Chris Wilsond98c52c2016-04-13 17:35:05 +01001772 /* Clear any previous failed attempts at recovery. Time to try again. */
1773 atomic_andnot(I915_WEDGED, &error->reset_counter);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001774
Chris Wilsond98c52c2016-04-13 17:35:05 +01001775 /* Clear the reset-in-progress flag and increment the reset epoch. */
1776 reset_counter = atomic_inc_return(&error->reset_counter);
1777 if (WARN_ON(__i915_reset_in_progress(reset_counter))) {
1778 ret = -EIO;
1779 goto error;
1780 }
1781
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001782 pr_notice("drm/i915: Resetting chip after gpu hang\n");
1783
Chris Wilsond98c52c2016-04-13 17:35:05 +01001784 i915_gem_reset(dev);
Chris Wilson2e7c8ee2013-05-28 10:38:44 +01001785
Chris Wilsondc979972016-05-10 14:10:04 +01001786 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001787 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001788 if (ret != -ENODEV)
1789 DRM_ERROR("Failed to reset chip: %i\n", ret);
1790 else
1791 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001792 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001793 }
1794
Ville Syrjälä1362b772014-11-26 17:07:29 +02001795 intel_overlay_reset(dev_priv);
1796
Ben Gamari11ed50e2009-09-14 17:48:45 -04001797 /* Ok, now get things going again... */
1798
1799 /*
1800 * Everything depends on having the GTT running, so we need to start
1801 * there. Fortunately we don't need to do this unless we reset the
1802 * chip at a PCI level.
1803 *
1804 * Next we need to restore the context, but we don't use those
1805 * yet either...
1806 *
1807 * Ring buffer needs to be re-initialized in the KMS case, or if X
1808 * was running at the time of the reset (i.e. we weren't VT
1809 * switched away).
1810 */
Daniel Vetter33d30a92015-02-23 12:03:27 +01001811 ret = i915_gem_init_hw(dev);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001812 if (ret) {
1813 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001814 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001815 }
1816
Chris Wilsond98c52c2016-04-13 17:35:05 +01001817 mutex_unlock(&dev->struct_mutex);
1818
Daniel Vetter33d30a92015-02-23 12:03:27 +01001819 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +01001820 * rps/rc6 re-init is necessary to restore state lost after the
1821 * reset and the re-install of gt irqs. Skip for ironlake per
1822 * previous concerns that it doesn't respond well to some forms
1823 * of re-init after reset.
1824 */
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001825 intel_sanitize_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001826 intel_autoenable_gt_powersave(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001827
Ben Gamari11ed50e2009-09-14 17:48:45 -04001828 return 0;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001829
1830error:
1831 atomic_or(I915_WEDGED, &error->reset_counter);
1832 mutex_unlock(&dev->struct_mutex);
1833 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001834}
1835
David Weinehallc49d13e2016-08-22 13:32:42 +03001836static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001837{
David Weinehallc49d13e2016-08-22 13:32:42 +03001838 struct pci_dev *pdev = to_pci_dev(kdev);
1839 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001840
David Weinehallc49d13e2016-08-22 13:32:42 +03001841 if (!dev) {
1842 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001843 return -ENODEV;
1844 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001845
David Weinehallc49d13e2016-08-22 13:32:42 +03001846 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001847 return 0;
1848
David Weinehallc49d13e2016-08-22 13:32:42 +03001849 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001850}
1851
David Weinehallc49d13e2016-08-22 13:32:42 +03001852static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001853{
David Weinehallc49d13e2016-08-22 13:32:42 +03001854 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001855
1856 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001857 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001858 * requiring our device to be power up. Due to the lack of a
1859 * parent/child relationship we currently solve this with an late
1860 * suspend hook.
1861 *
1862 * FIXME: This should be solved with a special hdmi sink device or
1863 * similar so that power domains can be employed.
1864 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001865 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001866 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001867
David Weinehallc49d13e2016-08-22 13:32:42 +03001868 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001869}
1870
David Weinehallc49d13e2016-08-22 13:32:42 +03001871static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001872{
David Weinehallc49d13e2016-08-22 13:32:42 +03001873 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001874
David Weinehallc49d13e2016-08-22 13:32:42 +03001875 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001876 return 0;
1877
David Weinehallc49d13e2016-08-22 13:32:42 +03001878 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001879}
1880
David Weinehallc49d13e2016-08-22 13:32:42 +03001881static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001882{
David Weinehallc49d13e2016-08-22 13:32:42 +03001883 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001884
David Weinehallc49d13e2016-08-22 13:32:42 +03001885 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001886 return 0;
1887
David Weinehallc49d13e2016-08-22 13:32:42 +03001888 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001889}
1890
David Weinehallc49d13e2016-08-22 13:32:42 +03001891static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001892{
David Weinehallc49d13e2016-08-22 13:32:42 +03001893 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001894
David Weinehallc49d13e2016-08-22 13:32:42 +03001895 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001896 return 0;
1897
David Weinehallc49d13e2016-08-22 13:32:42 +03001898 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001899}
1900
Chris Wilson1f19ac22016-05-14 07:26:32 +01001901/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001902static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001903{
David Weinehallc49d13e2016-08-22 13:32:42 +03001904 return i915_pm_suspend(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001905}
1906
David Weinehallc49d13e2016-08-22 13:32:42 +03001907static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001908{
Chris Wilson461fb992016-05-14 07:26:33 +01001909 int ret;
1910
David Weinehallc49d13e2016-08-22 13:32:42 +03001911 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001912 if (ret)
1913 return ret;
1914
David Weinehallc49d13e2016-08-22 13:32:42 +03001915 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001916 if (ret)
1917 return ret;
1918
1919 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001920}
1921
1922/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001923static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001924{
David Weinehallc49d13e2016-08-22 13:32:42 +03001925 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001926}
1927
David Weinehallc49d13e2016-08-22 13:32:42 +03001928static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001929{
David Weinehallc49d13e2016-08-22 13:32:42 +03001930 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001931}
1932
1933/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001934static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001935{
David Weinehallc49d13e2016-08-22 13:32:42 +03001936 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001937}
1938
David Weinehallc49d13e2016-08-22 13:32:42 +03001939static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001940{
David Weinehallc49d13e2016-08-22 13:32:42 +03001941 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001942}
1943
Imre Deakddeea5b2014-05-05 15:19:56 +03001944/*
1945 * Save all Gunit registers that may be lost after a D3 and a subsequent
1946 * S0i[R123] transition. The list of registers needing a save/restore is
1947 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1948 * registers in the following way:
1949 * - Driver: saved/restored by the driver
1950 * - Punit : saved/restored by the Punit firmware
1951 * - No, w/o marking: no need to save/restore, since the register is R/O or
1952 * used internally by the HW in a way that doesn't depend
1953 * keeping the content across a suspend/resume.
1954 * - Debug : used for debugging
1955 *
1956 * We save/restore all registers marked with 'Driver', with the following
1957 * exceptions:
1958 * - Registers out of use, including also registers marked with 'Debug'.
1959 * These have no effect on the driver's operation, so we don't save/restore
1960 * them to reduce the overhead.
1961 * - Registers that are fully setup by an initialization function called from
1962 * the resume path. For example many clock gating and RPS/RC6 registers.
1963 * - Registers that provide the right functionality with their reset defaults.
1964 *
1965 * TODO: Except for registers that based on the above 3 criteria can be safely
1966 * ignored, we save/restore all others, practically treating the HW context as
1967 * a black-box for the driver. Further investigation is needed to reduce the
1968 * saved/restored registers even further, by following the same 3 criteria.
1969 */
1970static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1971{
1972 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1973 int i;
1974
1975 /* GAM 0x4000-0x4770 */
1976 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1977 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1978 s->arb_mode = I915_READ(ARB_MODE);
1979 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1980 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1981
1982 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001983 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001984
1985 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001986 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001987
1988 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1989 s->ecochk = I915_READ(GAM_ECOCHK);
1990 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1991 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1992
1993 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1994
1995 /* MBC 0x9024-0x91D0, 0x8500 */
1996 s->g3dctl = I915_READ(VLV_G3DCTL);
1997 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1998 s->mbctl = I915_READ(GEN6_MBCTL);
1999
2000 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2001 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2002 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2003 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2004 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2005 s->rstctl = I915_READ(GEN6_RSTCTL);
2006 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2007
2008 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2009 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2010 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2011 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2012 s->ecobus = I915_READ(ECOBUS);
2013 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2014 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2015 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2016 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2017 s->rcedata = I915_READ(VLV_RCEDATA);
2018 s->spare2gh = I915_READ(VLV_SPAREG2H);
2019
2020 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2021 s->gt_imr = I915_READ(GTIMR);
2022 s->gt_ier = I915_READ(GTIER);
2023 s->pm_imr = I915_READ(GEN6_PMIMR);
2024 s->pm_ier = I915_READ(GEN6_PMIER);
2025
2026 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002027 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002028
2029 /* GT SA CZ domain, 0x100000-0x138124 */
2030 s->tilectl = I915_READ(TILECTL);
2031 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2032 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2033 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2034 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2035
2036 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2037 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2038 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002039 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002040 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2041
2042 /*
2043 * Not saving any of:
2044 * DFT, 0x9800-0x9EC0
2045 * SARB, 0xB000-0xB1FC
2046 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2047 * PCI CFG
2048 */
2049}
2050
2051static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2052{
2053 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2054 u32 val;
2055 int i;
2056
2057 /* GAM 0x4000-0x4770 */
2058 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2059 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2060 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2061 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2062 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2063
2064 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002065 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002066
2067 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002068 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002069
2070 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2071 I915_WRITE(GAM_ECOCHK, s->ecochk);
2072 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2073 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2074
2075 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2076
2077 /* MBC 0x9024-0x91D0, 0x8500 */
2078 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2079 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2080 I915_WRITE(GEN6_MBCTL, s->mbctl);
2081
2082 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2083 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2084 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2085 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2086 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2087 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2088 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2089
2090 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2091 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2092 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2093 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2094 I915_WRITE(ECOBUS, s->ecobus);
2095 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2096 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2097 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2098 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2099 I915_WRITE(VLV_RCEDATA, s->rcedata);
2100 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2101
2102 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2103 I915_WRITE(GTIMR, s->gt_imr);
2104 I915_WRITE(GTIER, s->gt_ier);
2105 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2106 I915_WRITE(GEN6_PMIER, s->pm_ier);
2107
2108 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002109 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002110
2111 /* GT SA CZ domain, 0x100000-0x138124 */
2112 I915_WRITE(TILECTL, s->tilectl);
2113 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2114 /*
2115 * Preserve the GT allow wake and GFX force clock bit, they are not
2116 * be restored, as they are used to control the s0ix suspend/resume
2117 * sequence by the caller.
2118 */
2119 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2120 val &= VLV_GTLC_ALLOWWAKEREQ;
2121 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2122 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2123
2124 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2125 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2126 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2127 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2128
2129 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2130
2131 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2132 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2133 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002134 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002135 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2136}
2137
Imre Deak650ad972014-04-18 16:35:02 +03002138int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2139{
2140 u32 val;
2141 int err;
2142
Imre Deak650ad972014-04-18 16:35:02 +03002143 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2144 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2145 if (force_on)
2146 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2147 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2148
2149 if (!force_on)
2150 return 0;
2151
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002152 err = intel_wait_for_register(dev_priv,
2153 VLV_GTLC_SURVIVABILITY_REG,
2154 VLV_GFX_CLK_STATUS_BIT,
2155 VLV_GFX_CLK_STATUS_BIT,
2156 20);
Imre Deak650ad972014-04-18 16:35:02 +03002157 if (err)
2158 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2159 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2160
2161 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002162}
2163
Imre Deakddeea5b2014-05-05 15:19:56 +03002164static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2165{
2166 u32 val;
2167 int err = 0;
2168
2169 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2170 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2171 if (allow)
2172 val |= VLV_GTLC_ALLOWWAKEREQ;
2173 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2174 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2175
Chris Wilsonb2736692016-06-30 15:32:47 +01002176 err = intel_wait_for_register(dev_priv,
2177 VLV_GTLC_PW_STATUS,
2178 VLV_GTLC_ALLOWWAKEACK,
2179 allow,
2180 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002181 if (err)
2182 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002183
Imre Deakddeea5b2014-05-05 15:19:56 +03002184 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002185}
2186
2187static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2188 bool wait_for_on)
2189{
2190 u32 mask;
2191 u32 val;
2192 int err;
2193
2194 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2195 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002196 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002197 return 0;
2198
2199 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002200 onoff(wait_for_on),
2201 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002202
2203 /*
2204 * RC6 transitioning can be delayed up to 2 msec (see
2205 * valleyview_enable_rps), use 3 msec for safety.
2206 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002207 err = intel_wait_for_register(dev_priv,
2208 VLV_GTLC_PW_STATUS, mask, val,
2209 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002210 if (err)
2211 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002212 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002213
2214 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002215}
2216
2217static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2218{
2219 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2220 return;
2221
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002222 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002223 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2224}
2225
Sagar Kambleebc32822014-08-13 23:07:05 +05302226static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002227{
2228 u32 mask;
2229 int err;
2230
2231 /*
2232 * Bspec defines the following GT well on flags as debug only, so
2233 * don't treat them as hard failures.
2234 */
2235 (void)vlv_wait_for_gt_wells(dev_priv, false);
2236
2237 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2238 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2239
2240 vlv_check_no_gt_access(dev_priv);
2241
2242 err = vlv_force_gfx_clock(dev_priv, true);
2243 if (err)
2244 goto err1;
2245
2246 err = vlv_allow_gt_wake(dev_priv, false);
2247 if (err)
2248 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302249
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002250 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302251 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002252
2253 err = vlv_force_gfx_clock(dev_priv, false);
2254 if (err)
2255 goto err2;
2256
2257 return 0;
2258
2259err2:
2260 /* For safety always re-enable waking and disable gfx clock forcing */
2261 vlv_allow_gt_wake(dev_priv, true);
2262err1:
2263 vlv_force_gfx_clock(dev_priv, false);
2264
2265 return err;
2266}
2267
Sagar Kamble016970b2014-08-13 23:07:06 +05302268static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2269 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002270{
Chris Wilson91c8a322016-07-05 10:40:23 +01002271 struct drm_device *dev = &dev_priv->drm;
Imre Deakddeea5b2014-05-05 15:19:56 +03002272 int err;
2273 int ret;
2274
2275 /*
2276 * If any of the steps fail just try to continue, that's the best we
2277 * can do at this point. Return the first error code (which will also
2278 * leave RPM permanently disabled).
2279 */
2280 ret = vlv_force_gfx_clock(dev_priv, true);
2281
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002282 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302283 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002284
2285 err = vlv_allow_gt_wake(dev_priv, true);
2286 if (!ret)
2287 ret = err;
2288
2289 err = vlv_force_gfx_clock(dev_priv, false);
2290 if (!ret)
2291 ret = err;
2292
2293 vlv_check_no_gt_access(dev_priv);
2294
Sagar Kamble016970b2014-08-13 23:07:06 +05302295 if (rpm_resume) {
2296 intel_init_clock_gating(dev);
2297 i915_gem_restore_fences(dev);
2298 }
Imre Deakddeea5b2014-05-05 15:19:56 +03002299
2300 return ret;
2301}
2302
David Weinehallc49d13e2016-08-22 13:32:42 +03002303static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002304{
David Weinehallc49d13e2016-08-22 13:32:42 +03002305 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002306 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002307 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002308 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002309
Chris Wilsondc979972016-05-10 14:10:04 +01002310 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002311 return -ENODEV;
2312
Imre Deak604effb2014-08-26 13:26:56 +03002313 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
2314 return -ENODEV;
2315
Paulo Zanoni8a187452013-12-06 20:32:13 -02002316 DRM_DEBUG_KMS("Suspending device\n");
2317
Imre Deak9486db62014-04-22 20:21:07 +03002318 /*
Imre Deakd6102972014-05-07 19:57:49 +03002319 * We could deadlock here in case another thread holding struct_mutex
2320 * calls RPM suspend concurrently, since the RPM suspend will wait
2321 * first for this RPM suspend to finish. In this case the concurrent
2322 * RPM resume will be followed by its RPM suspend counterpart. Still
2323 * for consistency return -EAGAIN, which will reschedule this suspend.
2324 */
2325 if (!mutex_trylock(&dev->struct_mutex)) {
2326 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
2327 /*
2328 * Bump the expiration timestamp, otherwise the suspend won't
2329 * be rescheduled.
2330 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002331 pm_runtime_mark_last_busy(kdev);
Imre Deakd6102972014-05-07 19:57:49 +03002332
2333 return -EAGAIN;
2334 }
Imre Deak1f814da2015-12-16 02:52:19 +02002335
2336 disable_rpm_wakeref_asserts(dev_priv);
2337
Imre Deakd6102972014-05-07 19:57:49 +03002338 /*
2339 * We are safe here against re-faults, since the fault handler takes
2340 * an RPM reference.
2341 */
2342 i915_gem_release_all_mmaps(dev_priv);
2343 mutex_unlock(&dev->struct_mutex);
2344
Alex Daia1c41992015-09-30 09:46:37 -07002345 intel_guc_suspend(dev);
2346
Imre Deak2eb52522014-11-19 15:30:05 +02002347 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002348
Imre Deak507e1262016-04-20 20:27:54 +03002349 ret = 0;
2350 if (IS_BROXTON(dev_priv)) {
2351 bxt_display_core_uninit(dev_priv);
2352 bxt_enable_dc9(dev_priv);
2353 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2354 hsw_enable_pc8(dev_priv);
2355 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2356 ret = vlv_suspend_complete(dev_priv);
2357 }
2358
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002359 if (ret) {
2360 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002361 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002362
Imre Deak1f814da2015-12-16 02:52:19 +02002363 enable_rpm_wakeref_asserts(dev_priv);
2364
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002365 return ret;
2366 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002367
Chris Wilsondc979972016-05-10 14:10:04 +01002368 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002369
2370 enable_rpm_wakeref_asserts(dev_priv);
2371 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002372
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002373 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002374 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2375
Paulo Zanoni8a187452013-12-06 20:32:13 -02002376 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002377
2378 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002379 * FIXME: We really should find a document that references the arguments
2380 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002381 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002382 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002383 /*
2384 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2385 * being detected, and the call we do at intel_runtime_resume()
2386 * won't be able to restore them. Since PCI_D3hot matches the
2387 * actual specification and appears to be working, use it.
2388 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002389 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002390 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002391 /*
2392 * current versions of firmware which depend on this opregion
2393 * notification have repurposed the D1 definition to mean
2394 * "runtime suspended" vs. what you would normally expect (D3)
2395 * to distinguish it from notifications that might be sent via
2396 * the suspend path.
2397 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002398 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002399 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002400
Mika Kuoppala59bad942015-01-16 11:34:40 +02002401 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002402
Lyude19625e82016-06-21 17:03:44 -04002403 if (!IS_VALLEYVIEW(dev_priv) || !IS_CHERRYVIEW(dev_priv))
2404 intel_hpd_poll_init(dev_priv);
2405
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002406 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002407 return 0;
2408}
2409
David Weinehallc49d13e2016-08-22 13:32:42 +03002410static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002411{
David Weinehallc49d13e2016-08-22 13:32:42 +03002412 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002413 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002414 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002415 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002416
Imre Deak604effb2014-08-26 13:26:56 +03002417 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
2418 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002419
2420 DRM_DEBUG_KMS("Resuming device\n");
2421
Imre Deak1f814da2015-12-16 02:52:19 +02002422 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2423 disable_rpm_wakeref_asserts(dev_priv);
2424
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002425 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002426 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002427 if (intel_uncore_unclaimed_mmio(dev_priv))
2428 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002429
Alex Daia1c41992015-09-30 09:46:37 -07002430 intel_guc_resume(dev);
2431
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002432 if (IS_GEN6(dev_priv))
2433 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05302434
Imre Deak507e1262016-04-20 20:27:54 +03002435 if (IS_BROXTON(dev)) {
2436 bxt_disable_dc9(dev_priv);
2437 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002438 if (dev_priv->csr.dmc_payload &&
2439 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2440 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002441 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002442 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002443 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002444 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002445 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002446
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002447 /*
2448 * No point of rolling back things in case of an error, as the best
2449 * we can do is to hope that things will still work (and disable RPM).
2450 */
Imre Deak92b806d2014-04-14 20:24:39 +03002451 i915_gem_init_swizzling(dev);
Imre Deak92b806d2014-04-14 20:24:39 +03002452
Daniel Vetterb9632912014-09-30 10:56:44 +02002453 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002454
2455 /*
2456 * On VLV/CHV display interrupts are part of the display
2457 * power well, so hpd is reinitialized from there. For
2458 * everyone else do it here.
2459 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002460 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002461 intel_hpd_init(dev_priv);
2462
Imre Deak1f814da2015-12-16 02:52:19 +02002463 enable_rpm_wakeref_asserts(dev_priv);
2464
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002465 if (ret)
2466 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2467 else
2468 DRM_DEBUG_KMS("Device resumed\n");
2469
2470 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002471}
2472
Chris Wilson42f55512016-06-24 14:00:26 +01002473const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002474 /*
2475 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2476 * PMSG_RESUME]
2477 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002478 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002479 .suspend_late = i915_pm_suspend_late,
2480 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002481 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002482
2483 /*
2484 * S4 event handlers
2485 * @freeze, @freeze_late : called (1) before creating the
2486 * hibernation image [PMSG_FREEZE] and
2487 * (2) after rebooting, before restoring
2488 * the image [PMSG_QUIESCE]
2489 * @thaw, @thaw_early : called (1) after creating the hibernation
2490 * image, before writing it [PMSG_THAW]
2491 * and (2) after failing to create or
2492 * restore the image [PMSG_RECOVER]
2493 * @poweroff, @poweroff_late: called after writing the hibernation
2494 * image, before rebooting [PMSG_HIBERNATE]
2495 * @restore, @restore_early : called after rebooting and restoring the
2496 * hibernation image [PMSG_RESTORE]
2497 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002498 .freeze = i915_pm_freeze,
2499 .freeze_late = i915_pm_freeze_late,
2500 .thaw_early = i915_pm_thaw_early,
2501 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002502 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002503 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002504 .restore_early = i915_pm_restore_early,
2505 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002506
2507 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002508 .runtime_suspend = intel_runtime_suspend,
2509 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002510};
2511
Laurent Pinchart78b68552012-05-17 13:27:22 +02002512static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002513 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002514 .open = drm_gem_vm_open,
2515 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002516};
2517
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002518static const struct file_operations i915_driver_fops = {
2519 .owner = THIS_MODULE,
2520 .open = drm_open,
2521 .release = drm_release,
2522 .unlocked_ioctl = drm_ioctl,
2523 .mmap = drm_gem_mmap,
2524 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002525 .read = drm_read,
2526#ifdef CONFIG_COMPAT
2527 .compat_ioctl = i915_compat_ioctl,
2528#endif
2529 .llseek = noop_llseek,
2530};
2531
Chris Wilson0673ad42016-06-24 14:00:22 +01002532static int
2533i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2534 struct drm_file *file)
2535{
2536 return -ENODEV;
2537}
2538
2539static const struct drm_ioctl_desc i915_ioctls[] = {
2540 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2541 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2542 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2543 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2544 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2545 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2546 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2547 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2548 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2549 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2550 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2551 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2552 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2553 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2554 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2555 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2556 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2557 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2558 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2559 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2560 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2561 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2562 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2563 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2564 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2565 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2566 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2567 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2568 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2569 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2570 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2571 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2572 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2573 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2574 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2575 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
2576 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
2577 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2578 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2579 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2580 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2581 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2582 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2583 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2584 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2585 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2586 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2587 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2588 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2589 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2590 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2591 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2592};
2593
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002595 /* Don't use MTRRs here; the Xserver or userspace app should
2596 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002597 */
Eric Anholt673a3942008-07-30 12:06:12 -07002598 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002599 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002600 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002601 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002602 .lastclose = i915_driver_lastclose,
2603 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002604 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002605 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002606
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002607 .gem_close_object = i915_gem_close_object,
Eric Anholt673a3942008-07-30 12:06:12 -07002608 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002609 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002610
2611 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2612 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2613 .gem_prime_export = i915_gem_prime_export,
2614 .gem_prime_import = i915_gem_prime_import,
2615
Dave Airlieff72145b2011-02-07 12:16:14 +10002616 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002617 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002618 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002620 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002621 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002622 .name = DRIVER_NAME,
2623 .desc = DRIVER_DESC,
2624 .date = DRIVER_DATE,
2625 .major = DRIVER_MAJOR,
2626 .minor = DRIVER_MINOR,
2627 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002628};