blob: 706b8eabfaf4940d84a2f290674205b08d9acde8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800231 .has_llc = 1, \
232 GEN_DEFAULT_PIPEOFFSETS, \
233 IVB_CURSOR_OFFSETS
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234
Jesse Barnesc76b6152011-04-28 14:32:07 -0700235static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700236 GEN7_FEATURES,
237 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700244};
245
Ben Widawsky999bcde2013-04-05 13:12:45 -0700246static const struct intel_device_info intel_ivybridge_q_info = {
247 GEN7_FEATURES,
248 .is_ivybridge = 1,
249 .num_pipes = 0, /* legal, last one wins */
250};
251
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800252#define VLV_FEATURES \
253 .gen = 7, .num_pipes = 2, \
254 .need_gfx_hws = 1, .has_hotplug = 1, \
255 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
256 .display_mmio_offset = VLV_DISPLAY_BASE, \
257 GEN_DEFAULT_PIPEOFFSETS, \
258 CURSOR_OFFSETS
259
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260static const struct intel_device_info intel_valleyview_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800261 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700262 .is_valleyview = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800263 .is_mobile = 1,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700264};
265
266static const struct intel_device_info intel_valleyview_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800267 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700268 .is_valleyview = 1,
269};
270
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800271#define HSW_FEATURES \
272 GEN7_FEATURES, \
273 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
274 .has_ddi = 1, \
275 .has_fpga_dbg = 1
276
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300277static const struct intel_device_info intel_haswell_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800278 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700279 .is_haswell = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300280};
281
282static const struct intel_device_info intel_haswell_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800283 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700284 .is_haswell = 1,
285 .is_mobile = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500286};
287
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800288static const struct intel_device_info intel_broadwell_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800289 HSW_FEATURES,
290 .gen = 8,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800291};
292
293static const struct intel_device_info intel_broadwell_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800294 HSW_FEATURES,
295 .gen = 8, .is_mobile = 1,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800296};
297
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800298static const struct intel_device_info intel_broadwell_gt3d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800299 HSW_FEATURES,
300 .gen = 8,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800301 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800302};
303
304static const struct intel_device_info intel_broadwell_gt3m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800305 HSW_FEATURES,
306 .gen = 8, .is_mobile = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800307 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800308};
309
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300310static const struct intel_device_info intel_cherryview_info = {
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300311 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300312 .need_gfx_hws = 1, .has_hotplug = 1,
313 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Wayne Boyer666a4532015-12-09 12:29:35 -0800314 .is_cherryview = 1,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300315 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300316 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300317 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300318};
319
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000320static const struct intel_device_info intel_skylake_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800321 HSW_FEATURES,
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530322 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800323 .gen = 9,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000324};
325
Damien Lespiau719388e2015-02-04 13:22:27 +0000326static const struct intel_device_info intel_skylake_gt3_info = {
Daniel Vettera9287db2015-12-04 16:15:55 +0100327 HSW_FEATURES,
Damien Lespiau719388e2015-02-04 13:22:27 +0000328 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800329 .gen = 9,
Damien Lespiau719388e2015-02-04 13:22:27 +0000330 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Damien Lespiau719388e2015-02-04 13:22:27 +0000331};
332
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200333static const struct intel_device_info intel_broxton_info = {
334 .is_preliminary = 1,
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700335 .is_broxton = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200336 .gen = 9,
337 .need_gfx_hws = 1, .has_hotplug = 1,
338 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
339 .num_pipes = 3,
340 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300341 .has_fpga_dbg = 1,
Daisy Sunce89db22015-03-17 11:39:28 +0200342 .has_fbc = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200343 GEN_DEFAULT_PIPEOFFSETS,
344 IVB_CURSOR_OFFSETS,
345};
346
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700347static const struct intel_device_info intel_kabylake_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800348 HSW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700349 .is_preliminary = 1,
350 .is_kabylake = 1,
351 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700352};
353
354static const struct intel_device_info intel_kabylake_gt3_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800355 HSW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700356 .is_preliminary = 1,
357 .is_kabylake = 1,
358 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700359 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700360};
361
Jesse Barnesa0a18072013-07-26 13:32:51 -0700362/*
363 * Make sure any device matches here are from most specific to most
364 * general. For example, since the Quanta match is based on the subsystem
365 * and subvendor IDs, we need it to come before the more general IVB
366 * PCI ID matches, otherwise we'll use the wrong info struct above.
367 */
Jani Nikula3cb27f32015-10-28 19:33:09 +0200368static const struct pci_device_id pciidlist[] = {
369 INTEL_I830_IDS(&intel_i830_info),
370 INTEL_I845G_IDS(&intel_845g_info),
371 INTEL_I85X_IDS(&intel_i85x_info),
372 INTEL_I865G_IDS(&intel_i865g_info),
373 INTEL_I915G_IDS(&intel_i915g_info),
374 INTEL_I915GM_IDS(&intel_i915gm_info),
375 INTEL_I945G_IDS(&intel_i945g_info),
376 INTEL_I945GM_IDS(&intel_i945gm_info),
377 INTEL_I965G_IDS(&intel_i965g_info),
378 INTEL_G33_IDS(&intel_g33_info),
379 INTEL_I965GM_IDS(&intel_i965gm_info),
380 INTEL_GM45_IDS(&intel_gm45_info),
381 INTEL_G45_IDS(&intel_g45_info),
382 INTEL_PINEVIEW_IDS(&intel_pineview_info),
383 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
384 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
385 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
386 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
387 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
388 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
389 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
390 INTEL_HSW_D_IDS(&intel_haswell_d_info),
391 INTEL_HSW_M_IDS(&intel_haswell_m_info),
392 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
393 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
394 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
395 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
396 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
397 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
398 INTEL_CHV_IDS(&intel_cherryview_info),
399 INTEL_SKL_GT1_IDS(&intel_skylake_info),
400 INTEL_SKL_GT2_IDS(&intel_skylake_info),
401 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
Mika Kuoppala15620202015-11-06 14:11:16 +0200402 INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
Jani Nikula3cb27f32015-10-28 19:33:09 +0200403 INTEL_BXT_IDS(&intel_broxton_info),
Deepak Sd97044b2015-10-28 12:19:51 -0700404 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
405 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
406 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
Deepak S8b10c0c2015-10-28 12:21:12 -0700407 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500408 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409};
410
Jesse Barnes79e53942008-11-07 14:24:08 -0800411MODULE_DEVICE_TABLE(pci, pciidlist);
Jesse Barnes79e53942008-11-07 14:24:08 -0800412
Robert Beckett30c964a2015-08-28 13:10:22 +0100413static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
414{
415 enum intel_pch ret = PCH_NOP;
416
417 /*
418 * In a virtualized passthrough environment we can be in a
419 * setup where the ISA bridge is not able to be passed through.
420 * In this case, a south bridge can be emulated and we have to
421 * make an educated guess as to which PCH is really there.
422 */
423
424 if (IS_GEN5(dev)) {
425 ret = PCH_IBX;
426 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
427 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
428 ret = PCH_CPT;
429 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
430 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
431 ret = PCH_LPT;
432 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700433 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100434 ret = PCH_SPT;
435 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
436 }
437
438 return ret;
439}
440
Akshay Joshi0206e352011-08-16 15:34:10 -0400441void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800442{
443 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200444 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800445
Ben Widawskyce1bb322013-04-05 13:12:44 -0700446 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
447 * (which really amounts to a PCH but no South Display).
448 */
449 if (INTEL_INFO(dev)->num_pipes == 0) {
450 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700451 return;
452 }
453
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800454 /*
455 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
456 * make graphics device passthrough work easy for VMM, that only
457 * need to expose ISA bridge to let driver know the real hardware
458 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800459 *
460 * In some virtualized environments (e.g. XEN), there is irrelevant
461 * ISA bridge in the system. To work reliably, we should scan trhough
462 * all the ISA bridge devices and check for the first match, instead
463 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800464 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200465 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800466 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200467 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200468 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800469
Jesse Barnes90711d52011-04-28 14:48:02 -0700470 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
471 dev_priv->pch_type = PCH_IBX;
472 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100473 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700474 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800475 dev_priv->pch_type = PCH_CPT;
476 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100477 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700478 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
479 /* PantherPoint is CPT compatible */
480 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300481 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100482 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300483 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
484 dev_priv->pch_type = PCH_LPT;
485 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800486 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
487 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800488 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
489 dev_priv->pch_type = PCH_LPT;
490 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800491 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
492 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530493 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
494 dev_priv->pch_type = PCH_SPT;
495 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700496 WARN_ON(!IS_SKYLAKE(dev) &&
497 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530498 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
499 dev_priv->pch_type = PCH_SPT;
500 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700501 WARN_ON(!IS_SKYLAKE(dev) &&
502 !IS_KABYLAKE(dev));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100503 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
504 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100505 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200506 } else
507 continue;
508
Rui Guo6a9c4b32013-06-19 21:10:23 +0800509 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800510 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800511 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800512 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200513 DRM_DEBUG_KMS("No PCH found.\n");
514
515 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800516}
517
Ben Widawsky2911a352012-04-05 14:47:36 -0700518bool i915_semaphore_is_enabled(struct drm_device *dev)
519{
520 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100521 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700522
Jani Nikulad330a952014-01-21 11:24:25 +0200523 if (i915.semaphores >= 0)
524 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700525
Oscar Mateo71386ef2014-07-24 17:04:44 +0100526 /* TODO: make semaphores and Execlists play nicely together */
527 if (i915.enable_execlists)
528 return false;
529
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700530 /* Until we get further testing... */
531 if (IS_GEN8(dev))
532 return false;
533
Daniel Vetter59de3292012-04-02 20:48:43 +0200534#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700535 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200536 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
537 return false;
538#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700539
Daniel Vettera08acaf2013-12-17 09:56:53 +0100540 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700541}
542
Imre Deak07f9cd02014-08-18 14:42:45 +0300543static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
544{
545 struct drm_device *dev = dev_priv->dev;
Jani Nikula19c80542015-12-16 12:48:16 +0200546 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +0300547
548 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +0200549 for_each_intel_encoder(dev, encoder)
550 if (encoder->suspend)
551 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300552 drm_modeset_unlock_all(dev);
553}
554
Sagar Kambleebc32822014-08-13 23:07:05 +0530555static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200556static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
557 bool rpm_resume);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100558static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530559
Imre Deakbc872292015-11-18 17:32:30 +0200560static bool suspend_to_idle(struct drm_i915_private *dev_priv)
561{
562#if IS_ENABLED(CONFIG_ACPI_SLEEP)
563 if (acpi_target_system_state() < ACPI_STATE_S3)
564 return true;
565#endif
566 return false;
567}
Sagar Kambleebc32822014-08-13 23:07:05 +0530568
Imre Deak5e365c32014-10-23 19:23:25 +0300569static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100570{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100571 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnese5747e32014-06-12 08:35:47 -0700572 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100573 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100574
Zhang Ruib8efb172013-02-05 15:41:53 +0800575 /* ignore lid events during suspend */
576 mutex_lock(&dev_priv->modeset_restore_lock);
577 dev_priv->modeset_restore = MODESET_SUSPENDED;
578 mutex_unlock(&dev_priv->modeset_restore_lock);
579
Imre Deak1f814da2015-12-16 02:52:19 +0200580 disable_rpm_wakeref_asserts(dev_priv);
581
Paulo Zanonic67a4702013-08-19 13:18:09 -0300582 /* We do a lot of poking in a lot of registers, make sure they work
583 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200584 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200585
Dave Airlie5bcf7192010-12-07 09:20:40 +1000586 drm_kms_helper_poll_disable(dev);
587
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100588 pci_save_state(dev->pdev);
589
Daniel Vetterd5818932015-02-23 12:03:26 +0100590 error = i915_gem_suspend(dev);
591 if (error) {
592 dev_err(&dev->pdev->dev,
593 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +0200594 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100595 }
596
Alex Daia1c41992015-09-30 09:46:37 -0700597 intel_guc_suspend(dev);
598
Daniel Vetterd5818932015-02-23 12:03:26 +0100599 intel_suspend_gt_powersave(dev);
600
601 /*
602 * Disable CRTCs directly since we want to preserve sw state
603 * for _thaw. Also, power gate the CRTC power wells.
604 */
605 drm_modeset_lock_all(dev);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200606 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100607 drm_modeset_unlock_all(dev);
608
609 intel_dp_mst_suspend(dev);
610
611 intel_runtime_pm_disable_interrupts(dev_priv);
612 intel_hpd_cancel_work(dev_priv);
613
614 intel_suspend_encoders(dev_priv);
615
616 intel_suspend_hw(dev);
617
Ben Widawsky828c7902013-10-16 09:21:30 -0700618 i915_gem_suspend_gtt_mappings(dev);
619
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100620 i915_save_state(dev);
621
Imre Deakbc872292015-11-18 17:32:30 +0200622 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Jesse Barnese5747e32014-06-12 08:35:47 -0700623 intel_opregion_notify_adapter(dev, opregion_target_state);
624
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700625 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100626 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100627
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100628 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100629
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200630 dev_priv->suspend_count++;
631
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700632 intel_display_set_init_power(dev_priv, false);
633
Imre Deakf514c2d2015-10-28 23:59:06 +0200634 if (HAS_CSR(dev_priv))
635 flush_work(&dev_priv->csr.work);
636
Imre Deak1f814da2015-12-16 02:52:19 +0200637out:
638 enable_rpm_wakeref_asserts(dev_priv);
639
640 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100641}
642
Imre Deakab3be732015-03-02 13:04:41 +0200643static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +0300644{
645 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Imre Deakbc872292015-11-18 17:32:30 +0200646 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +0300647 int ret;
648
Imre Deak1f814da2015-12-16 02:52:19 +0200649 disable_rpm_wakeref_asserts(dev_priv);
650
Imre Deakbc872292015-11-18 17:32:30 +0200651 fw_csr = suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
652 /*
653 * In case of firmware assisted context save/restore don't manually
654 * deinit the power domains. This also means the CSR/DMC firmware will
655 * stay active, it will power down any HW resources as required and
656 * also enable deeper system power states that would be blocked if the
657 * firmware was inactive.
658 */
659 if (!fw_csr)
660 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +0200661
Imre Deakc3c09c92014-10-23 19:23:15 +0300662 ret = intel_suspend_complete(dev_priv);
663
664 if (ret) {
665 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +0200666 if (!fw_csr)
667 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +0300668
Imre Deak1f814da2015-12-16 02:52:19 +0200669 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +0300670 }
671
672 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +0200673 /*
Imre Deak54875572015-06-30 17:06:47 +0300674 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +0200675 * the device even though it's already in D3 and hang the machine. So
676 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +0300677 * power down the device properly. The issue was seen on multiple old
678 * GENs with different BIOS vendors, so having an explicit blacklist
679 * is inpractical; apply the workaround on everything pre GEN6. The
680 * platforms where the issue was seen:
681 * Lenovo Thinkpad X301, X61s, X60, T60, X41
682 * Fujitsu FSC S7110
683 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +0200684 */
Imre Deak54875572015-06-30 17:06:47 +0300685 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
Imre Deakab3be732015-03-02 13:04:41 +0200686 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +0300687
Imre Deakbc872292015-11-18 17:32:30 +0200688 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
689
Imre Deak1f814da2015-12-16 02:52:19 +0200690out:
691 enable_rpm_wakeref_asserts(dev_priv);
692
693 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +0300694}
695
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200696int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100697{
698 int error;
699
700 if (!dev || !dev->dev_private) {
701 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700702 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000703 return -ENODEV;
704 }
705
Imre Deak0b14cbd2014-09-10 18:16:55 +0300706 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
707 state.event != PM_EVENT_FREEZE))
708 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000709
710 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
711 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100712
Imre Deak5e365c32014-10-23 19:23:25 +0300713 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100714 if (error)
715 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000716
Imre Deakab3be732015-03-02 13:04:41 +0200717 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000718}
719
Imre Deak5e365c32014-10-23 19:23:25 +0300720static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000721{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800722 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100723
Imre Deak1f814da2015-12-16 02:52:19 +0200724 disable_rpm_wakeref_asserts(dev_priv);
725
Daniel Vetterd5818932015-02-23 12:03:26 +0100726 mutex_lock(&dev->struct_mutex);
727 i915_gem_restore_gtt_mappings(dev);
728 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300729
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100730 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100731 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100732
Daniel Vetterd5818932015-02-23 12:03:26 +0100733 intel_init_pch_refclk(dev);
734 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100735
Peter Antoine364aece2015-05-11 08:50:45 +0100736 /*
737 * Interrupts have to be enabled before any batches are run. If not the
738 * GPU will hang. i915_gem_init_hw() will initiate batches to
739 * update/restore the context.
740 *
741 * Modeset enabling in intel_modeset_init_hw() also needs working
742 * interrupts.
743 */
744 intel_runtime_pm_enable_interrupts(dev_priv);
745
Daniel Vetterd5818932015-02-23 12:03:26 +0100746 mutex_lock(&dev->struct_mutex);
747 if (i915_gem_init_hw(dev)) {
748 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +0200749 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800750 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100751 mutex_unlock(&dev->struct_mutex);
752
Alex Daia1c41992015-09-30 09:46:37 -0700753 intel_guc_resume(dev);
754
Daniel Vetterd5818932015-02-23 12:03:26 +0100755 intel_modeset_init_hw(dev);
756
757 spin_lock_irq(&dev_priv->irq_lock);
758 if (dev_priv->display.hpd_irq_setup)
759 dev_priv->display.hpd_irq_setup(dev);
760 spin_unlock_irq(&dev_priv->irq_lock);
761
762 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200763 intel_display_resume(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100764 drm_modeset_unlock_all(dev);
765
766 intel_dp_mst_resume(dev);
767
768 /*
769 * ... but also need to make sure that hotplug processing
770 * doesn't cause havoc. Like in the driver load code we don't
771 * bother with the tiny race here where we might loose hotplug
772 * notifications.
773 * */
774 intel_hpd_init(dev_priv);
775 /* Config may have changed between suspend and resume */
776 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800777
Chris Wilson44834a62010-08-19 16:09:23 +0100778 intel_opregion_init(dev);
779
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100780 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700781
Zhang Ruib8efb172013-02-05 15:41:53 +0800782 mutex_lock(&dev_priv->modeset_restore_lock);
783 dev_priv->modeset_restore = MODESET_DONE;
784 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200785
Jesse Barnese5747e32014-06-12 08:35:47 -0700786 intel_opregion_notify_adapter(dev, PCI_D0);
787
Imre Deakee6f2802014-10-23 19:23:22 +0300788 drm_kms_helper_poll_enable(dev);
789
Imre Deak1f814da2015-12-16 02:52:19 +0200790 enable_rpm_wakeref_asserts(dev_priv);
791
Chris Wilson074c6ad2014-04-09 09:19:43 +0100792 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100793}
794
Imre Deak5e365c32014-10-23 19:23:25 +0300795static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100796{
Imre Deak36d61e62014-10-23 19:23:24 +0300797 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200798 int ret = 0;
Imre Deak36d61e62014-10-23 19:23:24 +0300799
Imre Deak76c4b252014-04-01 19:55:22 +0300800 /*
801 * We have a resume ordering issue with the snd-hda driver also
802 * requiring our device to be power up. Due to the lack of a
803 * parent/child relationship we currently solve this with an early
804 * resume hook.
805 *
806 * FIXME: This should be solved with a special hdmi sink device or
807 * similar so that power domains can be employed.
808 */
Imre Deakbc872292015-11-18 17:32:30 +0200809 if (pci_enable_device(dev->pdev)) {
810 ret = -EIO;
811 goto out;
812 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100813
814 pci_set_master(dev->pdev);
815
Imre Deak1f814da2015-12-16 02:52:19 +0200816 disable_rpm_wakeref_asserts(dev_priv);
817
Wayne Boyer666a4532015-12-09 12:29:35 -0800818 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200819 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300820 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +0100821 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
822 ret);
Imre Deak36d61e62014-10-23 19:23:24 +0300823
824 intel_uncore_early_sanitize(dev, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200825
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100826 if (IS_BROXTON(dev))
827 ret = bxt_resume_prepare(dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100828 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
829 hsw_disable_pc8(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200830
Imre Deak36d61e62014-10-23 19:23:24 +0300831 intel_uncore_sanitize(dev);
Imre Deakbc872292015-11-18 17:32:30 +0200832
833 if (!(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
834 intel_power_domains_init_hw(dev_priv, true);
835
836out:
837 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +0300838
Imre Deak1f814da2015-12-16 02:52:19 +0200839 enable_rpm_wakeref_asserts(dev_priv);
840
Imre Deak36d61e62014-10-23 19:23:24 +0300841 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300842}
843
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200844int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300845{
Imre Deak50a00722014-10-23 19:23:17 +0300846 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300847
Imre Deak097dd832014-10-23 19:23:19 +0300848 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
849 return 0;
850
Imre Deak5e365c32014-10-23 19:23:25 +0300851 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300852 if (ret)
853 return ret;
854
Imre Deak5a175142014-10-23 19:23:18 +0300855 return i915_drm_resume(dev);
856}
857
Ben Gamari11ed50e2009-09-14 17:48:45 -0400858/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200859 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400860 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400861 *
862 * Reset the chip. Useful if a hang is detected. Returns zero on successful
863 * reset or otherwise an error code.
864 *
865 * Procedure is fairly simple:
866 * - reset the chip using the reset reg
867 * - re-init context state
868 * - re-init hardware status page
869 * - re-init ring buffer
870 * - re-init interrupt state
871 * - re-init display
872 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200873int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400874{
Jani Nikula50227e12014-03-31 14:27:21 +0300875 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100876 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700877 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400878
Imre Deakdbea3ce2014-12-15 18:59:28 +0200879 intel_reset_gt_powersave(dev);
880
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200881 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400882
Chris Wilson069efc12010-09-30 16:53:18 +0100883 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400884
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100885 simulated = dev_priv->gpu_error.stop_rings != 0;
886
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300887 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200888
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300889 /* Also reset the gpu hangman. */
890 if (simulated) {
891 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
892 dev_priv->gpu_error.stop_rings = 0;
893 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100894 DRM_INFO("Reset not implemented, but ignoring "
895 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300896 ret = 0;
897 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100898 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300899
Daniel Vetterd8f27162014-10-01 01:02:04 +0200900 if (i915_stop_ring_allow_warn(dev_priv))
901 pr_notice("drm/i915: Resetting chip after gpu hang\n");
902
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700903 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100904 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100905 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100906 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400907 }
908
Ville Syrjälä1362b772014-11-26 17:07:29 +0200909 intel_overlay_reset(dev_priv);
910
Ben Gamari11ed50e2009-09-14 17:48:45 -0400911 /* Ok, now get things going again... */
912
913 /*
914 * Everything depends on having the GTT running, so we need to start
915 * there. Fortunately we don't need to do this unless we reset the
916 * chip at a PCI level.
917 *
918 * Next we need to restore the context, but we don't use those
919 * yet either...
920 *
921 * Ring buffer needs to be re-initialized in the KMS case, or if X
922 * was running at the time of the reset (i.e. we weren't VT
923 * switched away).
924 */
McAulay, Alistair6689c162014-08-15 18:51:35 +0100925
Daniel Vetter33d30a92015-02-23 12:03:27 +0100926 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
927 dev_priv->gpu_error.reload_in_reset = true;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100928
Daniel Vetter33d30a92015-02-23 12:03:27 +0100929 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100930
Daniel Vetter33d30a92015-02-23 12:03:27 +0100931 dev_priv->gpu_error.reload_in_reset = false;
Daniel Vetterf8175862012-04-10 15:50:11 +0200932
Daniel Vetter33d30a92015-02-23 12:03:27 +0100933 mutex_unlock(&dev->struct_mutex);
934 if (ret) {
935 DRM_ERROR("Failed hw init on reset %d\n", ret);
936 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400937 }
938
Daniel Vetter33d30a92015-02-23 12:03:27 +0100939 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +0100940 * rps/rc6 re-init is necessary to restore state lost after the
941 * reset and the re-install of gt irqs. Skip for ironlake per
942 * previous concerns that it doesn't respond well to some forms
943 * of re-init after reset.
944 */
945 if (INTEL_INFO(dev)->gen > 5)
946 intel_enable_gt_powersave(dev);
947
Ben Gamari11ed50e2009-09-14 17:48:45 -0400948 return 0;
949}
950
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800951static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500952{
Daniel Vetter01a06852012-06-25 15:58:49 +0200953 struct intel_device_info *intel_info =
954 (struct intel_device_info *) ent->driver_data;
955
Jani Nikulad330a952014-01-21 11:24:25 +0200956 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700957 DRM_INFO("This hardware requires preliminary hardware support.\n"
958 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
959 return -ENODEV;
960 }
961
Chris Wilson5fe49d82011-02-01 19:43:02 +0000962 /* Only bind to function 0 of the device. Early generations
963 * used function 1 as a placeholder for multi-head. This causes
964 * us confusion instead, especially on the systems where both
965 * functions have the same PCI-ID!
966 */
967 if (PCI_FUNC(pdev->devfn))
968 return -ENODEV;
969
Jordan Crousedcdb1672010-05-27 13:40:25 -0600970 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500971}
972
973static void
974i915_pci_remove(struct pci_dev *pdev)
975{
976 struct drm_device *dev = pci_get_drvdata(pdev);
977
978 drm_put_dev(dev);
979}
980
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100981static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500982{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100983 struct pci_dev *pdev = to_pci_dev(dev);
984 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500985
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100986 if (!drm_dev || !drm_dev->dev_private) {
987 dev_err(dev, "DRM not initialized, aborting suspend.\n");
988 return -ENODEV;
989 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500990
Dave Airlie5bcf7192010-12-07 09:20:40 +1000991 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
992 return 0;
993
Imre Deak5e365c32014-10-23 19:23:25 +0300994 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +0300995}
996
997static int i915_pm_suspend_late(struct device *dev)
998{
Imre Deak888d0d42015-01-08 17:54:13 +0200999 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001000
1001 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001002 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001003 * requiring our device to be power up. Due to the lack of a
1004 * parent/child relationship we currently solve this with an late
1005 * suspend hook.
1006 *
1007 * FIXME: This should be solved with a special hdmi sink device or
1008 * similar so that power domains can be employed.
1009 */
1010 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1011 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001012
Imre Deakab3be732015-03-02 13:04:41 +02001013 return i915_drm_suspend_late(drm_dev, false);
1014}
1015
1016static int i915_pm_poweroff_late(struct device *dev)
1017{
1018 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1019
1020 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1021 return 0;
1022
1023 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001024}
1025
Imre Deak76c4b252014-04-01 19:55:22 +03001026static int i915_pm_resume_early(struct device *dev)
1027{
Imre Deak888d0d42015-01-08 17:54:13 +02001028 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001029
Imre Deak097dd832014-10-23 19:23:19 +03001030 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1031 return 0;
1032
Imre Deak5e365c32014-10-23 19:23:25 +03001033 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001034}
1035
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001036static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001037{
Imre Deak888d0d42015-01-08 17:54:13 +02001038 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001039
Imre Deak097dd832014-10-23 19:23:19 +03001040 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1041 return 0;
1042
Imre Deak5a175142014-10-23 19:23:18 +03001043 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001044}
1045
Sagar Kambleebc32822014-08-13 23:07:05 +05301046static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001047{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001048 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001049
1050 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001051}
1052
Suketu Shah31335ce2014-11-24 13:37:45 +05301053static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1054{
1055 struct drm_device *dev = dev_priv->dev;
1056
1057 /* TODO: when DC5 support is added disable DC5 here. */
1058
1059 broxton_ddi_phy_uninit(dev);
1060 broxton_uninit_cdclk(dev);
1061 bxt_enable_dc9(dev_priv);
1062
1063 return 0;
1064}
1065
1066static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1067{
1068 struct drm_device *dev = dev_priv->dev;
1069
1070 /* TODO: when CSR FW support is added make sure the FW is loaded */
1071
1072 bxt_disable_dc9(dev_priv);
1073
1074 /*
1075 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1076 * is available.
1077 */
1078 broxton_init_cdclk(dev);
1079 broxton_ddi_phy_init(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301080
1081 return 0;
1082}
1083
Imre Deakddeea5b2014-05-05 15:19:56 +03001084/*
1085 * Save all Gunit registers that may be lost after a D3 and a subsequent
1086 * S0i[R123] transition. The list of registers needing a save/restore is
1087 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1088 * registers in the following way:
1089 * - Driver: saved/restored by the driver
1090 * - Punit : saved/restored by the Punit firmware
1091 * - No, w/o marking: no need to save/restore, since the register is R/O or
1092 * used internally by the HW in a way that doesn't depend
1093 * keeping the content across a suspend/resume.
1094 * - Debug : used for debugging
1095 *
1096 * We save/restore all registers marked with 'Driver', with the following
1097 * exceptions:
1098 * - Registers out of use, including also registers marked with 'Debug'.
1099 * These have no effect on the driver's operation, so we don't save/restore
1100 * them to reduce the overhead.
1101 * - Registers that are fully setup by an initialization function called from
1102 * the resume path. For example many clock gating and RPS/RC6 registers.
1103 * - Registers that provide the right functionality with their reset defaults.
1104 *
1105 * TODO: Except for registers that based on the above 3 criteria can be safely
1106 * ignored, we save/restore all others, practically treating the HW context as
1107 * a black-box for the driver. Further investigation is needed to reduce the
1108 * saved/restored registers even further, by following the same 3 criteria.
1109 */
1110static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1111{
1112 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1113 int i;
1114
1115 /* GAM 0x4000-0x4770 */
1116 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1117 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1118 s->arb_mode = I915_READ(ARB_MODE);
1119 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1120 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1121
1122 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001123 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001124
1125 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001126 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001127
1128 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1129 s->ecochk = I915_READ(GAM_ECOCHK);
1130 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1131 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1132
1133 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1134
1135 /* MBC 0x9024-0x91D0, 0x8500 */
1136 s->g3dctl = I915_READ(VLV_G3DCTL);
1137 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1138 s->mbctl = I915_READ(GEN6_MBCTL);
1139
1140 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1141 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1142 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1143 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1144 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1145 s->rstctl = I915_READ(GEN6_RSTCTL);
1146 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1147
1148 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1149 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1150 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1151 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1152 s->ecobus = I915_READ(ECOBUS);
1153 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1154 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1155 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1156 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1157 s->rcedata = I915_READ(VLV_RCEDATA);
1158 s->spare2gh = I915_READ(VLV_SPAREG2H);
1159
1160 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1161 s->gt_imr = I915_READ(GTIMR);
1162 s->gt_ier = I915_READ(GTIER);
1163 s->pm_imr = I915_READ(GEN6_PMIMR);
1164 s->pm_ier = I915_READ(GEN6_PMIER);
1165
1166 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001167 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001168
1169 /* GT SA CZ domain, 0x100000-0x138124 */
1170 s->tilectl = I915_READ(TILECTL);
1171 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1172 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1173 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1174 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1175
1176 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1177 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1178 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001179 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03001180 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1181
1182 /*
1183 * Not saving any of:
1184 * DFT, 0x9800-0x9EC0
1185 * SARB, 0xB000-0xB1FC
1186 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1187 * PCI CFG
1188 */
1189}
1190
1191static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1192{
1193 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1194 u32 val;
1195 int i;
1196
1197 /* GAM 0x4000-0x4770 */
1198 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1199 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1200 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1201 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1202 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1203
1204 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001205 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001206
1207 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07001208 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03001209
1210 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1211 I915_WRITE(GAM_ECOCHK, s->ecochk);
1212 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1213 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1214
1215 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1216
1217 /* MBC 0x9024-0x91D0, 0x8500 */
1218 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1219 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1220 I915_WRITE(GEN6_MBCTL, s->mbctl);
1221
1222 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1223 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1224 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1225 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1226 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1227 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1228 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1229
1230 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1231 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1232 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1233 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1234 I915_WRITE(ECOBUS, s->ecobus);
1235 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1236 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1237 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1238 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1239 I915_WRITE(VLV_RCEDATA, s->rcedata);
1240 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1241
1242 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1243 I915_WRITE(GTIMR, s->gt_imr);
1244 I915_WRITE(GTIER, s->gt_ier);
1245 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1246 I915_WRITE(GEN6_PMIER, s->pm_ier);
1247
1248 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001249 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001250
1251 /* GT SA CZ domain, 0x100000-0x138124 */
1252 I915_WRITE(TILECTL, s->tilectl);
1253 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1254 /*
1255 * Preserve the GT allow wake and GFX force clock bit, they are not
1256 * be restored, as they are used to control the s0ix suspend/resume
1257 * sequence by the caller.
1258 */
1259 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1260 val &= VLV_GTLC_ALLOWWAKEREQ;
1261 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1262 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1263
1264 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1265 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1266 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1267 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1268
1269 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1270
1271 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1272 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1273 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001274 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03001275 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1276}
1277
Imre Deak650ad972014-04-18 16:35:02 +03001278int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1279{
1280 u32 val;
1281 int err;
1282
Imre Deak650ad972014-04-18 16:35:02 +03001283#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
Imre Deak650ad972014-04-18 16:35:02 +03001284
1285 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1286 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1287 if (force_on)
1288 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1289 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1290
1291 if (!force_on)
1292 return 0;
1293
Imre Deak8d4eee92014-04-14 20:24:43 +03001294 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001295 if (err)
1296 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1297 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1298
1299 return err;
1300#undef COND
1301}
1302
Imre Deakddeea5b2014-05-05 15:19:56 +03001303static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1304{
1305 u32 val;
1306 int err = 0;
1307
1308 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1309 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1310 if (allow)
1311 val |= VLV_GTLC_ALLOWWAKEREQ;
1312 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1313 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1314
1315#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1316 allow)
1317 err = wait_for(COND, 1);
1318 if (err)
1319 DRM_ERROR("timeout disabling GT waking\n");
1320 return err;
1321#undef COND
1322}
1323
1324static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1325 bool wait_for_on)
1326{
1327 u32 mask;
1328 u32 val;
1329 int err;
1330
1331 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1332 val = wait_for_on ? mask : 0;
1333#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1334 if (COND)
1335 return 0;
1336
1337 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001338 onoff(wait_for_on),
1339 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03001340
1341 /*
1342 * RC6 transitioning can be delayed up to 2 msec (see
1343 * valleyview_enable_rps), use 3 msec for safety.
1344 */
1345 err = wait_for(COND, 3);
1346 if (err)
1347 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001348 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03001349
1350 return err;
1351#undef COND
1352}
1353
1354static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1355{
1356 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1357 return;
1358
Daniel Vetter6fa283b2016-01-19 21:00:56 +01001359 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03001360 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1361}
1362
Sagar Kambleebc32822014-08-13 23:07:05 +05301363static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001364{
1365 u32 mask;
1366 int err;
1367
1368 /*
1369 * Bspec defines the following GT well on flags as debug only, so
1370 * don't treat them as hard failures.
1371 */
1372 (void)vlv_wait_for_gt_wells(dev_priv, false);
1373
1374 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1375 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1376
1377 vlv_check_no_gt_access(dev_priv);
1378
1379 err = vlv_force_gfx_clock(dev_priv, true);
1380 if (err)
1381 goto err1;
1382
1383 err = vlv_allow_gt_wake(dev_priv, false);
1384 if (err)
1385 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301386
1387 if (!IS_CHERRYVIEW(dev_priv->dev))
1388 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001389
1390 err = vlv_force_gfx_clock(dev_priv, false);
1391 if (err)
1392 goto err2;
1393
1394 return 0;
1395
1396err2:
1397 /* For safety always re-enable waking and disable gfx clock forcing */
1398 vlv_allow_gt_wake(dev_priv, true);
1399err1:
1400 vlv_force_gfx_clock(dev_priv, false);
1401
1402 return err;
1403}
1404
Sagar Kamble016970b2014-08-13 23:07:06 +05301405static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1406 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001407{
1408 struct drm_device *dev = dev_priv->dev;
1409 int err;
1410 int ret;
1411
1412 /*
1413 * If any of the steps fail just try to continue, that's the best we
1414 * can do at this point. Return the first error code (which will also
1415 * leave RPM permanently disabled).
1416 */
1417 ret = vlv_force_gfx_clock(dev_priv, true);
1418
Deepak S98711162014-12-12 14:18:16 +05301419 if (!IS_CHERRYVIEW(dev_priv->dev))
1420 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001421
1422 err = vlv_allow_gt_wake(dev_priv, true);
1423 if (!ret)
1424 ret = err;
1425
1426 err = vlv_force_gfx_clock(dev_priv, false);
1427 if (!ret)
1428 ret = err;
1429
1430 vlv_check_no_gt_access(dev_priv);
1431
Sagar Kamble016970b2014-08-13 23:07:06 +05301432 if (rpm_resume) {
1433 intel_init_clock_gating(dev);
1434 i915_gem_restore_fences(dev);
1435 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001436
1437 return ret;
1438}
1439
Paulo Zanoni97bea202014-03-07 20:12:33 -03001440static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001441{
1442 struct pci_dev *pdev = to_pci_dev(device);
1443 struct drm_device *dev = pci_get_drvdata(pdev);
1444 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001445 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001446
Imre Deakaeab0b52014-04-14 20:24:36 +03001447 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001448 return -ENODEV;
1449
Imre Deak604effb2014-08-26 13:26:56 +03001450 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1451 return -ENODEV;
1452
Paulo Zanoni8a187452013-12-06 20:32:13 -02001453 DRM_DEBUG_KMS("Suspending device\n");
1454
Imre Deak9486db62014-04-22 20:21:07 +03001455 /*
Imre Deakd6102972014-05-07 19:57:49 +03001456 * We could deadlock here in case another thread holding struct_mutex
1457 * calls RPM suspend concurrently, since the RPM suspend will wait
1458 * first for this RPM suspend to finish. In this case the concurrent
1459 * RPM resume will be followed by its RPM suspend counterpart. Still
1460 * for consistency return -EAGAIN, which will reschedule this suspend.
1461 */
1462 if (!mutex_trylock(&dev->struct_mutex)) {
1463 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1464 /*
1465 * Bump the expiration timestamp, otherwise the suspend won't
1466 * be rescheduled.
1467 */
1468 pm_runtime_mark_last_busy(device);
1469
1470 return -EAGAIN;
1471 }
Imre Deak1f814da2015-12-16 02:52:19 +02001472
1473 disable_rpm_wakeref_asserts(dev_priv);
1474
Imre Deakd6102972014-05-07 19:57:49 +03001475 /*
1476 * We are safe here against re-faults, since the fault handler takes
1477 * an RPM reference.
1478 */
1479 i915_gem_release_all_mmaps(dev_priv);
1480 mutex_unlock(&dev->struct_mutex);
1481
Joonas Lahtinen825f2722015-12-09 15:56:13 +02001482 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1483
Alex Daia1c41992015-09-30 09:46:37 -07001484 intel_guc_suspend(dev);
1485
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001486 intel_suspend_gt_powersave(dev);
Imre Deak2eb52522014-11-19 15:30:05 +02001487 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001488
Sagar Kambleebc32822014-08-13 23:07:05 +05301489 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001490 if (ret) {
1491 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001492 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001493
Imre Deak1f814da2015-12-16 02:52:19 +02001494 enable_rpm_wakeref_asserts(dev_priv);
1495
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001496 return ret;
1497 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001498
Chris Wilsondc9fb092015-01-16 11:34:34 +02001499 intel_uncore_forcewake_reset(dev, false);
Imre Deak1f814da2015-12-16 02:52:19 +02001500
1501 enable_rpm_wakeref_asserts(dev_priv);
1502 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001503
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02001504 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001505 DRM_ERROR("Unclaimed access detected prior to suspending\n");
1506
Paulo Zanoni8a187452013-12-06 20:32:13 -02001507 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001508
1509 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001510 * FIXME: We really should find a document that references the arguments
1511 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001512 */
Paulo Zanonid37ae192015-07-30 18:20:29 -03001513 if (IS_BROADWELL(dev)) {
1514 /*
1515 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1516 * being detected, and the call we do at intel_runtime_resume()
1517 * won't be able to restore them. Since PCI_D3hot matches the
1518 * actual specification and appears to be working, use it.
1519 */
1520 intel_opregion_notify_adapter(dev, PCI_D3hot);
1521 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001522 /*
1523 * current versions of firmware which depend on this opregion
1524 * notification have repurposed the D1 definition to mean
1525 * "runtime suspended" vs. what you would normally expect (D3)
1526 * to distinguish it from notifications that might be sent via
1527 * the suspend path.
1528 */
1529 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001530 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001531
Mika Kuoppala59bad942015-01-16 11:34:40 +02001532 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001533
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001534 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001535 return 0;
1536}
1537
Paulo Zanoni97bea202014-03-07 20:12:33 -03001538static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001539{
1540 struct pci_dev *pdev = to_pci_dev(device);
1541 struct drm_device *dev = pci_get_drvdata(pdev);
1542 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001543 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001544
Imre Deak604effb2014-08-26 13:26:56 +03001545 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1546 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001547
1548 DRM_DEBUG_KMS("Resuming device\n");
1549
Imre Deak1f814da2015-12-16 02:52:19 +02001550 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1551 disable_rpm_wakeref_asserts(dev_priv);
1552
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001553 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001554 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001555 if (intel_uncore_unclaimed_mmio(dev_priv))
1556 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001557
Alex Daia1c41992015-09-30 09:46:37 -07001558 intel_guc_resume(dev);
1559
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001560 if (IS_GEN6(dev_priv))
1561 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301562
1563 if (IS_BROXTON(dev))
1564 ret = bxt_resume_prepare(dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001565 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1566 hsw_disable_pc8(dev_priv);
Wayne Boyer666a4532015-12-09 12:29:35 -08001567 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001568 ret = vlv_resume_prepare(dev_priv, true);
1569
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001570 /*
1571 * No point of rolling back things in case of an error, as the best
1572 * we can do is to hope that things will still work (and disable RPM).
1573 */
Imre Deak92b806d2014-04-14 20:24:39 +03001574 i915_gem_init_swizzling(dev);
1575 gen6_update_ring_freq(dev);
1576
Daniel Vetterb9632912014-09-30 10:56:44 +02001577 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001578
1579 /*
1580 * On VLV/CHV display interrupts are part of the display
1581 * power well, so hpd is reinitialized from there. For
1582 * everyone else do it here.
1583 */
Wayne Boyer666a4532015-12-09 12:29:35 -08001584 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001585 intel_hpd_init(dev_priv);
1586
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001587 intel_enable_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001588
Imre Deak1f814da2015-12-16 02:52:19 +02001589 enable_rpm_wakeref_asserts(dev_priv);
1590
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001591 if (ret)
1592 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1593 else
1594 DRM_DEBUG_KMS("Device resumed\n");
1595
1596 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001597}
1598
Sagar Kamble016970b2014-08-13 23:07:06 +05301599/*
1600 * This function implements common functionality of runtime and system
1601 * suspend sequence.
1602 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301603static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1604{
Sagar Kambleebc32822014-08-13 23:07:05 +05301605 int ret;
1606
Damien Lespiau16e44e32015-05-20 14:45:16 +01001607 if (IS_BROXTON(dev_priv))
Suketu Shah31335ce2014-11-24 13:37:45 +05301608 ret = bxt_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001609 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301610 ret = hsw_suspend_complete(dev_priv);
Wayne Boyer666a4532015-12-09 12:29:35 -08001611 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301612 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001613 else
1614 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301615
1616 return ret;
1617}
1618
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001619static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001620 /*
1621 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1622 * PMSG_RESUME]
1623 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001624 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001625 .suspend_late = i915_pm_suspend_late,
1626 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001627 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001628
1629 /*
1630 * S4 event handlers
1631 * @freeze, @freeze_late : called (1) before creating the
1632 * hibernation image [PMSG_FREEZE] and
1633 * (2) after rebooting, before restoring
1634 * the image [PMSG_QUIESCE]
1635 * @thaw, @thaw_early : called (1) after creating the hibernation
1636 * image, before writing it [PMSG_THAW]
1637 * and (2) after failing to create or
1638 * restore the image [PMSG_RECOVER]
1639 * @poweroff, @poweroff_late: called after writing the hibernation
1640 * image, before rebooting [PMSG_HIBERNATE]
1641 * @restore, @restore_early : called after rebooting and restoring the
1642 * hibernation image [PMSG_RESTORE]
1643 */
Imre Deak36d61e62014-10-23 19:23:24 +03001644 .freeze = i915_pm_suspend,
1645 .freeze_late = i915_pm_suspend_late,
1646 .thaw_early = i915_pm_resume_early,
1647 .thaw = i915_pm_resume,
1648 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001649 .poweroff_late = i915_pm_poweroff_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001650 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001651 .restore = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001652
1653 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001654 .runtime_suspend = intel_runtime_suspend,
1655 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001656};
1657
Laurent Pinchart78b68552012-05-17 13:27:22 +02001658static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001659 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001660 .open = drm_gem_vm_open,
1661 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001662};
1663
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001664static const struct file_operations i915_driver_fops = {
1665 .owner = THIS_MODULE,
1666 .open = drm_open,
1667 .release = drm_release,
1668 .unlocked_ioctl = drm_ioctl,
1669 .mmap = drm_gem_mmap,
1670 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001671 .read = drm_read,
1672#ifdef CONFIG_COMPAT
1673 .compat_ioctl = i915_compat_ioctl,
1674#endif
1675 .llseek = noop_llseek,
1676};
1677
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001679 /* Don't use MTRRs here; the Xserver or userspace app should
1680 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001681 */
Eric Anholt673a3942008-07-30 12:06:12 -07001682 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001683 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001684 DRIVER_RENDER | DRIVER_MODESET,
Dave Airlie22eae942005-11-10 22:16:34 +11001685 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001686 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001687 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001688 .lastclose = i915_driver_lastclose,
1689 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001690 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001691 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001692
Ben Gamari955b12d2009-02-17 20:08:49 -05001693#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001694 .debugfs_init = i915_debugfs_init,
1695 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001696#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001697 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001698 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001699
1700 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1701 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1702 .gem_prime_export = i915_gem_prime_export,
1703 .gem_prime_import = i915_gem_prime_import,
1704
Dave Airlieff72145b2011-02-07 12:16:14 +10001705 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001706 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001707 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001709 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001710 .name = DRIVER_NAME,
1711 .desc = DRIVER_DESC,
1712 .date = DRIVER_DATE,
1713 .major = DRIVER_MAJOR,
1714 .minor = DRIVER_MINOR,
1715 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716};
1717
Dave Airlie8410ea32010-12-15 03:16:38 +10001718static struct pci_driver i915_pci_driver = {
1719 .name = DRIVER_NAME,
1720 .id_table = pciidlist,
1721 .probe = i915_pci_probe,
1722 .remove = i915_pci_remove,
1723 .driver.pm = &i915_pm_ops,
1724};
1725
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726static int __init i915_init(void)
1727{
1728 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001729
1730 /*
Chris Wilsonfd930472015-06-19 20:27:27 +01001731 * Enable KMS by default, unless explicitly overriden by
1732 * either the i915.modeset prarameter or by the
1733 * vga_text_mode_force boot option.
Jesse Barnes79e53942008-11-07 14:24:08 -08001734 */
Chris Wilsonfd930472015-06-19 20:27:27 +01001735
1736 if (i915.modeset == 0)
1737 driver.driver_features &= ~DRIVER_MODESET;
Jesse Barnes79e53942008-11-07 14:24:08 -08001738
1739#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001740 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001741 driver.driver_features &= ~DRIVER_MODESET;
1742#endif
1743
Daniel Vetterb30324a2013-11-13 22:11:25 +01001744 if (!(driver.driver_features & DRIVER_MODESET)) {
Daniel Vetterb30324a2013-11-13 22:11:25 +01001745 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001746 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001747 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001748 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001749
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02001750 if (i915.nuclear_pageflip)
Matt Roperb2e77232015-01-22 16:53:12 -08001751 driver.driver_features |= DRIVER_ATOMIC;
1752
Dave Airlie8410ea32010-12-15 03:16:38 +10001753 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754}
1755
1756static void __exit i915_exit(void)
1757{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001758 if (!(driver.driver_features & DRIVER_MODESET))
1759 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001760
Dave Airlie8410ea32010-12-15 03:16:38 +10001761 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762}
1763
1764module_init(i915_init);
1765module_exit(i915_exit);
1766
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001767MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001768MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001769
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001770MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771MODULE_LICENSE("GPL and additional rights");