blob: 10f67d39cac598285681526b94a339fcd1b078ea [file] [log] [blame]
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -05001/*
2 * Copyright (C) 2013 Advanced Micro Devices, Inc.
3 *
4 * Author: Steven Kinney <Steven.Kinney@amd.com>
5 * Author: Suravee Suthikulpanit <Suraveee.Suthikulpanit@amd.com>
6 *
7 * Perf: amd_iommu - AMD IOMMU Performance Counter PMU implementation
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Suravee Suthikulpanitf9573e52017-02-24 02:48:13 -060014#define pr_fmt(fmt) "perf/amd_iommu: " fmt
15
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -050016#include <linux/perf_event.h>
Paul Gortmakereb008eb2016-07-13 20:19:01 -040017#include <linux/init.h>
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -050018#include <linux/cpumask.h>
19#include <linux/slab.h>
20
Borislav Petkov27f6d222016-02-10 10:55:23 +010021#include "../perf_event.h"
Borislav Petkov5b265472016-02-08 17:09:07 +010022#include "iommu.h"
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -050023
24#define COUNTER_SHIFT 16
25
26#define _GET_BANK(ev) ((u8)(ev->hw.extra_reg.reg >> 8))
27#define _GET_CNTR(ev) ((u8)(ev->hw.extra_reg.reg))
28
29/* iommu pmu config masks */
30#define _GET_CSOURCE(ev) ((ev->hw.config & 0xFFULL))
31#define _GET_DEVID(ev) ((ev->hw.config >> 8) & 0xFFFFULL)
32#define _GET_PASID(ev) ((ev->hw.config >> 24) & 0xFFFFULL)
33#define _GET_DOMID(ev) ((ev->hw.config >> 40) & 0xFFFFULL)
34#define _GET_DEVID_MASK(ev) ((ev->hw.extra_reg.config) & 0xFFFFULL)
35#define _GET_PASID_MASK(ev) ((ev->hw.extra_reg.config >> 16) & 0xFFFFULL)
36#define _GET_DOMID_MASK(ev) ((ev->hw.extra_reg.config >> 32) & 0xFFFFULL)
37
38static struct perf_amd_iommu __perf_iommu;
39
40struct perf_amd_iommu {
41 struct pmu pmu;
42 u8 max_banks;
43 u8 max_counters;
44 u64 cntr_assign_mask;
45 raw_spinlock_t lock;
46 const struct attribute_group *attr_groups[4];
47};
48
49#define format_group attr_groups[0]
50#define cpumask_group attr_groups[1]
51#define events_group attr_groups[2]
52#define null_group attr_groups[3]
53
54/*---------------------------------------------
55 * sysfs format attributes
56 *---------------------------------------------*/
57PMU_FORMAT_ATTR(csource, "config:0-7");
58PMU_FORMAT_ATTR(devid, "config:8-23");
59PMU_FORMAT_ATTR(pasid, "config:24-39");
60PMU_FORMAT_ATTR(domid, "config:40-55");
61PMU_FORMAT_ATTR(devid_mask, "config1:0-15");
62PMU_FORMAT_ATTR(pasid_mask, "config1:16-31");
63PMU_FORMAT_ATTR(domid_mask, "config1:32-47");
64
65static struct attribute *iommu_format_attrs[] = {
66 &format_attr_csource.attr,
67 &format_attr_devid.attr,
68 &format_attr_pasid.attr,
69 &format_attr_domid.attr,
70 &format_attr_devid_mask.attr,
71 &format_attr_pasid_mask.attr,
72 &format_attr_domid_mask.attr,
73 NULL,
74};
75
76static struct attribute_group amd_iommu_format_group = {
77 .name = "format",
78 .attrs = iommu_format_attrs,
79};
80
81/*---------------------------------------------
82 * sysfs events attributes
83 *---------------------------------------------*/
84struct amd_iommu_event_desc {
85 struct kobj_attribute attr;
86 const char *event;
87};
88
89static ssize_t _iommu_event_show(struct kobject *kobj,
90 struct kobj_attribute *attr, char *buf)
91{
92 struct amd_iommu_event_desc *event =
93 container_of(attr, struct amd_iommu_event_desc, attr);
94 return sprintf(buf, "%s\n", event->event);
95}
96
97#define AMD_IOMMU_EVENT_DESC(_name, _event) \
98{ \
99 .attr = __ATTR(_name, 0444, _iommu_event_show, NULL), \
100 .event = _event, \
101}
102
103static struct amd_iommu_event_desc amd_iommu_v2_event_descs[] = {
104 AMD_IOMMU_EVENT_DESC(mem_pass_untrans, "csource=0x01"),
105 AMD_IOMMU_EVENT_DESC(mem_pass_pretrans, "csource=0x02"),
106 AMD_IOMMU_EVENT_DESC(mem_pass_excl, "csource=0x03"),
107 AMD_IOMMU_EVENT_DESC(mem_target_abort, "csource=0x04"),
108 AMD_IOMMU_EVENT_DESC(mem_trans_total, "csource=0x05"),
109 AMD_IOMMU_EVENT_DESC(mem_iommu_tlb_pte_hit, "csource=0x06"),
110 AMD_IOMMU_EVENT_DESC(mem_iommu_tlb_pte_mis, "csource=0x07"),
111 AMD_IOMMU_EVENT_DESC(mem_iommu_tlb_pde_hit, "csource=0x08"),
112 AMD_IOMMU_EVENT_DESC(mem_iommu_tlb_pde_mis, "csource=0x09"),
113 AMD_IOMMU_EVENT_DESC(mem_dte_hit, "csource=0x0a"),
114 AMD_IOMMU_EVENT_DESC(mem_dte_mis, "csource=0x0b"),
115 AMD_IOMMU_EVENT_DESC(page_tbl_read_tot, "csource=0x0c"),
116 AMD_IOMMU_EVENT_DESC(page_tbl_read_nst, "csource=0x0d"),
117 AMD_IOMMU_EVENT_DESC(page_tbl_read_gst, "csource=0x0e"),
118 AMD_IOMMU_EVENT_DESC(int_dte_hit, "csource=0x0f"),
119 AMD_IOMMU_EVENT_DESC(int_dte_mis, "csource=0x10"),
120 AMD_IOMMU_EVENT_DESC(cmd_processed, "csource=0x11"),
121 AMD_IOMMU_EVENT_DESC(cmd_processed_inv, "csource=0x12"),
122 AMD_IOMMU_EVENT_DESC(tlb_inv, "csource=0x13"),
Suravee Suthikulpanitf8519152016-02-28 22:23:29 -0600123 AMD_IOMMU_EVENT_DESC(ign_rd_wr_mmio_1ff8h, "csource=0x14"),
124 AMD_IOMMU_EVENT_DESC(vapic_int_non_guest, "csource=0x15"),
125 AMD_IOMMU_EVENT_DESC(vapic_int_guest, "csource=0x16"),
126 AMD_IOMMU_EVENT_DESC(smi_recv, "csource=0x17"),
127 AMD_IOMMU_EVENT_DESC(smi_blk, "csource=0x18"),
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500128 { /* end: all zeroes */ },
129};
130
131/*---------------------------------------------
132 * sysfs cpumask attributes
133 *---------------------------------------------*/
134static cpumask_t iommu_cpumask;
135
136static ssize_t _iommu_cpumask_show(struct device *dev,
137 struct device_attribute *attr,
138 char *buf)
139{
Sudeep Holla5aaba362014-09-30 14:48:22 +0100140 return cpumap_print_to_pagebuf(true, buf, &iommu_cpumask);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500141}
142static DEVICE_ATTR(cpumask, S_IRUGO, _iommu_cpumask_show, NULL);
143
144static struct attribute *iommu_cpumask_attrs[] = {
145 &dev_attr_cpumask.attr,
146 NULL,
147};
148
149static struct attribute_group amd_iommu_cpumask_group = {
150 .attrs = iommu_cpumask_attrs,
151};
152
153/*---------------------------------------------*/
154
155static int get_next_avail_iommu_bnk_cntr(struct perf_amd_iommu *perf_iommu)
156{
157 unsigned long flags;
158 int shift, bank, cntr, retval;
159 int max_banks = perf_iommu->max_banks;
160 int max_cntrs = perf_iommu->max_counters;
161
162 raw_spin_lock_irqsave(&perf_iommu->lock, flags);
163
164 for (bank = 0, shift = 0; bank < max_banks; bank++) {
165 for (cntr = 0; cntr < max_cntrs; cntr++) {
166 shift = bank + (bank*3) + cntr;
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600167 if (perf_iommu->cntr_assign_mask & BIT_ULL(shift)) {
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500168 continue;
169 } else {
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600170 perf_iommu->cntr_assign_mask |= BIT_ULL(shift);
171 retval = ((bank & 0xFF) << 8) | (cntr & 0xFF);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500172 goto out;
173 }
174 }
175 }
176 retval = -ENOSPC;
177out:
178 raw_spin_unlock_irqrestore(&perf_iommu->lock, flags);
179 return retval;
180}
181
182static int clear_avail_iommu_bnk_cntr(struct perf_amd_iommu *perf_iommu,
183 u8 bank, u8 cntr)
184{
185 unsigned long flags;
186 int max_banks, max_cntrs;
187 int shift = 0;
188
189 max_banks = perf_iommu->max_banks;
190 max_cntrs = perf_iommu->max_counters;
191
192 if ((bank > max_banks) || (cntr > max_cntrs))
193 return -EINVAL;
194
195 shift = bank + cntr + (bank*3);
196
197 raw_spin_lock_irqsave(&perf_iommu->lock, flags);
198 perf_iommu->cntr_assign_mask &= ~(1ULL<<shift);
199 raw_spin_unlock_irqrestore(&perf_iommu->lock, flags);
200
201 return 0;
202}
203
204static int perf_iommu_event_init(struct perf_event *event)
205{
206 struct hw_perf_event *hwc = &event->hw;
207 struct perf_amd_iommu *perf_iommu;
208 u64 config, config1;
209
210 /* test the event attr type check for PMU enumeration */
211 if (event->attr.type != event->pmu->type)
212 return -ENOENT;
213
214 /*
215 * IOMMU counters are shared across all cores.
216 * Therefore, it does not support per-process mode.
217 * Also, it does not support event sampling mode.
218 */
219 if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
220 return -EINVAL;
221
222 /* IOMMU counters do not have usr/os/guest/host bits */
223 if (event->attr.exclude_user || event->attr.exclude_kernel ||
224 event->attr.exclude_host || event->attr.exclude_guest)
225 return -EINVAL;
226
227 if (event->cpu < 0)
228 return -EINVAL;
229
230 perf_iommu = &__perf_iommu;
231
232 if (event->pmu != &perf_iommu->pmu)
233 return -ENOENT;
234
235 if (perf_iommu) {
236 config = event->attr.config;
237 config1 = event->attr.config1;
238 } else {
239 return -EINVAL;
240 }
241
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500242 /* update the hw_perf_event struct with the iommu config data */
243 hwc->config = config;
244 hwc->extra_reg.config = config1;
245
246 return 0;
247}
248
249static void perf_iommu_enable_event(struct perf_event *ev)
250{
251 u8 csource = _GET_CSOURCE(ev);
252 u16 devid = _GET_DEVID(ev);
253 u64 reg = 0ULL;
254
255 reg = csource;
256 amd_iommu_pc_get_set_reg_val(devid,
257 _GET_BANK(ev), _GET_CNTR(ev) ,
258 IOMMU_PC_COUNTER_SRC_REG, &reg, true);
259
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600260 reg = devid | (_GET_DEVID_MASK(ev) << 32);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500261 if (reg)
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600262 reg |= BIT(31);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500263 amd_iommu_pc_get_set_reg_val(devid,
264 _GET_BANK(ev), _GET_CNTR(ev) ,
265 IOMMU_PC_DEVID_MATCH_REG, &reg, true);
266
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600267 reg = _GET_PASID(ev) | (_GET_PASID_MASK(ev) << 32);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500268 if (reg)
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600269 reg |= BIT(31);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500270 amd_iommu_pc_get_set_reg_val(devid,
271 _GET_BANK(ev), _GET_CNTR(ev) ,
272 IOMMU_PC_PASID_MATCH_REG, &reg, true);
273
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600274 reg = _GET_DOMID(ev) | (_GET_DOMID_MASK(ev) << 32);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500275 if (reg)
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600276 reg |= BIT(31);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500277 amd_iommu_pc_get_set_reg_val(devid,
278 _GET_BANK(ev), _GET_CNTR(ev) ,
279 IOMMU_PC_DOMID_MATCH_REG, &reg, true);
280}
281
282static void perf_iommu_disable_event(struct perf_event *event)
283{
284 u64 reg = 0ULL;
285
286 amd_iommu_pc_get_set_reg_val(_GET_DEVID(event),
287 _GET_BANK(event), _GET_CNTR(event),
288 IOMMU_PC_COUNTER_SRC_REG, &reg, true);
289}
290
291static void perf_iommu_start(struct perf_event *event, int flags)
292{
293 struct hw_perf_event *hwc = &event->hw;
294
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500295 if (WARN_ON_ONCE(!(hwc->state & PERF_HES_STOPPED)))
296 return;
297
298 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
299 hwc->state = 0;
300
301 if (flags & PERF_EF_RELOAD) {
302 u64 prev_raw_count = local64_read(&hwc->prev_count);
303 amd_iommu_pc_get_set_reg_val(_GET_DEVID(event),
304 _GET_BANK(event), _GET_CNTR(event),
305 IOMMU_PC_COUNTER_REG, &prev_raw_count, true);
306 }
307
308 perf_iommu_enable_event(event);
309 perf_event_update_userpage(event);
310
311}
312
313static void perf_iommu_read(struct perf_event *event)
314{
Suravee Suthikulpanitdc6ca5e2017-02-24 02:48:15 -0600315 u64 count, prev, delta;
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500316 struct hw_perf_event *hwc = &event->hw;
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500317
318 amd_iommu_pc_get_set_reg_val(_GET_DEVID(event),
319 _GET_BANK(event), _GET_CNTR(event),
320 IOMMU_PC_COUNTER_REG, &count, false);
321
322 /* IOMMU pc counter register is only 48 bits */
Suravee Suthikulpanitdc6ca5e2017-02-24 02:48:15 -0600323 count &= GENMASK_ULL(47, 0);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500324
Suravee Suthikulpanitdc6ca5e2017-02-24 02:48:15 -0600325 prev = local64_read(&hwc->prev_count);
326 if (local64_cmpxchg(&hwc->prev_count, prev, count) != prev)
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500327 return;
328
Suravee Suthikulpanitdc6ca5e2017-02-24 02:48:15 -0600329 /* Handle 48-bit counter overflow */
330 delta = (count << COUNTER_SHIFT) - (prev << COUNTER_SHIFT);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500331 delta >>= COUNTER_SHIFT;
332 local64_add(delta, &event->count);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500333}
334
335static void perf_iommu_stop(struct perf_event *event, int flags)
336{
337 struct hw_perf_event *hwc = &event->hw;
338 u64 config;
339
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500340 if (hwc->state & PERF_HES_UPTODATE)
341 return;
342
343 perf_iommu_disable_event(event);
344 WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
345 hwc->state |= PERF_HES_STOPPED;
346
347 if (hwc->state & PERF_HES_UPTODATE)
348 return;
349
350 config = hwc->config;
351 perf_iommu_read(event);
352 hwc->state |= PERF_HES_UPTODATE;
353}
354
355static int perf_iommu_add(struct perf_event *event, int flags)
356{
357 int retval;
358 struct perf_amd_iommu *perf_iommu =
359 container_of(event->pmu, struct perf_amd_iommu, pmu);
360
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500361 event->hw.state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
362
363 /* request an iommu bank/counter */
364 retval = get_next_avail_iommu_bnk_cntr(perf_iommu);
365 if (retval != -ENOSPC)
366 event->hw.extra_reg.reg = (u16)retval;
367 else
368 return retval;
369
370 if (flags & PERF_EF_START)
371 perf_iommu_start(event, PERF_EF_RELOAD);
372
373 return 0;
374}
375
376static void perf_iommu_del(struct perf_event *event, int flags)
377{
378 struct perf_amd_iommu *perf_iommu =
379 container_of(event->pmu, struct perf_amd_iommu, pmu);
380
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500381 perf_iommu_stop(event, PERF_EF_UPDATE);
382
383 /* clear the assigned iommu bank/counter */
384 clear_avail_iommu_bnk_cntr(perf_iommu,
385 _GET_BANK(event),
386 _GET_CNTR(event));
387
388 perf_event_update_userpage(event);
389}
390
391static __init int _init_events_attrs(struct perf_amd_iommu *perf_iommu)
392{
393 struct attribute **attrs;
394 struct attribute_group *attr_group;
395 int i = 0, j;
396
397 while (amd_iommu_v2_event_descs[i].attr.attr.name)
398 i++;
399
400 attr_group = kzalloc(sizeof(struct attribute *)
401 * (i + 1) + sizeof(*attr_group), GFP_KERNEL);
402 if (!attr_group)
403 return -ENOMEM;
404
405 attrs = (struct attribute **)(attr_group + 1);
406 for (j = 0; j < i; j++)
407 attrs[j] = &amd_iommu_v2_event_descs[j].attr.attr;
408
409 attr_group->name = "events";
410 attr_group->attrs = attrs;
411 perf_iommu->events_group = attr_group;
412
413 return 0;
414}
415
416static __init void amd_iommu_pc_exit(void)
417{
418 if (__perf_iommu.events_group != NULL) {
419 kfree(__perf_iommu.events_group);
420 __perf_iommu.events_group = NULL;
421 }
422}
423
424static __init int _init_perf_amd_iommu(
425 struct perf_amd_iommu *perf_iommu, char *name)
426{
427 int ret;
428
429 raw_spin_lock_init(&perf_iommu->lock);
430
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500431 perf_iommu->format_group = &amd_iommu_format_group;
432
433 /* Init cpumask attributes to only core 0 */
434 cpumask_set_cpu(0, &iommu_cpumask);
435 perf_iommu->cpumask_group = &amd_iommu_cpumask_group;
436
Suravee Suthikulpanitf9573e52017-02-24 02:48:13 -0600437 ret = _init_events_attrs(perf_iommu);
438 if (ret) {
439 pr_err("Error initializing AMD IOMMU perf events.\n");
440 return ret;
441 }
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500442
Suravee Suthikulpanitf5863a02017-02-24 02:48:18 -0600443 perf_iommu->max_banks = amd_iommu_pc_get_max_banks(0);
444 perf_iommu->max_counters = amd_iommu_pc_get_max_counters(0);
445 if (!perf_iommu->max_banks || !perf_iommu->max_counters)
446 return -EINVAL;
447
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500448 perf_iommu->null_group = NULL;
449 perf_iommu->pmu.attr_groups = perf_iommu->attr_groups;
450
451 ret = perf_pmu_register(&perf_iommu->pmu, name, -1);
452 if (ret) {
Suravee Suthikulpanitf9573e52017-02-24 02:48:13 -0600453 pr_err("Error initializing AMD IOMMU perf counters.\n");
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500454 amd_iommu_pc_exit();
455 } else {
Suravee Suthikulpanitf9573e52017-02-24 02:48:13 -0600456 pr_info("Detected AMD IOMMU (%d banks, %d counters/bank).\n",
Suravee Suthikulpanitf5863a02017-02-24 02:48:18 -0600457 amd_iommu_pc_get_max_banks(0),
458 amd_iommu_pc_get_max_counters(0));
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500459 }
460
461 return ret;
462}
463
464static struct perf_amd_iommu __perf_iommu = {
465 .pmu = {
Peter Zijlstra84827162016-04-24 00:42:55 +0200466 .task_ctx_nr = perf_invalid_context,
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500467 .event_init = perf_iommu_event_init,
468 .add = perf_iommu_add,
469 .del = perf_iommu_del,
470 .start = perf_iommu_start,
471 .stop = perf_iommu_stop,
472 .read = perf_iommu_read,
473 },
474 .max_banks = 0x00,
475 .max_counters = 0x00,
476 .cntr_assign_mask = 0ULL,
477 .format_group = NULL,
478 .cpumask_group = NULL,
479 .events_group = NULL,
480 .null_group = NULL,
481};
482
483static __init int amd_iommu_pc_init(void)
484{
485 /* Make sure the IOMMU PC resource is available */
Peter Zijlstra100ac532013-07-03 09:55:42 +0200486 if (!amd_iommu_pc_supported())
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500487 return -ENODEV;
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500488
489 _init_perf_amd_iommu(&__perf_iommu, "amd_iommu");
490
491 return 0;
492}
493
494device_initcall(amd_iommu_pc_init);