blob: e112f498a0197c3af457d5212ccbbef3d6066e2b [file] [log] [blame]
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -05001/*
2 * Copyright (C) 2013 Advanced Micro Devices, Inc.
3 *
4 * Author: Steven Kinney <Steven.Kinney@amd.com>
5 * Author: Suravee Suthikulpanit <Suraveee.Suthikulpanit@amd.com>
6 *
7 * Perf: amd_iommu - AMD IOMMU Performance Counter PMU implementation
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Suravee Suthikulpanitf9573e52017-02-24 02:48:13 -060014#define pr_fmt(fmt) "perf/amd_iommu: " fmt
15
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -050016#include <linux/perf_event.h>
Paul Gortmakereb008eb2016-07-13 20:19:01 -040017#include <linux/init.h>
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -050018#include <linux/cpumask.h>
19#include <linux/slab.h>
20
Borislav Petkov27f6d222016-02-10 10:55:23 +010021#include "../perf_event.h"
Borislav Petkov5b265472016-02-08 17:09:07 +010022#include "iommu.h"
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -050023
24#define COUNTER_SHIFT 16
25
26#define _GET_BANK(ev) ((u8)(ev->hw.extra_reg.reg >> 8))
27#define _GET_CNTR(ev) ((u8)(ev->hw.extra_reg.reg))
28
29/* iommu pmu config masks */
30#define _GET_CSOURCE(ev) ((ev->hw.config & 0xFFULL))
31#define _GET_DEVID(ev) ((ev->hw.config >> 8) & 0xFFFFULL)
32#define _GET_PASID(ev) ((ev->hw.config >> 24) & 0xFFFFULL)
33#define _GET_DOMID(ev) ((ev->hw.config >> 40) & 0xFFFFULL)
34#define _GET_DEVID_MASK(ev) ((ev->hw.extra_reg.config) & 0xFFFFULL)
35#define _GET_PASID_MASK(ev) ((ev->hw.extra_reg.config >> 16) & 0xFFFFULL)
36#define _GET_DOMID_MASK(ev) ((ev->hw.extra_reg.config >> 32) & 0xFFFFULL)
37
38static struct perf_amd_iommu __perf_iommu;
39
40struct perf_amd_iommu {
41 struct pmu pmu;
42 u8 max_banks;
43 u8 max_counters;
44 u64 cntr_assign_mask;
45 raw_spinlock_t lock;
46 const struct attribute_group *attr_groups[4];
47};
48
49#define format_group attr_groups[0]
50#define cpumask_group attr_groups[1]
51#define events_group attr_groups[2]
52#define null_group attr_groups[3]
53
54/*---------------------------------------------
55 * sysfs format attributes
56 *---------------------------------------------*/
57PMU_FORMAT_ATTR(csource, "config:0-7");
58PMU_FORMAT_ATTR(devid, "config:8-23");
59PMU_FORMAT_ATTR(pasid, "config:24-39");
60PMU_FORMAT_ATTR(domid, "config:40-55");
61PMU_FORMAT_ATTR(devid_mask, "config1:0-15");
62PMU_FORMAT_ATTR(pasid_mask, "config1:16-31");
63PMU_FORMAT_ATTR(domid_mask, "config1:32-47");
64
65static struct attribute *iommu_format_attrs[] = {
66 &format_attr_csource.attr,
67 &format_attr_devid.attr,
68 &format_attr_pasid.attr,
69 &format_attr_domid.attr,
70 &format_attr_devid_mask.attr,
71 &format_attr_pasid_mask.attr,
72 &format_attr_domid_mask.attr,
73 NULL,
74};
75
76static struct attribute_group amd_iommu_format_group = {
77 .name = "format",
78 .attrs = iommu_format_attrs,
79};
80
81/*---------------------------------------------
82 * sysfs events attributes
83 *---------------------------------------------*/
84struct amd_iommu_event_desc {
85 struct kobj_attribute attr;
86 const char *event;
87};
88
89static ssize_t _iommu_event_show(struct kobject *kobj,
90 struct kobj_attribute *attr, char *buf)
91{
92 struct amd_iommu_event_desc *event =
93 container_of(attr, struct amd_iommu_event_desc, attr);
94 return sprintf(buf, "%s\n", event->event);
95}
96
97#define AMD_IOMMU_EVENT_DESC(_name, _event) \
98{ \
99 .attr = __ATTR(_name, 0444, _iommu_event_show, NULL), \
100 .event = _event, \
101}
102
103static struct amd_iommu_event_desc amd_iommu_v2_event_descs[] = {
104 AMD_IOMMU_EVENT_DESC(mem_pass_untrans, "csource=0x01"),
105 AMD_IOMMU_EVENT_DESC(mem_pass_pretrans, "csource=0x02"),
106 AMD_IOMMU_EVENT_DESC(mem_pass_excl, "csource=0x03"),
107 AMD_IOMMU_EVENT_DESC(mem_target_abort, "csource=0x04"),
108 AMD_IOMMU_EVENT_DESC(mem_trans_total, "csource=0x05"),
109 AMD_IOMMU_EVENT_DESC(mem_iommu_tlb_pte_hit, "csource=0x06"),
110 AMD_IOMMU_EVENT_DESC(mem_iommu_tlb_pte_mis, "csource=0x07"),
111 AMD_IOMMU_EVENT_DESC(mem_iommu_tlb_pde_hit, "csource=0x08"),
112 AMD_IOMMU_EVENT_DESC(mem_iommu_tlb_pde_mis, "csource=0x09"),
113 AMD_IOMMU_EVENT_DESC(mem_dte_hit, "csource=0x0a"),
114 AMD_IOMMU_EVENT_DESC(mem_dte_mis, "csource=0x0b"),
115 AMD_IOMMU_EVENT_DESC(page_tbl_read_tot, "csource=0x0c"),
116 AMD_IOMMU_EVENT_DESC(page_tbl_read_nst, "csource=0x0d"),
117 AMD_IOMMU_EVENT_DESC(page_tbl_read_gst, "csource=0x0e"),
118 AMD_IOMMU_EVENT_DESC(int_dte_hit, "csource=0x0f"),
119 AMD_IOMMU_EVENT_DESC(int_dte_mis, "csource=0x10"),
120 AMD_IOMMU_EVENT_DESC(cmd_processed, "csource=0x11"),
121 AMD_IOMMU_EVENT_DESC(cmd_processed_inv, "csource=0x12"),
122 AMD_IOMMU_EVENT_DESC(tlb_inv, "csource=0x13"),
Suravee Suthikulpanitf8519152016-02-28 22:23:29 -0600123 AMD_IOMMU_EVENT_DESC(ign_rd_wr_mmio_1ff8h, "csource=0x14"),
124 AMD_IOMMU_EVENT_DESC(vapic_int_non_guest, "csource=0x15"),
125 AMD_IOMMU_EVENT_DESC(vapic_int_guest, "csource=0x16"),
126 AMD_IOMMU_EVENT_DESC(smi_recv, "csource=0x17"),
127 AMD_IOMMU_EVENT_DESC(smi_blk, "csource=0x18"),
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500128 { /* end: all zeroes */ },
129};
130
131/*---------------------------------------------
132 * sysfs cpumask attributes
133 *---------------------------------------------*/
134static cpumask_t iommu_cpumask;
135
136static ssize_t _iommu_cpumask_show(struct device *dev,
137 struct device_attribute *attr,
138 char *buf)
139{
Sudeep Holla5aaba362014-09-30 14:48:22 +0100140 return cpumap_print_to_pagebuf(true, buf, &iommu_cpumask);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500141}
142static DEVICE_ATTR(cpumask, S_IRUGO, _iommu_cpumask_show, NULL);
143
144static struct attribute *iommu_cpumask_attrs[] = {
145 &dev_attr_cpumask.attr,
146 NULL,
147};
148
149static struct attribute_group amd_iommu_cpumask_group = {
150 .attrs = iommu_cpumask_attrs,
151};
152
153/*---------------------------------------------*/
154
155static int get_next_avail_iommu_bnk_cntr(struct perf_amd_iommu *perf_iommu)
156{
157 unsigned long flags;
158 int shift, bank, cntr, retval;
159 int max_banks = perf_iommu->max_banks;
160 int max_cntrs = perf_iommu->max_counters;
161
162 raw_spin_lock_irqsave(&perf_iommu->lock, flags);
163
164 for (bank = 0, shift = 0; bank < max_banks; bank++) {
165 for (cntr = 0; cntr < max_cntrs; cntr++) {
166 shift = bank + (bank*3) + cntr;
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600167 if (perf_iommu->cntr_assign_mask & BIT_ULL(shift)) {
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500168 continue;
169 } else {
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600170 perf_iommu->cntr_assign_mask |= BIT_ULL(shift);
171 retval = ((bank & 0xFF) << 8) | (cntr & 0xFF);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500172 goto out;
173 }
174 }
175 }
176 retval = -ENOSPC;
177out:
178 raw_spin_unlock_irqrestore(&perf_iommu->lock, flags);
179 return retval;
180}
181
182static int clear_avail_iommu_bnk_cntr(struct perf_amd_iommu *perf_iommu,
183 u8 bank, u8 cntr)
184{
185 unsigned long flags;
186 int max_banks, max_cntrs;
187 int shift = 0;
188
189 max_banks = perf_iommu->max_banks;
190 max_cntrs = perf_iommu->max_counters;
191
192 if ((bank > max_banks) || (cntr > max_cntrs))
193 return -EINVAL;
194
195 shift = bank + cntr + (bank*3);
196
197 raw_spin_lock_irqsave(&perf_iommu->lock, flags);
198 perf_iommu->cntr_assign_mask &= ~(1ULL<<shift);
199 raw_spin_unlock_irqrestore(&perf_iommu->lock, flags);
200
201 return 0;
202}
203
204static int perf_iommu_event_init(struct perf_event *event)
205{
206 struct hw_perf_event *hwc = &event->hw;
207 struct perf_amd_iommu *perf_iommu;
208 u64 config, config1;
209
210 /* test the event attr type check for PMU enumeration */
211 if (event->attr.type != event->pmu->type)
212 return -ENOENT;
213
214 /*
215 * IOMMU counters are shared across all cores.
216 * Therefore, it does not support per-process mode.
217 * Also, it does not support event sampling mode.
218 */
219 if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
220 return -EINVAL;
221
222 /* IOMMU counters do not have usr/os/guest/host bits */
223 if (event->attr.exclude_user || event->attr.exclude_kernel ||
224 event->attr.exclude_host || event->attr.exclude_guest)
225 return -EINVAL;
226
227 if (event->cpu < 0)
228 return -EINVAL;
229
230 perf_iommu = &__perf_iommu;
231
232 if (event->pmu != &perf_iommu->pmu)
233 return -ENOENT;
234
235 if (perf_iommu) {
236 config = event->attr.config;
237 config1 = event->attr.config1;
238 } else {
239 return -EINVAL;
240 }
241
242 /* integrate with iommu base devid (0000), assume one iommu */
243 perf_iommu->max_banks =
244 amd_iommu_pc_get_max_banks(IOMMU_BASE_DEVID);
245 perf_iommu->max_counters =
246 amd_iommu_pc_get_max_counters(IOMMU_BASE_DEVID);
247 if ((perf_iommu->max_banks == 0) || (perf_iommu->max_counters == 0))
248 return -EINVAL;
249
250 /* update the hw_perf_event struct with the iommu config data */
251 hwc->config = config;
252 hwc->extra_reg.config = config1;
253
254 return 0;
255}
256
257static void perf_iommu_enable_event(struct perf_event *ev)
258{
259 u8 csource = _GET_CSOURCE(ev);
260 u16 devid = _GET_DEVID(ev);
261 u64 reg = 0ULL;
262
263 reg = csource;
264 amd_iommu_pc_get_set_reg_val(devid,
265 _GET_BANK(ev), _GET_CNTR(ev) ,
266 IOMMU_PC_COUNTER_SRC_REG, &reg, true);
267
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600268 reg = devid | (_GET_DEVID_MASK(ev) << 32);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500269 if (reg)
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600270 reg |= BIT(31);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500271 amd_iommu_pc_get_set_reg_val(devid,
272 _GET_BANK(ev), _GET_CNTR(ev) ,
273 IOMMU_PC_DEVID_MATCH_REG, &reg, true);
274
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600275 reg = _GET_PASID(ev) | (_GET_PASID_MASK(ev) << 32);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500276 if (reg)
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600277 reg |= BIT(31);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500278 amd_iommu_pc_get_set_reg_val(devid,
279 _GET_BANK(ev), _GET_CNTR(ev) ,
280 IOMMU_PC_PASID_MATCH_REG, &reg, true);
281
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600282 reg = _GET_DOMID(ev) | (_GET_DOMID_MASK(ev) << 32);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500283 if (reg)
Suravee Suthikulpanit6aad0c62017-02-24 02:48:14 -0600284 reg |= BIT(31);
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500285 amd_iommu_pc_get_set_reg_val(devid,
286 _GET_BANK(ev), _GET_CNTR(ev) ,
287 IOMMU_PC_DOMID_MATCH_REG, &reg, true);
288}
289
290static void perf_iommu_disable_event(struct perf_event *event)
291{
292 u64 reg = 0ULL;
293
294 amd_iommu_pc_get_set_reg_val(_GET_DEVID(event),
295 _GET_BANK(event), _GET_CNTR(event),
296 IOMMU_PC_COUNTER_SRC_REG, &reg, true);
297}
298
299static void perf_iommu_start(struct perf_event *event, int flags)
300{
301 struct hw_perf_event *hwc = &event->hw;
302
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500303 if (WARN_ON_ONCE(!(hwc->state & PERF_HES_STOPPED)))
304 return;
305
306 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
307 hwc->state = 0;
308
309 if (flags & PERF_EF_RELOAD) {
310 u64 prev_raw_count = local64_read(&hwc->prev_count);
311 amd_iommu_pc_get_set_reg_val(_GET_DEVID(event),
312 _GET_BANK(event), _GET_CNTR(event),
313 IOMMU_PC_COUNTER_REG, &prev_raw_count, true);
314 }
315
316 perf_iommu_enable_event(event);
317 perf_event_update_userpage(event);
318
319}
320
321static void perf_iommu_read(struct perf_event *event)
322{
323 u64 count = 0ULL;
324 u64 prev_raw_count = 0ULL;
325 u64 delta = 0ULL;
326 struct hw_perf_event *hwc = &event->hw;
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500327
328 amd_iommu_pc_get_set_reg_val(_GET_DEVID(event),
329 _GET_BANK(event), _GET_CNTR(event),
330 IOMMU_PC_COUNTER_REG, &count, false);
331
332 /* IOMMU pc counter register is only 48 bits */
333 count &= 0xFFFFFFFFFFFFULL;
334
335 prev_raw_count = local64_read(&hwc->prev_count);
336 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
337 count) != prev_raw_count)
338 return;
339
340 /* Handling 48-bit counter overflowing */
341 delta = (count << COUNTER_SHIFT) - (prev_raw_count << COUNTER_SHIFT);
342 delta >>= COUNTER_SHIFT;
343 local64_add(delta, &event->count);
344
345}
346
347static void perf_iommu_stop(struct perf_event *event, int flags)
348{
349 struct hw_perf_event *hwc = &event->hw;
350 u64 config;
351
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500352 if (hwc->state & PERF_HES_UPTODATE)
353 return;
354
355 perf_iommu_disable_event(event);
356 WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
357 hwc->state |= PERF_HES_STOPPED;
358
359 if (hwc->state & PERF_HES_UPTODATE)
360 return;
361
362 config = hwc->config;
363 perf_iommu_read(event);
364 hwc->state |= PERF_HES_UPTODATE;
365}
366
367static int perf_iommu_add(struct perf_event *event, int flags)
368{
369 int retval;
370 struct perf_amd_iommu *perf_iommu =
371 container_of(event->pmu, struct perf_amd_iommu, pmu);
372
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500373 event->hw.state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
374
375 /* request an iommu bank/counter */
376 retval = get_next_avail_iommu_bnk_cntr(perf_iommu);
377 if (retval != -ENOSPC)
378 event->hw.extra_reg.reg = (u16)retval;
379 else
380 return retval;
381
382 if (flags & PERF_EF_START)
383 perf_iommu_start(event, PERF_EF_RELOAD);
384
385 return 0;
386}
387
388static void perf_iommu_del(struct perf_event *event, int flags)
389{
390 struct perf_amd_iommu *perf_iommu =
391 container_of(event->pmu, struct perf_amd_iommu, pmu);
392
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500393 perf_iommu_stop(event, PERF_EF_UPDATE);
394
395 /* clear the assigned iommu bank/counter */
396 clear_avail_iommu_bnk_cntr(perf_iommu,
397 _GET_BANK(event),
398 _GET_CNTR(event));
399
400 perf_event_update_userpage(event);
401}
402
403static __init int _init_events_attrs(struct perf_amd_iommu *perf_iommu)
404{
405 struct attribute **attrs;
406 struct attribute_group *attr_group;
407 int i = 0, j;
408
409 while (amd_iommu_v2_event_descs[i].attr.attr.name)
410 i++;
411
412 attr_group = kzalloc(sizeof(struct attribute *)
413 * (i + 1) + sizeof(*attr_group), GFP_KERNEL);
414 if (!attr_group)
415 return -ENOMEM;
416
417 attrs = (struct attribute **)(attr_group + 1);
418 for (j = 0; j < i; j++)
419 attrs[j] = &amd_iommu_v2_event_descs[j].attr.attr;
420
421 attr_group->name = "events";
422 attr_group->attrs = attrs;
423 perf_iommu->events_group = attr_group;
424
425 return 0;
426}
427
428static __init void amd_iommu_pc_exit(void)
429{
430 if (__perf_iommu.events_group != NULL) {
431 kfree(__perf_iommu.events_group);
432 __perf_iommu.events_group = NULL;
433 }
434}
435
436static __init int _init_perf_amd_iommu(
437 struct perf_amd_iommu *perf_iommu, char *name)
438{
439 int ret;
440
441 raw_spin_lock_init(&perf_iommu->lock);
442
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500443 perf_iommu->format_group = &amd_iommu_format_group;
444
445 /* Init cpumask attributes to only core 0 */
446 cpumask_set_cpu(0, &iommu_cpumask);
447 perf_iommu->cpumask_group = &amd_iommu_cpumask_group;
448
Suravee Suthikulpanitf9573e52017-02-24 02:48:13 -0600449 ret = _init_events_attrs(perf_iommu);
450 if (ret) {
451 pr_err("Error initializing AMD IOMMU perf events.\n");
452 return ret;
453 }
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500454
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500455 perf_iommu->null_group = NULL;
456 perf_iommu->pmu.attr_groups = perf_iommu->attr_groups;
457
458 ret = perf_pmu_register(&perf_iommu->pmu, name, -1);
459 if (ret) {
Suravee Suthikulpanitf9573e52017-02-24 02:48:13 -0600460 pr_err("Error initializing AMD IOMMU perf counters.\n");
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500461 amd_iommu_pc_exit();
462 } else {
Suravee Suthikulpanitf9573e52017-02-24 02:48:13 -0600463 pr_info("Detected AMD IOMMU (%d banks, %d counters/bank).\n",
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500464 amd_iommu_pc_get_max_banks(IOMMU_BASE_DEVID),
465 amd_iommu_pc_get_max_counters(IOMMU_BASE_DEVID));
466 }
467
468 return ret;
469}
470
471static struct perf_amd_iommu __perf_iommu = {
472 .pmu = {
Peter Zijlstra84827162016-04-24 00:42:55 +0200473 .task_ctx_nr = perf_invalid_context,
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500474 .event_init = perf_iommu_event_init,
475 .add = perf_iommu_add,
476 .del = perf_iommu_del,
477 .start = perf_iommu_start,
478 .stop = perf_iommu_stop,
479 .read = perf_iommu_read,
480 },
481 .max_banks = 0x00,
482 .max_counters = 0x00,
483 .cntr_assign_mask = 0ULL,
484 .format_group = NULL,
485 .cpumask_group = NULL,
486 .events_group = NULL,
487 .null_group = NULL,
488};
489
490static __init int amd_iommu_pc_init(void)
491{
492 /* Make sure the IOMMU PC resource is available */
Peter Zijlstra100ac532013-07-03 09:55:42 +0200493 if (!amd_iommu_pc_supported())
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500494 return -ENODEV;
Suravee Suthikulpanit7be62962013-06-05 16:11:49 -0500495
496 _init_perf_amd_iommu(&__perf_iommu, "amd_iommu");
497
498 return 0;
499}
500
501device_initcall(amd_iommu_pc_init);