blob: a7a6659b96ef6e632a0a973e678e6c84b0a662b7 [file] [log] [blame]
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001/*
2 * NXP (Philips) SCC+++(SCN+++) serial driver
3 *
4 * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
5 *
6 * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
15#define SUPPORT_SYSRQ
16#endif
17
18#include <linux/module.h>
19#include <linux/device.h>
Stephen Rothwelld83b5422012-09-06 15:05:04 +100020#include <linux/console.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040021#include <linux/serial_core.h>
22#include <linux/serial.h>
23#include <linux/io.h>
24#include <linux/tty.h>
25#include <linux/tty_flip.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040026#include <linux/platform_device.h>
27#include <linux/platform_data/sccnxp.h>
28
29#define SCCNXP_NAME "uart-sccnxp"
30#define SCCNXP_MAJOR 204
31#define SCCNXP_MINOR 205
32
33#define SCCNXP_MR_REG (0x00)
34# define MR0_BAUD_NORMAL (0 << 0)
35# define MR0_BAUD_EXT1 (1 << 0)
36# define MR0_BAUD_EXT2 (5 << 0)
37# define MR0_FIFO (1 << 3)
38# define MR0_TXLVL (1 << 4)
39# define MR1_BITS_5 (0 << 0)
40# define MR1_BITS_6 (1 << 0)
41# define MR1_BITS_7 (2 << 0)
42# define MR1_BITS_8 (3 << 0)
43# define MR1_PAR_EVN (0 << 2)
44# define MR1_PAR_ODD (1 << 2)
45# define MR1_PAR_NO (4 << 2)
46# define MR2_STOP1 (7 << 0)
47# define MR2_STOP2 (0xf << 0)
48#define SCCNXP_SR_REG (0x01)
49#define SCCNXP_CSR_REG SCCNXP_SR_REG
50# define SR_RXRDY (1 << 0)
51# define SR_FULL (1 << 1)
52# define SR_TXRDY (1 << 2)
53# define SR_TXEMT (1 << 3)
54# define SR_OVR (1 << 4)
55# define SR_PE (1 << 5)
56# define SR_FE (1 << 6)
57# define SR_BRK (1 << 7)
58#define SCCNXP_CR_REG (0x02)
59# define CR_RX_ENABLE (1 << 0)
60# define CR_RX_DISABLE (1 << 1)
61# define CR_TX_ENABLE (1 << 2)
62# define CR_TX_DISABLE (1 << 3)
63# define CR_CMD_MRPTR1 (0x01 << 4)
64# define CR_CMD_RX_RESET (0x02 << 4)
65# define CR_CMD_TX_RESET (0x03 << 4)
66# define CR_CMD_STATUS_RESET (0x04 << 4)
67# define CR_CMD_BREAK_RESET (0x05 << 4)
68# define CR_CMD_START_BREAK (0x06 << 4)
69# define CR_CMD_STOP_BREAK (0x07 << 4)
70# define CR_CMD_MRPTR0 (0x0b << 4)
71#define SCCNXP_RHR_REG (0x03)
72#define SCCNXP_THR_REG SCCNXP_RHR_REG
73#define SCCNXP_IPCR_REG (0x04)
74#define SCCNXP_ACR_REG SCCNXP_IPCR_REG
75# define ACR_BAUD0 (0 << 7)
76# define ACR_BAUD1 (1 << 7)
77# define ACR_TIMER_MODE (6 << 4)
78#define SCCNXP_ISR_REG (0x05)
79#define SCCNXP_IMR_REG SCCNXP_ISR_REG
80# define IMR_TXRDY (1 << 0)
81# define IMR_RXRDY (1 << 1)
82# define ISR_TXRDY(x) (1 << ((x * 4) + 0))
83# define ISR_RXRDY(x) (1 << ((x * 4) + 1))
84#define SCCNXP_IPR_REG (0x0d)
85#define SCCNXP_OPCR_REG SCCNXP_IPR_REG
86#define SCCNXP_SOP_REG (0x0e)
87#define SCCNXP_ROP_REG (0x0f)
88
89/* Route helpers */
90#define MCTRL_MASK(sig) (0xf << (sig))
91#define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
92#define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
93
94/* Supported chip types */
95enum {
96 SCCNXP_TYPE_SC2681 = 2681,
97 SCCNXP_TYPE_SC2691 = 2691,
98 SCCNXP_TYPE_SC2692 = 2692,
99 SCCNXP_TYPE_SC2891 = 2891,
100 SCCNXP_TYPE_SC2892 = 2892,
101 SCCNXP_TYPE_SC28202 = 28202,
102 SCCNXP_TYPE_SC68681 = 68681,
103 SCCNXP_TYPE_SC68692 = 68692,
104};
105
106struct sccnxp_port {
107 struct uart_driver uart;
108 struct uart_port port[SCCNXP_MAX_UARTS];
109
110 const char *name;
111 int irq;
112
113 u8 imr;
114 u8 addr_mask;
115 int freq_std;
116
117 int flags;
118#define SCCNXP_HAVE_IO 0x00000001
119#define SCCNXP_HAVE_MR0 0x00000002
120
121#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
122 struct console console;
123#endif
124
125 struct mutex sccnxp_mutex;
126
127 struct sccnxp_pdata pdata;
128};
129
130static inline u8 sccnxp_raw_read(void __iomem *base, u8 reg, u8 shift)
131{
132 return readb(base + (reg << shift));
133}
134
135static inline void sccnxp_raw_write(void __iomem *base, u8 reg, u8 shift, u8 v)
136{
137 writeb(v, base + (reg << shift));
138}
139
140static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
141{
142 struct sccnxp_port *s = dev_get_drvdata(port->dev);
143
144 return sccnxp_raw_read(port->membase, reg & s->addr_mask,
145 port->regshift);
146}
147
148static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
149{
150 struct sccnxp_port *s = dev_get_drvdata(port->dev);
151
152 sccnxp_raw_write(port->membase, reg & s->addr_mask, port->regshift, v);
153}
154
155static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
156{
157 return sccnxp_read(port, (port->line << 3) + reg);
158}
159
160static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
161{
162 sccnxp_write(port, (port->line << 3) + reg, v);
163}
164
165static int sccnxp_update_best_err(int a, int b, int *besterr)
166{
167 int err = abs(a - b);
168
169 if ((*besterr < 0) || (*besterr > err)) {
170 *besterr = err;
171 return 0;
172 }
173
174 return 1;
175}
176
177struct baud_table {
178 u8 csr;
179 u8 acr;
180 u8 mr0;
181 int baud;
182};
183
184const struct baud_table baud_std[] = {
185 { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
186 { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
187 { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
188 { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
189 { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
190 { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
191 { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
192 { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
193 { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
194 { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
195 { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
196 { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
197 { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
198 { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
199 { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
200 { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
201 { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
202 { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
203 { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
204 { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
205 { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
206 { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
207 { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
208 { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
209 { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
210 { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
211 { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
212 { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
213 { 0, 0, 0, 0 }
214};
215
Alexander Shiyan16851182012-09-24 21:12:00 +0400216static int sccnxp_set_baud(struct uart_port *port, int baud)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400217{
218 struct sccnxp_port *s = dev_get_drvdata(port->dev);
219 int div_std, tmp_baud, bestbaud = baud, besterr = -1;
220 u8 i, acr = 0, csr = 0, mr0 = 0;
221
222 /* Find best baud from table */
223 for (i = 0; baud_std[i].baud && besterr; i++) {
224 if (baud_std[i].mr0 && !(s->flags & SCCNXP_HAVE_MR0))
225 continue;
226 div_std = DIV_ROUND_CLOSEST(s->freq_std, baud_std[i].baud);
227 tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
228 if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
229 acr = baud_std[i].acr;
230 csr = baud_std[i].csr;
231 mr0 = baud_std[i].mr0;
232 bestbaud = tmp_baud;
233 }
234 }
235
236 if (s->flags & SCCNXP_HAVE_MR0) {
237 /* Enable FIFO, set half level for TX */
238 mr0 |= MR0_FIFO | MR0_TXLVL;
239 /* Update MR0 */
240 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
241 sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
242 }
243
244 sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
245 sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
246
Alexander Shiyan16851182012-09-24 21:12:00 +0400247 if (baud != bestbaud)
248 dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
249 baud, bestbaud);
250
251 return bestbaud;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400252}
253
254static void sccnxp_enable_irq(struct uart_port *port, int mask)
255{
256 struct sccnxp_port *s = dev_get_drvdata(port->dev);
257
258 s->imr |= mask << (port->line * 4);
259 sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
260}
261
262static void sccnxp_disable_irq(struct uart_port *port, int mask)
263{
264 struct sccnxp_port *s = dev_get_drvdata(port->dev);
265
266 s->imr &= ~(mask << (port->line * 4));
267 sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
268}
269
270static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
271{
272 u8 bitmask;
273 struct sccnxp_port *s = dev_get_drvdata(port->dev);
274
275 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
276 bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
277 if (state)
278 sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
279 else
280 sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
281 }
282}
283
284static void sccnxp_handle_rx(struct uart_port *port)
285{
286 u8 sr;
287 unsigned int ch, flag;
288 struct tty_struct *tty = tty_port_tty_get(&port->state->port);
289
290 if (!tty)
291 return;
292
293 for (;;) {
294 sr = sccnxp_port_read(port, SCCNXP_SR_REG);
295 if (!(sr & SR_RXRDY))
296 break;
297 sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
298
299 ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
300
301 port->icount.rx++;
302 flag = TTY_NORMAL;
303
304 if (unlikely(sr)) {
305 if (sr & SR_BRK) {
306 port->icount.brk++;
307 if (uart_handle_break(port))
308 continue;
309 } else if (sr & SR_PE)
310 port->icount.parity++;
311 else if (sr & SR_FE)
312 port->icount.frame++;
313 else if (sr & SR_OVR)
314 port->icount.overrun++;
315
316 sr &= port->read_status_mask;
317 if (sr & SR_BRK)
318 flag = TTY_BREAK;
319 else if (sr & SR_PE)
320 flag = TTY_PARITY;
321 else if (sr & SR_FE)
322 flag = TTY_FRAME;
323 else if (sr & SR_OVR)
324 flag = TTY_OVERRUN;
325 }
326
327 if (uart_handle_sysrq_char(port, ch))
328 continue;
329
330 if (sr & port->ignore_status_mask)
331 continue;
332
333 uart_insert_char(port, sr, SR_OVR, ch, flag);
334 }
335
336 tty_flip_buffer_push(tty);
337
338 tty_kref_put(tty);
339}
340
341static void sccnxp_handle_tx(struct uart_port *port)
342{
343 u8 sr;
344 struct circ_buf *xmit = &port->state->xmit;
345 struct sccnxp_port *s = dev_get_drvdata(port->dev);
346
347 if (unlikely(port->x_char)) {
348 sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
349 port->icount.tx++;
350 port->x_char = 0;
351 return;
352 }
353
354 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
355 /* Disable TX if FIFO is empty */
356 if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
357 sccnxp_disable_irq(port, IMR_TXRDY);
358
359 /* Set direction to input */
360 if (s->flags & SCCNXP_HAVE_IO)
361 sccnxp_set_bit(port, DIR_OP, 0);
362 }
363 return;
364 }
365
366 while (!uart_circ_empty(xmit)) {
367 sr = sccnxp_port_read(port, SCCNXP_SR_REG);
368 if (!(sr & SR_TXRDY))
369 break;
370
371 sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
372 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
373 port->icount.tx++;
374 }
375
376 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
377 uart_write_wakeup(port);
378}
379
380static irqreturn_t sccnxp_ist(int irq, void *dev_id)
381{
382 int i;
383 u8 isr;
384 struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
385
386 mutex_lock(&s->sccnxp_mutex);
387
388 for (;;) {
389 isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
390 isr &= s->imr;
391 if (!isr)
392 break;
393
394 dev_dbg(s->port[0].dev, "IRQ status: 0x%02x\n", isr);
395
396 for (i = 0; i < s->uart.nr; i++) {
397 if (isr & ISR_RXRDY(i))
398 sccnxp_handle_rx(&s->port[i]);
399 if (isr & ISR_TXRDY(i))
400 sccnxp_handle_tx(&s->port[i]);
401 }
402 }
403
404 mutex_unlock(&s->sccnxp_mutex);
405
406 return IRQ_HANDLED;
407}
408
409static void sccnxp_start_tx(struct uart_port *port)
410{
411 struct sccnxp_port *s = dev_get_drvdata(port->dev);
412
413 mutex_lock(&s->sccnxp_mutex);
414
415 /* Set direction to output */
416 if (s->flags & SCCNXP_HAVE_IO)
417 sccnxp_set_bit(port, DIR_OP, 1);
418
419 sccnxp_enable_irq(port, IMR_TXRDY);
420
421 mutex_unlock(&s->sccnxp_mutex);
422}
423
424static void sccnxp_stop_tx(struct uart_port *port)
425{
426 /* Do nothing */
427}
428
429static void sccnxp_stop_rx(struct uart_port *port)
430{
431 struct sccnxp_port *s = dev_get_drvdata(port->dev);
432
433 mutex_lock(&s->sccnxp_mutex);
434 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
435 mutex_unlock(&s->sccnxp_mutex);
436}
437
438static unsigned int sccnxp_tx_empty(struct uart_port *port)
439{
440 u8 val;
441 struct sccnxp_port *s = dev_get_drvdata(port->dev);
442
443 mutex_lock(&s->sccnxp_mutex);
444 val = sccnxp_port_read(port, SCCNXP_SR_REG);
445 mutex_unlock(&s->sccnxp_mutex);
446
447 return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
448}
449
450static void sccnxp_enable_ms(struct uart_port *port)
451{
452 /* Do nothing */
453}
454
455static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
456{
457 struct sccnxp_port *s = dev_get_drvdata(port->dev);
458
459 if (!(s->flags & SCCNXP_HAVE_IO))
460 return;
461
462 mutex_lock(&s->sccnxp_mutex);
463
464 sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
465 sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
466
467 mutex_unlock(&s->sccnxp_mutex);
468}
469
470static unsigned int sccnxp_get_mctrl(struct uart_port *port)
471{
472 u8 bitmask, ipr;
473 struct sccnxp_port *s = dev_get_drvdata(port->dev);
474 unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
475
476 if (!(s->flags & SCCNXP_HAVE_IO))
477 return mctrl;
478
479 mutex_lock(&s->sccnxp_mutex);
480
481 ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
482
483 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
484 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
485 DSR_IP);
486 mctrl &= ~TIOCM_DSR;
487 mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
488 }
489 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
490 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
491 CTS_IP);
492 mctrl &= ~TIOCM_CTS;
493 mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
494 }
495 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
496 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
497 DCD_IP);
498 mctrl &= ~TIOCM_CAR;
499 mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
500 }
501 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
502 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
503 RNG_IP);
504 mctrl &= ~TIOCM_RNG;
505 mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
506 }
507
508 mutex_unlock(&s->sccnxp_mutex);
509
510 return mctrl;
511}
512
513static void sccnxp_break_ctl(struct uart_port *port, int break_state)
514{
515 struct sccnxp_port *s = dev_get_drvdata(port->dev);
516
517 mutex_lock(&s->sccnxp_mutex);
518 sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
519 CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
520 mutex_unlock(&s->sccnxp_mutex);
521}
522
523static void sccnxp_set_termios(struct uart_port *port,
524 struct ktermios *termios, struct ktermios *old)
525{
526 struct sccnxp_port *s = dev_get_drvdata(port->dev);
527 u8 mr1, mr2;
528 int baud;
529
530 mutex_lock(&s->sccnxp_mutex);
531
532 /* Mask termios capabilities we don't support */
533 termios->c_cflag &= ~CMSPAR;
534 termios->c_iflag &= ~(IXON | IXOFF | IXANY);
535
536 /* Disable RX & TX, reset break condition, status and FIFOs */
537 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
538 CR_RX_DISABLE | CR_TX_DISABLE);
539 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
540 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
541 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
542
543 /* Word size */
544 switch (termios->c_cflag & CSIZE) {
545 case CS5:
546 mr1 = MR1_BITS_5;
547 break;
548 case CS6:
549 mr1 = MR1_BITS_6;
550 break;
551 case CS7:
552 mr1 = MR1_BITS_7;
553 break;
554 default:
555 case CS8:
556 mr1 = MR1_BITS_8;
557 break;
558 }
559
560 /* Parity */
561 if (termios->c_cflag & PARENB) {
562 if (termios->c_cflag & PARODD)
563 mr1 |= MR1_PAR_ODD;
564 } else
565 mr1 |= MR1_PAR_NO;
566
567 /* Stop bits */
568 mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
569
570 /* Update desired format */
571 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
572 sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
573 sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
574
575 /* Set read status mask */
576 port->read_status_mask = SR_OVR;
577 if (termios->c_iflag & INPCK)
578 port->read_status_mask |= SR_PE | SR_FE;
579 if (termios->c_iflag & (BRKINT | PARMRK))
580 port->read_status_mask |= SR_BRK;
581
582 /* Set status ignore mask */
583 port->ignore_status_mask = 0;
584 if (termios->c_iflag & IGNBRK)
585 port->ignore_status_mask |= SR_BRK;
586 if (!(termios->c_cflag & CREAD))
587 port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
588
589 /* Setup baudrate */
590 baud = uart_get_baud_rate(port, termios, old, 50,
591 (s->flags & SCCNXP_HAVE_MR0) ?
592 230400 : 38400);
Alexander Shiyan16851182012-09-24 21:12:00 +0400593 baud = sccnxp_set_baud(port, baud);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400594
595 /* Update timeout according to new baud rate */
596 uart_update_timeout(port, termios->c_cflag, baud);
597
Alexander Shiyan16851182012-09-24 21:12:00 +0400598 if (tty_termios_baud_rate(termios))
599 tty_termios_encode_baud_rate(termios, baud, baud);
600
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400601 /* Enable RX & TX */
602 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
603
604 mutex_unlock(&s->sccnxp_mutex);
605}
606
607static int sccnxp_startup(struct uart_port *port)
608{
609 struct sccnxp_port *s = dev_get_drvdata(port->dev);
610
611 mutex_lock(&s->sccnxp_mutex);
612
613 if (s->flags & SCCNXP_HAVE_IO) {
614 /* Outputs are controlled manually */
615 sccnxp_write(port, SCCNXP_OPCR_REG, 0);
616 }
617
618 /* Reset break condition, status and FIFOs */
619 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
620 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
621 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
622 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
623
624 /* Enable RX & TX */
625 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
626
627 /* Enable RX interrupt */
628 sccnxp_enable_irq(port, IMR_RXRDY);
629
630 mutex_unlock(&s->sccnxp_mutex);
631
632 return 0;
633}
634
635static void sccnxp_shutdown(struct uart_port *port)
636{
637 struct sccnxp_port *s = dev_get_drvdata(port->dev);
638
639 mutex_lock(&s->sccnxp_mutex);
640
641 /* Disable interrupts */
642 sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
643
644 /* Disable TX & RX */
645 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
646
647 /* Leave direction to input */
648 if (s->flags & SCCNXP_HAVE_IO)
649 sccnxp_set_bit(port, DIR_OP, 0);
650
651 mutex_unlock(&s->sccnxp_mutex);
652}
653
654static const char *sccnxp_type(struct uart_port *port)
655{
656 struct sccnxp_port *s = dev_get_drvdata(port->dev);
657
658 return (port->type == PORT_SC26XX) ? s->name : NULL;
659}
660
661static void sccnxp_release_port(struct uart_port *port)
662{
663 /* Do nothing */
664}
665
666static int sccnxp_request_port(struct uart_port *port)
667{
668 /* Do nothing */
669 return 0;
670}
671
672static void sccnxp_config_port(struct uart_port *port, int flags)
673{
674 if (flags & UART_CONFIG_TYPE)
675 port->type = PORT_SC26XX;
676}
677
678static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
679{
680 if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
681 return 0;
682 if (s->irq == port->irq)
683 return 0;
684
685 return -EINVAL;
686}
687
688static const struct uart_ops sccnxp_ops = {
689 .tx_empty = sccnxp_tx_empty,
690 .set_mctrl = sccnxp_set_mctrl,
691 .get_mctrl = sccnxp_get_mctrl,
692 .stop_tx = sccnxp_stop_tx,
693 .start_tx = sccnxp_start_tx,
694 .stop_rx = sccnxp_stop_rx,
695 .enable_ms = sccnxp_enable_ms,
696 .break_ctl = sccnxp_break_ctl,
697 .startup = sccnxp_startup,
698 .shutdown = sccnxp_shutdown,
699 .set_termios = sccnxp_set_termios,
700 .type = sccnxp_type,
701 .release_port = sccnxp_release_port,
702 .request_port = sccnxp_request_port,
703 .config_port = sccnxp_config_port,
704 .verify_port = sccnxp_verify_port,
705};
706
707#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
708static void sccnxp_console_putchar(struct uart_port *port, int c)
709{
710 int tryes = 100000;
711
712 while (tryes--) {
713 if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
714 sccnxp_port_write(port, SCCNXP_THR_REG, c);
715 break;
716 }
717 barrier();
718 }
719}
720
721static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
722{
723 struct sccnxp_port *s = (struct sccnxp_port *)co->data;
724 struct uart_port *port = &s->port[co->index];
725
726 mutex_lock(&s->sccnxp_mutex);
727 uart_console_write(port, c, n, sccnxp_console_putchar);
728 mutex_unlock(&s->sccnxp_mutex);
729}
730
731static int sccnxp_console_setup(struct console *co, char *options)
732{
733 struct sccnxp_port *s = (struct sccnxp_port *)co->data;
734 struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
735 int baud = 9600, bits = 8, parity = 'n', flow = 'n';
736
737 if (options)
738 uart_parse_options(options, &baud, &parity, &bits, &flow);
739
740 return uart_set_options(port, co, baud, parity, bits, flow);
741}
742#endif
743
744static int __devinit sccnxp_probe(struct platform_device *pdev)
745{
746 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
747 int chiptype = pdev->id_entry->driver_data;
748 struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
749 int i, ret, fifosize, freq_min, freq_max;
750 struct sccnxp_port *s;
751 void __iomem *membase;
752
753 if (!res) {
754 dev_err(&pdev->dev, "Missing memory resource data\n");
755 return -EADDRNOTAVAIL;
756 }
757
758 dev_set_name(&pdev->dev, SCCNXP_NAME);
759
760 s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
761 if (!s) {
762 dev_err(&pdev->dev, "Error allocating port structure\n");
763 return -ENOMEM;
764 }
765 platform_set_drvdata(pdev, s);
766
767 mutex_init(&s->sccnxp_mutex);
768
769 /* Individual chip settings */
770 switch (chiptype) {
771 case SCCNXP_TYPE_SC2681:
772 s->name = "SC2681";
773 s->uart.nr = 2;
774 s->freq_std = 3686400;
775 s->addr_mask = 0x0f;
776 s->flags = SCCNXP_HAVE_IO;
777 fifosize = 3;
778 freq_min = 1000000;
779 freq_max = 4000000;
780 break;
781 case SCCNXP_TYPE_SC2691:
782 s->name = "SC2691";
783 s->uart.nr = 1;
784 s->freq_std = 3686400;
785 s->addr_mask = 0x07;
786 s->flags = 0;
787 fifosize = 3;
788 freq_min = 1000000;
789 freq_max = 4000000;
790 break;
791 case SCCNXP_TYPE_SC2692:
792 s->name = "SC2692";
793 s->uart.nr = 2;
794 s->freq_std = 3686400;
795 s->addr_mask = 0x0f;
796 s->flags = SCCNXP_HAVE_IO;
797 fifosize = 3;
798 freq_min = 1000000;
799 freq_max = 4000000;
800 break;
801 case SCCNXP_TYPE_SC2891:
802 s->name = "SC2891";
803 s->uart.nr = 1;
804 s->freq_std = 3686400;
805 s->addr_mask = 0x0f;
806 s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
807 fifosize = 16;
808 freq_min = 100000;
809 freq_max = 8000000;
810 break;
811 case SCCNXP_TYPE_SC2892:
812 s->name = "SC2892";
813 s->uart.nr = 2;
814 s->freq_std = 3686400;
815 s->addr_mask = 0x0f;
816 s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
817 fifosize = 16;
818 freq_min = 100000;
819 freq_max = 8000000;
820 break;
821 case SCCNXP_TYPE_SC28202:
822 s->name = "SC28202";
823 s->uart.nr = 2;
824 s->freq_std = 14745600;
825 s->addr_mask = 0x7f;
826 s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
827 fifosize = 256;
828 freq_min = 1000000;
829 freq_max = 50000000;
830 break;
831 case SCCNXP_TYPE_SC68681:
832 s->name = "SC68681";
833 s->uart.nr = 2;
834 s->freq_std = 3686400;
835 s->addr_mask = 0x0f;
836 s->flags = SCCNXP_HAVE_IO;
837 fifosize = 3;
838 freq_min = 1000000;
839 freq_max = 4000000;
840 break;
841 case SCCNXP_TYPE_SC68692:
842 s->name = "SC68692";
843 s->uart.nr = 2;
844 s->freq_std = 3686400;
845 s->addr_mask = 0x0f;
846 s->flags = SCCNXP_HAVE_IO;
847 fifosize = 3;
848 freq_min = 1000000;
849 freq_max = 4000000;
850 break;
851 default:
852 dev_err(&pdev->dev, "Unsupported chip type %i\n", chiptype);
853 ret = -ENOTSUPP;
854 goto err_out;
855 }
856
857 if (!pdata) {
858 dev_warn(&pdev->dev,
859 "No platform data supplied, using defaults\n");
860 s->pdata.frequency = s->freq_std;
861 } else
862 memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
863
864 s->irq = platform_get_irq(pdev, 0);
865 if (s->irq <= 0) {
866 dev_err(&pdev->dev, "Missing irq resource data\n");
867 ret = -ENXIO;
868 goto err_out;
869 }
870
871 /* Check input frequency */
872 if ((s->pdata.frequency < freq_min) ||
873 (s->pdata.frequency > freq_max)) {
874 dev_err(&pdev->dev, "Frequency out of bounds\n");
875 ret = -EINVAL;
876 goto err_out;
877 }
878
879 membase = devm_request_and_ioremap(&pdev->dev, res);
880 if (!membase) {
881 dev_err(&pdev->dev, "Failed to ioremap\n");
882 ret = -EIO;
883 goto err_out;
884 }
885
886 s->uart.owner = THIS_MODULE;
887 s->uart.dev_name = "ttySC";
888 s->uart.major = SCCNXP_MAJOR;
889 s->uart.minor = SCCNXP_MINOR;
890#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
891 s->uart.cons = &s->console;
892 s->uart.cons->device = uart_console_device;
893 s->uart.cons->write = sccnxp_console_write;
894 s->uart.cons->setup = sccnxp_console_setup;
895 s->uart.cons->flags = CON_PRINTBUFFER;
896 s->uart.cons->index = -1;
897 s->uart.cons->data = s;
898 strcpy(s->uart.cons->name, "ttySC");
899#endif
900 ret = uart_register_driver(&s->uart);
901 if (ret) {
902 dev_err(&pdev->dev, "Registering UART driver failed\n");
903 goto err_out;
904 }
905
906 for (i = 0; i < s->uart.nr; i++) {
907 s->port[i].line = i;
908 s->port[i].dev = &pdev->dev;
909 s->port[i].irq = s->irq;
910 s->port[i].type = PORT_SC26XX;
911 s->port[i].fifosize = fifosize;
912 s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
913 s->port[i].iotype = UPIO_MEM;
914 s->port[i].mapbase = res->start;
915 s->port[i].membase = membase;
916 s->port[i].regshift = s->pdata.reg_shift;
917 s->port[i].uartclk = s->pdata.frequency;
918 s->port[i].ops = &sccnxp_ops;
919 uart_add_one_port(&s->uart, &s->port[i]);
920 /* Set direction to input */
921 if (s->flags & SCCNXP_HAVE_IO)
922 sccnxp_set_bit(&s->port[i], DIR_OP, 0);
923 }
924
925 /* Disable interrupts */
926 s->imr = 0;
927 sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
928
929 /* Board specific configure */
930 if (s->pdata.init)
931 s->pdata.init();
932
933 ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL, sccnxp_ist,
934 IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
935 dev_name(&pdev->dev), s);
936 if (!ret)
937 return 0;
938
939 dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
940
941err_out:
942 platform_set_drvdata(pdev, NULL);
943
944 return ret;
945}
946
947static int __devexit sccnxp_remove(struct platform_device *pdev)
948{
949 int i;
950 struct sccnxp_port *s = platform_get_drvdata(pdev);
951
952 devm_free_irq(&pdev->dev, s->irq, s);
953
954 for (i = 0; i < s->uart.nr; i++)
955 uart_remove_one_port(&s->uart, &s->port[i]);
956
957 uart_unregister_driver(&s->uart);
958 platform_set_drvdata(pdev, NULL);
959
960 if (s->pdata.exit)
961 s->pdata.exit();
962
963 return 0;
964}
965
966static const struct platform_device_id sccnxp_id_table[] = {
967 { "sc2681", SCCNXP_TYPE_SC2681 },
968 { "sc2691", SCCNXP_TYPE_SC2691 },
969 { "sc2692", SCCNXP_TYPE_SC2692 },
970 { "sc2891", SCCNXP_TYPE_SC2891 },
971 { "sc2892", SCCNXP_TYPE_SC2892 },
972 { "sc28202", SCCNXP_TYPE_SC28202 },
973 { "sc68681", SCCNXP_TYPE_SC68681 },
974 { "sc68692", SCCNXP_TYPE_SC68692 },
975};
976MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
977
978static struct platform_driver sccnxp_uart_driver = {
979 .driver = {
980 .name = SCCNXP_NAME,
981 .owner = THIS_MODULE,
982 },
983 .probe = sccnxp_probe,
984 .remove = __devexit_p(sccnxp_remove),
985 .id_table = sccnxp_id_table,
986};
987module_platform_driver(sccnxp_uart_driver);
988
989MODULE_LICENSE("GPL v2");
990MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
991MODULE_DESCRIPTION("SCCNXP serial driver");