blob: cc9c4f459cbe0f71db7b80bb562e3186fff09813 [file] [log] [blame]
Ken Wang220ab9b2017-03-06 14:49:53 -05001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/slab.h>
25#include <linux/module.h>
26#include "drmP.h"
27#include "amdgpu.h"
Alex Deucherbfc181a2017-05-05 10:26:12 -040028#include "amdgpu_atomfirmware.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050029#include "amdgpu_ih.h"
30#include "amdgpu_uvd.h"
31#include "amdgpu_vce.h"
32#include "amdgpu_ucode.h"
33#include "amdgpu_psp.h"
34#include "atom.h"
35#include "amd_pcie.h"
36
37#include "vega10/soc15ip.h"
38#include "vega10/UVD/uvd_7_0_offset.h"
39#include "vega10/GC/gc_9_0_offset.h"
40#include "vega10/GC/gc_9_0_sh_mask.h"
41#include "vega10/SDMA0/sdma0_4_0_offset.h"
42#include "vega10/SDMA1/sdma1_4_0_offset.h"
43#include "vega10/HDP/hdp_4_0_offset.h"
44#include "vega10/HDP/hdp_4_0_sh_mask.h"
45#include "vega10/MP/mp_9_0_offset.h"
46#include "vega10/MP/mp_9_0_sh_mask.h"
47#include "vega10/SMUIO/smuio_9_0_offset.h"
48#include "vega10/SMUIO/smuio_9_0_sh_mask.h"
49
50#include "soc15.h"
51#include "soc15_common.h"
52#include "gfx_v9_0.h"
53#include "gmc_v9_0.h"
54#include "gfxhub_v1_0.h"
55#include "mmhub_v1_0.h"
56#include "vega10_ih.h"
57#include "sdma_v4_0.h"
58#include "uvd_v7_0.h"
59#include "vce_v4_0.h"
60#include "amdgpu_powerplay.h"
Xiangliang Yu796b6562017-02-28 17:22:03 +080061#include "dce_virtual.h"
Xiangliang Yuf1a34462017-03-08 15:06:47 +080062#include "mxgpu_ai.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050063
64MODULE_FIRMWARE("amdgpu/vega10_smc.bin");
65
66#define mmFabricConfigAccessControl 0x0410
67#define mmFabricConfigAccessControl_BASE_IDX 0
68#define mmFabricConfigAccessControl_DEFAULT 0x00000000
69//FabricConfigAccessControl
70#define FabricConfigAccessControl__CfgRegInstAccEn__SHIFT 0x0
71#define FabricConfigAccessControl__CfgRegInstAccRegLock__SHIFT 0x1
72#define FabricConfigAccessControl__CfgRegInstID__SHIFT 0x10
73#define FabricConfigAccessControl__CfgRegInstAccEn_MASK 0x00000001L
74#define FabricConfigAccessControl__CfgRegInstAccRegLock_MASK 0x00000002L
75#define FabricConfigAccessControl__CfgRegInstID_MASK 0x00FF0000L
76
77
78#define mmDF_PIE_AON0_DfGlobalClkGater 0x00fc
79#define mmDF_PIE_AON0_DfGlobalClkGater_BASE_IDX 0
80//DF_PIE_AON0_DfGlobalClkGater
81#define DF_PIE_AON0_DfGlobalClkGater__MGCGMode__SHIFT 0x0
82#define DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK 0x0000000FL
83
84enum {
85 DF_MGCG_DISABLE = 0,
86 DF_MGCG_ENABLE_00_CYCLE_DELAY =1,
87 DF_MGCG_ENABLE_01_CYCLE_DELAY =2,
88 DF_MGCG_ENABLE_15_CYCLE_DELAY =13,
89 DF_MGCG_ENABLE_31_CYCLE_DELAY =14,
90 DF_MGCG_ENABLE_63_CYCLE_DELAY =15
91};
92
93#define mmMP0_MISC_CGTT_CTRL0 0x01b9
94#define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
95#define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
96#define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
97
98/*
99 * Indirect registers accessor
100 */
101static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
102{
103 unsigned long flags, address, data;
104 u32 r;
105 struct nbio_pcie_index_data *nbio_pcie_id;
106
107 if (adev->asic_type == CHIP_VEGA10)
108 nbio_pcie_id = &nbio_v6_1_pcie_index_data;
Alex Deucher1fdc6392017-04-03 16:56:08 -0400109 else
110 BUG();
Ken Wang220ab9b2017-03-06 14:49:53 -0500111
112 address = nbio_pcie_id->index_offset;
113 data = nbio_pcie_id->data_offset;
114
115 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
116 WREG32(address, reg);
117 (void)RREG32(address);
118 r = RREG32(data);
119 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
120 return r;
121}
122
123static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
124{
125 unsigned long flags, address, data;
126 struct nbio_pcie_index_data *nbio_pcie_id;
127
128 if (adev->asic_type == CHIP_VEGA10)
129 nbio_pcie_id = &nbio_v6_1_pcie_index_data;
Alex Deucher1fdc6392017-04-03 16:56:08 -0400130 else
131 BUG();
Ken Wang220ab9b2017-03-06 14:49:53 -0500132
133 address = nbio_pcie_id->index_offset;
134 data = nbio_pcie_id->data_offset;
135
136 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
137 WREG32(address, reg);
138 (void)RREG32(address);
139 WREG32(data, v);
140 (void)RREG32(data);
141 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
142}
143
144static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
145{
146 unsigned long flags, address, data;
147 u32 r;
148
149 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
150 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
151
152 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
153 WREG32(address, ((reg) & 0x1ff));
154 r = RREG32(data);
155 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
156 return r;
157}
158
159static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
160{
161 unsigned long flags, address, data;
162
163 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
164 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
165
166 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
167 WREG32(address, ((reg) & 0x1ff));
168 WREG32(data, (v));
169 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
170}
171
172static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
173{
174 unsigned long flags, address, data;
175 u32 r;
176
177 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
178 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
179
180 spin_lock_irqsave(&adev->didt_idx_lock, flags);
181 WREG32(address, (reg));
182 r = RREG32(data);
183 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
184 return r;
185}
186
187static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
188{
189 unsigned long flags, address, data;
190
191 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
192 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
193
194 spin_lock_irqsave(&adev->didt_idx_lock, flags);
195 WREG32(address, (reg));
196 WREG32(data, (v));
197 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
198}
199
200static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
201{
202 return nbio_v6_1_get_memsize(adev);
203}
204
205static const u32 vega10_golden_init[] =
206{
207};
208
Chunming Zhoue0ab9572016-12-08 10:16:00 +0800209static const u32 raven_golden_init[] =
210{
211};
212
Ken Wang220ab9b2017-03-06 14:49:53 -0500213static void soc15_init_golden_registers(struct amdgpu_device *adev)
214{
215 /* Some of the registers might be dependent on GRBM_GFX_INDEX */
216 mutex_lock(&adev->grbm_idx_mutex);
217
218 switch (adev->asic_type) {
219 case CHIP_VEGA10:
220 amdgpu_program_register_sequence(adev,
221 vega10_golden_init,
222 (const u32)ARRAY_SIZE(vega10_golden_init));
223 break;
Chunming Zhoue0ab9572016-12-08 10:16:00 +0800224 case CHIP_RAVEN:
225 amdgpu_program_register_sequence(adev,
226 raven_golden_init,
227 (const u32)ARRAY_SIZE(raven_golden_init));
228 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500229 default:
230 break;
231 }
232 mutex_unlock(&adev->grbm_idx_mutex);
233}
234static u32 soc15_get_xclk(struct amdgpu_device *adev)
235{
236 if (adev->asic_type == CHIP_VEGA10)
237 return adev->clock.spll.reference_freq/4;
238 else
239 return adev->clock.spll.reference_freq;
240}
241
242
243void soc15_grbm_select(struct amdgpu_device *adev,
244 u32 me, u32 pipe, u32 queue, u32 vmid)
245{
246 u32 grbm_gfx_cntl = 0;
247 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
248 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
249 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
250 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
251
252 WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
253}
254
255static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
256{
257 /* todo */
258}
259
260static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
261{
262 /* todo */
263 return false;
264}
265
266static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
267 u8 *bios, u32 length_bytes)
268{
269 u32 *dw_ptr;
270 u32 i, length_dw;
271
272 if (bios == NULL)
273 return false;
274 if (length_bytes == 0)
275 return false;
276 /* APU vbios image is part of sbios image */
277 if (adev->flags & AMD_IS_APU)
278 return false;
279
280 dw_ptr = (u32 *)bios;
281 length_dw = ALIGN(length_bytes, 4) / 4;
282
283 /* set rom index to 0 */
284 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
285 /* read out the rom data */
286 for (i = 0; i < length_dw; i++)
287 dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
288
289 return true;
290}
291
Ken Wang220ab9b2017-03-06 14:49:53 -0500292static struct amdgpu_allowed_register_entry soc15_allowed_read_registers[] = {
Christian König97fcc762017-04-12 12:49:54 +0200293 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS)},
294 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS2)},
295 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE0)},
296 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE1)},
297 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE2)},
298 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE3)},
299 { SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_STATUS_REG)},
300 { SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_STATUS_REG)},
301 { SOC15_REG_OFFSET(GC, 0, mmCP_STAT)},
302 { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT1)},
303 { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT2)},
304 { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT3)},
305 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_BUSY_STAT)},
306 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STALLED_STAT1)},
307 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STATUS)},
308 { SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STALLED_STAT1)},
309 { SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STATUS)},
310 { SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG)},
Ken Wang220ab9b2017-03-06 14:49:53 -0500311};
312
313static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
314 u32 sh_num, u32 reg_offset)
315{
316 uint32_t val;
317
318 mutex_lock(&adev->grbm_idx_mutex);
319 if (se_num != 0xffffffff || sh_num != 0xffffffff)
320 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
321
322 val = RREG32(reg_offset);
323
324 if (se_num != 0xffffffff || sh_num != 0xffffffff)
325 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
326 mutex_unlock(&adev->grbm_idx_mutex);
327 return val;
328}
329
Alex Deucherc013cea2017-03-24 15:05:07 -0400330static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
331 bool indexed, u32 se_num,
332 u32 sh_num, u32 reg_offset)
333{
334 if (indexed) {
335 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
336 } else {
337 switch (reg_offset) {
338 case SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG):
339 return adev->gfx.config.gb_addr_config;
340 default:
341 return RREG32(reg_offset);
342 }
343 }
344}
345
Ken Wang220ab9b2017-03-06 14:49:53 -0500346static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
347 u32 sh_num, u32 reg_offset, u32 *value)
348{
Christian König3032f352017-04-12 12:53:18 +0200349 uint32_t i;
Ken Wang220ab9b2017-03-06 14:49:53 -0500350
351 *value = 0;
Ken Wang220ab9b2017-03-06 14:49:53 -0500352 for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
353 if (reg_offset != soc15_allowed_read_registers[i].reg_offset)
354 continue;
355
Christian König97fcc762017-04-12 12:49:54 +0200356 *value = soc15_get_register_value(adev,
357 soc15_allowed_read_registers[i].grbm_indexed,
358 se_num, sh_num, reg_offset);
Ken Wang220ab9b2017-03-06 14:49:53 -0500359 return 0;
360 }
361 return -EINVAL;
362}
363
364static void soc15_gpu_pci_config_reset(struct amdgpu_device *adev)
365{
366 u32 i;
367
368 dev_info(adev->dev, "GPU pci config reset\n");
369
370 /* disable BM */
371 pci_clear_master(adev->pdev);
372 /* reset */
373 amdgpu_pci_config_reset(adev);
374
375 udelay(100);
376
377 /* wait for asic to come out of reset */
378 for (i = 0; i < adev->usec_timeout; i++) {
379 if (nbio_v6_1_get_memsize(adev) != 0xffffffff)
380 break;
381 udelay(1);
382 }
383
384}
385
386static int soc15_asic_reset(struct amdgpu_device *adev)
387{
Alex Deucherbfc181a2017-05-05 10:26:12 -0400388 amdgpu_atomfirmware_scratch_regs_engine_hung(adev, true);
Ken Wang220ab9b2017-03-06 14:49:53 -0500389
390 soc15_gpu_pci_config_reset(adev);
391
Alex Deucherbfc181a2017-05-05 10:26:12 -0400392 amdgpu_atomfirmware_scratch_regs_engine_hung(adev, false);
Ken Wang220ab9b2017-03-06 14:49:53 -0500393
394 return 0;
395}
396
397/*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
398 u32 cntl_reg, u32 status_reg)
399{
400 return 0;
401}*/
402
403static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
404{
405 /*int r;
406
407 r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
408 if (r)
409 return r;
410
411 r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
412 */
413 return 0;
414}
415
416static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
417{
418 /* todo */
419
420 return 0;
421}
422
423static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
424{
425 if (pci_is_root_bus(adev->pdev->bus))
426 return;
427
428 if (amdgpu_pcie_gen2 == 0)
429 return;
430
431 if (adev->flags & AMD_IS_APU)
432 return;
433
434 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
435 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
436 return;
437
438 /* todo */
439}
440
441static void soc15_program_aspm(struct amdgpu_device *adev)
442{
443
444 if (amdgpu_aspm == 0)
445 return;
446
447 /* todo */
448}
449
450static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
451 bool enable)
452{
453 nbio_v6_1_enable_doorbell_aperture(adev, enable);
454 nbio_v6_1_enable_doorbell_selfring_aperture(adev, enable);
455}
456
457static const struct amdgpu_ip_block_version vega10_common_ip_block =
458{
459 .type = AMD_IP_BLOCK_TYPE_COMMON,
460 .major = 2,
461 .minor = 0,
462 .rev = 0,
463 .funcs = &soc15_common_ip_funcs,
464};
465
466int soc15_set_ip_blocks(struct amdgpu_device *adev)
467{
Xiangliang Yu1b922422017-03-08 15:00:48 +0800468 nbio_v6_1_detect_hw_virt(adev);
469
Xiangliang Yuf1a34462017-03-08 15:06:47 +0800470 if (amdgpu_sriov_vf(adev))
471 adev->virt.ops = &xgpu_ai_virt_ops;
472
Ken Wang220ab9b2017-03-06 14:49:53 -0500473 switch (adev->asic_type) {
474 case CHIP_VEGA10:
475 amdgpu_ip_block_add(adev, &vega10_common_ip_block);
476 amdgpu_ip_block_add(adev, &gfxhub_v1_0_ip_block);
477 amdgpu_ip_block_add(adev, &mmhub_v1_0_ip_block);
478 amdgpu_ip_block_add(adev, &gmc_v9_0_ip_block);
479 amdgpu_ip_block_add(adev, &vega10_ih_ip_block);
Monk Liubb5c9ca2017-03-30 18:00:20 +0800480 if (amdgpu_fw_load_type == 2 || amdgpu_fw_load_type == -1)
481 amdgpu_ip_block_add(adev, &psp_v3_1_ip_block);
Xiangliang Yuc6f3e7c2017-03-28 19:16:42 +0800482 if (!amdgpu_sriov_vf(adev))
Xiangliang Yucfd83732017-02-28 17:26:40 +0800483 amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
Alex Deucherf8445302017-03-22 10:49:25 -0400484 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Xiangliang Yu796b6562017-02-28 17:22:03 +0800485 amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
Ken Wang220ab9b2017-03-06 14:49:53 -0500486 amdgpu_ip_block_add(adev, &gfx_v9_0_ip_block);
487 amdgpu_ip_block_add(adev, &sdma_v4_0_ip_block);
Frank Min91faed92017-04-17 11:19:45 +0800488 amdgpu_ip_block_add(adev, &uvd_v7_0_ip_block);
Ken Wang220ab9b2017-03-06 14:49:53 -0500489 amdgpu_ip_block_add(adev, &vce_v4_0_ip_block);
490 break;
Chunming Zhou1023b792016-12-08 10:09:13 +0800491 case CHIP_RAVEN:
492 amdgpu_ip_block_add(adev, &vega10_common_ip_block);
493 amdgpu_ip_block_add(adev, &gfxhub_v1_0_ip_block);
494 amdgpu_ip_block_add(adev, &mmhub_v1_0_ip_block);
495 amdgpu_ip_block_add(adev, &gmc_v9_0_ip_block);
496 amdgpu_ip_block_add(adev, &vega10_ih_ip_block);
497 amdgpu_ip_block_add(adev, &gfx_v9_0_ip_block);
498 amdgpu_ip_block_add(adev, &sdma_v4_0_ip_block);
499 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500500 default:
501 return -EINVAL;
502 }
503
504 return 0;
505}
506
507static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
508{
509 return nbio_v6_1_get_rev_id(adev);
510}
511
512
513int gmc_v9_0_mc_wait_for_idle(struct amdgpu_device *adev)
514{
515 /* to be implemented in MC IP*/
516 return 0;
517}
518
519static const struct amdgpu_asic_funcs soc15_asic_funcs =
520{
521 .read_disabled_bios = &soc15_read_disabled_bios,
522 .read_bios_from_rom = &soc15_read_bios_from_rom,
523 .read_register = &soc15_read_register,
524 .reset = &soc15_asic_reset,
525 .set_vga_state = &soc15_vga_set_state,
526 .get_xclk = &soc15_get_xclk,
527 .set_uvd_clocks = &soc15_set_uvd_clocks,
528 .set_vce_clocks = &soc15_set_vce_clocks,
529 .get_config_memsize = &soc15_get_config_memsize,
530};
531
532static int soc15_common_early_init(void *handle)
533{
534 bool psp_enabled = false;
535 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
536
537 adev->smc_rreg = NULL;
538 adev->smc_wreg = NULL;
539 adev->pcie_rreg = &soc15_pcie_rreg;
540 adev->pcie_wreg = &soc15_pcie_wreg;
541 adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
542 adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
543 adev->didt_rreg = &soc15_didt_rreg;
544 adev->didt_wreg = &soc15_didt_wreg;
545
546 adev->asic_funcs = &soc15_asic_funcs;
547
548 if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_PSP) &&
549 (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_PSP)))
550 psp_enabled = true;
551
552 /*
553 * nbio need be used for both sdma and gfx9, but only
554 * initializes once
555 */
556 switch(adev->asic_type) {
557 case CHIP_VEGA10:
558 nbio_v6_1_init(adev);
559 break;
560 default:
561 return -EINVAL;
562 }
563
564 adev->rev_id = soc15_get_rev_id(adev);
565 adev->external_rev_id = 0xFF;
566 switch (adev->asic_type) {
567 case CHIP_VEGA10:
568 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
569 AMD_CG_SUPPORT_GFX_MGLS |
570 AMD_CG_SUPPORT_GFX_RLC_LS |
571 AMD_CG_SUPPORT_GFX_CP_LS |
572 AMD_CG_SUPPORT_GFX_3D_CGCG |
573 AMD_CG_SUPPORT_GFX_3D_CGLS |
574 AMD_CG_SUPPORT_GFX_CGCG |
575 AMD_CG_SUPPORT_GFX_CGLS |
576 AMD_CG_SUPPORT_BIF_MGCG |
577 AMD_CG_SUPPORT_BIF_LS |
578 AMD_CG_SUPPORT_HDP_LS |
579 AMD_CG_SUPPORT_DRM_MGCG |
580 AMD_CG_SUPPORT_DRM_LS |
581 AMD_CG_SUPPORT_ROM_MGCG |
582 AMD_CG_SUPPORT_DF_MGCG |
583 AMD_CG_SUPPORT_SDMA_MGCG |
584 AMD_CG_SUPPORT_SDMA_LS |
585 AMD_CG_SUPPORT_MC_MGCG |
586 AMD_CG_SUPPORT_MC_LS;
587 adev->pg_flags = 0;
588 adev->external_rev_id = 0x1;
589 break;
Hawking Zhang957c6fe2016-12-27 21:02:48 +0800590 case CHIP_RAVEN:
Huang Rui5c5928a2017-01-18 18:14:08 +0800591 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
592 AMD_CG_SUPPORT_GFX_MGLS |
593 AMD_CG_SUPPORT_GFX_RLC_LS |
594 AMD_CG_SUPPORT_GFX_CP_LS |
595 AMD_CG_SUPPORT_GFX_3D_CGCG |
596 AMD_CG_SUPPORT_GFX_3D_CGLS |
597 AMD_CG_SUPPORT_GFX_CGCG |
598 AMD_CG_SUPPORT_GFX_CGLS |
599 AMD_CG_SUPPORT_BIF_MGCG |
600 AMD_CG_SUPPORT_BIF_LS |
601 AMD_CG_SUPPORT_HDP_MGCG |
602 AMD_CG_SUPPORT_HDP_LS |
603 AMD_CG_SUPPORT_DRM_MGCG |
604 AMD_CG_SUPPORT_DRM_LS |
Huang Ruic2cdb0e2017-05-05 14:27:23 -0400605 AMD_CG_SUPPORT_ROM_MGCG |
606 AMD_CG_SUPPORT_MC_MGCG |
Huang Ruife1a3b22017-05-05 14:28:27 -0400607 AMD_CG_SUPPORT_MC_LS |
608 AMD_CG_SUPPORT_SDMA_MGCG |
609 AMD_CG_SUPPORT_SDMA_LS;
Huang Rui16f7bf02017-05-05 14:29:42 -0400610 adev->pg_flags = AMD_PG_SUPPORT_SDMA;
Hawking Zhang957c6fe2016-12-27 21:02:48 +0800611 adev->external_rev_id = 0x1;
612 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500613 default:
614 /* FIXME: not supported yet */
615 return -EINVAL;
616 }
617
Xiangliang Yuab276632017-04-21 14:06:09 +0800618 if (amdgpu_sriov_vf(adev)) {
619 amdgpu_virt_init_setting(adev);
620 xgpu_ai_mailbox_set_irq_funcs(adev);
621 }
622
Ken Wang220ab9b2017-03-06 14:49:53 -0500623 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
624
625 amdgpu_get_pcie_info(adev);
626
627 return 0;
628}
629
Monk Liu81758c52017-04-05 13:04:50 +0800630static int soc15_common_late_init(void *handle)
631{
632 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
633
634 if (amdgpu_sriov_vf(adev))
635 xgpu_ai_mailbox_get_irq(adev);
636
637 return 0;
638}
639
Ken Wang220ab9b2017-03-06 14:49:53 -0500640static int soc15_common_sw_init(void *handle)
641{
Monk Liu81758c52017-04-05 13:04:50 +0800642 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
643
644 if (amdgpu_sriov_vf(adev))
645 xgpu_ai_mailbox_add_irq_id(adev);
646
Ken Wang220ab9b2017-03-06 14:49:53 -0500647 return 0;
648}
649
650static int soc15_common_sw_fini(void *handle)
651{
652 return 0;
653}
654
655static int soc15_common_hw_init(void *handle)
656{
657 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
658
659 /* move the golden regs per IP block */
660 soc15_init_golden_registers(adev);
661 /* enable pcie gen2/3 link */
662 soc15_pcie_gen3_enable(adev);
663 /* enable aspm */
664 soc15_program_aspm(adev);
665 /* enable the doorbell aperture */
666 soc15_enable_doorbell_aperture(adev, true);
667
668 return 0;
669}
670
671static int soc15_common_hw_fini(void *handle)
672{
673 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
674
675 /* disable the doorbell aperture */
676 soc15_enable_doorbell_aperture(adev, false);
Monk Liu81758c52017-04-05 13:04:50 +0800677 if (amdgpu_sriov_vf(adev))
678 xgpu_ai_mailbox_put_irq(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500679
680 return 0;
681}
682
683static int soc15_common_suspend(void *handle)
684{
685 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
686
687 return soc15_common_hw_fini(adev);
688}
689
690static int soc15_common_resume(void *handle)
691{
692 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
693
694 return soc15_common_hw_init(adev);
695}
696
697static bool soc15_common_is_idle(void *handle)
698{
699 return true;
700}
701
702static int soc15_common_wait_for_idle(void *handle)
703{
704 return 0;
705}
706
707static int soc15_common_soft_reset(void *handle)
708{
709 return 0;
710}
711
712static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
713{
714 uint32_t def, data;
715
716 def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
717
718 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
719 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
720 else
721 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
722
723 if (def != data)
724 WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
725}
726
727static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
728{
729 uint32_t def, data;
730
731 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
732
733 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
734 data &= ~(0x01000000 |
735 0x02000000 |
736 0x04000000 |
737 0x08000000 |
738 0x10000000 |
739 0x20000000 |
740 0x40000000 |
741 0x80000000);
742 else
743 data |= (0x01000000 |
744 0x02000000 |
745 0x04000000 |
746 0x08000000 |
747 0x10000000 |
748 0x20000000 |
749 0x40000000 |
750 0x80000000);
751
752 if (def != data)
753 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
754}
755
756static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
757{
758 uint32_t def, data;
759
760 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
761
762 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
763 data |= 1;
764 else
765 data &= ~1;
766
767 if (def != data)
768 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
769}
770
771static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
772 bool enable)
773{
774 uint32_t def, data;
775
776 def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
777
778 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
779 data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
780 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
781 else
782 data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
783 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
784
785 if (def != data)
786 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
787}
788
789static void soc15_update_df_medium_grain_clock_gating(struct amdgpu_device *adev,
790 bool enable)
791{
792 uint32_t data;
793
794 /* Put DF on broadcast mode */
795 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl));
796 data &= ~FabricConfigAccessControl__CfgRegInstAccEn_MASK;
797 WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl), data);
798
799 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DF_MGCG)) {
800 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
801 data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
802 data |= DF_MGCG_ENABLE_15_CYCLE_DELAY;
803 WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
804 } else {
805 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
806 data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
807 data |= DF_MGCG_DISABLE;
808 WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
809 }
810
811 WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl),
812 mmFabricConfigAccessControl_DEFAULT);
813}
814
815static int soc15_common_set_clockgating_state(void *handle,
816 enum amd_clockgating_state state)
817{
818 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
819
Monk Liu6e9dc862017-03-22 18:02:40 +0800820 if (amdgpu_sriov_vf(adev))
821 return 0;
822
Ken Wang220ab9b2017-03-06 14:49:53 -0500823 switch (adev->asic_type) {
824 case CHIP_VEGA10:
825 nbio_v6_1_update_medium_grain_clock_gating(adev,
826 state == AMD_CG_STATE_GATE ? true : false);
827 nbio_v6_1_update_medium_grain_light_sleep(adev,
828 state == AMD_CG_STATE_GATE ? true : false);
829 soc15_update_hdp_light_sleep(adev,
830 state == AMD_CG_STATE_GATE ? true : false);
831 soc15_update_drm_clock_gating(adev,
832 state == AMD_CG_STATE_GATE ? true : false);
833 soc15_update_drm_light_sleep(adev,
834 state == AMD_CG_STATE_GATE ? true : false);
835 soc15_update_rom_medium_grain_clock_gating(adev,
836 state == AMD_CG_STATE_GATE ? true : false);
837 soc15_update_df_medium_grain_clock_gating(adev,
838 state == AMD_CG_STATE_GATE ? true : false);
839 break;
Huang Rui9e5a9eb2017-01-18 18:12:59 +0800840 case CHIP_RAVEN:
841 nbio_v6_1_update_medium_grain_clock_gating(adev,
842 state == AMD_CG_STATE_GATE ? true : false);
843 nbio_v6_1_update_medium_grain_light_sleep(adev,
844 state == AMD_CG_STATE_GATE ? true : false);
845 soc15_update_hdp_light_sleep(adev,
846 state == AMD_CG_STATE_GATE ? true : false);
847 soc15_update_drm_clock_gating(adev,
848 state == AMD_CG_STATE_GATE ? true : false);
849 soc15_update_drm_light_sleep(adev,
850 state == AMD_CG_STATE_GATE ? true : false);
851 soc15_update_rom_medium_grain_clock_gating(adev,
852 state == AMD_CG_STATE_GATE ? true : false);
853 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500854 default:
855 break;
856 }
857 return 0;
858}
859
Huang Ruif9abe352017-03-24 10:46:16 +0800860static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
861{
862 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
863 int data;
864
865 if (amdgpu_sriov_vf(adev))
866 *flags = 0;
867
868 nbio_v6_1_get_clockgating_state(adev, flags);
869
870 /* AMD_CG_SUPPORT_HDP_LS */
871 data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
872 if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
873 *flags |= AMD_CG_SUPPORT_HDP_LS;
874
875 /* AMD_CG_SUPPORT_DRM_MGCG */
876 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
877 if (!(data & 0x01000000))
878 *flags |= AMD_CG_SUPPORT_DRM_MGCG;
879
880 /* AMD_CG_SUPPORT_DRM_LS */
881 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
882 if (data & 0x1)
883 *flags |= AMD_CG_SUPPORT_DRM_LS;
884
885 /* AMD_CG_SUPPORT_ROM_MGCG */
886 data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
887 if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
888 *flags |= AMD_CG_SUPPORT_ROM_MGCG;
889
890 /* AMD_CG_SUPPORT_DF_MGCG */
891 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
892 if (data & DF_MGCG_ENABLE_15_CYCLE_DELAY)
893 *flags |= AMD_CG_SUPPORT_DF_MGCG;
894}
895
Ken Wang220ab9b2017-03-06 14:49:53 -0500896static int soc15_common_set_powergating_state(void *handle,
897 enum amd_powergating_state state)
898{
899 /* todo */
900 return 0;
901}
902
903const struct amd_ip_funcs soc15_common_ip_funcs = {
904 .name = "soc15_common",
905 .early_init = soc15_common_early_init,
Monk Liu81758c52017-04-05 13:04:50 +0800906 .late_init = soc15_common_late_init,
Ken Wang220ab9b2017-03-06 14:49:53 -0500907 .sw_init = soc15_common_sw_init,
908 .sw_fini = soc15_common_sw_fini,
909 .hw_init = soc15_common_hw_init,
910 .hw_fini = soc15_common_hw_fini,
911 .suspend = soc15_common_suspend,
912 .resume = soc15_common_resume,
913 .is_idle = soc15_common_is_idle,
914 .wait_for_idle = soc15_common_wait_for_idle,
915 .soft_reset = soc15_common_soft_reset,
916 .set_clockgating_state = soc15_common_set_clockgating_state,
917 .set_powergating_state = soc15_common_set_powergating_state,
Huang Ruif9abe352017-03-24 10:46:16 +0800918 .get_clockgating_state= soc15_common_get_clockgating_state,
Ken Wang220ab9b2017-03-06 14:49:53 -0500919};