blob: f54ab8540b12ad777db146b5024c74edce023864 [file] [log] [blame]
Zhi Wang17865712016-05-01 19:02:37 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Eddie Dong <eddie.dong@intel.com>
25 * Kevin Tian <kevin.tian@intel.com>
26 *
27 * Contributors:
28 * Zhi Wang <zhi.a.wang@intel.com>
29 * Changbin Du <changbin.du@intel.com>
30 * Zhenyu Wang <zhenyuw@linux.intel.com>
31 * Tina Zhang <tina.zhang@intel.com>
32 * Bing Niu <bing.niu@intel.com>
33 *
34 */
35
36#include "i915_drv.h"
37
38struct render_mmio {
39 int ring_id;
40 i915_reg_t reg;
41 u32 mask;
42 bool in_context;
43 u32 value;
44};
45
46static struct render_mmio gen8_render_mmio_list[] = {
47 {RCS, _MMIO(0x229c), 0xffff, false},
48 {RCS, _MMIO(0x2248), 0x0, false},
49 {RCS, _MMIO(0x2098), 0x0, false},
50 {RCS, _MMIO(0x20c0), 0xffff, true},
51 {RCS, _MMIO(0x24d0), 0, false},
52 {RCS, _MMIO(0x24d4), 0, false},
53 {RCS, _MMIO(0x24d8), 0, false},
54 {RCS, _MMIO(0x24dc), 0, false},
55 {RCS, _MMIO(0x7004), 0xffff, true},
56 {RCS, _MMIO(0x7008), 0xffff, true},
57 {RCS, _MMIO(0x7000), 0xffff, true},
58 {RCS, _MMIO(0x7010), 0xffff, true},
59 {RCS, _MMIO(0x7300), 0xffff, true},
60 {RCS, _MMIO(0x83a4), 0xffff, true},
61
62 {BCS, _MMIO(0x2229c), 0xffff, false},
63 {BCS, _MMIO(0x2209c), 0xffff, false},
64 {BCS, _MMIO(0x220c0), 0xffff, false},
65 {BCS, _MMIO(0x22098), 0x0, false},
66 {BCS, _MMIO(0x22028), 0x0, false},
67};
68
69static struct render_mmio gen9_render_mmio_list[] = {
70 {RCS, _MMIO(0x229c), 0xffff, false},
71 {RCS, _MMIO(0x2248), 0x0, false},
72 {RCS, _MMIO(0x2098), 0x0, false},
73 {RCS, _MMIO(0x20c0), 0xffff, true},
74 {RCS, _MMIO(0x24d0), 0, false},
75 {RCS, _MMIO(0x24d4), 0, false},
76 {RCS, _MMIO(0x24d8), 0, false},
77 {RCS, _MMIO(0x24dc), 0, false},
78 {RCS, _MMIO(0x7004), 0xffff, true},
79 {RCS, _MMIO(0x7008), 0xffff, true},
80 {RCS, _MMIO(0x7000), 0xffff, true},
81 {RCS, _MMIO(0x7010), 0xffff, true},
82 {RCS, _MMIO(0x7300), 0xffff, true},
83 {RCS, _MMIO(0x83a4), 0xffff, true},
84
85 {RCS, _MMIO(0x40e0), 0, false},
86 {RCS, _MMIO(0x40e4), 0, false},
87 {RCS, _MMIO(0x2580), 0xffff, true},
88 {RCS, _MMIO(0x7014), 0xffff, true},
89 {RCS, _MMIO(0x20ec), 0xffff, false},
90 {RCS, _MMIO(0xb118), 0, false},
91 {RCS, _MMIO(0xe100), 0xffff, true},
92 {RCS, _MMIO(0xe180), 0xffff, true},
93 {RCS, _MMIO(0xe184), 0xffff, true},
94 {RCS, _MMIO(0xe188), 0xffff, true},
95 {RCS, _MMIO(0xe194), 0xffff, true},
96 {RCS, _MMIO(0x4de0), 0, false},
97 {RCS, _MMIO(0x4de4), 0, false},
98 {RCS, _MMIO(0x4de8), 0, false},
99 {RCS, _MMIO(0x4dec), 0, false},
100 {RCS, _MMIO(0x4df0), 0, false},
101 {RCS, _MMIO(0x4df4), 0, false},
102
103 {BCS, _MMIO(0x2229c), 0xffff, false},
104 {BCS, _MMIO(0x2209c), 0xffff, false},
105 {BCS, _MMIO(0x220c0), 0xffff, false},
106 {BCS, _MMIO(0x22098), 0x0, false},
107 {BCS, _MMIO(0x22028), 0x0, false},
108
109 {VCS2, _MMIO(0x1c028), 0xffff, false},
110
111 {VECS, _MMIO(0x1a028), 0xffff, false},
112};
113
114static u32 gen9_render_mocs[I915_NUM_ENGINES][64];
115static u32 gen9_render_mocs_L3[32];
116
117static void handle_tlb_pending_event(struct intel_vgpu *vgpu, int ring_id)
118{
119 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
120 i915_reg_t reg;
121 u32 regs[] = {
122 [RCS] = 0x4260,
123 [VCS] = 0x4264,
124 [VCS2] = 0x4268,
125 [BCS] = 0x426c,
126 [VECS] = 0x4270,
127 };
128
129 if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
130 return;
131
132 if (!test_and_clear_bit(ring_id, (void *)vgpu->tlb_handle_pending))
133 return;
134
135 reg = _MMIO(regs[ring_id]);
136
137 I915_WRITE(reg, 0x1);
138
139 if (wait_for_atomic((I915_READ(reg) == 0), 50))
140 gvt_err("timeout in invalidate ring (%d) tlb\n", ring_id);
141
142 gvt_dbg_core("invalidate TLB for ring %d\n", ring_id);
143}
144
145static void load_mocs(struct intel_vgpu *vgpu, int ring_id)
146{
147 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
148 i915_reg_t offset, l3_offset;
149 u32 regs[] = {
150 [RCS] = 0xc800,
151 [VCS] = 0xc900,
152 [VCS2] = 0xca00,
153 [BCS] = 0xcc00,
154 [VECS] = 0xcb00,
155 };
156 int i;
157
158 if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
159 return;
160
161 if (!IS_SKYLAKE(dev_priv))
162 return;
163
164 for (i = 0; i < 64; i++) {
165 gen9_render_mocs[ring_id][i] = I915_READ(offset);
166 I915_WRITE(offset, vgpu_vreg(vgpu, offset));
167 POSTING_READ(offset);
168 offset.reg += 4;
169 }
170
171 if (ring_id == RCS) {
172 l3_offset.reg = 0xb020;
173 for (i = 0; i < 32; i++) {
174 gen9_render_mocs_L3[i] = I915_READ(l3_offset);
175 I915_WRITE(l3_offset, vgpu_vreg(vgpu, offset));
176 POSTING_READ(l3_offset);
177 l3_offset.reg += 4;
178 }
179 }
180}
181
182static void restore_mocs(struct intel_vgpu *vgpu, int ring_id)
183{
184 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
185 i915_reg_t offset, l3_offset;
186 u32 regs[] = {
187 [RCS] = 0xc800,
188 [VCS] = 0xc900,
189 [VCS2] = 0xca00,
190 [BCS] = 0xcc00,
191 [VECS] = 0xcb00,
192 };
193 int i;
194
195 if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
196 return;
197
198 if (!IS_SKYLAKE(dev_priv))
199 return;
200
201 for (i = 0; i < 64; i++) {
202 vgpu_vreg(vgpu, offset) = I915_READ(offset);
203 I915_WRITE(offset, gen9_render_mocs[ring_id][i]);
204 POSTING_READ(offset);
205 offset.reg += 4;
206 }
207
208 if (ring_id == RCS) {
209 l3_offset.reg = 0xb020;
210 for (i = 0; i < 32; i++) {
211 vgpu_vreg(vgpu, l3_offset) = I915_READ(l3_offset);
212 I915_WRITE(l3_offset, gen9_render_mocs_L3[i]);
213 POSTING_READ(l3_offset);
214 l3_offset.reg += 4;
215 }
216 }
217}
218
219void intel_gvt_load_render_mmio(struct intel_vgpu *vgpu, int ring_id)
220{
221 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
222 struct render_mmio *mmio;
223 u32 v;
224 int i, array_size;
225
226 if (IS_SKYLAKE(vgpu->gvt->dev_priv)) {
227 mmio = gen9_render_mmio_list;
228 array_size = ARRAY_SIZE(gen9_render_mmio_list);
229 load_mocs(vgpu, ring_id);
230 } else {
231 mmio = gen8_render_mmio_list;
232 array_size = ARRAY_SIZE(gen8_render_mmio_list);
233 }
234
235 for (i = 0; i < array_size; i++, mmio++) {
236 if (mmio->ring_id != ring_id)
237 continue;
238
239 mmio->value = I915_READ(mmio->reg);
240 if (mmio->mask)
241 v = vgpu_vreg(vgpu, mmio->reg) | (mmio->mask << 16);
242 else
243 v = vgpu_vreg(vgpu, mmio->reg);
244
245 I915_WRITE(mmio->reg, v);
246 POSTING_READ(mmio->reg);
247
248 gvt_dbg_render("load reg %x old %x new %x\n",
249 i915_mmio_reg_offset(mmio->reg),
250 mmio->value, v);
251 }
252 handle_tlb_pending_event(vgpu, ring_id);
253}
254
255void intel_gvt_restore_render_mmio(struct intel_vgpu *vgpu, int ring_id)
256{
257 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
258 struct render_mmio *mmio;
259 u32 v;
260 int i, array_size;
261
262 if (IS_SKYLAKE(dev_priv)) {
263 mmio = gen9_render_mmio_list;
264 array_size = ARRAY_SIZE(gen9_render_mmio_list);
265 restore_mocs(vgpu, ring_id);
266 } else {
267 mmio = gen8_render_mmio_list;
268 array_size = ARRAY_SIZE(gen8_render_mmio_list);
269 }
270
271 for (i = 0; i < array_size; i++, mmio++) {
272 if (mmio->ring_id != ring_id)
273 continue;
274
275 vgpu_vreg(vgpu, mmio->reg) = I915_READ(mmio->reg);
276
277 if (mmio->mask) {
278 vgpu_vreg(vgpu, mmio->reg) &= ~(mmio->mask << 16);
279 v = mmio->value | (mmio->mask << 16);
280 } else
281 v = mmio->value;
282
283 I915_WRITE(mmio->reg, v);
284 POSTING_READ(mmio->reg);
285
286 gvt_dbg_render("restore reg %x old %x new %x\n",
287 i915_mmio_reg_offset(mmio->reg),
288 mmio->value, v);
289 }
290}